Kconfig 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if MMU
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  15. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  16. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  17. select HAVE_ARCH_KGDB
  18. select HAVE_ARCH_TRACEHOOK
  19. select HAVE_KPROBES if !XIP_KERNEL
  20. select HAVE_KRETPROBES if (HAVE_KPROBES)
  21. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  22. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  23. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  24. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  25. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  26. select HAVE_GENERIC_DMA_COHERENT
  27. select HAVE_KERNEL_GZIP
  28. select HAVE_KERNEL_LZO
  29. select HAVE_KERNEL_LZMA
  30. select HAVE_KERNEL_XZ
  31. select HAVE_IRQ_WORK
  32. select HAVE_PERF_EVENTS
  33. select PERF_USE_VMALLOC
  34. select HAVE_REGS_AND_STACK_ACCESS_API
  35. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  36. select HAVE_C_RECORDMCOUNT
  37. select HAVE_GENERIC_HARDIRQS
  38. select HARDIRQS_SW_RESEND
  39. select GENERIC_IRQ_PROBE
  40. select GENERIC_IRQ_SHOW
  41. select ARCH_WANT_IPC_PARSE_VERSION
  42. select HARDIRQS_SW_RESEND
  43. select CPU_PM if (SUSPEND || CPU_IDLE)
  44. select GENERIC_PCI_IOMAP
  45. select HAVE_BPF_JIT
  46. select GENERIC_SMP_IDLE_THREAD
  47. select KTIME_SCALAR
  48. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  49. select GENERIC_STRNCPY_FROM_USER
  50. select GENERIC_STRNLEN_USER
  51. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
  52. help
  53. The ARM series is a line of low-power-consumption RISC chip designs
  54. licensed by ARM Ltd and targeted at embedded applications and
  55. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  56. manufactured, but legacy ARM-based PC hardware remains popular in
  57. Europe. There is an ARM Linux project with a web page at
  58. <http://www.arm.linux.org.uk/>.
  59. config ARM_HAS_SG_CHAIN
  60. bool
  61. config NEED_SG_DMA_LENGTH
  62. bool
  63. config ARM_DMA_USE_IOMMU
  64. select NEED_SG_DMA_LENGTH
  65. select ARM_HAS_SG_CHAIN
  66. bool
  67. config HAVE_PWM
  68. bool
  69. config MIGHT_HAVE_PCI
  70. bool
  71. config SYS_SUPPORTS_APM_EMULATION
  72. bool
  73. config GENERIC_GPIO
  74. bool
  75. config HAVE_TCM
  76. bool
  77. select GENERIC_ALLOCATOR
  78. config HAVE_PROC_CPU
  79. bool
  80. config NO_IOPORT
  81. bool
  82. config EISA
  83. bool
  84. ---help---
  85. The Extended Industry Standard Architecture (EISA) bus was
  86. developed as an open alternative to the IBM MicroChannel bus.
  87. The EISA bus provided some of the features of the IBM MicroChannel
  88. bus while maintaining backward compatibility with cards made for
  89. the older ISA bus. The EISA bus saw limited use between 1988 and
  90. 1995 when it was made obsolete by the PCI bus.
  91. Say Y here if you are building a kernel for an EISA-based machine.
  92. Otherwise, say N.
  93. config SBUS
  94. bool
  95. config STACKTRACE_SUPPORT
  96. bool
  97. default y
  98. config HAVE_LATENCYTOP_SUPPORT
  99. bool
  100. depends on !SMP
  101. default y
  102. config LOCKDEP_SUPPORT
  103. bool
  104. default y
  105. config TRACE_IRQFLAGS_SUPPORT
  106. bool
  107. default y
  108. config RWSEM_GENERIC_SPINLOCK
  109. bool
  110. default y
  111. config RWSEM_XCHGADD_ALGORITHM
  112. bool
  113. config ARCH_HAS_ILOG2_U32
  114. bool
  115. config ARCH_HAS_ILOG2_U64
  116. bool
  117. config ARCH_HAS_CPUFREQ
  118. bool
  119. help
  120. Internal node to signify that the ARCH has CPUFREQ support
  121. and that the relevant menu configurations are displayed for
  122. it.
  123. config GENERIC_HWEIGHT
  124. bool
  125. default y
  126. config GENERIC_CALIBRATE_DELAY
  127. bool
  128. default y
  129. config ARCH_MAY_HAVE_PC_FDC
  130. bool
  131. config ZONE_DMA
  132. bool
  133. config NEED_DMA_MAP_STATE
  134. def_bool y
  135. config ARCH_HAS_DMA_SET_COHERENT_MASK
  136. bool
  137. config GENERIC_ISA_DMA
  138. bool
  139. config FIQ
  140. bool
  141. config NEED_RET_TO_USER
  142. bool
  143. config ARCH_MTD_XIP
  144. bool
  145. config VECTORS_BASE
  146. hex
  147. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  148. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  149. default 0x00000000
  150. help
  151. The base address of exception vectors.
  152. config ARM_PATCH_PHYS_VIRT
  153. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  154. default y
  155. depends on !XIP_KERNEL && MMU
  156. depends on !ARCH_REALVIEW || !SPARSEMEM
  157. help
  158. Patch phys-to-virt and virt-to-phys translation functions at
  159. boot and module load time according to the position of the
  160. kernel in system memory.
  161. This can only be used with non-XIP MMU kernels where the base
  162. of physical memory is at a 16MB boundary.
  163. Only disable this option if you know that you do not require
  164. this feature (eg, building a kernel for a single machine) and
  165. you need to shrink the kernel to the minimal size.
  166. config NEED_MACH_GPIO_H
  167. bool
  168. help
  169. Select this when mach/gpio.h is required to provide special
  170. definitions for this platform. The need for mach/gpio.h should
  171. be avoided when possible.
  172. config NEED_MACH_IO_H
  173. bool
  174. help
  175. Select this when mach/io.h is required to provide special
  176. definitions for this platform. The need for mach/io.h should
  177. be avoided when possible.
  178. config NEED_MACH_MEMORY_H
  179. bool
  180. help
  181. Select this when mach/memory.h is required to provide special
  182. definitions for this platform. The need for mach/memory.h should
  183. be avoided when possible.
  184. config PHYS_OFFSET
  185. hex "Physical address of main memory" if MMU
  186. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  187. default DRAM_BASE if !MMU
  188. help
  189. Please provide the physical address corresponding to the
  190. location of main memory in your system.
  191. config GENERIC_BUG
  192. def_bool y
  193. depends on BUG
  194. source "init/Kconfig"
  195. source "kernel/Kconfig.freezer"
  196. menu "System Type"
  197. config MMU
  198. bool "MMU-based Paged Memory Management Support"
  199. default y
  200. help
  201. Select if you want MMU-based virtualised addressing space
  202. support by paged memory management. If unsure, say 'Y'.
  203. #
  204. # The "ARM system type" choice list is ordered alphabetically by option
  205. # text. Please add new entries in the option alphabetic order.
  206. #
  207. choice
  208. prompt "ARM system type"
  209. default ARCH_MULTIPLATFORM
  210. config ARCH_MULTIPLATFORM
  211. bool "Allow multiple platforms to be selected"
  212. select ARM_PATCH_PHYS_VIRT
  213. select AUTO_ZRELADDR
  214. select COMMON_CLK
  215. select MULTI_IRQ_HANDLER
  216. select SPARSE_IRQ
  217. select USE_OF
  218. depends on MMU
  219. config ARCH_INTEGRATOR
  220. bool "ARM Ltd. Integrator family"
  221. select ARM_AMBA
  222. select ARCH_HAS_CPUFREQ
  223. select COMMON_CLK
  224. select COMMON_CLK_VERSATILE
  225. select HAVE_TCM
  226. select ICST
  227. select GENERIC_CLOCKEVENTS
  228. select PLAT_VERSATILE
  229. select PLAT_VERSATILE_FPGA_IRQ
  230. select NEED_MACH_MEMORY_H
  231. select SPARSE_IRQ
  232. select MULTI_IRQ_HANDLER
  233. help
  234. Support for ARM's Integrator platform.
  235. config ARCH_REALVIEW
  236. bool "ARM Ltd. RealView family"
  237. select ARM_AMBA
  238. select COMMON_CLK
  239. select COMMON_CLK_VERSATILE
  240. select ICST
  241. select GENERIC_CLOCKEVENTS
  242. select ARCH_WANT_OPTIONAL_GPIOLIB
  243. select PLAT_VERSATILE
  244. select PLAT_VERSATILE_CLCD
  245. select ARM_TIMER_SP804
  246. select GPIO_PL061 if GPIOLIB
  247. select NEED_MACH_MEMORY_H
  248. help
  249. This enables support for ARM Ltd RealView boards.
  250. config ARCH_VERSATILE
  251. bool "ARM Ltd. Versatile family"
  252. select ARM_AMBA
  253. select ARM_VIC
  254. select CLKDEV_LOOKUP
  255. select HAVE_MACH_CLKDEV
  256. select ICST
  257. select GENERIC_CLOCKEVENTS
  258. select ARCH_WANT_OPTIONAL_GPIOLIB
  259. select PLAT_VERSATILE
  260. select PLAT_VERSATILE_CLOCK
  261. select PLAT_VERSATILE_CLCD
  262. select PLAT_VERSATILE_FPGA_IRQ
  263. select ARM_TIMER_SP804
  264. help
  265. This enables support for ARM Ltd Versatile board.
  266. config ARCH_AT91
  267. bool "Atmel AT91"
  268. select ARCH_REQUIRE_GPIOLIB
  269. select HAVE_CLK
  270. select CLKDEV_LOOKUP
  271. select IRQ_DOMAIN
  272. select NEED_MACH_GPIO_H
  273. select NEED_MACH_IO_H if PCCARD
  274. help
  275. This enables support for systems based on Atmel
  276. AT91RM9200 and AT91SAM9* processors.
  277. config ARCH_BCM2835
  278. bool "Broadcom BCM2835 family"
  279. select ARCH_WANT_OPTIONAL_GPIOLIB
  280. select ARM_AMBA
  281. select ARM_ERRATA_411920
  282. select ARM_TIMER_SP804
  283. select CLKDEV_LOOKUP
  284. select COMMON_CLK
  285. select CPU_V6
  286. select GENERIC_CLOCKEVENTS
  287. select MULTI_IRQ_HANDLER
  288. select SPARSE_IRQ
  289. select USE_OF
  290. help
  291. This enables support for the Broadcom BCM2835 SoC. This SoC is
  292. use in the Raspberry Pi, and Roku 2 devices.
  293. config ARCH_BCMRING
  294. bool "Broadcom BCMRING"
  295. depends on MMU
  296. select CPU_V6
  297. select ARM_AMBA
  298. select ARM_TIMER_SP804
  299. select CLKDEV_LOOKUP
  300. select GENERIC_CLOCKEVENTS
  301. select ARCH_WANT_OPTIONAL_GPIOLIB
  302. help
  303. Support for Broadcom's BCMRing platform.
  304. config ARCH_CLPS711X
  305. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  306. select CPU_ARM720T
  307. select ARCH_USES_GETTIMEOFFSET
  308. select NEED_MACH_MEMORY_H
  309. help
  310. Support for Cirrus Logic 711x/721x/731x based boards.
  311. config ARCH_CNS3XXX
  312. bool "Cavium Networks CNS3XXX family"
  313. select CPU_V6K
  314. select GENERIC_CLOCKEVENTS
  315. select ARM_GIC
  316. select MIGHT_HAVE_CACHE_L2X0
  317. select MIGHT_HAVE_PCI
  318. select PCI_DOMAINS if PCI
  319. help
  320. Support for Cavium Networks CNS3XXX platform.
  321. config ARCH_GEMINI
  322. bool "Cortina Systems Gemini"
  323. select CPU_FA526
  324. select ARCH_REQUIRE_GPIOLIB
  325. select ARCH_USES_GETTIMEOFFSET
  326. help
  327. Support for the Cortina Systems Gemini family SoCs
  328. config ARCH_SIRF
  329. bool "CSR SiRF"
  330. select NO_IOPORT
  331. select ARCH_REQUIRE_GPIOLIB
  332. select GENERIC_CLOCKEVENTS
  333. select COMMON_CLK
  334. select GENERIC_IRQ_CHIP
  335. select MIGHT_HAVE_CACHE_L2X0
  336. select PINCTRL
  337. select PINCTRL_SIRF
  338. select USE_OF
  339. help
  340. Support for CSR SiRFprimaII/Marco/Polo platforms
  341. config ARCH_EBSA110
  342. bool "EBSA-110"
  343. select CPU_SA110
  344. select ISA
  345. select NO_IOPORT
  346. select ARCH_USES_GETTIMEOFFSET
  347. select NEED_MACH_IO_H
  348. select NEED_MACH_MEMORY_H
  349. help
  350. This is an evaluation board for the StrongARM processor available
  351. from Digital. It has limited hardware on-board, including an
  352. Ethernet interface, two PCMCIA sockets, two serial ports and a
  353. parallel port.
  354. config ARCH_EP93XX
  355. bool "EP93xx-based"
  356. select CPU_ARM920T
  357. select ARM_AMBA
  358. select ARM_VIC
  359. select CLKDEV_LOOKUP
  360. select ARCH_REQUIRE_GPIOLIB
  361. select ARCH_HAS_HOLES_MEMORYMODEL
  362. select ARCH_USES_GETTIMEOFFSET
  363. select NEED_MACH_MEMORY_H
  364. help
  365. This enables support for the Cirrus EP93xx series of CPUs.
  366. config ARCH_FOOTBRIDGE
  367. bool "FootBridge"
  368. select CPU_SA110
  369. select FOOTBRIDGE
  370. select GENERIC_CLOCKEVENTS
  371. select HAVE_IDE
  372. select NEED_MACH_IO_H if !MMU
  373. select NEED_MACH_MEMORY_H
  374. help
  375. Support for systems based on the DC21285 companion chip
  376. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  377. config ARCH_MXC
  378. bool "Freescale MXC/iMX-based"
  379. select GENERIC_CLOCKEVENTS
  380. select ARCH_REQUIRE_GPIOLIB
  381. select CLKDEV_LOOKUP
  382. select CLKSRC_MMIO
  383. select GENERIC_IRQ_CHIP
  384. select MULTI_IRQ_HANDLER
  385. select SPARSE_IRQ
  386. select USE_OF
  387. help
  388. Support for Freescale MXC/iMX-based family of processors
  389. config ARCH_MXS
  390. bool "Freescale MXS-based"
  391. select GENERIC_CLOCKEVENTS
  392. select ARCH_REQUIRE_GPIOLIB
  393. select CLKDEV_LOOKUP
  394. select CLKSRC_MMIO
  395. select COMMON_CLK
  396. select HAVE_CLK_PREPARE
  397. select PINCTRL
  398. select USE_OF
  399. help
  400. Support for Freescale MXS-based family of processors
  401. config ARCH_NETX
  402. bool "Hilscher NetX based"
  403. select CLKSRC_MMIO
  404. select CPU_ARM926T
  405. select ARM_VIC
  406. select GENERIC_CLOCKEVENTS
  407. help
  408. This enables support for systems based on the Hilscher NetX Soc
  409. config ARCH_H720X
  410. bool "Hynix HMS720x-based"
  411. select CPU_ARM720T
  412. select ISA_DMA_API
  413. select ARCH_USES_GETTIMEOFFSET
  414. help
  415. This enables support for systems based on the Hynix HMS720x
  416. config ARCH_IOP13XX
  417. bool "IOP13xx-based"
  418. depends on MMU
  419. select CPU_XSC3
  420. select PLAT_IOP
  421. select PCI
  422. select ARCH_SUPPORTS_MSI
  423. select VMSPLIT_1G
  424. select NEED_MACH_MEMORY_H
  425. select NEED_RET_TO_USER
  426. help
  427. Support for Intel's IOP13XX (XScale) family of processors.
  428. config ARCH_IOP32X
  429. bool "IOP32x-based"
  430. depends on MMU
  431. select CPU_XSCALE
  432. select NEED_MACH_GPIO_H
  433. select NEED_MACH_IO_H
  434. select NEED_RET_TO_USER
  435. select PLAT_IOP
  436. select PCI
  437. select ARCH_REQUIRE_GPIOLIB
  438. help
  439. Support for Intel's 80219 and IOP32X (XScale) family of
  440. processors.
  441. config ARCH_IOP33X
  442. bool "IOP33x-based"
  443. depends on MMU
  444. select CPU_XSCALE
  445. select NEED_MACH_GPIO_H
  446. select NEED_MACH_IO_H
  447. select NEED_RET_TO_USER
  448. select PLAT_IOP
  449. select PCI
  450. select ARCH_REQUIRE_GPIOLIB
  451. help
  452. Support for Intel's IOP33X (XScale) family of processors.
  453. config ARCH_IXP4XX
  454. bool "IXP4xx-based"
  455. depends on MMU
  456. select ARCH_HAS_DMA_SET_COHERENT_MASK
  457. select CLKSRC_MMIO
  458. select CPU_XSCALE
  459. select ARCH_REQUIRE_GPIOLIB
  460. select GENERIC_CLOCKEVENTS
  461. select MIGHT_HAVE_PCI
  462. select NEED_MACH_IO_H
  463. select DMABOUNCE if PCI
  464. help
  465. Support for Intel's IXP4XX (XScale) family of processors.
  466. config ARCH_DOVE
  467. bool "Marvell Dove"
  468. select CPU_V7
  469. select ARCH_REQUIRE_GPIOLIB
  470. select GENERIC_CLOCKEVENTS
  471. select MIGHT_HAVE_PCI
  472. select PLAT_ORION
  473. select USB_ARCH_HAS_EHCI
  474. help
  475. Support for the Marvell Dove SoC 88AP510
  476. config ARCH_KIRKWOOD
  477. bool "Marvell Kirkwood"
  478. select CPU_FEROCEON
  479. select PCI
  480. select ARCH_REQUIRE_GPIOLIB
  481. select GENERIC_CLOCKEVENTS
  482. select PLAT_ORION
  483. help
  484. Support for the following Marvell Kirkwood series SoCs:
  485. 88F6180, 88F6192 and 88F6281.
  486. config ARCH_LPC32XX
  487. bool "NXP LPC32XX"
  488. select CLKSRC_MMIO
  489. select CPU_ARM926T
  490. select ARCH_REQUIRE_GPIOLIB
  491. select HAVE_IDE
  492. select ARM_AMBA
  493. select USB_ARCH_HAS_OHCI
  494. select CLKDEV_LOOKUP
  495. select GENERIC_CLOCKEVENTS
  496. select USE_OF
  497. select HAVE_PWM
  498. help
  499. Support for the NXP LPC32XX family of processors
  500. config ARCH_MV78XX0
  501. bool "Marvell MV78xx0"
  502. select CPU_FEROCEON
  503. select PCI
  504. select ARCH_REQUIRE_GPIOLIB
  505. select GENERIC_CLOCKEVENTS
  506. select PLAT_ORION
  507. help
  508. Support for the following Marvell MV78xx0 series SoCs:
  509. MV781x0, MV782x0.
  510. config ARCH_ORION5X
  511. bool "Marvell Orion"
  512. depends on MMU
  513. select CPU_FEROCEON
  514. select PCI
  515. select ARCH_REQUIRE_GPIOLIB
  516. select GENERIC_CLOCKEVENTS
  517. select PLAT_ORION
  518. help
  519. Support for the following Marvell Orion 5x series SoCs:
  520. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  521. Orion-2 (5281), Orion-1-90 (6183).
  522. config ARCH_MMP
  523. bool "Marvell PXA168/910/MMP2"
  524. depends on MMU
  525. select ARCH_REQUIRE_GPIOLIB
  526. select CLKDEV_LOOKUP
  527. select GENERIC_CLOCKEVENTS
  528. select GPIO_PXA
  529. select IRQ_DOMAIN
  530. select PLAT_PXA
  531. select SPARSE_IRQ
  532. select GENERIC_ALLOCATOR
  533. select NEED_MACH_GPIO_H
  534. help
  535. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  536. config ARCH_KS8695
  537. bool "Micrel/Kendin KS8695"
  538. select CPU_ARM922T
  539. select ARCH_REQUIRE_GPIOLIB
  540. select NEED_MACH_MEMORY_H
  541. select CLKSRC_MMIO
  542. select GENERIC_CLOCKEVENTS
  543. help
  544. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  545. System-on-Chip devices.
  546. config ARCH_W90X900
  547. bool "Nuvoton W90X900 CPU"
  548. select CPU_ARM926T
  549. select ARCH_REQUIRE_GPIOLIB
  550. select CLKDEV_LOOKUP
  551. select CLKSRC_MMIO
  552. select GENERIC_CLOCKEVENTS
  553. help
  554. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  555. At present, the w90x900 has been renamed nuc900, regarding
  556. the ARM series product line, you can login the following
  557. link address to know more.
  558. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  559. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  560. config ARCH_TEGRA
  561. bool "NVIDIA Tegra"
  562. select CLKDEV_LOOKUP
  563. select CLKSRC_MMIO
  564. select GENERIC_CLOCKEVENTS
  565. select GENERIC_GPIO
  566. select HAVE_CLK
  567. select HAVE_SMP
  568. select MIGHT_HAVE_CACHE_L2X0
  569. select ARCH_HAS_CPUFREQ
  570. select USE_OF
  571. select COMMON_CLK
  572. help
  573. This enables support for NVIDIA Tegra based systems (Tegra APX,
  574. Tegra 6xx and Tegra 2 series).
  575. config ARCH_PXA
  576. bool "PXA2xx/PXA3xx-based"
  577. depends on MMU
  578. select ARCH_MTD_XIP
  579. select ARCH_HAS_CPUFREQ
  580. select CLKDEV_LOOKUP
  581. select CLKSRC_MMIO
  582. select ARCH_REQUIRE_GPIOLIB
  583. select GENERIC_CLOCKEVENTS
  584. select GPIO_PXA
  585. select PLAT_PXA
  586. select SPARSE_IRQ
  587. select AUTO_ZRELADDR
  588. select MULTI_IRQ_HANDLER
  589. select ARM_CPU_SUSPEND if PM
  590. select HAVE_IDE
  591. select NEED_MACH_GPIO_H
  592. help
  593. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  594. config ARCH_MSM
  595. bool "Qualcomm MSM"
  596. select HAVE_CLK
  597. select GENERIC_CLOCKEVENTS
  598. select ARCH_REQUIRE_GPIOLIB
  599. select CLKDEV_LOOKUP
  600. help
  601. Support for Qualcomm MSM/QSD based systems. This runs on the
  602. apps processor of the MSM/QSD and depends on a shared memory
  603. interface to the modem processor which runs the baseband
  604. stack and controls some vital subsystems
  605. (clock and power control, etc).
  606. config ARCH_SHMOBILE
  607. bool "Renesas SH-Mobile / R-Mobile"
  608. select HAVE_CLK
  609. select CLKDEV_LOOKUP
  610. select HAVE_MACH_CLKDEV
  611. select HAVE_SMP
  612. select GENERIC_CLOCKEVENTS
  613. select MIGHT_HAVE_CACHE_L2X0
  614. select NO_IOPORT
  615. select SPARSE_IRQ
  616. select MULTI_IRQ_HANDLER
  617. select PM_GENERIC_DOMAINS if PM
  618. select NEED_MACH_MEMORY_H
  619. help
  620. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  621. config ARCH_RPC
  622. bool "RiscPC"
  623. select ARCH_ACORN
  624. select FIQ
  625. select ARCH_MAY_HAVE_PC_FDC
  626. select HAVE_PATA_PLATFORM
  627. select ISA_DMA_API
  628. select NO_IOPORT
  629. select ARCH_SPARSEMEM_ENABLE
  630. select ARCH_USES_GETTIMEOFFSET
  631. select HAVE_IDE
  632. select NEED_MACH_IO_H
  633. select NEED_MACH_MEMORY_H
  634. help
  635. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  636. CD-ROM interface, serial and parallel port, and the floppy drive.
  637. config ARCH_SA1100
  638. bool "SA1100-based"
  639. select CLKSRC_MMIO
  640. select CPU_SA1100
  641. select ISA
  642. select ARCH_SPARSEMEM_ENABLE
  643. select ARCH_MTD_XIP
  644. select ARCH_HAS_CPUFREQ
  645. select CPU_FREQ
  646. select GENERIC_CLOCKEVENTS
  647. select CLKDEV_LOOKUP
  648. select ARCH_REQUIRE_GPIOLIB
  649. select HAVE_IDE
  650. select NEED_MACH_GPIO_H
  651. select NEED_MACH_MEMORY_H
  652. select SPARSE_IRQ
  653. help
  654. Support for StrongARM 11x0 based boards.
  655. config ARCH_S3C24XX
  656. bool "Samsung S3C24XX SoCs"
  657. select GENERIC_GPIO
  658. select ARCH_HAS_CPUFREQ
  659. select HAVE_CLK
  660. select CLKDEV_LOOKUP
  661. select ARCH_USES_GETTIMEOFFSET
  662. select HAVE_S3C2410_I2C if I2C
  663. select HAVE_S3C_RTC if RTC_CLASS
  664. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  665. select NEED_MACH_GPIO_H
  666. select NEED_MACH_IO_H
  667. help
  668. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  669. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  670. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  671. Samsung SMDK2410 development board (and derivatives).
  672. config ARCH_S3C64XX
  673. bool "Samsung S3C64XX"
  674. select PLAT_SAMSUNG
  675. select CPU_V6
  676. select ARM_VIC
  677. select HAVE_CLK
  678. select HAVE_TCM
  679. select CLKDEV_LOOKUP
  680. select NO_IOPORT
  681. select ARCH_USES_GETTIMEOFFSET
  682. select ARCH_HAS_CPUFREQ
  683. select ARCH_REQUIRE_GPIOLIB
  684. select SAMSUNG_CLKSRC
  685. select SAMSUNG_IRQ_VIC_TIMER
  686. select S3C_GPIO_TRACK
  687. select S3C_DEV_NAND
  688. select USB_ARCH_HAS_OHCI
  689. select SAMSUNG_GPIOLIB_4BIT
  690. select HAVE_S3C2410_I2C if I2C
  691. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  692. select NEED_MACH_GPIO_H
  693. help
  694. Samsung S3C64XX series based systems
  695. config ARCH_S5P64X0
  696. bool "Samsung S5P6440 S5P6450"
  697. select CPU_V6
  698. select GENERIC_GPIO
  699. select HAVE_CLK
  700. select CLKDEV_LOOKUP
  701. select CLKSRC_MMIO
  702. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  703. select GENERIC_CLOCKEVENTS
  704. select HAVE_S3C2410_I2C if I2C
  705. select HAVE_S3C_RTC if RTC_CLASS
  706. select NEED_MACH_GPIO_H
  707. help
  708. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  709. SMDK6450.
  710. config ARCH_S5PC100
  711. bool "Samsung S5PC100"
  712. select GENERIC_GPIO
  713. select HAVE_CLK
  714. select CLKDEV_LOOKUP
  715. select CPU_V7
  716. select ARCH_USES_GETTIMEOFFSET
  717. select HAVE_S3C2410_I2C if I2C
  718. select HAVE_S3C_RTC if RTC_CLASS
  719. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  720. select NEED_MACH_GPIO_H
  721. help
  722. Samsung S5PC100 series based systems
  723. config ARCH_S5PV210
  724. bool "Samsung S5PV210/S5PC110"
  725. select CPU_V7
  726. select ARCH_SPARSEMEM_ENABLE
  727. select ARCH_HAS_HOLES_MEMORYMODEL
  728. select GENERIC_GPIO
  729. select HAVE_CLK
  730. select CLKDEV_LOOKUP
  731. select CLKSRC_MMIO
  732. select ARCH_HAS_CPUFREQ
  733. select GENERIC_CLOCKEVENTS
  734. select HAVE_S3C2410_I2C if I2C
  735. select HAVE_S3C_RTC if RTC_CLASS
  736. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  737. select NEED_MACH_GPIO_H
  738. select NEED_MACH_MEMORY_H
  739. help
  740. Samsung S5PV210/S5PC110 series based systems
  741. config ARCH_EXYNOS
  742. bool "SAMSUNG EXYNOS"
  743. select CPU_V7
  744. select ARCH_SPARSEMEM_ENABLE
  745. select ARCH_HAS_HOLES_MEMORYMODEL
  746. select GENERIC_GPIO
  747. select HAVE_CLK
  748. select CLKDEV_LOOKUP
  749. select ARCH_HAS_CPUFREQ
  750. select GENERIC_CLOCKEVENTS
  751. select HAVE_S3C_RTC if RTC_CLASS
  752. select HAVE_S3C2410_I2C if I2C
  753. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  754. select NEED_MACH_GPIO_H
  755. select NEED_MACH_MEMORY_H
  756. help
  757. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  758. config ARCH_SHARK
  759. bool "Shark"
  760. select CPU_SA110
  761. select ISA
  762. select ISA_DMA
  763. select ZONE_DMA
  764. select PCI
  765. select ARCH_USES_GETTIMEOFFSET
  766. select NEED_MACH_MEMORY_H
  767. help
  768. Support for the StrongARM based Digital DNARD machine, also known
  769. as "Shark" (<http://www.shark-linux.de/shark.html>).
  770. config ARCH_U300
  771. bool "ST-Ericsson U300 Series"
  772. depends on MMU
  773. select CLKSRC_MMIO
  774. select CPU_ARM926T
  775. select HAVE_TCM
  776. select ARM_AMBA
  777. select ARM_PATCH_PHYS_VIRT
  778. select ARM_VIC
  779. select GENERIC_CLOCKEVENTS
  780. select CLKDEV_LOOKUP
  781. select COMMON_CLK
  782. select GENERIC_GPIO
  783. select ARCH_REQUIRE_GPIOLIB
  784. select SPARSE_IRQ
  785. help
  786. Support for ST-Ericsson U300 series mobile platforms.
  787. config ARCH_U8500
  788. bool "ST-Ericsson U8500 Series"
  789. depends on MMU
  790. select CPU_V7
  791. select ARM_AMBA
  792. select GENERIC_CLOCKEVENTS
  793. select CLKDEV_LOOKUP
  794. select ARCH_REQUIRE_GPIOLIB
  795. select ARCH_HAS_CPUFREQ
  796. select HAVE_SMP
  797. select MIGHT_HAVE_CACHE_L2X0
  798. help
  799. Support for ST-Ericsson's Ux500 architecture
  800. config ARCH_NOMADIK
  801. bool "STMicroelectronics Nomadik"
  802. select ARM_AMBA
  803. select ARM_VIC
  804. select CPU_ARM926T
  805. select COMMON_CLK
  806. select GENERIC_CLOCKEVENTS
  807. select PINCTRL
  808. select MIGHT_HAVE_CACHE_L2X0
  809. select ARCH_REQUIRE_GPIOLIB
  810. help
  811. Support for the Nomadik platform by ST-Ericsson
  812. config ARCH_DAVINCI
  813. bool "TI DaVinci"
  814. select GENERIC_CLOCKEVENTS
  815. select ARCH_REQUIRE_GPIOLIB
  816. select ZONE_DMA
  817. select HAVE_IDE
  818. select CLKDEV_LOOKUP
  819. select GENERIC_ALLOCATOR
  820. select GENERIC_IRQ_CHIP
  821. select ARCH_HAS_HOLES_MEMORYMODEL
  822. select NEED_MACH_GPIO_H
  823. help
  824. Support for TI's DaVinci platform.
  825. config ARCH_OMAP
  826. bool "TI OMAP"
  827. depends on MMU
  828. select HAVE_CLK
  829. select ARCH_REQUIRE_GPIOLIB
  830. select ARCH_HAS_CPUFREQ
  831. select CLKSRC_MMIO
  832. select GENERIC_CLOCKEVENTS
  833. select ARCH_HAS_HOLES_MEMORYMODEL
  834. select NEED_MACH_GPIO_H
  835. help
  836. Support for TI's OMAP platform (OMAP1/2/3/4).
  837. config PLAT_SPEAR
  838. bool "ST SPEAr"
  839. select ARM_AMBA
  840. select ARCH_REQUIRE_GPIOLIB
  841. select CLKDEV_LOOKUP
  842. select COMMON_CLK
  843. select CLKSRC_MMIO
  844. select GENERIC_CLOCKEVENTS
  845. select HAVE_CLK
  846. help
  847. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  848. config ARCH_VT8500
  849. bool "VIA/WonderMedia 85xx"
  850. select CPU_ARM926T
  851. select GENERIC_GPIO
  852. select ARCH_HAS_CPUFREQ
  853. select GENERIC_CLOCKEVENTS
  854. select ARCH_REQUIRE_GPIOLIB
  855. help
  856. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  857. config ARCH_ZYNQ
  858. bool "Xilinx Zynq ARM Cortex A9 Platform"
  859. select CPU_V7
  860. select GENERIC_CLOCKEVENTS
  861. select CLKDEV_LOOKUP
  862. select ARM_GIC
  863. select ARM_AMBA
  864. select ICST
  865. select MIGHT_HAVE_CACHE_L2X0
  866. select USE_OF
  867. help
  868. Support for Xilinx Zynq ARM Cortex A9 Platform
  869. endchoice
  870. menu "Multiple platform selection"
  871. depends on ARCH_MULTIPLATFORM
  872. comment "CPU Core family selection"
  873. config ARCH_MULTI_V4
  874. bool "ARMv4 based platforms (FA526, StrongARM)"
  875. select ARCH_MULTI_V4_V5
  876. depends on !ARCH_MULTI_V6_V7
  877. config ARCH_MULTI_V4T
  878. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  879. select ARCH_MULTI_V4_V5
  880. depends on !ARCH_MULTI_V6_V7
  881. config ARCH_MULTI_V5
  882. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  883. select ARCH_MULTI_V4_V5
  884. depends on !ARCH_MULTI_V6_V7
  885. config ARCH_MULTI_V4_V5
  886. bool
  887. config ARCH_MULTI_V6
  888. bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
  889. select CPU_V6
  890. select ARCH_MULTI_V6_V7
  891. config ARCH_MULTI_V7
  892. bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
  893. select CPU_V7
  894. select ARCH_VEXPRESS
  895. default y
  896. select ARCH_MULTI_V6_V7
  897. config ARCH_MULTI_V6_V7
  898. bool
  899. config ARCH_MULTI_CPU_AUTO
  900. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  901. select ARCH_MULTI_V5
  902. endmenu
  903. #
  904. # This is sorted alphabetically by mach-* pathname. However, plat-*
  905. # Kconfigs may be included either alphabetically (according to the
  906. # plat- suffix) or along side the corresponding mach-* source.
  907. #
  908. source "arch/arm/mach-mvebu/Kconfig"
  909. source "arch/arm/mach-at91/Kconfig"
  910. source "arch/arm/mach-bcmring/Kconfig"
  911. source "arch/arm/mach-clps711x/Kconfig"
  912. source "arch/arm/mach-cns3xxx/Kconfig"
  913. source "arch/arm/mach-davinci/Kconfig"
  914. source "arch/arm/mach-dove/Kconfig"
  915. source "arch/arm/mach-ep93xx/Kconfig"
  916. source "arch/arm/mach-footbridge/Kconfig"
  917. source "arch/arm/mach-gemini/Kconfig"
  918. source "arch/arm/mach-h720x/Kconfig"
  919. source "arch/arm/mach-highbank/Kconfig"
  920. source "arch/arm/mach-integrator/Kconfig"
  921. source "arch/arm/mach-iop32x/Kconfig"
  922. source "arch/arm/mach-iop33x/Kconfig"
  923. source "arch/arm/mach-iop13xx/Kconfig"
  924. source "arch/arm/mach-ixp4xx/Kconfig"
  925. source "arch/arm/mach-kirkwood/Kconfig"
  926. source "arch/arm/mach-ks8695/Kconfig"
  927. source "arch/arm/mach-msm/Kconfig"
  928. source "arch/arm/mach-mv78xx0/Kconfig"
  929. source "arch/arm/plat-mxc/Kconfig"
  930. source "arch/arm/mach-mxs/Kconfig"
  931. source "arch/arm/mach-netx/Kconfig"
  932. source "arch/arm/mach-nomadik/Kconfig"
  933. source "arch/arm/plat-nomadik/Kconfig"
  934. source "arch/arm/plat-omap/Kconfig"
  935. source "arch/arm/mach-omap1/Kconfig"
  936. source "arch/arm/mach-omap2/Kconfig"
  937. source "arch/arm/mach-orion5x/Kconfig"
  938. source "arch/arm/mach-picoxcell/Kconfig"
  939. source "arch/arm/mach-pxa/Kconfig"
  940. source "arch/arm/plat-pxa/Kconfig"
  941. source "arch/arm/mach-mmp/Kconfig"
  942. source "arch/arm/mach-realview/Kconfig"
  943. source "arch/arm/mach-sa1100/Kconfig"
  944. source "arch/arm/plat-samsung/Kconfig"
  945. source "arch/arm/plat-s3c24xx/Kconfig"
  946. source "arch/arm/mach-socfpga/Kconfig"
  947. source "arch/arm/plat-spear/Kconfig"
  948. source "arch/arm/mach-s3c24xx/Kconfig"
  949. if ARCH_S3C24XX
  950. source "arch/arm/mach-s3c2412/Kconfig"
  951. source "arch/arm/mach-s3c2440/Kconfig"
  952. endif
  953. if ARCH_S3C64XX
  954. source "arch/arm/mach-s3c64xx/Kconfig"
  955. endif
  956. source "arch/arm/mach-s5p64x0/Kconfig"
  957. source "arch/arm/mach-s5pc100/Kconfig"
  958. source "arch/arm/mach-s5pv210/Kconfig"
  959. source "arch/arm/mach-exynos/Kconfig"
  960. source "arch/arm/mach-shmobile/Kconfig"
  961. source "arch/arm/mach-prima2/Kconfig"
  962. source "arch/arm/mach-tegra/Kconfig"
  963. source "arch/arm/mach-u300/Kconfig"
  964. source "arch/arm/mach-ux500/Kconfig"
  965. source "arch/arm/mach-versatile/Kconfig"
  966. source "arch/arm/mach-vexpress/Kconfig"
  967. source "arch/arm/plat-versatile/Kconfig"
  968. source "arch/arm/mach-vt8500/Kconfig"
  969. source "arch/arm/mach-w90x900/Kconfig"
  970. # Definitions to make life easier
  971. config ARCH_ACORN
  972. bool
  973. config PLAT_IOP
  974. bool
  975. select GENERIC_CLOCKEVENTS
  976. config PLAT_ORION
  977. bool
  978. select CLKSRC_MMIO
  979. select GENERIC_IRQ_CHIP
  980. select IRQ_DOMAIN
  981. select COMMON_CLK
  982. config PLAT_PXA
  983. bool
  984. config PLAT_VERSATILE
  985. bool
  986. config ARM_TIMER_SP804
  987. bool
  988. select CLKSRC_MMIO
  989. select HAVE_SCHED_CLOCK
  990. source arch/arm/mm/Kconfig
  991. config ARM_NR_BANKS
  992. int
  993. default 16 if ARCH_EP93XX
  994. default 8
  995. config IWMMXT
  996. bool "Enable iWMMXt support"
  997. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  998. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  999. help
  1000. Enable support for iWMMXt context switching at run time if
  1001. running on a CPU that supports it.
  1002. config XSCALE_PMU
  1003. bool
  1004. depends on CPU_XSCALE
  1005. default y
  1006. config MULTI_IRQ_HANDLER
  1007. bool
  1008. help
  1009. Allow each machine to specify it's own IRQ handler at run time.
  1010. if !MMU
  1011. source "arch/arm/Kconfig-nommu"
  1012. endif
  1013. config ARM_ERRATA_326103
  1014. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1015. depends on CPU_V6
  1016. help
  1017. Executing a SWP instruction to read-only memory does not set bit 11
  1018. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1019. treat the access as a read, preventing a COW from occurring and
  1020. causing the faulting task to livelock.
  1021. config ARM_ERRATA_411920
  1022. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1023. depends on CPU_V6 || CPU_V6K
  1024. help
  1025. Invalidation of the Instruction Cache operation can
  1026. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1027. It does not affect the MPCore. This option enables the ARM Ltd.
  1028. recommended workaround.
  1029. config ARM_ERRATA_430973
  1030. bool "ARM errata: Stale prediction on replaced interworking branch"
  1031. depends on CPU_V7
  1032. help
  1033. This option enables the workaround for the 430973 Cortex-A8
  1034. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1035. interworking branch is replaced with another code sequence at the
  1036. same virtual address, whether due to self-modifying code or virtual
  1037. to physical address re-mapping, Cortex-A8 does not recover from the
  1038. stale interworking branch prediction. This results in Cortex-A8
  1039. executing the new code sequence in the incorrect ARM or Thumb state.
  1040. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1041. and also flushes the branch target cache at every context switch.
  1042. Note that setting specific bits in the ACTLR register may not be
  1043. available in non-secure mode.
  1044. config ARM_ERRATA_458693
  1045. bool "ARM errata: Processor deadlock when a false hazard is created"
  1046. depends on CPU_V7
  1047. help
  1048. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1049. erratum. For very specific sequences of memory operations, it is
  1050. possible for a hazard condition intended for a cache line to instead
  1051. be incorrectly associated with a different cache line. This false
  1052. hazard might then cause a processor deadlock. The workaround enables
  1053. the L1 caching of the NEON accesses and disables the PLD instruction
  1054. in the ACTLR register. Note that setting specific bits in the ACTLR
  1055. register may not be available in non-secure mode.
  1056. config ARM_ERRATA_460075
  1057. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1058. depends on CPU_V7
  1059. help
  1060. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1061. erratum. Any asynchronous access to the L2 cache may encounter a
  1062. situation in which recent store transactions to the L2 cache are lost
  1063. and overwritten with stale memory contents from external memory. The
  1064. workaround disables the write-allocate mode for the L2 cache via the
  1065. ACTLR register. Note that setting specific bits in the ACTLR register
  1066. may not be available in non-secure mode.
  1067. config ARM_ERRATA_742230
  1068. bool "ARM errata: DMB operation may be faulty"
  1069. depends on CPU_V7 && SMP
  1070. help
  1071. This option enables the workaround for the 742230 Cortex-A9
  1072. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1073. between two write operations may not ensure the correct visibility
  1074. ordering of the two writes. This workaround sets a specific bit in
  1075. the diagnostic register of the Cortex-A9 which causes the DMB
  1076. instruction to behave as a DSB, ensuring the correct behaviour of
  1077. the two writes.
  1078. config ARM_ERRATA_742231
  1079. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1080. depends on CPU_V7 && SMP
  1081. help
  1082. This option enables the workaround for the 742231 Cortex-A9
  1083. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1084. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1085. accessing some data located in the same cache line, may get corrupted
  1086. data due to bad handling of the address hazard when the line gets
  1087. replaced from one of the CPUs at the same time as another CPU is
  1088. accessing it. This workaround sets specific bits in the diagnostic
  1089. register of the Cortex-A9 which reduces the linefill issuing
  1090. capabilities of the processor.
  1091. config PL310_ERRATA_588369
  1092. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1093. depends on CACHE_L2X0
  1094. help
  1095. The PL310 L2 cache controller implements three types of Clean &
  1096. Invalidate maintenance operations: by Physical Address
  1097. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1098. They are architecturally defined to behave as the execution of a
  1099. clean operation followed immediately by an invalidate operation,
  1100. both performing to the same memory location. This functionality
  1101. is not correctly implemented in PL310 as clean lines are not
  1102. invalidated as a result of these operations.
  1103. config ARM_ERRATA_720789
  1104. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1105. depends on CPU_V7
  1106. help
  1107. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1108. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1109. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1110. As a consequence of this erratum, some TLB entries which should be
  1111. invalidated are not, resulting in an incoherency in the system page
  1112. tables. The workaround changes the TLB flushing routines to invalidate
  1113. entries regardless of the ASID.
  1114. config PL310_ERRATA_727915
  1115. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1116. depends on CACHE_L2X0
  1117. help
  1118. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1119. operation (offset 0x7FC). This operation runs in background so that
  1120. PL310 can handle normal accesses while it is in progress. Under very
  1121. rare circumstances, due to this erratum, write data can be lost when
  1122. PL310 treats a cacheable write transaction during a Clean &
  1123. Invalidate by Way operation.
  1124. config ARM_ERRATA_743622
  1125. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1126. depends on CPU_V7
  1127. help
  1128. This option enables the workaround for the 743622 Cortex-A9
  1129. (r2p*) erratum. Under very rare conditions, a faulty
  1130. optimisation in the Cortex-A9 Store Buffer may lead to data
  1131. corruption. This workaround sets a specific bit in the diagnostic
  1132. register of the Cortex-A9 which disables the Store Buffer
  1133. optimisation, preventing the defect from occurring. This has no
  1134. visible impact on the overall performance or power consumption of the
  1135. processor.
  1136. config ARM_ERRATA_751472
  1137. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1138. depends on CPU_V7
  1139. help
  1140. This option enables the workaround for the 751472 Cortex-A9 (prior
  1141. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1142. completion of a following broadcasted operation if the second
  1143. operation is received by a CPU before the ICIALLUIS has completed,
  1144. potentially leading to corrupted entries in the cache or TLB.
  1145. config PL310_ERRATA_753970
  1146. bool "PL310 errata: cache sync operation may be faulty"
  1147. depends on CACHE_PL310
  1148. help
  1149. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1150. Under some condition the effect of cache sync operation on
  1151. the store buffer still remains when the operation completes.
  1152. This means that the store buffer is always asked to drain and
  1153. this prevents it from merging any further writes. The workaround
  1154. is to replace the normal offset of cache sync operation (0x730)
  1155. by another offset targeting an unmapped PL310 register 0x740.
  1156. This has the same effect as the cache sync operation: store buffer
  1157. drain and waiting for all buffers empty.
  1158. config ARM_ERRATA_754322
  1159. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1160. depends on CPU_V7
  1161. help
  1162. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1163. r3p*) erratum. A speculative memory access may cause a page table walk
  1164. which starts prior to an ASID switch but completes afterwards. This
  1165. can populate the micro-TLB with a stale entry which may be hit with
  1166. the new ASID. This workaround places two dsb instructions in the mm
  1167. switching code so that no page table walks can cross the ASID switch.
  1168. config ARM_ERRATA_754327
  1169. bool "ARM errata: no automatic Store Buffer drain"
  1170. depends on CPU_V7 && SMP
  1171. help
  1172. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1173. r2p0) erratum. The Store Buffer does not have any automatic draining
  1174. mechanism and therefore a livelock may occur if an external agent
  1175. continuously polls a memory location waiting to observe an update.
  1176. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1177. written polling loops from denying visibility of updates to memory.
  1178. config ARM_ERRATA_364296
  1179. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1180. depends on CPU_V6 && !SMP
  1181. help
  1182. This options enables the workaround for the 364296 ARM1136
  1183. r0p2 erratum (possible cache data corruption with
  1184. hit-under-miss enabled). It sets the undocumented bit 31 in
  1185. the auxiliary control register and the FI bit in the control
  1186. register, thus disabling hit-under-miss without putting the
  1187. processor into full low interrupt latency mode. ARM11MPCore
  1188. is not affected.
  1189. config ARM_ERRATA_764369
  1190. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1191. depends on CPU_V7 && SMP
  1192. help
  1193. This option enables the workaround for erratum 764369
  1194. affecting Cortex-A9 MPCore with two or more processors (all
  1195. current revisions). Under certain timing circumstances, a data
  1196. cache line maintenance operation by MVA targeting an Inner
  1197. Shareable memory region may fail to proceed up to either the
  1198. Point of Coherency or to the Point of Unification of the
  1199. system. This workaround adds a DSB instruction before the
  1200. relevant cache maintenance functions and sets a specific bit
  1201. in the diagnostic control register of the SCU.
  1202. config PL310_ERRATA_769419
  1203. bool "PL310 errata: no automatic Store Buffer drain"
  1204. depends on CACHE_L2X0
  1205. help
  1206. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1207. not automatically drain. This can cause normal, non-cacheable
  1208. writes to be retained when the memory system is idle, leading
  1209. to suboptimal I/O performance for drivers using coherent DMA.
  1210. This option adds a write barrier to the cpu_idle loop so that,
  1211. on systems with an outer cache, the store buffer is drained
  1212. explicitly.
  1213. endmenu
  1214. source "arch/arm/common/Kconfig"
  1215. menu "Bus support"
  1216. config ARM_AMBA
  1217. bool
  1218. config ISA
  1219. bool
  1220. help
  1221. Find out whether you have ISA slots on your motherboard. ISA is the
  1222. name of a bus system, i.e. the way the CPU talks to the other stuff
  1223. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1224. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1225. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1226. # Select ISA DMA controller support
  1227. config ISA_DMA
  1228. bool
  1229. select ISA_DMA_API
  1230. # Select ISA DMA interface
  1231. config ISA_DMA_API
  1232. bool
  1233. config PCI
  1234. bool "PCI support" if MIGHT_HAVE_PCI
  1235. help
  1236. Find out whether you have a PCI motherboard. PCI is the name of a
  1237. bus system, i.e. the way the CPU talks to the other stuff inside
  1238. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1239. VESA. If you have PCI, say Y, otherwise N.
  1240. config PCI_DOMAINS
  1241. bool
  1242. depends on PCI
  1243. config PCI_NANOENGINE
  1244. bool "BSE nanoEngine PCI support"
  1245. depends on SA1100_NANOENGINE
  1246. help
  1247. Enable PCI on the BSE nanoEngine board.
  1248. config PCI_SYSCALL
  1249. def_bool PCI
  1250. # Select the host bridge type
  1251. config PCI_HOST_VIA82C505
  1252. bool
  1253. depends on PCI && ARCH_SHARK
  1254. default y
  1255. config PCI_HOST_ITE8152
  1256. bool
  1257. depends on PCI && MACH_ARMCORE
  1258. default y
  1259. select DMABOUNCE
  1260. source "drivers/pci/Kconfig"
  1261. source "drivers/pcmcia/Kconfig"
  1262. endmenu
  1263. menu "Kernel Features"
  1264. config HAVE_SMP
  1265. bool
  1266. help
  1267. This option should be selected by machines which have an SMP-
  1268. capable CPU.
  1269. The only effect of this option is to make the SMP-related
  1270. options available to the user for configuration.
  1271. config SMP
  1272. bool "Symmetric Multi-Processing"
  1273. depends on CPU_V6K || CPU_V7
  1274. depends on GENERIC_CLOCKEVENTS
  1275. depends on HAVE_SMP
  1276. depends on MMU
  1277. select USE_GENERIC_SMP_HELPERS
  1278. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1279. help
  1280. This enables support for systems with more than one CPU. If you have
  1281. a system with only one CPU, like most personal computers, say N. If
  1282. you have a system with more than one CPU, say Y.
  1283. If you say N here, the kernel will run on single and multiprocessor
  1284. machines, but will use only one CPU of a multiprocessor machine. If
  1285. you say Y here, the kernel will run on many, but not all, single
  1286. processor machines. On a single processor machine, the kernel will
  1287. run faster if you say N here.
  1288. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1289. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1290. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1291. If you don't know what to do here, say N.
  1292. config SMP_ON_UP
  1293. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1294. depends on EXPERIMENTAL
  1295. depends on SMP && !XIP_KERNEL
  1296. default y
  1297. help
  1298. SMP kernels contain instructions which fail on non-SMP processors.
  1299. Enabling this option allows the kernel to modify itself to make
  1300. these instructions safe. Disabling it allows about 1K of space
  1301. savings.
  1302. If you don't know what to do here, say Y.
  1303. config ARM_CPU_TOPOLOGY
  1304. bool "Support cpu topology definition"
  1305. depends on SMP && CPU_V7
  1306. default y
  1307. help
  1308. Support ARM cpu topology definition. The MPIDR register defines
  1309. affinity between processors which is then used to describe the cpu
  1310. topology of an ARM System.
  1311. config SCHED_MC
  1312. bool "Multi-core scheduler support"
  1313. depends on ARM_CPU_TOPOLOGY
  1314. help
  1315. Multi-core scheduler support improves the CPU scheduler's decision
  1316. making when dealing with multi-core CPU chips at a cost of slightly
  1317. increased overhead in some places. If unsure say N here.
  1318. config SCHED_SMT
  1319. bool "SMT scheduler support"
  1320. depends on ARM_CPU_TOPOLOGY
  1321. help
  1322. Improves the CPU scheduler's decision making when dealing with
  1323. MultiThreading at a cost of slightly increased overhead in some
  1324. places. If unsure say N here.
  1325. config HAVE_ARM_SCU
  1326. bool
  1327. help
  1328. This option enables support for the ARM system coherency unit
  1329. config ARM_ARCH_TIMER
  1330. bool "Architected timer support"
  1331. depends on CPU_V7
  1332. help
  1333. This option enables support for the ARM architected timer
  1334. config HAVE_ARM_TWD
  1335. bool
  1336. depends on SMP
  1337. help
  1338. This options enables support for the ARM timer and watchdog unit
  1339. choice
  1340. prompt "Memory split"
  1341. default VMSPLIT_3G
  1342. help
  1343. Select the desired split between kernel and user memory.
  1344. If you are not absolutely sure what you are doing, leave this
  1345. option alone!
  1346. config VMSPLIT_3G
  1347. bool "3G/1G user/kernel split"
  1348. config VMSPLIT_2G
  1349. bool "2G/2G user/kernel split"
  1350. config VMSPLIT_1G
  1351. bool "1G/3G user/kernel split"
  1352. endchoice
  1353. config PAGE_OFFSET
  1354. hex
  1355. default 0x40000000 if VMSPLIT_1G
  1356. default 0x80000000 if VMSPLIT_2G
  1357. default 0xC0000000
  1358. config NR_CPUS
  1359. int "Maximum number of CPUs (2-32)"
  1360. range 2 32
  1361. depends on SMP
  1362. default "4"
  1363. config HOTPLUG_CPU
  1364. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1365. depends on SMP && HOTPLUG && EXPERIMENTAL
  1366. help
  1367. Say Y here to experiment with turning CPUs off and on. CPUs
  1368. can be controlled through /sys/devices/system/cpu.
  1369. config LOCAL_TIMERS
  1370. bool "Use local timer interrupts"
  1371. depends on SMP
  1372. default y
  1373. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1374. help
  1375. Enable support for local timers on SMP platforms, rather then the
  1376. legacy IPI broadcast method. Local timers allows the system
  1377. accounting to be spread across the timer interval, preventing a
  1378. "thundering herd" at every timer tick.
  1379. config ARCH_NR_GPIO
  1380. int
  1381. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1382. default 355 if ARCH_U8500
  1383. default 264 if MACH_H4700
  1384. default 512 if SOC_OMAP5
  1385. default 0
  1386. help
  1387. Maximum number of GPIOs in the system.
  1388. If unsure, leave the default value.
  1389. source kernel/Kconfig.preempt
  1390. config HZ
  1391. int
  1392. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1393. ARCH_S5PV210 || ARCH_EXYNOS4
  1394. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1395. default AT91_TIMER_HZ if ARCH_AT91
  1396. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1397. default 100
  1398. config THUMB2_KERNEL
  1399. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1400. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1401. select AEABI
  1402. select ARM_ASM_UNIFIED
  1403. select ARM_UNWIND
  1404. help
  1405. By enabling this option, the kernel will be compiled in
  1406. Thumb-2 mode. A compiler/assembler that understand the unified
  1407. ARM-Thumb syntax is needed.
  1408. If unsure, say N.
  1409. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1410. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1411. depends on THUMB2_KERNEL && MODULES
  1412. default y
  1413. help
  1414. Various binutils versions can resolve Thumb-2 branches to
  1415. locally-defined, preemptible global symbols as short-range "b.n"
  1416. branch instructions.
  1417. This is a problem, because there's no guarantee the final
  1418. destination of the symbol, or any candidate locations for a
  1419. trampoline, are within range of the branch. For this reason, the
  1420. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1421. relocation in modules at all, and it makes little sense to add
  1422. support.
  1423. The symptom is that the kernel fails with an "unsupported
  1424. relocation" error when loading some modules.
  1425. Until fixed tools are available, passing
  1426. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1427. code which hits this problem, at the cost of a bit of extra runtime
  1428. stack usage in some cases.
  1429. The problem is described in more detail at:
  1430. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1431. Only Thumb-2 kernels are affected.
  1432. Unless you are sure your tools don't have this problem, say Y.
  1433. config ARM_ASM_UNIFIED
  1434. bool
  1435. config AEABI
  1436. bool "Use the ARM EABI to compile the kernel"
  1437. help
  1438. This option allows for the kernel to be compiled using the latest
  1439. ARM ABI (aka EABI). This is only useful if you are using a user
  1440. space environment that is also compiled with EABI.
  1441. Since there are major incompatibilities between the legacy ABI and
  1442. EABI, especially with regard to structure member alignment, this
  1443. option also changes the kernel syscall calling convention to
  1444. disambiguate both ABIs and allow for backward compatibility support
  1445. (selected with CONFIG_OABI_COMPAT).
  1446. To use this you need GCC version 4.0.0 or later.
  1447. config OABI_COMPAT
  1448. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1449. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1450. default y
  1451. help
  1452. This option preserves the old syscall interface along with the
  1453. new (ARM EABI) one. It also provides a compatibility layer to
  1454. intercept syscalls that have structure arguments which layout
  1455. in memory differs between the legacy ABI and the new ARM EABI
  1456. (only for non "thumb" binaries). This option adds a tiny
  1457. overhead to all syscalls and produces a slightly larger kernel.
  1458. If you know you'll be using only pure EABI user space then you
  1459. can say N here. If this option is not selected and you attempt
  1460. to execute a legacy ABI binary then the result will be
  1461. UNPREDICTABLE (in fact it can be predicted that it won't work
  1462. at all). If in doubt say Y.
  1463. config ARCH_HAS_HOLES_MEMORYMODEL
  1464. bool
  1465. config ARCH_SPARSEMEM_ENABLE
  1466. bool
  1467. config ARCH_SPARSEMEM_DEFAULT
  1468. def_bool ARCH_SPARSEMEM_ENABLE
  1469. config ARCH_SELECT_MEMORY_MODEL
  1470. def_bool ARCH_SPARSEMEM_ENABLE
  1471. config HAVE_ARCH_PFN_VALID
  1472. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1473. config HIGHMEM
  1474. bool "High Memory Support"
  1475. depends on MMU
  1476. help
  1477. The address space of ARM processors is only 4 Gigabytes large
  1478. and it has to accommodate user address space, kernel address
  1479. space as well as some memory mapped IO. That means that, if you
  1480. have a large amount of physical memory and/or IO, not all of the
  1481. memory can be "permanently mapped" by the kernel. The physical
  1482. memory that is not permanently mapped is called "high memory".
  1483. Depending on the selected kernel/user memory split, minimum
  1484. vmalloc space and actual amount of RAM, you may not need this
  1485. option which should result in a slightly faster kernel.
  1486. If unsure, say n.
  1487. config HIGHPTE
  1488. bool "Allocate 2nd-level pagetables from highmem"
  1489. depends on HIGHMEM
  1490. config HW_PERF_EVENTS
  1491. bool "Enable hardware performance counter support for perf events"
  1492. depends on PERF_EVENTS
  1493. default y
  1494. help
  1495. Enable hardware performance counter support for perf events. If
  1496. disabled, perf events will use software events only.
  1497. source "mm/Kconfig"
  1498. config FORCE_MAX_ZONEORDER
  1499. int "Maximum zone order" if ARCH_SHMOBILE
  1500. range 11 64 if ARCH_SHMOBILE
  1501. default "9" if SA1111
  1502. default "11"
  1503. help
  1504. The kernel memory allocator divides physically contiguous memory
  1505. blocks into "zones", where each zone is a power of two number of
  1506. pages. This option selects the largest power of two that the kernel
  1507. keeps in the memory allocator. If you need to allocate very large
  1508. blocks of physically contiguous memory, then you may need to
  1509. increase this value.
  1510. This config option is actually maximum order plus one. For example,
  1511. a value of 11 means that the largest free memory block is 2^10 pages.
  1512. config LEDS
  1513. bool "Timer and CPU usage LEDs"
  1514. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1515. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1516. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1517. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1518. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1519. ARCH_AT91 || ARCH_DAVINCI || \
  1520. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1521. help
  1522. If you say Y here, the LEDs on your machine will be used
  1523. to provide useful information about your current system status.
  1524. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1525. be able to select which LEDs are active using the options below. If
  1526. you are compiling a kernel for the EBSA-110 or the LART however, the
  1527. red LED will simply flash regularly to indicate that the system is
  1528. still functional. It is safe to say Y here if you have a CATS
  1529. system, but the driver will do nothing.
  1530. config LEDS_TIMER
  1531. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1532. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1533. || MACH_OMAP_PERSEUS2
  1534. depends on LEDS
  1535. depends on !GENERIC_CLOCKEVENTS
  1536. default y if ARCH_EBSA110
  1537. help
  1538. If you say Y here, one of the system LEDs (the green one on the
  1539. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1540. will flash regularly to indicate that the system is still
  1541. operational. This is mainly useful to kernel hackers who are
  1542. debugging unstable kernels.
  1543. The LART uses the same LED for both Timer LED and CPU usage LED
  1544. functions. You may choose to use both, but the Timer LED function
  1545. will overrule the CPU usage LED.
  1546. config LEDS_CPU
  1547. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1548. !ARCH_OMAP) \
  1549. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1550. || MACH_OMAP_PERSEUS2
  1551. depends on LEDS
  1552. help
  1553. If you say Y here, the red LED will be used to give a good real
  1554. time indication of CPU usage, by lighting whenever the idle task
  1555. is not currently executing.
  1556. The LART uses the same LED for both Timer LED and CPU usage LED
  1557. functions. You may choose to use both, but the Timer LED function
  1558. will overrule the CPU usage LED.
  1559. config ALIGNMENT_TRAP
  1560. bool
  1561. depends on CPU_CP15_MMU
  1562. default y if !ARCH_EBSA110
  1563. select HAVE_PROC_CPU if PROC_FS
  1564. help
  1565. ARM processors cannot fetch/store information which is not
  1566. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1567. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1568. fetch/store instructions will be emulated in software if you say
  1569. here, which has a severe performance impact. This is necessary for
  1570. correct operation of some network protocols. With an IP-only
  1571. configuration it is safe to say N, otherwise say Y.
  1572. config UACCESS_WITH_MEMCPY
  1573. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1574. depends on MMU && EXPERIMENTAL
  1575. default y if CPU_FEROCEON
  1576. help
  1577. Implement faster copy_to_user and clear_user methods for CPU
  1578. cores where a 8-word STM instruction give significantly higher
  1579. memory write throughput than a sequence of individual 32bit stores.
  1580. A possible side effect is a slight increase in scheduling latency
  1581. between threads sharing the same address space if they invoke
  1582. such copy operations with large buffers.
  1583. However, if the CPU data cache is using a write-allocate mode,
  1584. this option is unlikely to provide any performance gain.
  1585. config SECCOMP
  1586. bool
  1587. prompt "Enable seccomp to safely compute untrusted bytecode"
  1588. ---help---
  1589. This kernel feature is useful for number crunching applications
  1590. that may need to compute untrusted bytecode during their
  1591. execution. By using pipes or other transports made available to
  1592. the process as file descriptors supporting the read/write
  1593. syscalls, it's possible to isolate those applications in
  1594. their own address space using seccomp. Once seccomp is
  1595. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1596. and the task is only allowed to execute a few safe syscalls
  1597. defined by each seccomp mode.
  1598. config CC_STACKPROTECTOR
  1599. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1600. depends on EXPERIMENTAL
  1601. help
  1602. This option turns on the -fstack-protector GCC feature. This
  1603. feature puts, at the beginning of functions, a canary value on
  1604. the stack just before the return address, and validates
  1605. the value just before actually returning. Stack based buffer
  1606. overflows (that need to overwrite this return address) now also
  1607. overwrite the canary, which gets detected and the attack is then
  1608. neutralized via a kernel panic.
  1609. This feature requires gcc version 4.2 or above.
  1610. config DEPRECATED_PARAM_STRUCT
  1611. bool "Provide old way to pass kernel parameters"
  1612. help
  1613. This was deprecated in 2001 and announced to live on for 5 years.
  1614. Some old boot loaders still use this way.
  1615. endmenu
  1616. menu "Boot options"
  1617. config USE_OF
  1618. bool "Flattened Device Tree support"
  1619. select OF
  1620. select OF_EARLY_FLATTREE
  1621. select IRQ_DOMAIN
  1622. help
  1623. Include support for flattened device tree machine descriptions.
  1624. # Compressed boot loader in ROM. Yes, we really want to ask about
  1625. # TEXT and BSS so we preserve their values in the config files.
  1626. config ZBOOT_ROM_TEXT
  1627. hex "Compressed ROM boot loader base address"
  1628. default "0"
  1629. help
  1630. The physical address at which the ROM-able zImage is to be
  1631. placed in the target. Platforms which normally make use of
  1632. ROM-able zImage formats normally set this to a suitable
  1633. value in their defconfig file.
  1634. If ZBOOT_ROM is not enabled, this has no effect.
  1635. config ZBOOT_ROM_BSS
  1636. hex "Compressed ROM boot loader BSS address"
  1637. default "0"
  1638. help
  1639. The base address of an area of read/write memory in the target
  1640. for the ROM-able zImage which must be available while the
  1641. decompressor is running. It must be large enough to hold the
  1642. entire decompressed kernel plus an additional 128 KiB.
  1643. Platforms which normally make use of ROM-able zImage formats
  1644. normally set this to a suitable value in their defconfig file.
  1645. If ZBOOT_ROM is not enabled, this has no effect.
  1646. config ZBOOT_ROM
  1647. bool "Compressed boot loader in ROM/flash"
  1648. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1649. help
  1650. Say Y here if you intend to execute your compressed kernel image
  1651. (zImage) directly from ROM or flash. If unsure, say N.
  1652. choice
  1653. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1654. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1655. default ZBOOT_ROM_NONE
  1656. help
  1657. Include experimental SD/MMC loading code in the ROM-able zImage.
  1658. With this enabled it is possible to write the ROM-able zImage
  1659. kernel image to an MMC or SD card and boot the kernel straight
  1660. from the reset vector. At reset the processor Mask ROM will load
  1661. the first part of the ROM-able zImage which in turn loads the
  1662. rest the kernel image to RAM.
  1663. config ZBOOT_ROM_NONE
  1664. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1665. help
  1666. Do not load image from SD or MMC
  1667. config ZBOOT_ROM_MMCIF
  1668. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1669. help
  1670. Load image from MMCIF hardware block.
  1671. config ZBOOT_ROM_SH_MOBILE_SDHI
  1672. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1673. help
  1674. Load image from SDHI hardware block
  1675. endchoice
  1676. config ARM_APPENDED_DTB
  1677. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1678. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1679. help
  1680. With this option, the boot code will look for a device tree binary
  1681. (DTB) appended to zImage
  1682. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1683. This is meant as a backward compatibility convenience for those
  1684. systems with a bootloader that can't be upgraded to accommodate
  1685. the documented boot protocol using a device tree.
  1686. Beware that there is very little in terms of protection against
  1687. this option being confused by leftover garbage in memory that might
  1688. look like a DTB header after a reboot if no actual DTB is appended
  1689. to zImage. Do not leave this option active in a production kernel
  1690. if you don't intend to always append a DTB. Proper passing of the
  1691. location into r2 of a bootloader provided DTB is always preferable
  1692. to this option.
  1693. config ARM_ATAG_DTB_COMPAT
  1694. bool "Supplement the appended DTB with traditional ATAG information"
  1695. depends on ARM_APPENDED_DTB
  1696. help
  1697. Some old bootloaders can't be updated to a DTB capable one, yet
  1698. they provide ATAGs with memory configuration, the ramdisk address,
  1699. the kernel cmdline string, etc. Such information is dynamically
  1700. provided by the bootloader and can't always be stored in a static
  1701. DTB. To allow a device tree enabled kernel to be used with such
  1702. bootloaders, this option allows zImage to extract the information
  1703. from the ATAG list and store it at run time into the appended DTB.
  1704. choice
  1705. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1706. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1707. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1708. bool "Use bootloader kernel arguments if available"
  1709. help
  1710. Uses the command-line options passed by the boot loader instead of
  1711. the device tree bootargs property. If the boot loader doesn't provide
  1712. any, the device tree bootargs property will be used.
  1713. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1714. bool "Extend with bootloader kernel arguments"
  1715. help
  1716. The command-line arguments provided by the boot loader will be
  1717. appended to the the device tree bootargs property.
  1718. endchoice
  1719. config CMDLINE
  1720. string "Default kernel command string"
  1721. default ""
  1722. help
  1723. On some architectures (EBSA110 and CATS), there is currently no way
  1724. for the boot loader to pass arguments to the kernel. For these
  1725. architectures, you should supply some command-line options at build
  1726. time by entering them here. As a minimum, you should specify the
  1727. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1728. choice
  1729. prompt "Kernel command line type" if CMDLINE != ""
  1730. default CMDLINE_FROM_BOOTLOADER
  1731. config CMDLINE_FROM_BOOTLOADER
  1732. bool "Use bootloader kernel arguments if available"
  1733. help
  1734. Uses the command-line options passed by the boot loader. If
  1735. the boot loader doesn't provide any, the default kernel command
  1736. string provided in CMDLINE will be used.
  1737. config CMDLINE_EXTEND
  1738. bool "Extend bootloader kernel arguments"
  1739. help
  1740. The command-line arguments provided by the boot loader will be
  1741. appended to the default kernel command string.
  1742. config CMDLINE_FORCE
  1743. bool "Always use the default kernel command string"
  1744. help
  1745. Always use the default kernel command string, even if the boot
  1746. loader passes other arguments to the kernel.
  1747. This is useful if you cannot or don't want to change the
  1748. command-line options your boot loader passes to the kernel.
  1749. endchoice
  1750. config XIP_KERNEL
  1751. bool "Kernel Execute-In-Place from ROM"
  1752. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1753. help
  1754. Execute-In-Place allows the kernel to run from non-volatile storage
  1755. directly addressable by the CPU, such as NOR flash. This saves RAM
  1756. space since the text section of the kernel is not loaded from flash
  1757. to RAM. Read-write sections, such as the data section and stack,
  1758. are still copied to RAM. The XIP kernel is not compressed since
  1759. it has to run directly from flash, so it will take more space to
  1760. store it. The flash address used to link the kernel object files,
  1761. and for storing it, is configuration dependent. Therefore, if you
  1762. say Y here, you must know the proper physical address where to
  1763. store the kernel image depending on your own flash memory usage.
  1764. Also note that the make target becomes "make xipImage" rather than
  1765. "make zImage" or "make Image". The final kernel binary to put in
  1766. ROM memory will be arch/arm/boot/xipImage.
  1767. If unsure, say N.
  1768. config XIP_PHYS_ADDR
  1769. hex "XIP Kernel Physical Location"
  1770. depends on XIP_KERNEL
  1771. default "0x00080000"
  1772. help
  1773. This is the physical address in your flash memory the kernel will
  1774. be linked for and stored to. This address is dependent on your
  1775. own flash usage.
  1776. config KEXEC
  1777. bool "Kexec system call (EXPERIMENTAL)"
  1778. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1779. help
  1780. kexec is a system call that implements the ability to shutdown your
  1781. current kernel, and to start another kernel. It is like a reboot
  1782. but it is independent of the system firmware. And like a reboot
  1783. you can start any kernel with it, not just Linux.
  1784. It is an ongoing process to be certain the hardware in a machine
  1785. is properly shutdown, so do not be surprised if this code does not
  1786. initially work for you. It may help to enable device hotplugging
  1787. support.
  1788. config ATAGS_PROC
  1789. bool "Export atags in procfs"
  1790. depends on KEXEC
  1791. default y
  1792. help
  1793. Should the atags used to boot the kernel be exported in an "atags"
  1794. file in procfs. Useful with kexec.
  1795. config CRASH_DUMP
  1796. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1797. depends on EXPERIMENTAL
  1798. help
  1799. Generate crash dump after being started by kexec. This should
  1800. be normally only set in special crash dump kernels which are
  1801. loaded in the main kernel with kexec-tools into a specially
  1802. reserved region and then later executed after a crash by
  1803. kdump/kexec. The crash dump kernel must be compiled to a
  1804. memory address not used by the main kernel
  1805. For more details see Documentation/kdump/kdump.txt
  1806. config AUTO_ZRELADDR
  1807. bool "Auto calculation of the decompressed kernel image address"
  1808. depends on !ZBOOT_ROM && !ARCH_U300
  1809. help
  1810. ZRELADDR is the physical address where the decompressed kernel
  1811. image will be placed. If AUTO_ZRELADDR is selected, the address
  1812. will be determined at run-time by masking the current IP with
  1813. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1814. from start of memory.
  1815. endmenu
  1816. menu "CPU Power Management"
  1817. if ARCH_HAS_CPUFREQ
  1818. source "drivers/cpufreq/Kconfig"
  1819. config CPU_FREQ_IMX
  1820. tristate "CPUfreq driver for i.MX CPUs"
  1821. depends on ARCH_MXC && CPU_FREQ
  1822. select CPU_FREQ_TABLE
  1823. help
  1824. This enables the CPUfreq driver for i.MX CPUs.
  1825. config CPU_FREQ_SA1100
  1826. bool
  1827. config CPU_FREQ_SA1110
  1828. bool
  1829. config CPU_FREQ_INTEGRATOR
  1830. tristate "CPUfreq driver for ARM Integrator CPUs"
  1831. depends on ARCH_INTEGRATOR && CPU_FREQ
  1832. default y
  1833. help
  1834. This enables the CPUfreq driver for ARM Integrator CPUs.
  1835. For details, take a look at <file:Documentation/cpu-freq>.
  1836. If in doubt, say Y.
  1837. config CPU_FREQ_PXA
  1838. bool
  1839. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1840. default y
  1841. select CPU_FREQ_TABLE
  1842. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1843. config CPU_FREQ_S3C
  1844. bool
  1845. help
  1846. Internal configuration node for common cpufreq on Samsung SoC
  1847. config CPU_FREQ_S3C24XX
  1848. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1849. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1850. select CPU_FREQ_S3C
  1851. help
  1852. This enables the CPUfreq driver for the Samsung S3C24XX family
  1853. of CPUs.
  1854. For details, take a look at <file:Documentation/cpu-freq>.
  1855. If in doubt, say N.
  1856. config CPU_FREQ_S3C24XX_PLL
  1857. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1858. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1859. help
  1860. Compile in support for changing the PLL frequency from the
  1861. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1862. after a frequency change, so by default it is not enabled.
  1863. This also means that the PLL tables for the selected CPU(s) will
  1864. be built which may increase the size of the kernel image.
  1865. config CPU_FREQ_S3C24XX_DEBUG
  1866. bool "Debug CPUfreq Samsung driver core"
  1867. depends on CPU_FREQ_S3C24XX
  1868. help
  1869. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1870. config CPU_FREQ_S3C24XX_IODEBUG
  1871. bool "Debug CPUfreq Samsung driver IO timing"
  1872. depends on CPU_FREQ_S3C24XX
  1873. help
  1874. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1875. config CPU_FREQ_S3C24XX_DEBUGFS
  1876. bool "Export debugfs for CPUFreq"
  1877. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1878. help
  1879. Export status information via debugfs.
  1880. endif
  1881. source "drivers/cpuidle/Kconfig"
  1882. endmenu
  1883. menu "Floating point emulation"
  1884. comment "At least one emulation must be selected"
  1885. config FPE_NWFPE
  1886. bool "NWFPE math emulation"
  1887. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1888. ---help---
  1889. Say Y to include the NWFPE floating point emulator in the kernel.
  1890. This is necessary to run most binaries. Linux does not currently
  1891. support floating point hardware so you need to say Y here even if
  1892. your machine has an FPA or floating point co-processor podule.
  1893. You may say N here if you are going to load the Acorn FPEmulator
  1894. early in the bootup.
  1895. config FPE_NWFPE_XP
  1896. bool "Support extended precision"
  1897. depends on FPE_NWFPE
  1898. help
  1899. Say Y to include 80-bit support in the kernel floating-point
  1900. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1901. Note that gcc does not generate 80-bit operations by default,
  1902. so in most cases this option only enlarges the size of the
  1903. floating point emulator without any good reason.
  1904. You almost surely want to say N here.
  1905. config FPE_FASTFPE
  1906. bool "FastFPE math emulation (EXPERIMENTAL)"
  1907. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1908. ---help---
  1909. Say Y here to include the FAST floating point emulator in the kernel.
  1910. This is an experimental much faster emulator which now also has full
  1911. precision for the mantissa. It does not support any exceptions.
  1912. It is very simple, and approximately 3-6 times faster than NWFPE.
  1913. It should be sufficient for most programs. It may be not suitable
  1914. for scientific calculations, but you have to check this for yourself.
  1915. If you do not feel you need a faster FP emulation you should better
  1916. choose NWFPE.
  1917. config VFP
  1918. bool "VFP-format floating point maths"
  1919. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1920. help
  1921. Say Y to include VFP support code in the kernel. This is needed
  1922. if your hardware includes a VFP unit.
  1923. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1924. release notes and additional status information.
  1925. Say N if your target does not have VFP hardware.
  1926. config VFPv3
  1927. bool
  1928. depends on VFP
  1929. default y if CPU_V7
  1930. config NEON
  1931. bool "Advanced SIMD (NEON) Extension support"
  1932. depends on VFPv3 && CPU_V7
  1933. help
  1934. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1935. Extension.
  1936. endmenu
  1937. menu "Userspace binary formats"
  1938. source "fs/Kconfig.binfmt"
  1939. config ARTHUR
  1940. tristate "RISC OS personality"
  1941. depends on !AEABI
  1942. help
  1943. Say Y here to include the kernel code necessary if you want to run
  1944. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1945. experimental; if this sounds frightening, say N and sleep in peace.
  1946. You can also say M here to compile this support as a module (which
  1947. will be called arthur).
  1948. endmenu
  1949. menu "Power management options"
  1950. source "kernel/power/Kconfig"
  1951. config ARCH_SUSPEND_POSSIBLE
  1952. depends on !ARCH_S5PC100 && !ARCH_TEGRA
  1953. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1954. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1955. def_bool y
  1956. config ARM_CPU_SUSPEND
  1957. def_bool PM_SLEEP
  1958. endmenu
  1959. source "net/Kconfig"
  1960. source "drivers/Kconfig"
  1961. source "fs/Kconfig"
  1962. source "arch/arm/Kconfig.debug"
  1963. source "security/Kconfig"
  1964. source "crypto/Kconfig"
  1965. source "lib/Kconfig"