fsl_msi.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. /*
  2. * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * Author: Tony Li <tony.li@freescale.com>
  5. * Jason Jin <Jason.jin@freescale.com>
  6. *
  7. * The hwirq alloc and free code reuse from sysdev/mpic_msi.c
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; version 2 of the
  12. * License.
  13. *
  14. */
  15. #include <linux/irq.h>
  16. #include <linux/bootmem.h>
  17. #include <linux/msi.h>
  18. #include <linux/pci.h>
  19. #include <linux/slab.h>
  20. #include <linux/of_platform.h>
  21. #include <sysdev/fsl_soc.h>
  22. #include <asm/prom.h>
  23. #include <asm/hw_irq.h>
  24. #include <asm/ppc-pci.h>
  25. #include "fsl_msi.h"
  26. struct fsl_msi_feature {
  27. u32 fsl_pic_ip;
  28. u32 msiir_offset;
  29. };
  30. static inline u32 fsl_msi_read(u32 __iomem *base, unsigned int reg)
  31. {
  32. return in_be32(base + (reg >> 2));
  33. }
  34. /*
  35. * We do not need this actually. The MSIR register has been read once
  36. * in the cascade interrupt. So, this MSI interrupt has been acked
  37. */
  38. static void fsl_msi_end_irq(unsigned int virq)
  39. {
  40. }
  41. static struct irq_chip fsl_msi_chip = {
  42. .mask = mask_msi_irq,
  43. .unmask = unmask_msi_irq,
  44. .ack = fsl_msi_end_irq,
  45. .name = "FSL-MSI",
  46. };
  47. static int fsl_msi_host_map(struct irq_host *h, unsigned int virq,
  48. irq_hw_number_t hw)
  49. {
  50. struct fsl_msi *msi_data = h->host_data;
  51. struct irq_chip *chip = &fsl_msi_chip;
  52. irq_to_desc(virq)->status |= IRQ_TYPE_EDGE_FALLING;
  53. set_irq_chip_data(virq, msi_data);
  54. set_irq_chip_and_handler(virq, chip, handle_edge_irq);
  55. return 0;
  56. }
  57. static struct irq_host_ops fsl_msi_host_ops = {
  58. .map = fsl_msi_host_map,
  59. };
  60. static int fsl_msi_init_allocator(struct fsl_msi *msi_data)
  61. {
  62. int rc;
  63. rc = msi_bitmap_alloc(&msi_data->bitmap, NR_MSI_IRQS,
  64. msi_data->irqhost->of_node);
  65. if (rc)
  66. return rc;
  67. rc = msi_bitmap_reserve_dt_hwirqs(&msi_data->bitmap);
  68. if (rc < 0) {
  69. msi_bitmap_free(&msi_data->bitmap);
  70. return rc;
  71. }
  72. return 0;
  73. }
  74. static int fsl_msi_check_device(struct pci_dev *pdev, int nvec, int type)
  75. {
  76. if (type == PCI_CAP_ID_MSIX)
  77. pr_debug("fslmsi: MSI-X untested, trying anyway.\n");
  78. return 0;
  79. }
  80. static void fsl_teardown_msi_irqs(struct pci_dev *pdev)
  81. {
  82. struct msi_desc *entry;
  83. struct fsl_msi *msi_data;
  84. list_for_each_entry(entry, &pdev->msi_list, list) {
  85. if (entry->irq == NO_IRQ)
  86. continue;
  87. msi_data = get_irq_chip_data(entry->irq);
  88. set_irq_msi(entry->irq, NULL);
  89. msi_bitmap_free_hwirqs(&msi_data->bitmap,
  90. virq_to_hw(entry->irq), 1);
  91. irq_dispose_mapping(entry->irq);
  92. }
  93. return;
  94. }
  95. static void fsl_compose_msi_msg(struct pci_dev *pdev, int hwirq,
  96. struct msi_msg *msg,
  97. struct fsl_msi *fsl_msi_data)
  98. {
  99. struct fsl_msi *msi_data = fsl_msi_data;
  100. struct pci_controller *hose = pci_bus_to_host(pdev->bus);
  101. u32 base = 0;
  102. pci_bus_read_config_dword(hose->bus,
  103. PCI_DEVFN(0, 0), PCI_BASE_ADDRESS_0, &base);
  104. msg->address_lo = msi_data->msi_addr_lo + base;
  105. msg->address_hi = msi_data->msi_addr_hi;
  106. msg->data = hwirq;
  107. pr_debug("%s: allocated srs: %d, ibs: %d\n",
  108. __func__, hwirq / IRQS_PER_MSI_REG, hwirq % IRQS_PER_MSI_REG);
  109. }
  110. static int fsl_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
  111. {
  112. int rc, hwirq;
  113. unsigned int virq;
  114. struct msi_desc *entry;
  115. struct msi_msg msg;
  116. struct fsl_msi *msi_data;
  117. list_for_each_entry(entry, &pdev->msi_list, list) {
  118. msi_data = get_irq_chip_data(entry->irq);
  119. hwirq = msi_bitmap_alloc_hwirqs(&msi_data->bitmap, 1);
  120. if (hwirq < 0) {
  121. rc = hwirq;
  122. pr_debug("%s: fail allocating msi interrupt\n",
  123. __func__);
  124. goto out_free;
  125. }
  126. virq = irq_create_mapping(msi_data->irqhost, hwirq);
  127. if (virq == NO_IRQ) {
  128. pr_debug("%s: fail mapping hwirq 0x%x\n",
  129. __func__, hwirq);
  130. msi_bitmap_free_hwirqs(&msi_data->bitmap, hwirq, 1);
  131. rc = -ENOSPC;
  132. goto out_free;
  133. }
  134. set_irq_msi(virq, entry);
  135. fsl_compose_msi_msg(pdev, hwirq, &msg, msi_data);
  136. write_msi_msg(virq, &msg);
  137. }
  138. return 0;
  139. out_free:
  140. return rc;
  141. }
  142. static void fsl_msi_cascade(unsigned int irq, struct irq_desc *desc)
  143. {
  144. unsigned int cascade_irq;
  145. struct fsl_msi *msi_data = get_irq_chip_data(irq);
  146. int msir_index = -1;
  147. u32 msir_value = 0;
  148. u32 intr_index;
  149. u32 have_shift = 0;
  150. raw_spin_lock(&desc->lock);
  151. if ((msi_data->feature & FSL_PIC_IP_MASK) == FSL_PIC_IP_IPIC) {
  152. if (desc->chip->mask_ack)
  153. desc->chip->mask_ack(irq);
  154. else {
  155. desc->chip->mask(irq);
  156. desc->chip->ack(irq);
  157. }
  158. }
  159. if (unlikely(desc->status & IRQ_INPROGRESS))
  160. goto unlock;
  161. msir_index = (int)desc->handler_data;
  162. if (msir_index >= NR_MSI_REG)
  163. cascade_irq = NO_IRQ;
  164. desc->status |= IRQ_INPROGRESS;
  165. switch (msi_data->feature & FSL_PIC_IP_MASK) {
  166. case FSL_PIC_IP_MPIC:
  167. msir_value = fsl_msi_read(msi_data->msi_regs,
  168. msir_index * 0x10);
  169. break;
  170. case FSL_PIC_IP_IPIC:
  171. msir_value = fsl_msi_read(msi_data->msi_regs, msir_index * 0x4);
  172. break;
  173. }
  174. while (msir_value) {
  175. intr_index = ffs(msir_value) - 1;
  176. cascade_irq = irq_linear_revmap(msi_data->irqhost,
  177. msir_index * IRQS_PER_MSI_REG +
  178. intr_index + have_shift);
  179. if (cascade_irq != NO_IRQ)
  180. generic_handle_irq(cascade_irq);
  181. have_shift += intr_index + 1;
  182. msir_value = msir_value >> (intr_index + 1);
  183. }
  184. desc->status &= ~IRQ_INPROGRESS;
  185. switch (msi_data->feature & FSL_PIC_IP_MASK) {
  186. case FSL_PIC_IP_MPIC:
  187. desc->chip->eoi(irq);
  188. break;
  189. case FSL_PIC_IP_IPIC:
  190. if (!(desc->status & IRQ_DISABLED) && desc->chip->unmask)
  191. desc->chip->unmask(irq);
  192. break;
  193. }
  194. unlock:
  195. raw_spin_unlock(&desc->lock);
  196. }
  197. static int __devinit fsl_of_msi_probe(struct of_device *dev,
  198. const struct of_device_id *match)
  199. {
  200. struct fsl_msi *msi;
  201. struct resource res;
  202. int err, i, count;
  203. int rc;
  204. int virt_msir;
  205. const u32 *p;
  206. struct fsl_msi_feature *features = match->data;
  207. printk(KERN_DEBUG "Setting up Freescale MSI support\n");
  208. msi = kzalloc(sizeof(struct fsl_msi), GFP_KERNEL);
  209. if (!msi) {
  210. dev_err(&dev->dev, "No memory for MSI structure\n");
  211. err = -ENOMEM;
  212. goto error_out;
  213. }
  214. msi->irqhost = irq_alloc_host(dev->node, IRQ_HOST_MAP_LINEAR,
  215. NR_MSI_IRQS, &fsl_msi_host_ops, 0);
  216. if (msi->irqhost == NULL) {
  217. dev_err(&dev->dev, "No memory for MSI irqhost\n");
  218. err = -ENOMEM;
  219. goto error_out;
  220. }
  221. /* Get the MSI reg base */
  222. err = of_address_to_resource(dev->node, 0, &res);
  223. if (err) {
  224. dev_err(&dev->dev, "%s resource error!\n",
  225. dev->node->full_name);
  226. goto error_out;
  227. }
  228. msi->msi_regs = ioremap(res.start, res.end - res.start + 1);
  229. if (!msi->msi_regs) {
  230. dev_err(&dev->dev, "ioremap problem failed\n");
  231. goto error_out;
  232. }
  233. msi->feature = features->fsl_pic_ip;
  234. msi->irqhost->host_data = msi;
  235. msi->msi_addr_hi = 0x0;
  236. msi->msi_addr_lo = features->msiir_offset + (res.start & 0xfffff);
  237. rc = fsl_msi_init_allocator(msi);
  238. if (rc) {
  239. dev_err(&dev->dev, "Error allocating MSI bitmap\n");
  240. goto error_out;
  241. }
  242. p = of_get_property(dev->node, "interrupts", &count);
  243. if (!p) {
  244. dev_err(&dev->dev, "no interrupts property found on %s\n",
  245. dev->node->full_name);
  246. err = -ENODEV;
  247. goto error_out;
  248. }
  249. if (count % 8 != 0) {
  250. dev_err(&dev->dev, "Malformed interrupts property on %s\n",
  251. dev->node->full_name);
  252. err = -EINVAL;
  253. goto error_out;
  254. }
  255. count /= sizeof(u32);
  256. for (i = 0; i < count / 2; i++) {
  257. if (i > NR_MSI_REG)
  258. break;
  259. virt_msir = irq_of_parse_and_map(dev->node, i);
  260. if (virt_msir != NO_IRQ) {
  261. set_irq_data(virt_msir, (void *)i);
  262. set_irq_chained_handler(virt_msir, fsl_msi_cascade);
  263. set_irq_chip_data(virt_msir, msi);
  264. }
  265. }
  266. /* The multiple setting ppc_md.setup_msi_irqs will not harm things */
  267. if (!ppc_md.setup_msi_irqs) {
  268. ppc_md.setup_msi_irqs = fsl_setup_msi_irqs;
  269. ppc_md.teardown_msi_irqs = fsl_teardown_msi_irqs;
  270. ppc_md.msi_check_device = fsl_msi_check_device;
  271. } else if (ppc_md.setup_msi_irqs != fsl_setup_msi_irqs) {
  272. dev_err(&dev->dev, "Different MSI driver already installed!\n");
  273. err = -ENODEV;
  274. goto error_out;
  275. }
  276. return 0;
  277. error_out:
  278. kfree(msi);
  279. return err;
  280. }
  281. static const struct fsl_msi_feature mpic_msi_feature = {
  282. .fsl_pic_ip = FSL_PIC_IP_MPIC,
  283. .msiir_offset = 0x140,
  284. };
  285. static const struct fsl_msi_feature ipic_msi_feature = {
  286. .fsl_pic_ip = FSL_PIC_IP_IPIC,
  287. .msiir_offset = 0x38,
  288. };
  289. static const struct of_device_id fsl_of_msi_ids[] = {
  290. {
  291. .compatible = "fsl,mpic-msi",
  292. .data = (void *)&mpic_msi_feature,
  293. },
  294. {
  295. .compatible = "fsl,ipic-msi",
  296. .data = (void *)&ipic_msi_feature,
  297. },
  298. {}
  299. };
  300. static struct of_platform_driver fsl_of_msi_driver = {
  301. .name = "fsl-msi",
  302. .match_table = fsl_of_msi_ids,
  303. .probe = fsl_of_msi_probe,
  304. };
  305. static __init int fsl_of_msi_init(void)
  306. {
  307. return of_register_platform_driver(&fsl_of_msi_driver);
  308. }
  309. subsys_initcall(fsl_of_msi_init);