intel_scu_ipc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769
  1. /*
  2. * intel_scu_ipc.c: Driver for the Intel SCU IPC mechanism
  3. *
  4. * (C) Copyright 2008-2010 Intel Corporation
  5. * Author: Sreedhara DS (sreedhara.ds@intel.com)
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; version 2
  10. * of the License.
  11. *
  12. * SCU runing in ARC processor communicates with other entity running in IA
  13. * core through IPC mechanism which in turn messaging between IA core ad SCU.
  14. * SCU has two IPC mechanism IPC-1 and IPC-2. IPC-1 is used between IA32 and
  15. * SCU where IPC-2 is used between P-Unit and SCU. This driver delas with
  16. * IPC-1 Driver provides an API for power control unit registers (e.g. MSIC)
  17. * along with other APIs.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/errno.h>
  21. #include <linux/init.h>
  22. #include <linux/sysdev.h>
  23. #include <linux/pm.h>
  24. #include <linux/pci.h>
  25. #include <linux/interrupt.h>
  26. #include <asm/mrst.h>
  27. #include <asm/intel_scu_ipc.h>
  28. /* IPC defines the following message types */
  29. #define IPCMSG_WATCHDOG_TIMER 0xF8 /* Set Kernel Watchdog Threshold */
  30. #define IPCMSG_BATTERY 0xEF /* Coulomb Counter Accumulator */
  31. #define IPCMSG_FW_UPDATE 0xFE /* Firmware update */
  32. #define IPCMSG_PCNTRL 0xFF /* Power controller unit read/write */
  33. #define IPCMSG_FW_REVISION 0xF4 /* Get firmware revision */
  34. /* Command id associated with message IPCMSG_PCNTRL */
  35. #define IPC_CMD_PCNTRL_W 0 /* Register write */
  36. #define IPC_CMD_PCNTRL_R 1 /* Register read */
  37. #define IPC_CMD_PCNTRL_M 2 /* Register read-modify-write */
  38. /* Miscelaneous Command ids */
  39. #define IPC_CMD_INDIRECT_RD 2 /* 32bit indirect read */
  40. #define IPC_CMD_INDIRECT_WR 5 /* 32bit indirect write */
  41. /*
  42. * IPC register summary
  43. *
  44. * IPC register blocks are memory mapped at fixed address of 0xFF11C000
  45. * To read or write information to the SCU, driver writes to IPC-1 memory
  46. * mapped registers (base address 0xFF11C000). The following is the IPC
  47. * mechanism
  48. *
  49. * 1. IA core cDMI interface claims this transaction and converts it to a
  50. * Transaction Layer Packet (TLP) message which is sent across the cDMI.
  51. *
  52. * 2. South Complex cDMI block receives this message and writes it to
  53. * the IPC-1 register block, causing an interrupt to the SCU
  54. *
  55. * 3. SCU firmware decodes this interrupt and IPC message and the appropriate
  56. * message handler is called within firmware.
  57. */
  58. #define IPC_BASE_ADDR 0xFF11C000 /* IPC1 base register address */
  59. #define IPC_MAX_ADDR 0x100 /* Maximum IPC regisers */
  60. #define IPC_WWBUF_SIZE 16 /* IPC Write buffer Size */
  61. #define IPC_RWBUF_SIZE 16 /* IPC Read buffer Size */
  62. #define IPC_I2C_BASE 0xFF12B000 /* I2C control register base address */
  63. #define IPC_I2C_MAX_ADDR 0x10 /* Maximum I2C regisers */
  64. static int ipc_probe(struct pci_dev *dev, const struct pci_device_id *id);
  65. static void ipc_remove(struct pci_dev *pdev);
  66. struct intel_scu_ipc_dev {
  67. struct pci_dev *pdev;
  68. void __iomem *ipc_base;
  69. void __iomem *i2c_base;
  70. };
  71. static struct intel_scu_ipc_dev ipcdev; /* Only one for now */
  72. #define PLATFORM_LANGWELL 1
  73. #define PLATFORM_PENWELL 2
  74. static int platform; /* Platform type */
  75. /*
  76. * IPC Read Buffer (Read Only):
  77. * 16 byte buffer for receiving data from SCU, if IPC command
  78. * processing results in response data
  79. */
  80. #define IPC_READ_BUFFER 0x90
  81. #define IPC_I2C_CNTRL_ADDR 0
  82. #define I2C_DATA_ADDR 0x04
  83. static DEFINE_MUTEX(ipclock); /* lock used to prevent multiple call to SCU */
  84. /*
  85. * Command Register (Write Only):
  86. * A write to this register results in an interrupt to the SCU core processor
  87. * Format:
  88. * |rfu2(8) | size(8) | command id(4) | rfu1(3) | ioc(1) | command(8)|
  89. */
  90. static inline void ipc_command(u32 cmd) /* Send ipc command */
  91. {
  92. writel(cmd, ipcdev.ipc_base);
  93. }
  94. /*
  95. * IPC Write Buffer (Write Only):
  96. * 16-byte buffer for sending data associated with IPC command to
  97. * SCU. Size of the data is specified in the IPC_COMMAND_REG register
  98. */
  99. static inline void ipc_data_writel(u32 data, u32 offset) /* Write ipc data */
  100. {
  101. writel(data, ipcdev.ipc_base + 0x80 + offset);
  102. }
  103. /*
  104. * Status Register (Read Only):
  105. * Driver will read this register to get the ready/busy status of the IPC
  106. * block and error status of the IPC command that was just processed by SCU
  107. * Format:
  108. * |rfu3(8)|error code(8)|initiator id(8)|cmd id(4)|rfu1(2)|error(1)|busy(1)|
  109. */
  110. static inline u8 ipc_read_status(void)
  111. {
  112. return __raw_readl(ipcdev.ipc_base + 0x04);
  113. }
  114. static inline u8 ipc_data_readb(u32 offset) /* Read ipc byte data */
  115. {
  116. return readb(ipcdev.ipc_base + IPC_READ_BUFFER + offset);
  117. }
  118. static inline u32 ipc_data_readl(u32 offset) /* Read ipc u32 data */
  119. {
  120. return readl(ipcdev.ipc_base + IPC_READ_BUFFER + offset);
  121. }
  122. static inline int busy_loop(void) /* Wait till scu status is busy */
  123. {
  124. u32 status = 0;
  125. u32 loop_count = 0;
  126. status = ipc_read_status();
  127. while (status & 1) {
  128. udelay(1); /* scu processing time is in few u secods */
  129. status = ipc_read_status();
  130. loop_count++;
  131. /* break if scu doesn't reset busy bit after huge retry */
  132. if (loop_count > 100000) {
  133. dev_err(&ipcdev.pdev->dev, "IPC timed out");
  134. return -ETIMEDOUT;
  135. }
  136. }
  137. return (status >> 1) & 1;
  138. }
  139. /* Read/Write power control(PMIC in Langwell, MSIC in PenWell) registers */
  140. static int pwr_reg_rdwr(u16 *addr, u8 *data, u32 count, u32 op, u32 id)
  141. {
  142. int nc;
  143. u32 offset = 0;
  144. u32 err = 0;
  145. u8 cbuf[IPC_WWBUF_SIZE] = { };
  146. u32 *wbuf = (u32 *)&cbuf;
  147. mutex_lock(&ipclock);
  148. if (ipcdev.pdev == NULL) {
  149. mutex_unlock(&ipclock);
  150. return -ENODEV;
  151. }
  152. if (platform == PLATFORM_LANGWELL) {
  153. /* Entry is 4 bytes for read/write, 5 bytes for read modify */
  154. for (nc = 0; nc < count; nc++, offset += 3) {
  155. cbuf[offset] = addr[nc];
  156. cbuf[offset + 1] = addr[nc] >> 8;
  157. if (id != IPC_CMD_PCNTRL_R)
  158. cbuf[offset + 2] = data[nc];
  159. if (id == IPC_CMD_PCNTRL_M) {
  160. cbuf[offset + 3] = data[nc + 1];
  161. offset += 1;
  162. }
  163. }
  164. for (nc = 0, offset = 0; nc < count; nc++, offset += 4)
  165. ipc_data_writel(wbuf[nc], offset); /* Write wbuff */
  166. if (id != IPC_CMD_PCNTRL_M)
  167. ipc_command((count*4) << 16 | id << 12 | 0 << 8 | op);
  168. else
  169. ipc_command((count*5) << 16 | id << 12 | 0 << 8 | op);
  170. } else {
  171. for (nc = 0; nc < count; nc++, offset += 2) {
  172. cbuf[offset] = addr[nc];
  173. cbuf[offset + 1] = addr[nc] >> 8;
  174. }
  175. if (id == IPC_CMD_PCNTRL_R) {
  176. for (nc = 0, offset = 0; nc < count; nc++, offset += 4)
  177. ipc_data_writel(wbuf[nc], offset);
  178. ipc_command((count*2) << 16 | id << 12 | 0 << 8 | op);
  179. } else if (id == IPC_CMD_PCNTRL_W) {
  180. for (nc = 0; nc < count; nc++, offset += 1)
  181. cbuf[offset] = data[nc];
  182. for (nc = 0, offset = 0; nc < count; nc++, offset += 4)
  183. ipc_data_writel(wbuf[nc], offset);
  184. ipc_command((count*3) << 16 | id << 12 | 0 << 8 | op);
  185. } else if (id == IPC_CMD_PCNTRL_M) {
  186. cbuf[offset] = data[0];
  187. cbuf[offset + 1] = data[1];
  188. ipc_data_writel(wbuf[0], 0); /* Write wbuff */
  189. ipc_command(4 << 16 | id << 12 | 0 << 8 | op);
  190. }
  191. }
  192. err = busy_loop();
  193. if (id == IPC_CMD_PCNTRL_R) { /* Read rbuf */
  194. /* Workaround: values are read as 0 without memcpy_fromio */
  195. memcpy_fromio(cbuf, ipcdev.ipc_base + 0x90, 16);
  196. if (platform == PLATFORM_LANGWELL) {
  197. for (nc = 0, offset = 2; nc < count; nc++, offset += 3)
  198. data[nc] = ipc_data_readb(offset);
  199. } else {
  200. for (nc = 0; nc < count; nc++)
  201. data[nc] = ipc_data_readb(nc);
  202. }
  203. }
  204. mutex_unlock(&ipclock);
  205. return err;
  206. }
  207. /**
  208. * intel_scu_ipc_ioread8 - read a word via the SCU
  209. * @addr: register on SCU
  210. * @data: return pointer for read byte
  211. *
  212. * Read a single register. Returns 0 on success or an error code. All
  213. * locking between SCU accesses is handled for the caller.
  214. *
  215. * This function may sleep.
  216. */
  217. int intel_scu_ipc_ioread8(u16 addr, u8 *data)
  218. {
  219. return pwr_reg_rdwr(&addr, data, 1, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_R);
  220. }
  221. EXPORT_SYMBOL(intel_scu_ipc_ioread8);
  222. /**
  223. * intel_scu_ipc_ioread16 - read a word via the SCU
  224. * @addr: register on SCU
  225. * @data: return pointer for read word
  226. *
  227. * Read a register pair. Returns 0 on success or an error code. All
  228. * locking between SCU accesses is handled for the caller.
  229. *
  230. * This function may sleep.
  231. */
  232. int intel_scu_ipc_ioread16(u16 addr, u16 *data)
  233. {
  234. u16 x[2] = {addr, addr + 1 };
  235. return pwr_reg_rdwr(x, (u8 *)data, 2, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_R);
  236. }
  237. EXPORT_SYMBOL(intel_scu_ipc_ioread16);
  238. /**
  239. * intel_scu_ipc_ioread32 - read a dword via the SCU
  240. * @addr: register on SCU
  241. * @data: return pointer for read dword
  242. *
  243. * Read four registers. Returns 0 on success or an error code. All
  244. * locking between SCU accesses is handled for the caller.
  245. *
  246. * This function may sleep.
  247. */
  248. int intel_scu_ipc_ioread32(u16 addr, u32 *data)
  249. {
  250. u16 x[4] = {addr, addr + 1, addr + 2, addr + 3};
  251. return pwr_reg_rdwr(x, (u8 *)data, 4, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_R);
  252. }
  253. EXPORT_SYMBOL(intel_scu_ipc_ioread32);
  254. /**
  255. * intel_scu_ipc_iowrite8 - write a byte via the SCU
  256. * @addr: register on SCU
  257. * @data: byte to write
  258. *
  259. * Write a single register. Returns 0 on success or an error code. All
  260. * locking between SCU accesses is handled for the caller.
  261. *
  262. * This function may sleep.
  263. */
  264. int intel_scu_ipc_iowrite8(u16 addr, u8 data)
  265. {
  266. return pwr_reg_rdwr(&addr, &data, 1, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_W);
  267. }
  268. EXPORT_SYMBOL(intel_scu_ipc_iowrite8);
  269. /**
  270. * intel_scu_ipc_iowrite16 - write a word via the SCU
  271. * @addr: register on SCU
  272. * @data: word to write
  273. *
  274. * Write two registers. Returns 0 on success or an error code. All
  275. * locking between SCU accesses is handled for the caller.
  276. *
  277. * This function may sleep.
  278. */
  279. int intel_scu_ipc_iowrite16(u16 addr, u16 data)
  280. {
  281. u16 x[2] = {addr, addr + 1 };
  282. return pwr_reg_rdwr(x, (u8 *)&data, 2, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_W);
  283. }
  284. EXPORT_SYMBOL(intel_scu_ipc_iowrite16);
  285. /**
  286. * intel_scu_ipc_iowrite32 - write a dword via the SCU
  287. * @addr: register on SCU
  288. * @data: dword to write
  289. *
  290. * Write four registers. Returns 0 on success or an error code. All
  291. * locking between SCU accesses is handled for the caller.
  292. *
  293. * This function may sleep.
  294. */
  295. int intel_scu_ipc_iowrite32(u16 addr, u32 data)
  296. {
  297. u16 x[4] = {addr, addr + 1, addr + 2, addr + 3};
  298. return pwr_reg_rdwr(x, (u8 *)&data, 4, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_W);
  299. }
  300. EXPORT_SYMBOL(intel_scu_ipc_iowrite32);
  301. /**
  302. * intel_scu_ipc_readvv - read a set of registers
  303. * @addr: register list
  304. * @data: bytes to return
  305. * @len: length of array
  306. *
  307. * Read registers. Returns 0 on success or an error code. All
  308. * locking between SCU accesses is handled for the caller.
  309. *
  310. * The largest array length permitted by the hardware is 5 items.
  311. *
  312. * This function may sleep.
  313. */
  314. int intel_scu_ipc_readv(u16 *addr, u8 *data, int len)
  315. {
  316. return pwr_reg_rdwr(addr, data, len, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_R);
  317. }
  318. EXPORT_SYMBOL(intel_scu_ipc_readv);
  319. /**
  320. * intel_scu_ipc_writev - write a set of registers
  321. * @addr: register list
  322. * @data: bytes to write
  323. * @len: length of array
  324. *
  325. * Write registers. Returns 0 on success or an error code. All
  326. * locking between SCU accesses is handled for the caller.
  327. *
  328. * The largest array length permitted by the hardware is 5 items.
  329. *
  330. * This function may sleep.
  331. *
  332. */
  333. int intel_scu_ipc_writev(u16 *addr, u8 *data, int len)
  334. {
  335. return pwr_reg_rdwr(addr, data, len, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_W);
  336. }
  337. EXPORT_SYMBOL(intel_scu_ipc_writev);
  338. /**
  339. * intel_scu_ipc_update_register - r/m/w a register
  340. * @addr: register address
  341. * @bits: bits to update
  342. * @mask: mask of bits to update
  343. *
  344. * Read-modify-write power control unit register. The first data argument
  345. * must be register value and second is mask value
  346. * mask is a bitmap that indicates which bits to update.
  347. * 0 = masked. Don't modify this bit, 1 = modify this bit.
  348. * returns 0 on success or an error code.
  349. *
  350. * This function may sleep. Locking between SCU accesses is handled
  351. * for the caller.
  352. */
  353. int intel_scu_ipc_update_register(u16 addr, u8 bits, u8 mask)
  354. {
  355. u8 data[2] = { bits, mask };
  356. return pwr_reg_rdwr(&addr, data, 1, IPCMSG_PCNTRL, IPC_CMD_PCNTRL_M);
  357. }
  358. EXPORT_SYMBOL(intel_scu_ipc_update_register);
  359. /**
  360. * intel_scu_ipc_simple_command - send a simple command
  361. * @cmd: command
  362. * @sub: sub type
  363. *
  364. * Issue a simple command to the SCU. Do not use this interface if
  365. * you must then access data as any data values may be overwritten
  366. * by another SCU access by the time this function returns.
  367. *
  368. * This function may sleep. Locking for SCU accesses is handled for
  369. * the caller.
  370. */
  371. int intel_scu_ipc_simple_command(int cmd, int sub)
  372. {
  373. u32 err = 0;
  374. mutex_lock(&ipclock);
  375. if (ipcdev.pdev == NULL) {
  376. mutex_unlock(&ipclock);
  377. return -ENODEV;
  378. }
  379. ipc_command(sub << 12 | cmd);
  380. err = busy_loop();
  381. mutex_unlock(&ipclock);
  382. return err;
  383. }
  384. EXPORT_SYMBOL(intel_scu_ipc_simple_command);
  385. /**
  386. * intel_scu_ipc_command - command with data
  387. * @cmd: command
  388. * @sub: sub type
  389. * @in: input data
  390. * @inlen: input length in dwords
  391. * @out: output data
  392. * @outlein: output length in dwords
  393. *
  394. * Issue a command to the SCU which involves data transfers. Do the
  395. * data copies under the lock but leave it for the caller to interpret
  396. */
  397. int intel_scu_ipc_command(int cmd, int sub, u32 *in, int inlen,
  398. u32 *out, int outlen)
  399. {
  400. u32 err = 0;
  401. int i = 0;
  402. mutex_lock(&ipclock);
  403. if (ipcdev.pdev == NULL) {
  404. mutex_unlock(&ipclock);
  405. return -ENODEV;
  406. }
  407. for (i = 0; i < inlen; i++)
  408. ipc_data_writel(*in++, 4 * i);
  409. ipc_command((sub << 12) | cmd | (inlen << 18));
  410. err = busy_loop();
  411. for (i = 0; i < outlen; i++)
  412. *out++ = ipc_data_readl(4 * i);
  413. mutex_unlock(&ipclock);
  414. return err;
  415. }
  416. EXPORT_SYMBOL(intel_scu_ipc_command);
  417. /*I2C commands */
  418. #define IPC_I2C_WRITE 1 /* I2C Write command */
  419. #define IPC_I2C_READ 2 /* I2C Read command */
  420. /**
  421. * intel_scu_ipc_i2c_cntrl - I2C read/write operations
  422. * @addr: I2C address + command bits
  423. * @data: data to read/write
  424. *
  425. * Perform an an I2C read/write operation via the SCU. All locking is
  426. * handled for the caller. This function may sleep.
  427. *
  428. * Returns an error code or 0 on success.
  429. *
  430. * This has to be in the IPC driver for the locking.
  431. */
  432. int intel_scu_ipc_i2c_cntrl(u32 addr, u32 *data)
  433. {
  434. u32 cmd = 0;
  435. mutex_lock(&ipclock);
  436. if (ipcdev.pdev == NULL) {
  437. mutex_unlock(&ipclock);
  438. return -ENODEV;
  439. }
  440. cmd = (addr >> 24) & 0xFF;
  441. if (cmd == IPC_I2C_READ) {
  442. writel(addr, ipcdev.i2c_base + IPC_I2C_CNTRL_ADDR);
  443. /* Write not getting updated without delay */
  444. mdelay(1);
  445. *data = readl(ipcdev.i2c_base + I2C_DATA_ADDR);
  446. } else if (cmd == IPC_I2C_WRITE) {
  447. writel(addr, ipcdev.i2c_base + I2C_DATA_ADDR);
  448. mdelay(1);
  449. writel(addr, ipcdev.i2c_base + IPC_I2C_CNTRL_ADDR);
  450. } else {
  451. dev_err(&ipcdev.pdev->dev,
  452. "intel_scu_ipc: I2C INVALID_CMD = 0x%x\n", cmd);
  453. mutex_unlock(&ipclock);
  454. return -1;
  455. }
  456. mutex_unlock(&ipclock);
  457. return 0;
  458. }
  459. EXPORT_SYMBOL(intel_scu_ipc_i2c_cntrl);
  460. #define IPC_FW_LOAD_ADDR 0xFFFC0000 /* Storage location for FW image */
  461. #define IPC_FW_UPDATE_MBOX_ADDR 0xFFFFDFF4 /* Mailbox between ipc and scu */
  462. #define IPC_MAX_FW_SIZE 262144 /* 256K storage size for loading the FW image */
  463. #define IPC_FW_MIP_HEADER_SIZE 2048 /* Firmware MIP header size */
  464. /* IPC inform SCU to get ready for update process */
  465. #define IPC_CMD_FW_UPDATE_READY 0x10FE
  466. /* IPC inform SCU to go for update process */
  467. #define IPC_CMD_FW_UPDATE_GO 0x20FE
  468. /* Status code for fw update */
  469. #define IPC_FW_UPDATE_SUCCESS 0x444f4e45 /* Status code 'DONE' */
  470. #define IPC_FW_UPDATE_BADN 0x4241444E /* Status code 'BADN' */
  471. #define IPC_FW_TXHIGH 0x54784849 /* Status code 'IPC_FW_TXHIGH' */
  472. #define IPC_FW_TXLOW 0x54784c4f /* Status code 'IPC_FW_TXLOW' */
  473. struct fw_update_mailbox {
  474. u32 status;
  475. u32 scu_flag;
  476. u32 driver_flag;
  477. };
  478. /**
  479. * intel_scu_ipc_fw_update - Firmware update utility
  480. * @buffer: firmware buffer
  481. * @length: size of firmware buffer
  482. *
  483. * This function provides an interface to load the firmware into
  484. * the SCU. Returns 0 on success or -1 on failure
  485. */
  486. int intel_scu_ipc_fw_update(u8 *buffer, u32 length)
  487. {
  488. void __iomem *fw_update_base;
  489. struct fw_update_mailbox __iomem *mailbox = NULL;
  490. int retry_cnt = 0;
  491. u32 status;
  492. mutex_lock(&ipclock);
  493. fw_update_base = ioremap_nocache(IPC_FW_LOAD_ADDR, (128*1024));
  494. if (fw_update_base == NULL) {
  495. mutex_unlock(&ipclock);
  496. return -ENOMEM;
  497. }
  498. mailbox = ioremap_nocache(IPC_FW_UPDATE_MBOX_ADDR,
  499. sizeof(struct fw_update_mailbox));
  500. if (mailbox == NULL) {
  501. iounmap(fw_update_base);
  502. mutex_unlock(&ipclock);
  503. return -ENOMEM;
  504. }
  505. ipc_command(IPC_CMD_FW_UPDATE_READY);
  506. /* Intitialize mailbox */
  507. writel(0, &mailbox->status);
  508. writel(0, &mailbox->scu_flag);
  509. writel(0, &mailbox->driver_flag);
  510. /* Driver copies the 2KB MIP header to SRAM at 0xFFFC0000*/
  511. memcpy_toio(fw_update_base, buffer, 0x800);
  512. /* Driver sends "FW Update" IPC command (CMD_ID 0xFE; MSG_ID 0x02).
  513. * Upon receiving this command, SCU will write the 2K MIP header
  514. * from 0xFFFC0000 into NAND.
  515. * SCU will write a status code into the Mailbox, and then set scu_flag.
  516. */
  517. ipc_command(IPC_CMD_FW_UPDATE_GO);
  518. /*Driver stalls until scu_flag is set */
  519. while (readl(&mailbox->scu_flag) != 1) {
  520. rmb();
  521. mdelay(1);
  522. }
  523. /* Driver checks Mailbox status.
  524. * If the status is 'BADN', then abort (bad NAND).
  525. * If the status is 'IPC_FW_TXLOW', then continue.
  526. */
  527. while (readl(&mailbox->status) != IPC_FW_TXLOW) {
  528. rmb();
  529. mdelay(10);
  530. }
  531. mdelay(10);
  532. update_retry:
  533. if (retry_cnt > 5)
  534. goto update_end;
  535. if (readl(&mailbox->status) != IPC_FW_TXLOW)
  536. goto update_end;
  537. buffer = buffer + 0x800;
  538. memcpy_toio(fw_update_base, buffer, 0x20000);
  539. writel(1, &mailbox->driver_flag);
  540. while (readl(&mailbox->scu_flag) == 1) {
  541. rmb();
  542. mdelay(1);
  543. }
  544. /* check for 'BADN' */
  545. if (readl(&mailbox->status) == IPC_FW_UPDATE_BADN)
  546. goto update_end;
  547. while (readl(&mailbox->status) != IPC_FW_TXHIGH) {
  548. rmb();
  549. mdelay(10);
  550. }
  551. mdelay(10);
  552. if (readl(&mailbox->status) != IPC_FW_TXHIGH)
  553. goto update_end;
  554. buffer = buffer + 0x20000;
  555. memcpy_toio(fw_update_base, buffer, 0x20000);
  556. writel(0, &mailbox->driver_flag);
  557. while (mailbox->scu_flag == 0) {
  558. rmb();
  559. mdelay(1);
  560. }
  561. /* check for 'BADN' */
  562. if (readl(&mailbox->status) == IPC_FW_UPDATE_BADN)
  563. goto update_end;
  564. if (readl(&mailbox->status) == IPC_FW_TXLOW) {
  565. ++retry_cnt;
  566. goto update_retry;
  567. }
  568. update_end:
  569. status = readl(&mailbox->status);
  570. iounmap(fw_update_base);
  571. iounmap(mailbox);
  572. mutex_unlock(&ipclock);
  573. if (status == IPC_FW_UPDATE_SUCCESS)
  574. return 0;
  575. return -1;
  576. }
  577. EXPORT_SYMBOL(intel_scu_ipc_fw_update);
  578. /*
  579. * Interrupt handler gets called when ioc bit of IPC_COMMAND_REG set to 1
  580. * When ioc bit is set to 1, caller api must wait for interrupt handler called
  581. * which in turn unlocks the caller api. Currently this is not used
  582. *
  583. * This is edge triggered so we need take no action to clear anything
  584. */
  585. static irqreturn_t ioc(int irq, void *dev_id)
  586. {
  587. return IRQ_HANDLED;
  588. }
  589. /**
  590. * ipc_probe - probe an Intel SCU IPC
  591. * @dev: the PCI device matching
  592. * @id: entry in the match table
  593. *
  594. * Enable and install an intel SCU IPC. This appears in the PCI space
  595. * but uses some hard coded addresses as well.
  596. */
  597. static int ipc_probe(struct pci_dev *dev, const struct pci_device_id *id)
  598. {
  599. int err;
  600. resource_size_t pci_resource;
  601. if (ipcdev.pdev) /* We support only one SCU */
  602. return -EBUSY;
  603. ipcdev.pdev = pci_dev_get(dev);
  604. err = pci_enable_device(dev);
  605. if (err)
  606. return err;
  607. err = pci_request_regions(dev, "intel_scu_ipc");
  608. if (err)
  609. return err;
  610. pci_resource = pci_resource_start(dev, 0);
  611. if (!pci_resource)
  612. return -ENOMEM;
  613. if (request_irq(dev->irq, ioc, 0, "intel_scu_ipc", &ipcdev))
  614. return -EBUSY;
  615. ipcdev.ipc_base = ioremap_nocache(IPC_BASE_ADDR, IPC_MAX_ADDR);
  616. if (!ipcdev.ipc_base)
  617. return -ENOMEM;
  618. ipcdev.i2c_base = ioremap_nocache(IPC_I2C_BASE, IPC_I2C_MAX_ADDR);
  619. if (!ipcdev.i2c_base) {
  620. iounmap(ipcdev.ipc_base);
  621. return -ENOMEM;
  622. }
  623. return 0;
  624. }
  625. /**
  626. * ipc_remove - remove a bound IPC device
  627. * @pdev: PCI device
  628. *
  629. * In practice the SCU is not removable but this function is also
  630. * called for each device on a module unload or cleanup which is the
  631. * path that will get used.
  632. *
  633. * Free up the mappings and release the PCI resources
  634. */
  635. static void ipc_remove(struct pci_dev *pdev)
  636. {
  637. free_irq(pdev->irq, &ipcdev);
  638. pci_release_regions(pdev);
  639. pci_dev_put(ipcdev.pdev);
  640. iounmap(ipcdev.ipc_base);
  641. iounmap(ipcdev.i2c_base);
  642. ipcdev.pdev = NULL;
  643. }
  644. static const struct pci_device_id pci_ids[] = {
  645. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x080e)},
  646. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x082a)},
  647. { 0,}
  648. };
  649. MODULE_DEVICE_TABLE(pci, pci_ids);
  650. static struct pci_driver ipc_driver = {
  651. .name = "intel_scu_ipc",
  652. .id_table = pci_ids,
  653. .probe = ipc_probe,
  654. .remove = ipc_remove,
  655. };
  656. static int __init intel_scu_ipc_init(void)
  657. {
  658. if (boot_cpu_data.x86 == 6 &&
  659. boot_cpu_data.x86_model == 0x27 &&
  660. boot_cpu_data.x86_mask == 1)
  661. platform = PLATFORM_PENWELL;
  662. else if (boot_cpu_data.x86 == 6 &&
  663. boot_cpu_data.x86_model == 0x26)
  664. platform = PLATFORM_LANGWELL;
  665. return pci_register_driver(&ipc_driver);
  666. }
  667. static void __exit intel_scu_ipc_exit(void)
  668. {
  669. pci_unregister_driver(&ipc_driver);
  670. }
  671. MODULE_AUTHOR("Sreedhara DS <sreedhara.ds@intel.com>");
  672. MODULE_DESCRIPTION("Intel SCU IPC driver");
  673. MODULE_LICENSE("GPL");
  674. module_init(intel_scu_ipc_init);
  675. module_exit(intel_scu_ipc_exit);