radeon_legacy_encoders.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  32. {
  33. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  34. struct drm_encoder_helper_funcs *encoder_funcs;
  35. encoder_funcs = encoder->helper_private;
  36. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  37. radeon_encoder->active_device = 0;
  38. }
  39. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  40. {
  41. struct drm_device *dev = encoder->dev;
  42. struct radeon_device *rdev = dev->dev_private;
  43. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  44. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  45. int panel_pwr_delay = 2000;
  46. DRM_DEBUG("\n");
  47. if (radeon_encoder->enc_priv) {
  48. if (rdev->is_atom_bios) {
  49. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  50. panel_pwr_delay = lvds->panel_pwr_delay;
  51. } else {
  52. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  53. panel_pwr_delay = lvds->panel_pwr_delay;
  54. }
  55. }
  56. switch (mode) {
  57. case DRM_MODE_DPMS_ON:
  58. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  59. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  60. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  61. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  62. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  63. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  64. udelay(1000);
  65. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  66. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  67. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  68. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  69. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN | RADEON_LVDS_DIGON | RADEON_LVDS_BLON);
  70. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS);
  71. udelay(panel_pwr_delay * 1000);
  72. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  73. break;
  74. case DRM_MODE_DPMS_STANDBY:
  75. case DRM_MODE_DPMS_SUSPEND:
  76. case DRM_MODE_DPMS_OFF:
  77. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  78. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  79. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  80. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  81. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  82. udelay(panel_pwr_delay * 1000);
  83. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  84. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  85. break;
  86. }
  87. if (rdev->is_atom_bios)
  88. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  89. else
  90. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  91. }
  92. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  93. {
  94. struct radeon_device *rdev = encoder->dev->dev_private;
  95. if (rdev->is_atom_bios)
  96. radeon_atom_output_lock(encoder, true);
  97. else
  98. radeon_combios_output_lock(encoder, true);
  99. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  100. }
  101. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  102. {
  103. struct radeon_device *rdev = encoder->dev->dev_private;
  104. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  105. if (rdev->is_atom_bios)
  106. radeon_atom_output_lock(encoder, false);
  107. else
  108. radeon_combios_output_lock(encoder, false);
  109. }
  110. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  111. struct drm_display_mode *mode,
  112. struct drm_display_mode *adjusted_mode)
  113. {
  114. struct drm_device *dev = encoder->dev;
  115. struct radeon_device *rdev = dev->dev_private;
  116. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  117. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  118. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  119. DRM_DEBUG("\n");
  120. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  121. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  122. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  123. if ((!rdev->is_atom_bios)) {
  124. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  125. if (lvds) {
  126. DRM_DEBUG("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  127. lvds_gen_cntl = lvds->lvds_gen_cntl;
  128. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  129. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  130. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  131. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  132. } else
  133. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  134. } else
  135. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  136. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  137. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  138. RADEON_LVDS_BLON |
  139. RADEON_LVDS_EN |
  140. RADEON_LVDS_RST_FM);
  141. if (ASIC_IS_R300(rdev))
  142. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  143. if (radeon_crtc->crtc_id == 0) {
  144. if (ASIC_IS_R300(rdev)) {
  145. if (radeon_encoder->rmx_type != RMX_OFF)
  146. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  147. } else
  148. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  149. } else {
  150. if (ASIC_IS_R300(rdev))
  151. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  152. else
  153. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  154. }
  155. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  156. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  157. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  158. if (rdev->family == CHIP_RV410)
  159. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  160. if (rdev->is_atom_bios)
  161. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  162. else
  163. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  164. }
  165. static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
  166. struct drm_display_mode *mode,
  167. struct drm_display_mode *adjusted_mode)
  168. {
  169. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  170. /* set the active encoder to connector routing */
  171. radeon_encoder_set_active_device(encoder);
  172. drm_mode_set_crtcinfo(adjusted_mode, 0);
  173. /* get the native mode for LVDS */
  174. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  175. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  176. int mode_id = adjusted_mode->base.id;
  177. *adjusted_mode = *native_mode;
  178. adjusted_mode->hdisplay = mode->hdisplay;
  179. adjusted_mode->vdisplay = mode->vdisplay;
  180. adjusted_mode->base.id = mode_id;
  181. }
  182. return true;
  183. }
  184. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  185. .dpms = radeon_legacy_lvds_dpms,
  186. .mode_fixup = radeon_legacy_mode_fixup,
  187. .prepare = radeon_legacy_lvds_prepare,
  188. .mode_set = radeon_legacy_lvds_mode_set,
  189. .commit = radeon_legacy_lvds_commit,
  190. .disable = radeon_legacy_encoder_disable,
  191. };
  192. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  193. .destroy = radeon_enc_destroy,
  194. };
  195. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  196. {
  197. struct drm_device *dev = encoder->dev;
  198. struct radeon_device *rdev = dev->dev_private;
  199. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  200. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  201. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  202. DRM_DEBUG("\n");
  203. switch (mode) {
  204. case DRM_MODE_DPMS_ON:
  205. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  206. dac_cntl &= ~RADEON_DAC_PDWN;
  207. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  208. RADEON_DAC_PDWN_G |
  209. RADEON_DAC_PDWN_B);
  210. break;
  211. case DRM_MODE_DPMS_STANDBY:
  212. case DRM_MODE_DPMS_SUSPEND:
  213. case DRM_MODE_DPMS_OFF:
  214. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  215. dac_cntl |= RADEON_DAC_PDWN;
  216. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  217. RADEON_DAC_PDWN_G |
  218. RADEON_DAC_PDWN_B);
  219. break;
  220. }
  221. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  222. WREG32(RADEON_DAC_CNTL, dac_cntl);
  223. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  224. if (rdev->is_atom_bios)
  225. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  226. else
  227. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  228. }
  229. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  230. {
  231. struct radeon_device *rdev = encoder->dev->dev_private;
  232. if (rdev->is_atom_bios)
  233. radeon_atom_output_lock(encoder, true);
  234. else
  235. radeon_combios_output_lock(encoder, true);
  236. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  237. }
  238. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  239. {
  240. struct radeon_device *rdev = encoder->dev->dev_private;
  241. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  242. if (rdev->is_atom_bios)
  243. radeon_atom_output_lock(encoder, false);
  244. else
  245. radeon_combios_output_lock(encoder, false);
  246. }
  247. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  248. struct drm_display_mode *mode,
  249. struct drm_display_mode *adjusted_mode)
  250. {
  251. struct drm_device *dev = encoder->dev;
  252. struct radeon_device *rdev = dev->dev_private;
  253. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  254. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  255. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  256. DRM_DEBUG("\n");
  257. if (radeon_crtc->crtc_id == 0) {
  258. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  259. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  260. ~(RADEON_DISP_DAC_SOURCE_MASK);
  261. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  262. } else {
  263. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  264. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  265. }
  266. } else {
  267. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  268. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  269. ~(RADEON_DISP_DAC_SOURCE_MASK);
  270. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  271. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  272. } else {
  273. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  274. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  275. }
  276. }
  277. dac_cntl = (RADEON_DAC_MASK_ALL |
  278. RADEON_DAC_VGA_ADR_EN |
  279. /* TODO 6-bits */
  280. RADEON_DAC_8BIT_EN);
  281. WREG32_P(RADEON_DAC_CNTL,
  282. dac_cntl,
  283. RADEON_DAC_RANGE_CNTL |
  284. RADEON_DAC_BLANKING);
  285. if (radeon_encoder->enc_priv) {
  286. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  287. dac_macro_cntl = p_dac->ps2_pdac_adj;
  288. } else
  289. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  290. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  291. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  292. if (rdev->is_atom_bios)
  293. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  294. else
  295. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  296. }
  297. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  298. struct drm_connector *connector)
  299. {
  300. struct drm_device *dev = encoder->dev;
  301. struct radeon_device *rdev = dev->dev_private;
  302. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  303. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  304. enum drm_connector_status found = connector_status_disconnected;
  305. bool color = true;
  306. /* save the regs we need */
  307. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  308. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  309. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  310. dac_cntl = RREG32(RADEON_DAC_CNTL);
  311. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  312. tmp = vclk_ecp_cntl &
  313. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  314. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  315. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  316. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  317. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  318. RADEON_DAC_FORCE_DATA_EN;
  319. if (color)
  320. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  321. else
  322. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  323. if (ASIC_IS_R300(rdev))
  324. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  325. else
  326. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  327. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  328. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  329. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  330. WREG32(RADEON_DAC_CNTL, tmp);
  331. tmp &= ~(RADEON_DAC_PDWN_R |
  332. RADEON_DAC_PDWN_G |
  333. RADEON_DAC_PDWN_B);
  334. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  335. udelay(2000);
  336. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  337. found = connector_status_connected;
  338. /* restore the regs we used */
  339. WREG32(RADEON_DAC_CNTL, dac_cntl);
  340. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  341. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  342. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  343. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  344. return found;
  345. }
  346. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  347. .dpms = radeon_legacy_primary_dac_dpms,
  348. .mode_fixup = radeon_legacy_mode_fixup,
  349. .prepare = radeon_legacy_primary_dac_prepare,
  350. .mode_set = radeon_legacy_primary_dac_mode_set,
  351. .commit = radeon_legacy_primary_dac_commit,
  352. .detect = radeon_legacy_primary_dac_detect,
  353. .disable = radeon_legacy_encoder_disable,
  354. };
  355. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  356. .destroy = radeon_enc_destroy,
  357. };
  358. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  359. {
  360. struct drm_device *dev = encoder->dev;
  361. struct radeon_device *rdev = dev->dev_private;
  362. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  363. DRM_DEBUG("\n");
  364. switch (mode) {
  365. case DRM_MODE_DPMS_ON:
  366. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  367. break;
  368. case DRM_MODE_DPMS_STANDBY:
  369. case DRM_MODE_DPMS_SUSPEND:
  370. case DRM_MODE_DPMS_OFF:
  371. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  372. break;
  373. }
  374. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  375. if (rdev->is_atom_bios)
  376. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  377. else
  378. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  379. }
  380. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  381. {
  382. struct radeon_device *rdev = encoder->dev->dev_private;
  383. if (rdev->is_atom_bios)
  384. radeon_atom_output_lock(encoder, true);
  385. else
  386. radeon_combios_output_lock(encoder, true);
  387. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  388. }
  389. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  390. {
  391. struct radeon_device *rdev = encoder->dev->dev_private;
  392. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  393. if (rdev->is_atom_bios)
  394. radeon_atom_output_lock(encoder, true);
  395. else
  396. radeon_combios_output_lock(encoder, true);
  397. }
  398. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  399. struct drm_display_mode *mode,
  400. struct drm_display_mode *adjusted_mode)
  401. {
  402. struct drm_device *dev = encoder->dev;
  403. struct radeon_device *rdev = dev->dev_private;
  404. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  405. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  406. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  407. int i;
  408. DRM_DEBUG("\n");
  409. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  410. tmp &= 0xfffff;
  411. if (rdev->family == CHIP_RV280) {
  412. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  413. tmp ^= (1 << 22);
  414. tmds_pll_cntl ^= (1 << 22);
  415. }
  416. if (radeon_encoder->enc_priv) {
  417. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  418. for (i = 0; i < 4; i++) {
  419. if (tmds->tmds_pll[i].freq == 0)
  420. break;
  421. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  422. tmp = tmds->tmds_pll[i].value ;
  423. break;
  424. }
  425. }
  426. }
  427. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  428. if (tmp & 0xfff00000)
  429. tmds_pll_cntl = tmp;
  430. else {
  431. tmds_pll_cntl &= 0xfff00000;
  432. tmds_pll_cntl |= tmp;
  433. }
  434. } else
  435. tmds_pll_cntl = tmp;
  436. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  437. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  438. if (rdev->family == CHIP_R200 ||
  439. rdev->family == CHIP_R100 ||
  440. ASIC_IS_R300(rdev))
  441. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  442. else /* RV chips got this bit reversed */
  443. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  444. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  445. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  446. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  447. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  448. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  449. RADEON_FP_DFP_SYNC_SEL |
  450. RADEON_FP_CRT_SYNC_SEL |
  451. RADEON_FP_CRTC_LOCK_8DOT |
  452. RADEON_FP_USE_SHADOW_EN |
  453. RADEON_FP_CRTC_USE_SHADOW_VEND |
  454. RADEON_FP_CRT_SYNC_ALT);
  455. if (1) /* FIXME rgbBits == 8 */
  456. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  457. else
  458. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  459. if (radeon_crtc->crtc_id == 0) {
  460. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  461. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  462. if (radeon_encoder->rmx_type != RMX_OFF)
  463. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  464. else
  465. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  466. } else
  467. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  468. } else {
  469. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  470. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  471. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  472. } else
  473. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  474. }
  475. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  476. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  477. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  478. if (rdev->is_atom_bios)
  479. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  480. else
  481. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  482. }
  483. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  484. .dpms = radeon_legacy_tmds_int_dpms,
  485. .mode_fixup = radeon_legacy_mode_fixup,
  486. .prepare = radeon_legacy_tmds_int_prepare,
  487. .mode_set = radeon_legacy_tmds_int_mode_set,
  488. .commit = radeon_legacy_tmds_int_commit,
  489. .disable = radeon_legacy_encoder_disable,
  490. };
  491. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  492. .destroy = radeon_enc_destroy,
  493. };
  494. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  495. {
  496. struct drm_device *dev = encoder->dev;
  497. struct radeon_device *rdev = dev->dev_private;
  498. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  499. DRM_DEBUG("\n");
  500. switch (mode) {
  501. case DRM_MODE_DPMS_ON:
  502. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  503. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  504. break;
  505. case DRM_MODE_DPMS_STANDBY:
  506. case DRM_MODE_DPMS_SUSPEND:
  507. case DRM_MODE_DPMS_OFF:
  508. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  509. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  510. break;
  511. }
  512. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  513. if (rdev->is_atom_bios)
  514. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  515. else
  516. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  517. }
  518. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  519. {
  520. struct radeon_device *rdev = encoder->dev->dev_private;
  521. if (rdev->is_atom_bios)
  522. radeon_atom_output_lock(encoder, true);
  523. else
  524. radeon_combios_output_lock(encoder, true);
  525. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  526. }
  527. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  528. {
  529. struct radeon_device *rdev = encoder->dev->dev_private;
  530. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  531. if (rdev->is_atom_bios)
  532. radeon_atom_output_lock(encoder, false);
  533. else
  534. radeon_combios_output_lock(encoder, false);
  535. }
  536. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  537. struct drm_display_mode *mode,
  538. struct drm_display_mode *adjusted_mode)
  539. {
  540. struct drm_device *dev = encoder->dev;
  541. struct radeon_device *rdev = dev->dev_private;
  542. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  543. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  544. uint32_t fp2_gen_cntl;
  545. DRM_DEBUG("\n");
  546. if (rdev->is_atom_bios) {
  547. radeon_encoder->pixel_clock = adjusted_mode->clock;
  548. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  549. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  550. } else {
  551. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  552. if (1) /* FIXME rgbBits == 8 */
  553. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  554. else
  555. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  556. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  557. RADEON_FP2_DVO_EN |
  558. RADEON_FP2_DVO_RATE_SEL_SDR);
  559. /* XXX: these are oem specific */
  560. if (ASIC_IS_R300(rdev)) {
  561. if ((dev->pdev->device == 0x4850) &&
  562. (dev->pdev->subsystem_vendor == 0x1028) &&
  563. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  564. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  565. else
  566. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  567. /*if (mode->clock > 165000)
  568. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  569. }
  570. if (!radeon_combios_external_tmds_setup(encoder))
  571. radeon_external_tmds_setup(encoder);
  572. }
  573. if (radeon_crtc->crtc_id == 0) {
  574. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  575. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  576. if (radeon_encoder->rmx_type != RMX_OFF)
  577. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  578. else
  579. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  580. } else
  581. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  582. } else {
  583. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  584. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  585. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  586. } else
  587. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  588. }
  589. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  590. if (rdev->is_atom_bios)
  591. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  592. else
  593. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  594. }
  595. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  596. {
  597. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  598. struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
  599. if (tmds) {
  600. if (tmds->i2c_bus)
  601. radeon_i2c_destroy(tmds->i2c_bus);
  602. }
  603. kfree(radeon_encoder->enc_priv);
  604. drm_encoder_cleanup(encoder);
  605. kfree(radeon_encoder);
  606. }
  607. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  608. .dpms = radeon_legacy_tmds_ext_dpms,
  609. .mode_fixup = radeon_legacy_mode_fixup,
  610. .prepare = radeon_legacy_tmds_ext_prepare,
  611. .mode_set = radeon_legacy_tmds_ext_mode_set,
  612. .commit = radeon_legacy_tmds_ext_commit,
  613. .disable = radeon_legacy_encoder_disable,
  614. };
  615. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  616. .destroy = radeon_ext_tmds_enc_destroy,
  617. };
  618. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  619. {
  620. struct drm_device *dev = encoder->dev;
  621. struct radeon_device *rdev = dev->dev_private;
  622. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  623. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  624. uint32_t tv_master_cntl = 0;
  625. bool is_tv;
  626. DRM_DEBUG("\n");
  627. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  628. if (rdev->family == CHIP_R200)
  629. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  630. else {
  631. if (is_tv)
  632. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  633. else
  634. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  635. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  636. }
  637. switch (mode) {
  638. case DRM_MODE_DPMS_ON:
  639. if (rdev->family == CHIP_R200) {
  640. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  641. } else {
  642. if (is_tv)
  643. tv_master_cntl |= RADEON_TV_ON;
  644. else
  645. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  646. if (rdev->family == CHIP_R420 ||
  647. rdev->family == CHIP_R423 ||
  648. rdev->family == CHIP_RV410)
  649. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  650. R420_TV_DAC_GDACPD |
  651. R420_TV_DAC_BDACPD |
  652. RADEON_TV_DAC_BGSLEEP);
  653. else
  654. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  655. RADEON_TV_DAC_GDACPD |
  656. RADEON_TV_DAC_BDACPD |
  657. RADEON_TV_DAC_BGSLEEP);
  658. }
  659. break;
  660. case DRM_MODE_DPMS_STANDBY:
  661. case DRM_MODE_DPMS_SUSPEND:
  662. case DRM_MODE_DPMS_OFF:
  663. if (rdev->family == CHIP_R200)
  664. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  665. else {
  666. if (is_tv)
  667. tv_master_cntl &= ~RADEON_TV_ON;
  668. else
  669. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  670. if (rdev->family == CHIP_R420 ||
  671. rdev->family == CHIP_R423 ||
  672. rdev->family == CHIP_RV410)
  673. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  674. R420_TV_DAC_GDACPD |
  675. R420_TV_DAC_BDACPD |
  676. RADEON_TV_DAC_BGSLEEP);
  677. else
  678. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  679. RADEON_TV_DAC_GDACPD |
  680. RADEON_TV_DAC_BDACPD |
  681. RADEON_TV_DAC_BGSLEEP);
  682. }
  683. break;
  684. }
  685. if (rdev->family == CHIP_R200) {
  686. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  687. } else {
  688. if (is_tv)
  689. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  690. else
  691. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  692. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  693. }
  694. if (rdev->is_atom_bios)
  695. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  696. else
  697. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  698. }
  699. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  700. {
  701. struct radeon_device *rdev = encoder->dev->dev_private;
  702. if (rdev->is_atom_bios)
  703. radeon_atom_output_lock(encoder, true);
  704. else
  705. radeon_combios_output_lock(encoder, true);
  706. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  707. }
  708. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  709. {
  710. struct radeon_device *rdev = encoder->dev->dev_private;
  711. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  712. if (rdev->is_atom_bios)
  713. radeon_atom_output_lock(encoder, true);
  714. else
  715. radeon_combios_output_lock(encoder, true);
  716. }
  717. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  718. struct drm_display_mode *mode,
  719. struct drm_display_mode *adjusted_mode)
  720. {
  721. struct drm_device *dev = encoder->dev;
  722. struct radeon_device *rdev = dev->dev_private;
  723. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  724. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  725. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  726. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  727. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  728. bool is_tv = false;
  729. DRM_DEBUG("\n");
  730. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  731. if (rdev->family != CHIP_R200) {
  732. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  733. if (rdev->family == CHIP_R420 ||
  734. rdev->family == CHIP_R423 ||
  735. rdev->family == CHIP_RV410) {
  736. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  737. RADEON_TV_DAC_BGADJ_MASK |
  738. R420_TV_DAC_DACADJ_MASK |
  739. R420_TV_DAC_RDACPD |
  740. R420_TV_DAC_GDACPD |
  741. R420_TV_DAC_BDACPD |
  742. R420_TV_DAC_TVENABLE);
  743. } else {
  744. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  745. RADEON_TV_DAC_BGADJ_MASK |
  746. RADEON_TV_DAC_DACADJ_MASK |
  747. RADEON_TV_DAC_RDACPD |
  748. RADEON_TV_DAC_GDACPD |
  749. RADEON_TV_DAC_BDACPD);
  750. }
  751. /* FIXME TV */
  752. if (tv_dac) {
  753. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  754. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  755. RADEON_TV_DAC_NHOLD |
  756. RADEON_TV_DAC_STD_PS2 |
  757. tv_dac->ps2_tvdac_adj);
  758. } else
  759. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  760. RADEON_TV_DAC_NHOLD |
  761. RADEON_TV_DAC_STD_PS2);
  762. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  763. }
  764. if (ASIC_IS_R300(rdev)) {
  765. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  766. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  767. }
  768. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev))
  769. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  770. else
  771. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  772. if (rdev->family == CHIP_R200)
  773. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  774. if (is_tv) {
  775. uint32_t dac_cntl;
  776. dac_cntl = RREG32(RADEON_DAC_CNTL);
  777. dac_cntl &= ~RADEON_DAC_TVO_EN;
  778. WREG32(RADEON_DAC_CNTL, dac_cntl);
  779. if (ASIC_IS_R300(rdev))
  780. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  781. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  782. if (radeon_crtc->crtc_id == 0) {
  783. if (ASIC_IS_R300(rdev)) {
  784. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  785. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  786. RADEON_DISP_TV_SOURCE_CRTC);
  787. }
  788. if (rdev->family >= CHIP_R200) {
  789. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  790. } else {
  791. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  792. }
  793. } else {
  794. if (ASIC_IS_R300(rdev)) {
  795. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  796. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  797. }
  798. if (rdev->family >= CHIP_R200) {
  799. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  800. } else {
  801. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  802. }
  803. }
  804. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  805. } else {
  806. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  807. if (radeon_crtc->crtc_id == 0) {
  808. if (ASIC_IS_R300(rdev)) {
  809. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  810. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  811. } else if (rdev->family == CHIP_R200) {
  812. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  813. RADEON_FP2_DVO_RATE_SEL_SDR);
  814. } else
  815. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  816. } else {
  817. if (ASIC_IS_R300(rdev)) {
  818. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  819. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  820. } else if (rdev->family == CHIP_R200) {
  821. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  822. RADEON_FP2_DVO_RATE_SEL_SDR);
  823. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  824. } else
  825. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  826. }
  827. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  828. }
  829. if (ASIC_IS_R300(rdev)) {
  830. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  831. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  832. }
  833. if (rdev->family >= CHIP_R200)
  834. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  835. else
  836. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  837. if (rdev->family == CHIP_R200)
  838. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  839. if (is_tv)
  840. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  841. if (rdev->is_atom_bios)
  842. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  843. else
  844. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  845. }
  846. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  847. struct drm_connector *connector)
  848. {
  849. struct drm_device *dev = encoder->dev;
  850. struct radeon_device *rdev = dev->dev_private;
  851. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  852. uint32_t disp_output_cntl, gpiopad_a, tmp;
  853. bool found = false;
  854. /* save regs needed */
  855. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  856. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  857. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  858. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  859. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  860. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  861. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  862. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  863. WREG32(RADEON_CRTC2_GEN_CNTL,
  864. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  865. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  866. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  867. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  868. WREG32(RADEON_DAC_EXT_CNTL,
  869. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  870. RADEON_DAC2_FORCE_DATA_EN |
  871. RADEON_DAC_FORCE_DATA_SEL_RGB |
  872. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  873. WREG32(RADEON_TV_DAC_CNTL,
  874. RADEON_TV_DAC_STD_NTSC |
  875. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  876. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  877. RREG32(RADEON_TV_DAC_CNTL);
  878. mdelay(4);
  879. WREG32(RADEON_TV_DAC_CNTL,
  880. RADEON_TV_DAC_NBLANK |
  881. RADEON_TV_DAC_NHOLD |
  882. RADEON_TV_MONITOR_DETECT_EN |
  883. RADEON_TV_DAC_STD_NTSC |
  884. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  885. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  886. RREG32(RADEON_TV_DAC_CNTL);
  887. mdelay(6);
  888. tmp = RREG32(RADEON_TV_DAC_CNTL);
  889. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  890. found = true;
  891. DRM_DEBUG("S-video TV connection detected\n");
  892. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  893. found = true;
  894. DRM_DEBUG("Composite TV connection detected\n");
  895. }
  896. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  897. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  898. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  899. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  900. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  901. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  902. return found;
  903. }
  904. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  905. struct drm_connector *connector)
  906. {
  907. struct drm_device *dev = encoder->dev;
  908. struct radeon_device *rdev = dev->dev_private;
  909. uint32_t tv_dac_cntl, dac_cntl2;
  910. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  911. bool found = false;
  912. if (ASIC_IS_R300(rdev))
  913. return r300_legacy_tv_detect(encoder, connector);
  914. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  915. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  916. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  917. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  918. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  919. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  920. WREG32(RADEON_DAC_CNTL2, tmp);
  921. tmp = tv_master_cntl | RADEON_TV_ON;
  922. tmp &= ~(RADEON_TV_ASYNC_RST |
  923. RADEON_RESTART_PHASE_FIX |
  924. RADEON_CRT_FIFO_CE_EN |
  925. RADEON_TV_FIFO_CE_EN |
  926. RADEON_RE_SYNC_NOW_SEL_MASK);
  927. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  928. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  929. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  930. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  931. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  932. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  933. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  934. else
  935. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  936. WREG32(RADEON_TV_DAC_CNTL, tmp);
  937. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  938. RADEON_RED_MX_FORCE_DAC_DATA |
  939. RADEON_GRN_MX_FORCE_DAC_DATA |
  940. RADEON_BLU_MX_FORCE_DAC_DATA |
  941. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  942. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  943. mdelay(3);
  944. tmp = RREG32(RADEON_TV_DAC_CNTL);
  945. if (tmp & RADEON_TV_DAC_GDACDET) {
  946. found = true;
  947. DRM_DEBUG("S-video TV connection detected\n");
  948. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  949. found = true;
  950. DRM_DEBUG("Composite TV connection detected\n");
  951. }
  952. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  953. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  954. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  955. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  956. return found;
  957. }
  958. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  959. struct drm_connector *connector)
  960. {
  961. struct drm_device *dev = encoder->dev;
  962. struct radeon_device *rdev = dev->dev_private;
  963. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  964. uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
  965. enum drm_connector_status found = connector_status_disconnected;
  966. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  967. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  968. bool color = true;
  969. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  970. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  971. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  972. bool tv_detect;
  973. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  974. return connector_status_disconnected;
  975. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  976. if (tv_detect && tv_dac)
  977. found = connector_status_connected;
  978. return found;
  979. }
  980. /* don't probe if the encoder is being used for something else not CRT related */
  981. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  982. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  983. return connector_status_disconnected;
  984. }
  985. /* save the regs we need */
  986. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  987. gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
  988. disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
  989. disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
  990. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  991. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  992. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  993. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  994. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  995. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  996. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  997. if (ASIC_IS_R300(rdev))
  998. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  999. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1000. tmp |= RADEON_CRTC2_CRT2_ON |
  1001. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1002. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1003. if (ASIC_IS_R300(rdev)) {
  1004. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1005. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1006. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1007. } else {
  1008. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1009. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1010. }
  1011. tmp = RADEON_TV_DAC_NBLANK |
  1012. RADEON_TV_DAC_NHOLD |
  1013. RADEON_TV_MONITOR_DETECT_EN |
  1014. RADEON_TV_DAC_STD_PS2;
  1015. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1016. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1017. RADEON_DAC2_FORCE_DATA_EN;
  1018. if (color)
  1019. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1020. else
  1021. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1022. if (ASIC_IS_R300(rdev))
  1023. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1024. else
  1025. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1026. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1027. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1028. WREG32(RADEON_DAC_CNTL2, tmp);
  1029. udelay(10000);
  1030. if (ASIC_IS_R300(rdev)) {
  1031. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1032. found = connector_status_connected;
  1033. } else {
  1034. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1035. found = connector_status_connected;
  1036. }
  1037. /* restore regs we used */
  1038. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1039. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1040. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1041. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1042. if (ASIC_IS_R300(rdev)) {
  1043. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1044. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1045. } else {
  1046. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1047. }
  1048. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1049. return found;
  1050. }
  1051. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1052. .dpms = radeon_legacy_tv_dac_dpms,
  1053. .mode_fixup = radeon_legacy_mode_fixup,
  1054. .prepare = radeon_legacy_tv_dac_prepare,
  1055. .mode_set = radeon_legacy_tv_dac_mode_set,
  1056. .commit = radeon_legacy_tv_dac_commit,
  1057. .detect = radeon_legacy_tv_dac_detect,
  1058. .disable = radeon_legacy_encoder_disable,
  1059. };
  1060. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1061. .destroy = radeon_enc_destroy,
  1062. };
  1063. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1064. {
  1065. struct drm_device *dev = encoder->base.dev;
  1066. struct radeon_device *rdev = dev->dev_private;
  1067. struct radeon_encoder_int_tmds *tmds = NULL;
  1068. bool ret;
  1069. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1070. if (!tmds)
  1071. return NULL;
  1072. if (rdev->is_atom_bios)
  1073. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1074. else
  1075. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1076. if (ret == false)
  1077. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1078. return tmds;
  1079. }
  1080. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1081. {
  1082. struct drm_device *dev = encoder->base.dev;
  1083. struct radeon_device *rdev = dev->dev_private;
  1084. struct radeon_encoder_ext_tmds *tmds = NULL;
  1085. bool ret;
  1086. if (rdev->is_atom_bios)
  1087. return NULL;
  1088. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1089. if (!tmds)
  1090. return NULL;
  1091. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1092. if (ret == false)
  1093. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1094. return tmds;
  1095. }
  1096. void
  1097. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1098. {
  1099. struct radeon_device *rdev = dev->dev_private;
  1100. struct drm_encoder *encoder;
  1101. struct radeon_encoder *radeon_encoder;
  1102. /* see if we already added it */
  1103. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1104. radeon_encoder = to_radeon_encoder(encoder);
  1105. if (radeon_encoder->encoder_id == encoder_id) {
  1106. radeon_encoder->devices |= supported_device;
  1107. return;
  1108. }
  1109. }
  1110. /* add a new one */
  1111. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1112. if (!radeon_encoder)
  1113. return;
  1114. encoder = &radeon_encoder->base;
  1115. if (rdev->flags & RADEON_SINGLE_CRTC)
  1116. encoder->possible_crtcs = 0x1;
  1117. else
  1118. encoder->possible_crtcs = 0x3;
  1119. encoder->possible_clones = 0;
  1120. radeon_encoder->enc_priv = NULL;
  1121. radeon_encoder->encoder_id = encoder_id;
  1122. radeon_encoder->devices = supported_device;
  1123. radeon_encoder->rmx_type = RMX_OFF;
  1124. switch (radeon_encoder->encoder_id) {
  1125. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1126. encoder->possible_crtcs = 0x1;
  1127. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1128. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1129. if (rdev->is_atom_bios)
  1130. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1131. else
  1132. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1133. radeon_encoder->rmx_type = RMX_FULL;
  1134. break;
  1135. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1136. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1137. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1138. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1139. break;
  1140. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1141. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1142. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1143. if (rdev->is_atom_bios)
  1144. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1145. else
  1146. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1147. break;
  1148. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1149. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1150. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1151. if (rdev->is_atom_bios)
  1152. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1153. else
  1154. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1155. break;
  1156. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1157. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1158. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1159. if (!rdev->is_atom_bios)
  1160. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1161. break;
  1162. }
  1163. }