proc-v6.S 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * linux/arch/arm/mm/proc-v6.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv6 processor support.
  11. */
  12. #include <linux/linkage.h>
  13. #include <asm/assembler.h>
  14. #include <asm/asm-offsets.h>
  15. #include <asm/hardware/arm_scu.h>
  16. #include <asm/procinfo.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #define D_CACHE_LINE_SIZE 32
  21. #define TTB_C (1 << 0)
  22. #define TTB_S (1 << 1)
  23. #define TTB_IMP (1 << 2)
  24. #define TTB_RGN_NC (0 << 3)
  25. #define TTB_RGN_WBWA (1 << 3)
  26. #define TTB_RGN_WT (2 << 3)
  27. #define TTB_RGN_WB (3 << 3)
  28. ENTRY(cpu_v6_proc_init)
  29. mov pc, lr
  30. ENTRY(cpu_v6_proc_fin)
  31. stmfd sp!, {lr}
  32. cpsid if @ disable interrupts
  33. bl v6_flush_kern_cache_all
  34. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  35. bic r0, r0, #0x1000 @ ...i............
  36. bic r0, r0, #0x0006 @ .............ca.
  37. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  38. ldmfd sp!, {pc}
  39. /*
  40. * cpu_v6_reset(loc)
  41. *
  42. * Perform a soft reset of the system. Put the CPU into the
  43. * same state as it would be if it had been reset, and branch
  44. * to what would be the reset vector.
  45. *
  46. * - loc - location to jump to for soft reset
  47. *
  48. * It is assumed that:
  49. */
  50. .align 5
  51. ENTRY(cpu_v6_reset)
  52. mov pc, r0
  53. /*
  54. * cpu_v6_do_idle()
  55. *
  56. * Idle the processor (eg, wait for interrupt).
  57. *
  58. * IRQs are already disabled.
  59. */
  60. ENTRY(cpu_v6_do_idle)
  61. mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
  62. mov pc, lr
  63. ENTRY(cpu_v6_dcache_clean_area)
  64. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  65. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  66. add r0, r0, #D_CACHE_LINE_SIZE
  67. subs r1, r1, #D_CACHE_LINE_SIZE
  68. bhi 1b
  69. #endif
  70. mov pc, lr
  71. /*
  72. * cpu_arm926_switch_mm(pgd_phys, tsk)
  73. *
  74. * Set the translation table base pointer to be pgd_phys
  75. *
  76. * - pgd_phys - physical address of new TTB
  77. *
  78. * It is assumed that:
  79. * - we are not using split page tables
  80. */
  81. ENTRY(cpu_v6_switch_mm)
  82. mov r2, #0
  83. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  84. #ifdef CONFIG_SMP
  85. orr r0, r0, #TTB_RGN_WBWA|TTB_S @ mark PTWs shared, outer cacheable
  86. #endif
  87. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  88. mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
  89. mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  90. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  91. mov pc, lr
  92. /*
  93. * cpu_v6_set_pte(ptep, pte)
  94. *
  95. * Set a level 2 translation table entry.
  96. *
  97. * - ptep - pointer to level 2 translation table entry
  98. * (hardware version is stored at -1024 bytes)
  99. * - pte - PTE value to store
  100. *
  101. * Permissions:
  102. * YUWD APX AP1 AP0 SVC User
  103. * 0xxx 0 0 0 no acc no acc
  104. * 100x 1 0 1 r/o no acc
  105. * 10x0 1 0 1 r/o no acc
  106. * 1011 0 0 1 r/w no acc
  107. * 110x 0 1 0 r/w r/o
  108. * 11x0 0 1 0 r/w r/o
  109. * 1111 0 1 1 r/w r/w
  110. */
  111. ENTRY(cpu_v6_set_pte)
  112. str r1, [r0], #-2048 @ linux version
  113. bic r2, r1, #0x000003f0
  114. bic r2, r2, #0x00000003
  115. orr r2, r2, #PTE_EXT_AP0 | 2
  116. tst r1, #L_PTE_WRITE
  117. tstne r1, #L_PTE_DIRTY
  118. orreq r2, r2, #PTE_EXT_APX
  119. tst r1, #L_PTE_USER
  120. orrne r2, r2, #PTE_EXT_AP1
  121. tstne r2, #PTE_EXT_APX
  122. bicne r2, r2, #PTE_EXT_APX | PTE_EXT_AP0
  123. tst r1, #L_PTE_YOUNG
  124. biceq r2, r2, #PTE_EXT_APX | PTE_EXT_AP_MASK
  125. tst r1, #L_PTE_EXEC
  126. orreq r2, r2, #PTE_EXT_XN
  127. tst r1, #L_PTE_PRESENT
  128. moveq r2, #0
  129. str r2, [r0]
  130. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  131. mov pc, lr
  132. cpu_v6_name:
  133. .asciz "Some Random V6 Processor"
  134. .align
  135. .section ".text.init", #alloc, #execinstr
  136. /*
  137. * __v6_setup
  138. *
  139. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  140. * on. Return in r0 the new CP15 C1 control register setting.
  141. *
  142. * We automatically detect if we have a Harvard cache, and use the
  143. * Harvard cache control instructions insead of the unified cache
  144. * control instructions.
  145. *
  146. * This should be able to cover all ARMv6 cores.
  147. *
  148. * It is assumed that:
  149. * - cache type register is implemented
  150. */
  151. __v6_setup:
  152. #ifdef CONFIG_SMP
  153. /* Set up the SCU on core 0 only */
  154. mrc p15, 0, r0, c0, c0, 5 @ CPU core number
  155. ands r0, r0, #15
  156. moveq r0, #0x10000000 @ SCU_BASE
  157. orreq r0, r0, #0x00100000
  158. ldreq r5, [r0, #SCU_CTRL]
  159. orreq r5, r5, #1
  160. streq r5, [r0, #SCU_CTRL]
  161. #ifndef CONFIG_CPU_DCACHE_DISABLE
  162. mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode
  163. orr r0, r0, #0x20
  164. mcr p15, 0, r0, c1, c0, 1
  165. #endif
  166. #endif
  167. mov r0, #0
  168. mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
  169. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  170. mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
  171. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  172. mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
  173. mcr p15, 0, r0, c2, c0, 2 @ TTB control register
  174. #ifdef CONFIG_SMP
  175. orr r4, r4, #TTB_RGN_WBWA|TTB_S @ mark PTWs shared, outer cacheable
  176. #endif
  177. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  178. #ifdef CONFIG_VFP
  179. mrc p15, 0, r0, c1, c0, 2
  180. orr r0, r0, #(0xf << 20)
  181. mcr p15, 0, r0, c1, c0, 2 @ Enable full access to VFP
  182. #endif
  183. mrc p15, 0, r0, c1, c0, 0 @ read control register
  184. ldr r5, v6_cr1_clear @ get mask for bits to clear
  185. bic r0, r0, r5 @ clear bits them
  186. ldr r5, v6_cr1_set @ get mask for bits to set
  187. orr r0, r0, r5 @ set them
  188. mov pc, lr @ return to head.S:__ret
  189. /*
  190. * V X F I D LR
  191. * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
  192. * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
  193. * 0 110 0011 1.00 .111 1101 < we want
  194. */
  195. .type v6_cr1_clear, #object
  196. .type v6_cr1_set, #object
  197. v6_cr1_clear:
  198. .word 0x01e0fb7f
  199. v6_cr1_set:
  200. .word 0x00c0387d
  201. .type v6_processor_functions, #object
  202. ENTRY(v6_processor_functions)
  203. .word v6_early_abort
  204. .word cpu_v6_proc_init
  205. .word cpu_v6_proc_fin
  206. .word cpu_v6_reset
  207. .word cpu_v6_do_idle
  208. .word cpu_v6_dcache_clean_area
  209. .word cpu_v6_switch_mm
  210. .word cpu_v6_set_pte
  211. .size v6_processor_functions, . - v6_processor_functions
  212. .type cpu_arch_name, #object
  213. cpu_arch_name:
  214. .asciz "armv6"
  215. .size cpu_arch_name, . - cpu_arch_name
  216. .type cpu_elf_name, #object
  217. cpu_elf_name:
  218. .asciz "v6"
  219. .size cpu_elf_name, . - cpu_elf_name
  220. .align
  221. .section ".proc.info.init", #alloc, #execinstr
  222. /*
  223. * Match any ARMv6 processor core.
  224. */
  225. .type __v6_proc_info, #object
  226. __v6_proc_info:
  227. .long 0x0007b000
  228. .long 0x0007f000
  229. .long PMD_TYPE_SECT | \
  230. PMD_SECT_BUFFERABLE | \
  231. PMD_SECT_CACHEABLE | \
  232. PMD_SECT_AP_WRITE | \
  233. PMD_SECT_AP_READ
  234. b __v6_setup
  235. .long cpu_arch_name
  236. .long cpu_elf_name
  237. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_VFP|HWCAP_EDSP|HWCAP_JAVA
  238. .long cpu_v6_name
  239. .long v6_processor_functions
  240. .long v6wbi_tlb_fns
  241. .long v6_user_fns
  242. .long v6_cache_fns
  243. .size __v6_proc_info, . - __v6_proc_info