nouveau_drv.h 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. #include "nouveau_util.h"
  49. struct nouveau_grctx;
  50. struct nouveau_mem;
  51. #include "nouveau_vm.h"
  52. #define MAX_NUM_DCB_ENTRIES 16
  53. #define NOUVEAU_MAX_CHANNEL_NR 128
  54. #define NOUVEAU_MAX_TILE_NR 15
  55. struct nouveau_mem {
  56. struct drm_device *dev;
  57. struct nouveau_vma bar_vma;
  58. struct nouveau_vma tmp_vma;
  59. u8 page_shift;
  60. struct drm_mm_node *tag;
  61. struct list_head regions;
  62. dma_addr_t *pages;
  63. u32 memtype;
  64. u64 offset;
  65. u64 size;
  66. };
  67. struct nouveau_tile_reg {
  68. bool used;
  69. uint32_t addr;
  70. uint32_t limit;
  71. uint32_t pitch;
  72. uint32_t zcomp;
  73. struct drm_mm_node *tag_mem;
  74. struct nouveau_fence *fence;
  75. };
  76. struct nouveau_bo {
  77. struct ttm_buffer_object bo;
  78. struct ttm_placement placement;
  79. u32 valid_domains;
  80. u32 placements[3];
  81. u32 busy_placements[3];
  82. struct ttm_bo_kmap_obj kmap;
  83. struct list_head head;
  84. /* protected by ttm_bo_reserve() */
  85. struct drm_file *reserved_by;
  86. struct list_head entry;
  87. int pbbo_index;
  88. bool validate_mapped;
  89. struct nouveau_channel *channel;
  90. struct nouveau_vma vma;
  91. uint32_t tile_mode;
  92. uint32_t tile_flags;
  93. struct nouveau_tile_reg *tile;
  94. struct drm_gem_object *gem;
  95. int pin_refcnt;
  96. };
  97. #define nouveau_bo_tile_layout(nvbo) \
  98. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  99. static inline struct nouveau_bo *
  100. nouveau_bo(struct ttm_buffer_object *bo)
  101. {
  102. return container_of(bo, struct nouveau_bo, bo);
  103. }
  104. static inline struct nouveau_bo *
  105. nouveau_gem_object(struct drm_gem_object *gem)
  106. {
  107. return gem ? gem->driver_private : NULL;
  108. }
  109. /* TODO: submit equivalent to TTM generic API upstream? */
  110. static inline void __iomem *
  111. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  112. {
  113. bool is_iomem;
  114. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  115. &nvbo->kmap, &is_iomem);
  116. WARN_ON_ONCE(ioptr && !is_iomem);
  117. return ioptr;
  118. }
  119. enum nouveau_flags {
  120. NV_NFORCE = 0x10000000,
  121. NV_NFORCE2 = 0x20000000
  122. };
  123. #define NVOBJ_ENGINE_SW 0
  124. #define NVOBJ_ENGINE_GR 1
  125. #define NVOBJ_ENGINE_CRYPT 2
  126. #define NVOBJ_ENGINE_COPY0 3
  127. #define NVOBJ_ENGINE_COPY1 4
  128. #define NVOBJ_ENGINE_DISPLAY 15
  129. #define NVOBJ_ENGINE_NR 16
  130. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  131. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  132. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  133. #define NVOBJ_FLAG_VM (1 << 3)
  134. #define NVOBJ_FLAG_VM_USER (1 << 4)
  135. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  136. struct nouveau_gpuobj {
  137. struct drm_device *dev;
  138. struct kref refcount;
  139. struct list_head list;
  140. void *node;
  141. u32 *suspend;
  142. uint32_t flags;
  143. u32 size;
  144. u32 pinst;
  145. u32 cinst;
  146. u64 vinst;
  147. uint32_t engine;
  148. uint32_t class;
  149. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  150. void *priv;
  151. };
  152. struct nouveau_page_flip_state {
  153. struct list_head head;
  154. struct drm_pending_vblank_event *event;
  155. int crtc, bpp, pitch, x, y;
  156. uint64_t offset;
  157. };
  158. enum nouveau_channel_mutex_class {
  159. NOUVEAU_UCHANNEL_MUTEX,
  160. NOUVEAU_KCHANNEL_MUTEX
  161. };
  162. struct nouveau_channel {
  163. struct drm_device *dev;
  164. int id;
  165. /* references to the channel data structure */
  166. struct kref ref;
  167. /* users of the hardware channel resources, the hardware
  168. * context will be kicked off when it reaches zero. */
  169. atomic_t users;
  170. struct mutex mutex;
  171. /* owner of this fifo */
  172. struct drm_file *file_priv;
  173. /* mapping of the fifo itself */
  174. struct drm_local_map *map;
  175. /* mapping of the regs controlling the fifo */
  176. void __iomem *user;
  177. uint32_t user_get;
  178. uint32_t user_put;
  179. /* Fencing */
  180. struct {
  181. /* lock protects the pending list only */
  182. spinlock_t lock;
  183. struct list_head pending;
  184. uint32_t sequence;
  185. uint32_t sequence_ack;
  186. atomic_t last_sequence_irq;
  187. } fence;
  188. /* DMA push buffer */
  189. struct nouveau_gpuobj *pushbuf;
  190. struct nouveau_bo *pushbuf_bo;
  191. uint32_t pushbuf_base;
  192. /* Notifier memory */
  193. struct nouveau_bo *notifier_bo;
  194. struct drm_mm notifier_heap;
  195. /* PFIFO context */
  196. struct nouveau_gpuobj *ramfc;
  197. struct nouveau_gpuobj *cache;
  198. void *fifo_priv;
  199. /* Execution engine contexts */
  200. void *engctx[NVOBJ_ENGINE_NR];
  201. /* NV50 VM */
  202. struct nouveau_vm *vm;
  203. struct nouveau_gpuobj *vm_pd;
  204. /* Objects */
  205. struct nouveau_gpuobj *ramin; /* Private instmem */
  206. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  207. struct nouveau_ramht *ramht; /* Hash table */
  208. /* GPU object info for stuff used in-kernel (mm_enabled) */
  209. uint32_t m2mf_ntfy;
  210. uint32_t vram_handle;
  211. uint32_t gart_handle;
  212. bool accel_done;
  213. /* Push buffer state (only for drm's channel on !mm_enabled) */
  214. struct {
  215. int max;
  216. int free;
  217. int cur;
  218. int put;
  219. /* access via pushbuf_bo */
  220. int ib_base;
  221. int ib_max;
  222. int ib_free;
  223. int ib_put;
  224. } dma;
  225. uint32_t sw_subchannel[8];
  226. struct {
  227. struct nouveau_gpuobj *vblsem;
  228. uint32_t vblsem_head;
  229. uint32_t vblsem_offset;
  230. uint32_t vblsem_rval;
  231. struct list_head vbl_wait;
  232. struct list_head flip;
  233. } nvsw;
  234. struct {
  235. bool active;
  236. char name[32];
  237. struct drm_info_list info;
  238. } debugfs;
  239. };
  240. struct nouveau_exec_engine {
  241. void (*destroy)(struct drm_device *, int engine);
  242. int (*init)(struct drm_device *, int engine);
  243. int (*fini)(struct drm_device *, int engine);
  244. int (*context_new)(struct nouveau_channel *, int engine);
  245. void (*context_del)(struct nouveau_channel *, int engine);
  246. int (*object_new)(struct nouveau_channel *, int engine,
  247. u32 handle, u16 class);
  248. void (*set_tile_region)(struct drm_device *dev, int i);
  249. void (*tlb_flush)(struct drm_device *, int engine);
  250. };
  251. struct nouveau_instmem_engine {
  252. void *priv;
  253. int (*init)(struct drm_device *dev);
  254. void (*takedown)(struct drm_device *dev);
  255. int (*suspend)(struct drm_device *dev);
  256. void (*resume)(struct drm_device *dev);
  257. int (*get)(struct nouveau_gpuobj *, u32 size, u32 align);
  258. void (*put)(struct nouveau_gpuobj *);
  259. int (*map)(struct nouveau_gpuobj *);
  260. void (*unmap)(struct nouveau_gpuobj *);
  261. void (*flush)(struct drm_device *);
  262. };
  263. struct nouveau_mc_engine {
  264. int (*init)(struct drm_device *dev);
  265. void (*takedown)(struct drm_device *dev);
  266. };
  267. struct nouveau_timer_engine {
  268. int (*init)(struct drm_device *dev);
  269. void (*takedown)(struct drm_device *dev);
  270. uint64_t (*read)(struct drm_device *dev);
  271. };
  272. struct nouveau_fb_engine {
  273. int num_tiles;
  274. struct drm_mm tag_heap;
  275. void *priv;
  276. int (*init)(struct drm_device *dev);
  277. void (*takedown)(struct drm_device *dev);
  278. void (*init_tile_region)(struct drm_device *dev, int i,
  279. uint32_t addr, uint32_t size,
  280. uint32_t pitch, uint32_t flags);
  281. void (*set_tile_region)(struct drm_device *dev, int i);
  282. void (*free_tile_region)(struct drm_device *dev, int i);
  283. };
  284. struct nouveau_fifo_engine {
  285. void *priv;
  286. int channels;
  287. struct nouveau_gpuobj *playlist[2];
  288. int cur_playlist;
  289. int (*init)(struct drm_device *);
  290. void (*takedown)(struct drm_device *);
  291. void (*disable)(struct drm_device *);
  292. void (*enable)(struct drm_device *);
  293. bool (*reassign)(struct drm_device *, bool enable);
  294. bool (*cache_pull)(struct drm_device *dev, bool enable);
  295. int (*channel_id)(struct drm_device *);
  296. int (*create_context)(struct nouveau_channel *);
  297. void (*destroy_context)(struct nouveau_channel *);
  298. int (*load_context)(struct nouveau_channel *);
  299. int (*unload_context)(struct drm_device *);
  300. void (*tlb_flush)(struct drm_device *dev);
  301. };
  302. struct nouveau_display_engine {
  303. void *priv;
  304. int (*early_init)(struct drm_device *);
  305. void (*late_takedown)(struct drm_device *);
  306. int (*create)(struct drm_device *);
  307. int (*init)(struct drm_device *);
  308. void (*destroy)(struct drm_device *);
  309. };
  310. struct nouveau_gpio_engine {
  311. void *priv;
  312. int (*init)(struct drm_device *);
  313. void (*takedown)(struct drm_device *);
  314. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  315. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  316. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  317. void (*)(void *, int), void *);
  318. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  319. void (*)(void *, int), void *);
  320. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  321. };
  322. struct nouveau_pm_voltage_level {
  323. u8 voltage;
  324. u8 vid;
  325. };
  326. struct nouveau_pm_voltage {
  327. bool supported;
  328. u8 vid_mask;
  329. struct nouveau_pm_voltage_level *level;
  330. int nr_level;
  331. };
  332. #define NOUVEAU_PM_MAX_LEVEL 8
  333. struct nouveau_pm_level {
  334. struct device_attribute dev_attr;
  335. char name[32];
  336. int id;
  337. u32 core;
  338. u32 memory;
  339. u32 shader;
  340. u32 unk05;
  341. u8 voltage;
  342. u8 fanspeed;
  343. u16 memscript;
  344. };
  345. struct nouveau_pm_temp_sensor_constants {
  346. u16 offset_constant;
  347. s16 offset_mult;
  348. u16 offset_div;
  349. u16 slope_mult;
  350. u16 slope_div;
  351. };
  352. struct nouveau_pm_threshold_temp {
  353. s16 critical;
  354. s16 down_clock;
  355. s16 fan_boost;
  356. };
  357. struct nouveau_pm_memtiming {
  358. u32 reg_100220;
  359. u32 reg_100224;
  360. u32 reg_100228;
  361. u32 reg_10022c;
  362. u32 reg_100230;
  363. u32 reg_100234;
  364. u32 reg_100238;
  365. u32 reg_10023c;
  366. u32 reg_100240;
  367. };
  368. struct nouveau_pm_memtimings {
  369. bool supported;
  370. struct nouveau_pm_memtiming *timing;
  371. int nr_timing;
  372. };
  373. struct nouveau_pm_engine {
  374. struct nouveau_pm_voltage voltage;
  375. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  376. int nr_perflvl;
  377. struct nouveau_pm_memtimings memtimings;
  378. struct nouveau_pm_temp_sensor_constants sensor_constants;
  379. struct nouveau_pm_threshold_temp threshold_temp;
  380. struct nouveau_pm_level boot;
  381. struct nouveau_pm_level *cur;
  382. struct device *hwmon;
  383. struct notifier_block acpi_nb;
  384. int (*clock_get)(struct drm_device *, u32 id);
  385. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  386. u32 id, int khz);
  387. void (*clock_set)(struct drm_device *, void *);
  388. int (*voltage_get)(struct drm_device *);
  389. int (*voltage_set)(struct drm_device *, int voltage);
  390. int (*fanspeed_get)(struct drm_device *);
  391. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  392. int (*temp_get)(struct drm_device *);
  393. };
  394. struct nouveau_vram_engine {
  395. int (*init)(struct drm_device *);
  396. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  397. u32 type, struct nouveau_mem **);
  398. void (*put)(struct drm_device *, struct nouveau_mem **);
  399. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  400. };
  401. struct nouveau_engine {
  402. struct nouveau_instmem_engine instmem;
  403. struct nouveau_mc_engine mc;
  404. struct nouveau_timer_engine timer;
  405. struct nouveau_fb_engine fb;
  406. struct nouveau_fifo_engine fifo;
  407. struct nouveau_display_engine display;
  408. struct nouveau_gpio_engine gpio;
  409. struct nouveau_pm_engine pm;
  410. struct nouveau_vram_engine vram;
  411. };
  412. struct nouveau_pll_vals {
  413. union {
  414. struct {
  415. #ifdef __BIG_ENDIAN
  416. uint8_t N1, M1, N2, M2;
  417. #else
  418. uint8_t M1, N1, M2, N2;
  419. #endif
  420. };
  421. struct {
  422. uint16_t NM1, NM2;
  423. } __attribute__((packed));
  424. };
  425. int log2P;
  426. int refclk;
  427. };
  428. enum nv04_fp_display_regs {
  429. FP_DISPLAY_END,
  430. FP_TOTAL,
  431. FP_CRTC,
  432. FP_SYNC_START,
  433. FP_SYNC_END,
  434. FP_VALID_START,
  435. FP_VALID_END
  436. };
  437. struct nv04_crtc_reg {
  438. unsigned char MiscOutReg;
  439. uint8_t CRTC[0xa0];
  440. uint8_t CR58[0x10];
  441. uint8_t Sequencer[5];
  442. uint8_t Graphics[9];
  443. uint8_t Attribute[21];
  444. unsigned char DAC[768];
  445. /* PCRTC regs */
  446. uint32_t fb_start;
  447. uint32_t crtc_cfg;
  448. uint32_t cursor_cfg;
  449. uint32_t gpio_ext;
  450. uint32_t crtc_830;
  451. uint32_t crtc_834;
  452. uint32_t crtc_850;
  453. uint32_t crtc_eng_ctrl;
  454. /* PRAMDAC regs */
  455. uint32_t nv10_cursync;
  456. struct nouveau_pll_vals pllvals;
  457. uint32_t ramdac_gen_ctrl;
  458. uint32_t ramdac_630;
  459. uint32_t ramdac_634;
  460. uint32_t tv_setup;
  461. uint32_t tv_vtotal;
  462. uint32_t tv_vskew;
  463. uint32_t tv_vsync_delay;
  464. uint32_t tv_htotal;
  465. uint32_t tv_hskew;
  466. uint32_t tv_hsync_delay;
  467. uint32_t tv_hsync_delay2;
  468. uint32_t fp_horiz_regs[7];
  469. uint32_t fp_vert_regs[7];
  470. uint32_t dither;
  471. uint32_t fp_control;
  472. uint32_t dither_regs[6];
  473. uint32_t fp_debug_0;
  474. uint32_t fp_debug_1;
  475. uint32_t fp_debug_2;
  476. uint32_t fp_margin_color;
  477. uint32_t ramdac_8c0;
  478. uint32_t ramdac_a20;
  479. uint32_t ramdac_a24;
  480. uint32_t ramdac_a34;
  481. uint32_t ctv_regs[38];
  482. };
  483. struct nv04_output_reg {
  484. uint32_t output;
  485. int head;
  486. };
  487. struct nv04_mode_state {
  488. struct nv04_crtc_reg crtc_reg[2];
  489. uint32_t pllsel;
  490. uint32_t sel_clk;
  491. };
  492. enum nouveau_card_type {
  493. NV_04 = 0x00,
  494. NV_10 = 0x10,
  495. NV_20 = 0x20,
  496. NV_30 = 0x30,
  497. NV_40 = 0x40,
  498. NV_50 = 0x50,
  499. NV_C0 = 0xc0,
  500. };
  501. struct drm_nouveau_private {
  502. struct drm_device *dev;
  503. /* the card type, takes NV_* as values */
  504. enum nouveau_card_type card_type;
  505. /* exact chipset, derived from NV_PMC_BOOT_0 */
  506. int chipset;
  507. int stepping;
  508. int flags;
  509. void __iomem *mmio;
  510. spinlock_t ramin_lock;
  511. void __iomem *ramin;
  512. u32 ramin_size;
  513. u32 ramin_base;
  514. bool ramin_available;
  515. struct drm_mm ramin_heap;
  516. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  517. struct list_head gpuobj_list;
  518. struct list_head classes;
  519. struct nouveau_bo *vga_ram;
  520. /* interrupt handling */
  521. void (*irq_handler[32])(struct drm_device *);
  522. bool msi_enabled;
  523. struct list_head vbl_waiting;
  524. struct {
  525. struct drm_global_reference mem_global_ref;
  526. struct ttm_bo_global_ref bo_global_ref;
  527. struct ttm_bo_device bdev;
  528. atomic_t validate_sequence;
  529. } ttm;
  530. struct {
  531. spinlock_t lock;
  532. struct drm_mm heap;
  533. struct nouveau_bo *bo;
  534. } fence;
  535. struct {
  536. spinlock_t lock;
  537. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  538. } channels;
  539. struct nouveau_engine engine;
  540. struct nouveau_channel *channel;
  541. /* For PFIFO and PGRAPH. */
  542. spinlock_t context_switch_lock;
  543. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  544. spinlock_t vm_lock;
  545. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  546. struct nouveau_ramht *ramht;
  547. struct nouveau_gpuobj *ramfc;
  548. struct nouveau_gpuobj *ramro;
  549. uint32_t ramin_rsvd_vram;
  550. struct {
  551. enum {
  552. NOUVEAU_GART_NONE = 0,
  553. NOUVEAU_GART_AGP, /* AGP */
  554. NOUVEAU_GART_PDMA, /* paged dma object */
  555. NOUVEAU_GART_HW /* on-chip gart/vm */
  556. } type;
  557. uint64_t aper_base;
  558. uint64_t aper_size;
  559. uint64_t aper_free;
  560. struct ttm_backend_func *func;
  561. struct {
  562. struct page *page;
  563. dma_addr_t addr;
  564. } dummy;
  565. struct nouveau_gpuobj *sg_ctxdma;
  566. } gart_info;
  567. /* nv10-nv40 tiling regions */
  568. struct {
  569. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  570. spinlock_t lock;
  571. } tile;
  572. /* VRAM/fb configuration */
  573. uint64_t vram_size;
  574. uint64_t vram_sys_base;
  575. u32 vram_rblock_size;
  576. uint64_t fb_phys;
  577. uint64_t fb_available_size;
  578. uint64_t fb_mappable_pages;
  579. uint64_t fb_aper_free;
  580. int fb_mtrr;
  581. /* BAR control (NV50-) */
  582. struct nouveau_vm *bar1_vm;
  583. struct nouveau_vm *bar3_vm;
  584. /* G8x/G9x virtual address space */
  585. struct nouveau_vm *chan_vm;
  586. struct nvbios vbios;
  587. struct nv04_mode_state mode_reg;
  588. struct nv04_mode_state saved_reg;
  589. uint32_t saved_vga_font[4][16384];
  590. uint32_t crtc_owner;
  591. uint32_t dac_users[4];
  592. struct backlight_device *backlight;
  593. struct {
  594. struct dentry *channel_root;
  595. } debugfs;
  596. struct nouveau_fbdev *nfbdev;
  597. struct apertures_struct *apertures;
  598. };
  599. static inline struct drm_nouveau_private *
  600. nouveau_private(struct drm_device *dev)
  601. {
  602. return dev->dev_private;
  603. }
  604. static inline struct drm_nouveau_private *
  605. nouveau_bdev(struct ttm_bo_device *bd)
  606. {
  607. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  608. }
  609. static inline int
  610. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  611. {
  612. struct nouveau_bo *prev;
  613. if (!pnvbo)
  614. return -EINVAL;
  615. prev = *pnvbo;
  616. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  617. if (prev) {
  618. struct ttm_buffer_object *bo = &prev->bo;
  619. ttm_bo_unref(&bo);
  620. }
  621. return 0;
  622. }
  623. /* nouveau_drv.c */
  624. extern int nouveau_agpmode;
  625. extern int nouveau_duallink;
  626. extern int nouveau_uscript_lvds;
  627. extern int nouveau_uscript_tmds;
  628. extern int nouveau_vram_pushbuf;
  629. extern int nouveau_vram_notify;
  630. extern int nouveau_fbpercrtc;
  631. extern int nouveau_tv_disable;
  632. extern char *nouveau_tv_norm;
  633. extern int nouveau_reg_debug;
  634. extern char *nouveau_vbios;
  635. extern int nouveau_ignorelid;
  636. extern int nouveau_nofbaccel;
  637. extern int nouveau_noaccel;
  638. extern int nouveau_force_post;
  639. extern int nouveau_override_conntype;
  640. extern char *nouveau_perflvl;
  641. extern int nouveau_perflvl_wr;
  642. extern int nouveau_msi;
  643. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  644. extern int nouveau_pci_resume(struct pci_dev *pdev);
  645. /* nouveau_state.c */
  646. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  647. extern int nouveau_load(struct drm_device *, unsigned long flags);
  648. extern int nouveau_firstopen(struct drm_device *);
  649. extern void nouveau_lastclose(struct drm_device *);
  650. extern int nouveau_unload(struct drm_device *);
  651. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  652. struct drm_file *);
  653. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  654. struct drm_file *);
  655. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  656. uint32_t reg, uint32_t mask, uint32_t val);
  657. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  658. uint32_t reg, uint32_t mask, uint32_t val);
  659. extern bool nouveau_wait_for_idle(struct drm_device *);
  660. extern int nouveau_card_init(struct drm_device *);
  661. /* nouveau_mem.c */
  662. extern int nouveau_mem_vram_init(struct drm_device *);
  663. extern void nouveau_mem_vram_fini(struct drm_device *);
  664. extern int nouveau_mem_gart_init(struct drm_device *);
  665. extern void nouveau_mem_gart_fini(struct drm_device *);
  666. extern int nouveau_mem_init_agp(struct drm_device *);
  667. extern int nouveau_mem_reset_agp(struct drm_device *);
  668. extern void nouveau_mem_close(struct drm_device *);
  669. extern int nouveau_mem_detect(struct drm_device *);
  670. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  671. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  672. struct drm_device *dev, uint32_t addr, uint32_t size,
  673. uint32_t pitch, uint32_t flags);
  674. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  675. struct nouveau_tile_reg *tile,
  676. struct nouveau_fence *fence);
  677. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  678. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  679. /* nouveau_notifier.c */
  680. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  681. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  682. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  683. int cout, uint32_t start, uint32_t end,
  684. uint32_t *offset);
  685. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  686. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  687. struct drm_file *);
  688. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  689. struct drm_file *);
  690. /* nouveau_channel.c */
  691. extern struct drm_ioctl_desc nouveau_ioctls[];
  692. extern int nouveau_max_ioctl;
  693. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  694. extern int nouveau_channel_alloc(struct drm_device *dev,
  695. struct nouveau_channel **chan,
  696. struct drm_file *file_priv,
  697. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  698. extern struct nouveau_channel *
  699. nouveau_channel_get_unlocked(struct nouveau_channel *);
  700. extern struct nouveau_channel *
  701. nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
  702. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  703. extern void nouveau_channel_put(struct nouveau_channel **);
  704. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  705. struct nouveau_channel **pchan);
  706. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  707. /* nouveau_object.c */
  708. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  709. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  710. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  711. } while (0)
  712. #define NVOBJ_ENGINE_DEL(d, e) do { \
  713. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  714. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  715. } while (0)
  716. #define NVOBJ_CLASS(d, c, e) do { \
  717. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  718. if (ret) \
  719. return ret; \
  720. } while (0)
  721. #define NVOBJ_MTHD(d, c, m, e) do { \
  722. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  723. if (ret) \
  724. return ret; \
  725. } while (0)
  726. extern int nouveau_gpuobj_early_init(struct drm_device *);
  727. extern int nouveau_gpuobj_init(struct drm_device *);
  728. extern void nouveau_gpuobj_takedown(struct drm_device *);
  729. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  730. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  731. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  732. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  733. int (*exec)(struct nouveau_channel *,
  734. u32 class, u32 mthd, u32 data));
  735. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  736. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  737. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  738. uint32_t vram_h, uint32_t tt_h);
  739. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  740. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  741. uint32_t size, int align, uint32_t flags,
  742. struct nouveau_gpuobj **);
  743. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  744. struct nouveau_gpuobj **);
  745. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  746. u32 size, u32 flags,
  747. struct nouveau_gpuobj **);
  748. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  749. uint64_t offset, uint64_t size, int access,
  750. int target, struct nouveau_gpuobj **);
  751. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  752. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  753. u64 size, int target, int access, u32 type,
  754. u32 comp, struct nouveau_gpuobj **pobj);
  755. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  756. int class, u64 base, u64 size, int target,
  757. int access, u32 type, u32 comp);
  758. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  759. struct drm_file *);
  760. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  761. struct drm_file *);
  762. /* nouveau_irq.c */
  763. extern int nouveau_irq_init(struct drm_device *);
  764. extern void nouveau_irq_fini(struct drm_device *);
  765. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  766. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  767. void (*)(struct drm_device *));
  768. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  769. extern void nouveau_irq_preinstall(struct drm_device *);
  770. extern int nouveau_irq_postinstall(struct drm_device *);
  771. extern void nouveau_irq_uninstall(struct drm_device *);
  772. /* nouveau_sgdma.c */
  773. extern int nouveau_sgdma_init(struct drm_device *);
  774. extern void nouveau_sgdma_takedown(struct drm_device *);
  775. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  776. uint32_t offset);
  777. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  778. /* nouveau_debugfs.c */
  779. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  780. extern int nouveau_debugfs_init(struct drm_minor *);
  781. extern void nouveau_debugfs_takedown(struct drm_minor *);
  782. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  783. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  784. #else
  785. static inline int
  786. nouveau_debugfs_init(struct drm_minor *minor)
  787. {
  788. return 0;
  789. }
  790. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  791. {
  792. }
  793. static inline int
  794. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  795. {
  796. return 0;
  797. }
  798. static inline void
  799. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  800. {
  801. }
  802. #endif
  803. /* nouveau_dma.c */
  804. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  805. extern int nouveau_dma_init(struct nouveau_channel *);
  806. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  807. /* nouveau_acpi.c */
  808. #define ROM_BIOS_PAGE 4096
  809. #if defined(CONFIG_ACPI)
  810. void nouveau_register_dsm_handler(void);
  811. void nouveau_unregister_dsm_handler(void);
  812. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  813. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  814. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  815. #else
  816. static inline void nouveau_register_dsm_handler(void) {}
  817. static inline void nouveau_unregister_dsm_handler(void) {}
  818. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  819. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  820. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  821. #endif
  822. /* nouveau_backlight.c */
  823. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  824. extern int nouveau_backlight_init(struct drm_connector *);
  825. extern void nouveau_backlight_exit(struct drm_connector *);
  826. #else
  827. static inline int nouveau_backlight_init(struct drm_connector *dev)
  828. {
  829. return 0;
  830. }
  831. static inline void nouveau_backlight_exit(struct drm_connector *dev) { }
  832. #endif
  833. /* nouveau_bios.c */
  834. extern int nouveau_bios_init(struct drm_device *);
  835. extern void nouveau_bios_takedown(struct drm_device *dev);
  836. extern int nouveau_run_vbios_init(struct drm_device *);
  837. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  838. struct dcb_entry *);
  839. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  840. enum dcb_gpio_tag);
  841. extern struct dcb_connector_table_entry *
  842. nouveau_bios_connector_entry(struct drm_device *, int index);
  843. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  844. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  845. struct pll_lims *);
  846. extern int nouveau_bios_run_display_table(struct drm_device *,
  847. struct dcb_entry *,
  848. uint32_t script, int pxclk);
  849. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  850. int *length);
  851. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  852. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  853. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  854. bool *dl, bool *if_is_24bit);
  855. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  856. int head, int pxclk);
  857. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  858. enum LVDS_script, int pxclk);
  859. /* nouveau_ttm.c */
  860. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  861. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  862. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  863. /* nouveau_dp.c */
  864. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  865. uint8_t *data, int data_nr);
  866. bool nouveau_dp_detect(struct drm_encoder *);
  867. bool nouveau_dp_link_train(struct drm_encoder *);
  868. /* nv04_fb.c */
  869. extern int nv04_fb_init(struct drm_device *);
  870. extern void nv04_fb_takedown(struct drm_device *);
  871. /* nv10_fb.c */
  872. extern int nv10_fb_init(struct drm_device *);
  873. extern void nv10_fb_takedown(struct drm_device *);
  874. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  875. uint32_t addr, uint32_t size,
  876. uint32_t pitch, uint32_t flags);
  877. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  878. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  879. /* nv30_fb.c */
  880. extern int nv30_fb_init(struct drm_device *);
  881. extern void nv30_fb_takedown(struct drm_device *);
  882. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  883. uint32_t addr, uint32_t size,
  884. uint32_t pitch, uint32_t flags);
  885. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  886. /* nv40_fb.c */
  887. extern int nv40_fb_init(struct drm_device *);
  888. extern void nv40_fb_takedown(struct drm_device *);
  889. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  890. /* nv50_fb.c */
  891. extern int nv50_fb_init(struct drm_device *);
  892. extern void nv50_fb_takedown(struct drm_device *);
  893. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  894. /* nvc0_fb.c */
  895. extern int nvc0_fb_init(struct drm_device *);
  896. extern void nvc0_fb_takedown(struct drm_device *);
  897. /* nv04_fifo.c */
  898. extern int nv04_fifo_init(struct drm_device *);
  899. extern void nv04_fifo_fini(struct drm_device *);
  900. extern void nv04_fifo_disable(struct drm_device *);
  901. extern void nv04_fifo_enable(struct drm_device *);
  902. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  903. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  904. extern int nv04_fifo_channel_id(struct drm_device *);
  905. extern int nv04_fifo_create_context(struct nouveau_channel *);
  906. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  907. extern int nv04_fifo_load_context(struct nouveau_channel *);
  908. extern int nv04_fifo_unload_context(struct drm_device *);
  909. extern void nv04_fifo_isr(struct drm_device *);
  910. /* nv10_fifo.c */
  911. extern int nv10_fifo_init(struct drm_device *);
  912. extern int nv10_fifo_channel_id(struct drm_device *);
  913. extern int nv10_fifo_create_context(struct nouveau_channel *);
  914. extern int nv10_fifo_load_context(struct nouveau_channel *);
  915. extern int nv10_fifo_unload_context(struct drm_device *);
  916. /* nv40_fifo.c */
  917. extern int nv40_fifo_init(struct drm_device *);
  918. extern int nv40_fifo_create_context(struct nouveau_channel *);
  919. extern int nv40_fifo_load_context(struct nouveau_channel *);
  920. extern int nv40_fifo_unload_context(struct drm_device *);
  921. /* nv50_fifo.c */
  922. extern int nv50_fifo_init(struct drm_device *);
  923. extern void nv50_fifo_takedown(struct drm_device *);
  924. extern int nv50_fifo_channel_id(struct drm_device *);
  925. extern int nv50_fifo_create_context(struct nouveau_channel *);
  926. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  927. extern int nv50_fifo_load_context(struct nouveau_channel *);
  928. extern int nv50_fifo_unload_context(struct drm_device *);
  929. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  930. /* nvc0_fifo.c */
  931. extern int nvc0_fifo_init(struct drm_device *);
  932. extern void nvc0_fifo_takedown(struct drm_device *);
  933. extern void nvc0_fifo_disable(struct drm_device *);
  934. extern void nvc0_fifo_enable(struct drm_device *);
  935. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  936. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  937. extern int nvc0_fifo_channel_id(struct drm_device *);
  938. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  939. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  940. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  941. extern int nvc0_fifo_unload_context(struct drm_device *);
  942. /* nv04_graph.c */
  943. extern int nv04_graph_create(struct drm_device *);
  944. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  945. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  946. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  947. u32 class, u32 mthd, u32 data);
  948. extern struct nouveau_bitfield nv04_graph_nsource[];
  949. /* nv10_graph.c */
  950. extern int nv10_graph_create(struct drm_device *);
  951. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  952. extern struct nouveau_bitfield nv10_graph_intr[];
  953. extern struct nouveau_bitfield nv10_graph_nstatus[];
  954. /* nv20_graph.c */
  955. extern int nv20_graph_create(struct drm_device *);
  956. /* nv40_graph.c */
  957. extern int nv40_graph_create(struct drm_device *);
  958. extern void nv40_grctx_init(struct nouveau_grctx *);
  959. /* nv50_graph.c */
  960. extern int nv50_graph_create(struct drm_device *);
  961. extern int nv50_grctx_init(struct nouveau_grctx *);
  962. extern struct nouveau_enum nv50_data_error_names[];
  963. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  964. /* nvc0_graph.c */
  965. extern int nvc0_graph_create(struct drm_device *);
  966. /* nv84_crypt.c */
  967. extern int nv84_crypt_create(struct drm_device *);
  968. /* nva3_copy.c */
  969. extern int nva3_copy_create(struct drm_device *dev);
  970. /* nvc0_copy.c */
  971. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  972. /* nv04_instmem.c */
  973. extern int nv04_instmem_init(struct drm_device *);
  974. extern void nv04_instmem_takedown(struct drm_device *);
  975. extern int nv04_instmem_suspend(struct drm_device *);
  976. extern void nv04_instmem_resume(struct drm_device *);
  977. extern int nv04_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  978. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  979. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  980. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  981. extern void nv04_instmem_flush(struct drm_device *);
  982. /* nv50_instmem.c */
  983. extern int nv50_instmem_init(struct drm_device *);
  984. extern void nv50_instmem_takedown(struct drm_device *);
  985. extern int nv50_instmem_suspend(struct drm_device *);
  986. extern void nv50_instmem_resume(struct drm_device *);
  987. extern int nv50_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  988. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  989. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  990. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  991. extern void nv50_instmem_flush(struct drm_device *);
  992. extern void nv84_instmem_flush(struct drm_device *);
  993. /* nvc0_instmem.c */
  994. extern int nvc0_instmem_init(struct drm_device *);
  995. extern void nvc0_instmem_takedown(struct drm_device *);
  996. extern int nvc0_instmem_suspend(struct drm_device *);
  997. extern void nvc0_instmem_resume(struct drm_device *);
  998. /* nv04_mc.c */
  999. extern int nv04_mc_init(struct drm_device *);
  1000. extern void nv04_mc_takedown(struct drm_device *);
  1001. /* nv40_mc.c */
  1002. extern int nv40_mc_init(struct drm_device *);
  1003. extern void nv40_mc_takedown(struct drm_device *);
  1004. /* nv50_mc.c */
  1005. extern int nv50_mc_init(struct drm_device *);
  1006. extern void nv50_mc_takedown(struct drm_device *);
  1007. /* nv04_timer.c */
  1008. extern int nv04_timer_init(struct drm_device *);
  1009. extern uint64_t nv04_timer_read(struct drm_device *);
  1010. extern void nv04_timer_takedown(struct drm_device *);
  1011. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1012. unsigned long arg);
  1013. /* nv04_dac.c */
  1014. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1015. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1016. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1017. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1018. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1019. /* nv04_dfp.c */
  1020. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1021. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1022. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1023. int head, bool dl);
  1024. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1025. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1026. /* nv04_tv.c */
  1027. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1028. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1029. /* nv17_tv.c */
  1030. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1031. /* nv04_display.c */
  1032. extern int nv04_display_early_init(struct drm_device *);
  1033. extern void nv04_display_late_takedown(struct drm_device *);
  1034. extern int nv04_display_create(struct drm_device *);
  1035. extern int nv04_display_init(struct drm_device *);
  1036. extern void nv04_display_destroy(struct drm_device *);
  1037. /* nv04_crtc.c */
  1038. extern int nv04_crtc_create(struct drm_device *, int index);
  1039. /* nouveau_bo.c */
  1040. extern struct ttm_bo_driver nouveau_bo_driver;
  1041. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1042. int size, int align, uint32_t flags,
  1043. uint32_t tile_mode, uint32_t tile_flags,
  1044. struct nouveau_bo **);
  1045. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1046. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1047. extern int nouveau_bo_map(struct nouveau_bo *);
  1048. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1049. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1050. uint32_t busy);
  1051. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1052. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1053. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1054. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1055. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1056. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1057. bool no_wait_reserve, bool no_wait_gpu);
  1058. /* nouveau_fence.c */
  1059. struct nouveau_fence;
  1060. extern int nouveau_fence_init(struct drm_device *);
  1061. extern void nouveau_fence_fini(struct drm_device *);
  1062. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1063. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1064. extern void nouveau_fence_update(struct nouveau_channel *);
  1065. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1066. bool emit);
  1067. extern int nouveau_fence_emit(struct nouveau_fence *);
  1068. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1069. void (*work)(void *priv, bool signalled),
  1070. void *priv);
  1071. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1072. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1073. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1074. extern int __nouveau_fence_flush(void *obj, void *arg);
  1075. extern void __nouveau_fence_unref(void **obj);
  1076. extern void *__nouveau_fence_ref(void *obj);
  1077. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1078. {
  1079. return __nouveau_fence_signalled(obj, NULL);
  1080. }
  1081. static inline int
  1082. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1083. {
  1084. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1085. }
  1086. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1087. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1088. {
  1089. return __nouveau_fence_flush(obj, NULL);
  1090. }
  1091. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1092. {
  1093. __nouveau_fence_unref((void **)obj);
  1094. }
  1095. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1096. {
  1097. return __nouveau_fence_ref(obj);
  1098. }
  1099. /* nouveau_gem.c */
  1100. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1101. int size, int align, uint32_t domain,
  1102. uint32_t tile_mode, uint32_t tile_flags,
  1103. struct nouveau_bo **);
  1104. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1105. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1106. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1107. struct drm_file *);
  1108. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1109. struct drm_file *);
  1110. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1111. struct drm_file *);
  1112. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1113. struct drm_file *);
  1114. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1115. struct drm_file *);
  1116. /* nouveau_display.c */
  1117. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1118. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1119. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1120. struct drm_pending_vblank_event *event);
  1121. int nouveau_finish_page_flip(struct nouveau_channel *,
  1122. struct nouveau_page_flip_state *);
  1123. /* nv10_gpio.c */
  1124. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1125. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1126. /* nv50_gpio.c */
  1127. int nv50_gpio_init(struct drm_device *dev);
  1128. void nv50_gpio_fini(struct drm_device *dev);
  1129. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1130. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1131. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1132. void (*)(void *, int), void *);
  1133. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1134. void (*)(void *, int), void *);
  1135. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1136. /* nv50_calc. */
  1137. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1138. int *N1, int *M1, int *N2, int *M2, int *P);
  1139. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1140. int clk, int *N, int *fN, int *M, int *P);
  1141. #ifndef ioread32_native
  1142. #ifdef __BIG_ENDIAN
  1143. #define ioread16_native ioread16be
  1144. #define iowrite16_native iowrite16be
  1145. #define ioread32_native ioread32be
  1146. #define iowrite32_native iowrite32be
  1147. #else /* def __BIG_ENDIAN */
  1148. #define ioread16_native ioread16
  1149. #define iowrite16_native iowrite16
  1150. #define ioread32_native ioread32
  1151. #define iowrite32_native iowrite32
  1152. #endif /* def __BIG_ENDIAN else */
  1153. #endif /* !ioread32_native */
  1154. /* channel control reg access */
  1155. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1156. {
  1157. return ioread32_native(chan->user + reg);
  1158. }
  1159. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1160. unsigned reg, u32 val)
  1161. {
  1162. iowrite32_native(val, chan->user + reg);
  1163. }
  1164. /* register access */
  1165. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1166. {
  1167. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1168. return ioread32_native(dev_priv->mmio + reg);
  1169. }
  1170. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1171. {
  1172. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1173. iowrite32_native(val, dev_priv->mmio + reg);
  1174. }
  1175. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1176. {
  1177. u32 tmp = nv_rd32(dev, reg);
  1178. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1179. return tmp;
  1180. }
  1181. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1182. {
  1183. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1184. return ioread8(dev_priv->mmio + reg);
  1185. }
  1186. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1187. {
  1188. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1189. iowrite8(val, dev_priv->mmio + reg);
  1190. }
  1191. #define nv_wait(dev, reg, mask, val) \
  1192. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1193. #define nv_wait_ne(dev, reg, mask, val) \
  1194. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1195. /* PRAMIN access */
  1196. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1197. {
  1198. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1199. return ioread32_native(dev_priv->ramin + offset);
  1200. }
  1201. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1202. {
  1203. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1204. iowrite32_native(val, dev_priv->ramin + offset);
  1205. }
  1206. /* object access */
  1207. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1208. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1209. /*
  1210. * Logging
  1211. * Argument d is (struct drm_device *).
  1212. */
  1213. #define NV_PRINTK(level, d, fmt, arg...) \
  1214. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1215. pci_name(d->pdev), ##arg)
  1216. #ifndef NV_DEBUG_NOTRACE
  1217. #define NV_DEBUG(d, fmt, arg...) do { \
  1218. if (drm_debug & DRM_UT_DRIVER) { \
  1219. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1220. __LINE__, ##arg); \
  1221. } \
  1222. } while (0)
  1223. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1224. if (drm_debug & DRM_UT_KMS) { \
  1225. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1226. __LINE__, ##arg); \
  1227. } \
  1228. } while (0)
  1229. #else
  1230. #define NV_DEBUG(d, fmt, arg...) do { \
  1231. if (drm_debug & DRM_UT_DRIVER) \
  1232. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1233. } while (0)
  1234. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1235. if (drm_debug & DRM_UT_KMS) \
  1236. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1237. } while (0)
  1238. #endif
  1239. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1240. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1241. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1242. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1243. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1244. /* nouveau_reg_debug bitmask */
  1245. enum {
  1246. NOUVEAU_REG_DEBUG_MC = 0x1,
  1247. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1248. NOUVEAU_REG_DEBUG_FB = 0x4,
  1249. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1250. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1251. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1252. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1253. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1254. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1255. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1256. };
  1257. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1258. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1259. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1260. } while (0)
  1261. static inline bool
  1262. nv_two_heads(struct drm_device *dev)
  1263. {
  1264. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1265. const int impl = dev->pci_device & 0x0ff0;
  1266. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1267. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1268. return true;
  1269. return false;
  1270. }
  1271. static inline bool
  1272. nv_gf4_disp_arch(struct drm_device *dev)
  1273. {
  1274. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1275. }
  1276. static inline bool
  1277. nv_two_reg_pll(struct drm_device *dev)
  1278. {
  1279. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1280. const int impl = dev->pci_device & 0x0ff0;
  1281. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1282. return true;
  1283. return false;
  1284. }
  1285. static inline bool
  1286. nv_match_device(struct drm_device *dev, unsigned device,
  1287. unsigned sub_vendor, unsigned sub_device)
  1288. {
  1289. return dev->pdev->device == device &&
  1290. dev->pdev->subsystem_vendor == sub_vendor &&
  1291. dev->pdev->subsystem_device == sub_device;
  1292. }
  1293. static inline void *
  1294. nv_engine(struct drm_device *dev, int engine)
  1295. {
  1296. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1297. return (void *)dev_priv->eng[engine];
  1298. }
  1299. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1300. * helpful to determine a number of other hardware features
  1301. */
  1302. static inline int
  1303. nv44_graph_class(struct drm_device *dev)
  1304. {
  1305. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1306. if ((dev_priv->chipset & 0xf0) == 0x60)
  1307. return 1;
  1308. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1309. }
  1310. /* memory type/access flags, do not match hardware values */
  1311. #define NV_MEM_ACCESS_RO 1
  1312. #define NV_MEM_ACCESS_WO 2
  1313. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1314. #define NV_MEM_ACCESS_SYS 4
  1315. #define NV_MEM_ACCESS_VM 8
  1316. #define NV_MEM_TARGET_VRAM 0
  1317. #define NV_MEM_TARGET_PCI 1
  1318. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1319. #define NV_MEM_TARGET_VM 3
  1320. #define NV_MEM_TARGET_GART 4
  1321. #define NV_MEM_TYPE_VM 0x7f
  1322. #define NV_MEM_COMP_VM 0x03
  1323. /* NV_SW object class */
  1324. #define NV_SW 0x0000506e
  1325. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1326. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1327. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1328. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1329. #define NV_SW_YIELD 0x00000080
  1330. #define NV_SW_DMA_VBLSEM 0x0000018c
  1331. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1332. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1333. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1334. #define NV_SW_PAGE_FLIP 0x00000500
  1335. #endif /* __NOUVEAU_DRV_H__ */