cs5535.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210
  1. /*
  2. * AMD CS5535/CS5536 definitions
  3. * Copyright (C) 2006 Advanced Micro Devices, Inc.
  4. * Copyright (C) 2009 Andres Salomon <dilinger@collabora.co.uk>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. */
  10. #ifndef _CS5535_H
  11. #define _CS5535_H
  12. /* MSRs */
  13. #define MSR_GLIU_P2D_RO0 0x10000029
  14. #define MSR_LX_GLD_MSR_CONFIG 0x48002001
  15. #define MSR_LX_MSR_PADSEL 0x48002011 /* NOT 0x48000011; the data
  16. * sheet has the wrong value */
  17. #define MSR_GLCP_SYS_RSTPLL 0x4C000014
  18. #define MSR_GLCP_DOTPLL 0x4C000015
  19. #define MSR_LBAR_SMB 0x5140000B
  20. #define MSR_LBAR_GPIO 0x5140000C
  21. #define MSR_LBAR_MFGPT 0x5140000D
  22. #define MSR_LBAR_ACPI 0x5140000E
  23. #define MSR_LBAR_PMS 0x5140000F
  24. #define MSR_DIVIL_SOFT_RESET 0x51400017
  25. #define MSR_PIC_YSEL_LOW 0x51400020
  26. #define MSR_PIC_YSEL_HIGH 0x51400021
  27. #define MSR_PIC_ZSEL_LOW 0x51400022
  28. #define MSR_PIC_ZSEL_HIGH 0x51400023
  29. #define MSR_PIC_IRQM_LPC 0x51400025
  30. #define MSR_MFGPT_IRQ 0x51400028
  31. #define MSR_MFGPT_NR 0x51400029
  32. #define MSR_MFGPT_SETUP 0x5140002B
  33. #define MSR_LX_SPARE_MSR 0x80000011 /* DC-specific */
  34. #define MSR_GX_GLD_MSR_CONFIG 0xC0002001
  35. #define MSR_GX_MSR_PADSEL 0xC0002011
  36. /* PIC registers */
  37. #define CS5536_PIC_INT_SEL1 0x4d0
  38. #define CS5536_PIC_INT_SEL2 0x4d1
  39. /* resource sizes */
  40. #define LBAR_GPIO_SIZE 0xFF
  41. #define LBAR_MFGPT_SIZE 0x40
  42. #define LBAR_ACPI_SIZE 0x40
  43. #define LBAR_PMS_SIZE 0x80
  44. /*
  45. * PMC registers (PMS block)
  46. * It is only safe to access these registers as dword accesses.
  47. * See CS5536 Specification Update erratas 17 & 18
  48. */
  49. #define CS5536_PM_SCLK 0x10
  50. #define CS5536_PM_IN_SLPCTL 0x20
  51. #define CS5536_PM_WKXD 0x34
  52. #define CS5536_PM_WKD 0x30
  53. #define CS5536_PM_SSC 0x54
  54. /*
  55. * PM registers (ACPI block)
  56. * It is only safe to access these registers as dword accesses.
  57. * See CS5536 Specification Update erratas 17 & 18
  58. */
  59. #define CS5536_PM1_STS 0x00
  60. #define CS5536_PM1_EN 0x02
  61. #define CS5536_PM1_CNT 0x08
  62. #define CS5536_PM_GPE0_STS 0x18
  63. /* CS5536_PM1_STS bits */
  64. #define CS5536_WAK_FLAG (1 << 15)
  65. #define CS5536_PWRBTN_FLAG (1 << 8)
  66. /* CS5536_PM1_EN bits */
  67. #define CS5536_PM_PWRBTN (1 << 8)
  68. /* VSA2 magic values */
  69. #define VSA_VRC_INDEX 0xAC1C
  70. #define VSA_VRC_DATA 0xAC1E
  71. #define VSA_VR_UNLOCK 0xFC53 /* unlock virtual register */
  72. #define VSA_VR_SIGNATURE 0x0003
  73. #define VSA_VR_MEM_SIZE 0x0200
  74. #define AMD_VSA_SIG 0x4132 /* signature is ascii 'VSA2' */
  75. #define GSW_VSA_SIG 0x534d /* General Software signature */
  76. #include <linux/io.h>
  77. static inline int cs5535_has_vsa2(void)
  78. {
  79. static int has_vsa2 = -1;
  80. if (has_vsa2 == -1) {
  81. uint16_t val;
  82. /*
  83. * The VSA has virtual registers that we can query for a
  84. * signature.
  85. */
  86. outw(VSA_VR_UNLOCK, VSA_VRC_INDEX);
  87. outw(VSA_VR_SIGNATURE, VSA_VRC_INDEX);
  88. val = inw(VSA_VRC_DATA);
  89. has_vsa2 = (val == AMD_VSA_SIG || val == GSW_VSA_SIG);
  90. }
  91. return has_vsa2;
  92. }
  93. /* GPIOs */
  94. #define GPIO_OUTPUT_VAL 0x00
  95. #define GPIO_OUTPUT_ENABLE 0x04
  96. #define GPIO_OUTPUT_OPEN_DRAIN 0x08
  97. #define GPIO_OUTPUT_INVERT 0x0C
  98. #define GPIO_OUTPUT_AUX1 0x10
  99. #define GPIO_OUTPUT_AUX2 0x14
  100. #define GPIO_PULL_UP 0x18
  101. #define GPIO_PULL_DOWN 0x1C
  102. #define GPIO_INPUT_ENABLE 0x20
  103. #define GPIO_INPUT_INVERT 0x24
  104. #define GPIO_INPUT_FILTER 0x28
  105. #define GPIO_INPUT_EVENT_COUNT 0x2C
  106. #define GPIO_READ_BACK 0x30
  107. #define GPIO_INPUT_AUX1 0x34
  108. #define GPIO_EVENTS_ENABLE 0x38
  109. #define GPIO_LOCK_ENABLE 0x3C
  110. #define GPIO_POSITIVE_EDGE_EN 0x40
  111. #define GPIO_NEGATIVE_EDGE_EN 0x44
  112. #define GPIO_POSITIVE_EDGE_STS 0x48
  113. #define GPIO_NEGATIVE_EDGE_STS 0x4C
  114. #define GPIO_FLTR7_AMOUNT 0xD8
  115. #define GPIO_MAP_X 0xE0
  116. #define GPIO_MAP_Y 0xE4
  117. #define GPIO_MAP_Z 0xE8
  118. #define GPIO_MAP_W 0xEC
  119. #define GPIO_FE7_SEL 0xF7
  120. void cs5535_gpio_set(unsigned offset, unsigned int reg);
  121. void cs5535_gpio_clear(unsigned offset, unsigned int reg);
  122. int cs5535_gpio_isset(unsigned offset, unsigned int reg);
  123. int cs5535_gpio_set_irq(unsigned group, unsigned irq);
  124. void cs5535_gpio_setup_event(unsigned offset, int pair, int pme);
  125. /* MFGPTs */
  126. #define MFGPT_MAX_TIMERS 8
  127. #define MFGPT_TIMER_ANY (-1)
  128. #define MFGPT_DOMAIN_WORKING 1
  129. #define MFGPT_DOMAIN_STANDBY 2
  130. #define MFGPT_DOMAIN_ANY (MFGPT_DOMAIN_WORKING | MFGPT_DOMAIN_STANDBY)
  131. #define MFGPT_CMP1 0
  132. #define MFGPT_CMP2 1
  133. #define MFGPT_EVENT_IRQ 0
  134. #define MFGPT_EVENT_NMI 1
  135. #define MFGPT_EVENT_RESET 3
  136. #define MFGPT_REG_CMP1 0
  137. #define MFGPT_REG_CMP2 2
  138. #define MFGPT_REG_COUNTER 4
  139. #define MFGPT_REG_SETUP 6
  140. #define MFGPT_SETUP_CNTEN (1 << 15)
  141. #define MFGPT_SETUP_CMP2 (1 << 14)
  142. #define MFGPT_SETUP_CMP1 (1 << 13)
  143. #define MFGPT_SETUP_SETUP (1 << 12)
  144. #define MFGPT_SETUP_STOPEN (1 << 11)
  145. #define MFGPT_SETUP_EXTEN (1 << 10)
  146. #define MFGPT_SETUP_REVEN (1 << 5)
  147. #define MFGPT_SETUP_CLKSEL (1 << 4)
  148. struct cs5535_mfgpt_timer;
  149. extern uint16_t cs5535_mfgpt_read(struct cs5535_mfgpt_timer *timer,
  150. uint16_t reg);
  151. extern void cs5535_mfgpt_write(struct cs5535_mfgpt_timer *timer, uint16_t reg,
  152. uint16_t value);
  153. extern int cs5535_mfgpt_toggle_event(struct cs5535_mfgpt_timer *timer, int cmp,
  154. int event, int enable);
  155. extern int cs5535_mfgpt_set_irq(struct cs5535_mfgpt_timer *timer, int cmp,
  156. int *irq, int enable);
  157. extern struct cs5535_mfgpt_timer *cs5535_mfgpt_alloc_timer(int timer,
  158. int domain);
  159. extern void cs5535_mfgpt_free_timer(struct cs5535_mfgpt_timer *timer);
  160. static inline int cs5535_mfgpt_setup_irq(struct cs5535_mfgpt_timer *timer,
  161. int cmp, int *irq)
  162. {
  163. return cs5535_mfgpt_set_irq(timer, cmp, irq, 1);
  164. }
  165. static inline int cs5535_mfgpt_release_irq(struct cs5535_mfgpt_timer *timer,
  166. int cmp, int *irq)
  167. {
  168. return cs5535_mfgpt_set_irq(timer, cmp, irq, 0);
  169. }
  170. #endif