dispc.c 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/delay.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/hardirq.h>
  33. #include <linux/interrupt.h>
  34. #include <plat/sram.h>
  35. #include <plat/clock.h>
  36. #include <video/omapdss.h>
  37. #include "dss.h"
  38. #include "dss_features.h"
  39. #include "dispc.h"
  40. /* DISPC */
  41. #define DISPC_SZ_REGS SZ_4K
  42. #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
  43. DISPC_IRQ_OCP_ERR | \
  44. DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
  45. DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
  46. DISPC_IRQ_SYNC_LOST | \
  47. DISPC_IRQ_SYNC_LOST_DIGIT)
  48. #define DISPC_MAX_NR_ISRS 8
  49. struct omap_dispc_isr_data {
  50. omap_dispc_isr_t isr;
  51. void *arg;
  52. u32 mask;
  53. };
  54. struct dispc_h_coef {
  55. s8 hc4;
  56. s8 hc3;
  57. u8 hc2;
  58. s8 hc1;
  59. s8 hc0;
  60. };
  61. struct dispc_v_coef {
  62. s8 vc22;
  63. s8 vc2;
  64. u8 vc1;
  65. s8 vc0;
  66. s8 vc00;
  67. };
  68. #define REG_GET(idx, start, end) \
  69. FLD_GET(dispc_read_reg(idx), start, end)
  70. #define REG_FLD_MOD(idx, val, start, end) \
  71. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  72. struct dispc_irq_stats {
  73. unsigned long last_reset;
  74. unsigned irq_count;
  75. unsigned irqs[32];
  76. };
  77. static struct {
  78. struct platform_device *pdev;
  79. void __iomem *base;
  80. int irq;
  81. u32 fifo_size[3];
  82. spinlock_t irq_lock;
  83. u32 irq_error_mask;
  84. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  85. u32 error_irqs;
  86. struct work_struct error_work;
  87. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  88. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  89. spinlock_t irq_stats_lock;
  90. struct dispc_irq_stats irq_stats;
  91. #endif
  92. } dispc;
  93. enum omap_color_component {
  94. /* used for all color formats for OMAP3 and earlier
  95. * and for RGB and Y color component on OMAP4
  96. */
  97. DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
  98. /* used for UV component for
  99. * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
  100. * color formats on OMAP4
  101. */
  102. DISPC_COLOR_COMPONENT_UV = 1 << 1,
  103. };
  104. static void _omap_dispc_set_irqs(void);
  105. static inline void dispc_write_reg(const u16 idx, u32 val)
  106. {
  107. __raw_writel(val, dispc.base + idx);
  108. }
  109. static inline u32 dispc_read_reg(const u16 idx)
  110. {
  111. return __raw_readl(dispc.base + idx);
  112. }
  113. #define SR(reg) \
  114. dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  115. #define RR(reg) \
  116. dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
  117. void dispc_save_context(void)
  118. {
  119. int i;
  120. if (cpu_is_omap24xx())
  121. return;
  122. SR(SYSCONFIG);
  123. SR(IRQENABLE);
  124. SR(CONTROL);
  125. SR(CONFIG);
  126. SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
  127. SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  128. SR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
  129. SR(TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  130. SR(LINE_NUMBER);
  131. SR(TIMING_H(OMAP_DSS_CHANNEL_LCD));
  132. SR(TIMING_V(OMAP_DSS_CHANNEL_LCD));
  133. SR(POL_FREQ(OMAP_DSS_CHANNEL_LCD));
  134. SR(DIVISORo(OMAP_DSS_CHANNEL_LCD));
  135. SR(GLOBAL_ALPHA);
  136. SR(SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
  137. SR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
  138. if (dss_has_feature(FEAT_MGR_LCD2)) {
  139. SR(CONTROL2);
  140. SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
  141. SR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
  142. SR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
  143. SR(TIMING_H(OMAP_DSS_CHANNEL_LCD2));
  144. SR(TIMING_V(OMAP_DSS_CHANNEL_LCD2));
  145. SR(POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
  146. SR(DIVISORo(OMAP_DSS_CHANNEL_LCD2));
  147. SR(CONFIG2);
  148. }
  149. SR(OVL_BA0(OMAP_DSS_GFX));
  150. SR(OVL_BA1(OMAP_DSS_GFX));
  151. SR(OVL_POSITION(OMAP_DSS_GFX));
  152. SR(OVL_SIZE(OMAP_DSS_GFX));
  153. SR(OVL_ATTRIBUTES(OMAP_DSS_GFX));
  154. SR(OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
  155. SR(OVL_ROW_INC(OMAP_DSS_GFX));
  156. SR(OVL_PIXEL_INC(OMAP_DSS_GFX));
  157. SR(OVL_WINDOW_SKIP(OMAP_DSS_GFX));
  158. SR(OVL_TABLE_BA(OMAP_DSS_GFX));
  159. SR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
  160. SR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
  161. SR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
  162. SR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
  163. SR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
  164. SR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
  165. if (dss_has_feature(FEAT_MGR_LCD2)) {
  166. SR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
  167. SR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
  168. SR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
  169. SR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
  170. SR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
  171. SR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
  172. }
  173. SR(OVL_PRELOAD(OMAP_DSS_GFX));
  174. /* VID1 */
  175. SR(OVL_BA0(OMAP_DSS_VIDEO1));
  176. SR(OVL_BA1(OMAP_DSS_VIDEO1));
  177. SR(OVL_POSITION(OMAP_DSS_VIDEO1));
  178. SR(OVL_SIZE(OMAP_DSS_VIDEO1));
  179. SR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
  180. SR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
  181. SR(OVL_ROW_INC(OMAP_DSS_VIDEO1));
  182. SR(OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
  183. SR(OVL_FIR(OMAP_DSS_VIDEO1));
  184. SR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
  185. SR(OVL_ACCU0(OMAP_DSS_VIDEO1));
  186. SR(OVL_ACCU1(OMAP_DSS_VIDEO1));
  187. for (i = 0; i < 8; i++)
  188. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, i));
  189. for (i = 0; i < 8; i++)
  190. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, i));
  191. for (i = 0; i < 5; i++)
  192. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, i));
  193. for (i = 0; i < 8; i++)
  194. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, i));
  195. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  196. SR(OVL_BA0_UV(OMAP_DSS_VIDEO1));
  197. SR(OVL_BA1_UV(OMAP_DSS_VIDEO1));
  198. SR(OVL_FIR2(OMAP_DSS_VIDEO1));
  199. SR(OVL_ACCU2_0(OMAP_DSS_VIDEO1));
  200. SR(OVL_ACCU2_1(OMAP_DSS_VIDEO1));
  201. for (i = 0; i < 8; i++)
  202. SR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, i));
  203. for (i = 0; i < 8; i++)
  204. SR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, i));
  205. for (i = 0; i < 8; i++)
  206. SR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, i));
  207. }
  208. if (dss_has_feature(FEAT_ATTR2))
  209. SR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO1));
  210. SR(OVL_PRELOAD(OMAP_DSS_VIDEO1));
  211. /* VID2 */
  212. SR(OVL_BA0(OMAP_DSS_VIDEO2));
  213. SR(OVL_BA1(OMAP_DSS_VIDEO2));
  214. SR(OVL_POSITION(OMAP_DSS_VIDEO2));
  215. SR(OVL_SIZE(OMAP_DSS_VIDEO2));
  216. SR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
  217. SR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
  218. SR(OVL_ROW_INC(OMAP_DSS_VIDEO2));
  219. SR(OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
  220. SR(OVL_FIR(OMAP_DSS_VIDEO2));
  221. SR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
  222. SR(OVL_ACCU0(OMAP_DSS_VIDEO2));
  223. SR(OVL_ACCU1(OMAP_DSS_VIDEO2));
  224. for (i = 0; i < 8; i++)
  225. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, i));
  226. for (i = 0; i < 8; i++)
  227. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, i));
  228. for (i = 0; i < 5; i++)
  229. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, i));
  230. for (i = 0; i < 8; i++)
  231. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, i));
  232. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  233. SR(OVL_BA0_UV(OMAP_DSS_VIDEO2));
  234. SR(OVL_BA1_UV(OMAP_DSS_VIDEO2));
  235. SR(OVL_FIR2(OMAP_DSS_VIDEO2));
  236. SR(OVL_ACCU2_0(OMAP_DSS_VIDEO2));
  237. SR(OVL_ACCU2_1(OMAP_DSS_VIDEO2));
  238. for (i = 0; i < 8; i++)
  239. SR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, i));
  240. for (i = 0; i < 8; i++)
  241. SR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, i));
  242. for (i = 0; i < 8; i++)
  243. SR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, i));
  244. }
  245. if (dss_has_feature(FEAT_ATTR2))
  246. SR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO2));
  247. SR(OVL_PRELOAD(OMAP_DSS_VIDEO2));
  248. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  249. SR(DIVISOR);
  250. }
  251. void dispc_restore_context(void)
  252. {
  253. int i;
  254. RR(SYSCONFIG);
  255. /*RR(IRQENABLE);*/
  256. /*RR(CONTROL);*/
  257. RR(CONFIG);
  258. RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
  259. RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  260. RR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
  261. RR(TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  262. RR(LINE_NUMBER);
  263. RR(TIMING_H(OMAP_DSS_CHANNEL_LCD));
  264. RR(TIMING_V(OMAP_DSS_CHANNEL_LCD));
  265. RR(POL_FREQ(OMAP_DSS_CHANNEL_LCD));
  266. RR(DIVISORo(OMAP_DSS_CHANNEL_LCD));
  267. RR(GLOBAL_ALPHA);
  268. RR(SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
  269. RR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
  270. if (dss_has_feature(FEAT_MGR_LCD2)) {
  271. RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
  272. RR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
  273. RR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
  274. RR(TIMING_H(OMAP_DSS_CHANNEL_LCD2));
  275. RR(TIMING_V(OMAP_DSS_CHANNEL_LCD2));
  276. RR(POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
  277. RR(DIVISORo(OMAP_DSS_CHANNEL_LCD2));
  278. RR(CONFIG2);
  279. }
  280. RR(OVL_BA0(OMAP_DSS_GFX));
  281. RR(OVL_BA1(OMAP_DSS_GFX));
  282. RR(OVL_POSITION(OMAP_DSS_GFX));
  283. RR(OVL_SIZE(OMAP_DSS_GFX));
  284. RR(OVL_ATTRIBUTES(OMAP_DSS_GFX));
  285. RR(OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
  286. RR(OVL_ROW_INC(OMAP_DSS_GFX));
  287. RR(OVL_PIXEL_INC(OMAP_DSS_GFX));
  288. RR(OVL_WINDOW_SKIP(OMAP_DSS_GFX));
  289. RR(OVL_TABLE_BA(OMAP_DSS_GFX));
  290. RR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
  291. RR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
  292. RR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
  293. RR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
  294. RR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
  295. RR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
  296. if (dss_has_feature(FEAT_MGR_LCD2)) {
  297. RR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
  298. RR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
  299. RR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
  300. RR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
  301. RR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
  302. RR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
  303. }
  304. RR(OVL_PRELOAD(OMAP_DSS_GFX));
  305. /* VID1 */
  306. RR(OVL_BA0(OMAP_DSS_VIDEO1));
  307. RR(OVL_BA1(OMAP_DSS_VIDEO1));
  308. RR(OVL_POSITION(OMAP_DSS_VIDEO1));
  309. RR(OVL_SIZE(OMAP_DSS_VIDEO1));
  310. RR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
  311. RR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
  312. RR(OVL_ROW_INC(OMAP_DSS_VIDEO1));
  313. RR(OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
  314. RR(OVL_FIR(OMAP_DSS_VIDEO1));
  315. RR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
  316. RR(OVL_ACCU0(OMAP_DSS_VIDEO1));
  317. RR(OVL_ACCU1(OMAP_DSS_VIDEO1));
  318. for (i = 0; i < 8; i++)
  319. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, i));
  320. for (i = 0; i < 8; i++)
  321. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, i));
  322. for (i = 0; i < 5; i++)
  323. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, i));
  324. for (i = 0; i < 8; i++)
  325. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, i));
  326. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  327. RR(OVL_BA0_UV(OMAP_DSS_VIDEO1));
  328. RR(OVL_BA1_UV(OMAP_DSS_VIDEO1));
  329. RR(OVL_FIR2(OMAP_DSS_VIDEO1));
  330. RR(OVL_ACCU2_0(OMAP_DSS_VIDEO1));
  331. RR(OVL_ACCU2_1(OMAP_DSS_VIDEO1));
  332. for (i = 0; i < 8; i++)
  333. RR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, i));
  334. for (i = 0; i < 8; i++)
  335. RR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, i));
  336. for (i = 0; i < 8; i++)
  337. RR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, i));
  338. }
  339. if (dss_has_feature(FEAT_ATTR2))
  340. RR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO1));
  341. RR(OVL_PRELOAD(OMAP_DSS_VIDEO1));
  342. /* VID2 */
  343. RR(OVL_BA0(OMAP_DSS_VIDEO2));
  344. RR(OVL_BA1(OMAP_DSS_VIDEO2));
  345. RR(OVL_POSITION(OMAP_DSS_VIDEO2));
  346. RR(OVL_SIZE(OMAP_DSS_VIDEO2));
  347. RR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
  348. RR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
  349. RR(OVL_ROW_INC(OMAP_DSS_VIDEO2));
  350. RR(OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
  351. RR(OVL_FIR(OMAP_DSS_VIDEO2));
  352. RR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
  353. RR(OVL_ACCU0(OMAP_DSS_VIDEO2));
  354. RR(OVL_ACCU1(OMAP_DSS_VIDEO2));
  355. for (i = 0; i < 8; i++)
  356. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, i));
  357. for (i = 0; i < 8; i++)
  358. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, i));
  359. for (i = 0; i < 5; i++)
  360. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, i));
  361. for (i = 0; i < 8; i++)
  362. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, i));
  363. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  364. RR(OVL_BA0_UV(OMAP_DSS_VIDEO2));
  365. RR(OVL_BA1_UV(OMAP_DSS_VIDEO2));
  366. RR(OVL_FIR2(OMAP_DSS_VIDEO2));
  367. RR(OVL_ACCU2_0(OMAP_DSS_VIDEO2));
  368. RR(OVL_ACCU2_1(OMAP_DSS_VIDEO2));
  369. for (i = 0; i < 8; i++)
  370. RR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, i));
  371. for (i = 0; i < 8; i++)
  372. RR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, i));
  373. for (i = 0; i < 8; i++)
  374. RR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, i));
  375. }
  376. if (dss_has_feature(FEAT_ATTR2))
  377. RR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO2));
  378. RR(OVL_PRELOAD(OMAP_DSS_VIDEO2));
  379. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  380. RR(DIVISOR);
  381. /* enable last, because LCD & DIGIT enable are here */
  382. RR(CONTROL);
  383. if (dss_has_feature(FEAT_MGR_LCD2))
  384. RR(CONTROL2);
  385. /* clear spurious SYNC_LOST_DIGIT interrupts */
  386. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  387. /*
  388. * enable last so IRQs won't trigger before
  389. * the context is fully restored
  390. */
  391. RR(IRQENABLE);
  392. }
  393. #undef SR
  394. #undef RR
  395. static inline void enable_clocks(bool enable)
  396. {
  397. if (enable)
  398. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  399. else
  400. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  401. }
  402. bool dispc_go_busy(enum omap_channel channel)
  403. {
  404. int bit;
  405. if (channel == OMAP_DSS_CHANNEL_LCD ||
  406. channel == OMAP_DSS_CHANNEL_LCD2)
  407. bit = 5; /* GOLCD */
  408. else
  409. bit = 6; /* GODIGIT */
  410. if (channel == OMAP_DSS_CHANNEL_LCD2)
  411. return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  412. else
  413. return REG_GET(DISPC_CONTROL, bit, bit) == 1;
  414. }
  415. void dispc_go(enum omap_channel channel)
  416. {
  417. int bit;
  418. bool enable_bit, go_bit;
  419. enable_clocks(1);
  420. if (channel == OMAP_DSS_CHANNEL_LCD ||
  421. channel == OMAP_DSS_CHANNEL_LCD2)
  422. bit = 0; /* LCDENABLE */
  423. else
  424. bit = 1; /* DIGITALENABLE */
  425. /* if the channel is not enabled, we don't need GO */
  426. if (channel == OMAP_DSS_CHANNEL_LCD2)
  427. enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  428. else
  429. enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  430. if (!enable_bit)
  431. goto end;
  432. if (channel == OMAP_DSS_CHANNEL_LCD ||
  433. channel == OMAP_DSS_CHANNEL_LCD2)
  434. bit = 5; /* GOLCD */
  435. else
  436. bit = 6; /* GODIGIT */
  437. if (channel == OMAP_DSS_CHANNEL_LCD2)
  438. go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  439. else
  440. go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  441. if (go_bit) {
  442. DSSERR("GO bit not down for channel %d\n", channel);
  443. goto end;
  444. }
  445. DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
  446. (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
  447. if (channel == OMAP_DSS_CHANNEL_LCD2)
  448. REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
  449. else
  450. REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
  451. end:
  452. enable_clocks(0);
  453. }
  454. static void _dispc_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  455. {
  456. dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
  457. }
  458. static void _dispc_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  459. {
  460. dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
  461. }
  462. static void _dispc_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  463. {
  464. dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
  465. }
  466. static void _dispc_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
  467. {
  468. BUG_ON(plane == OMAP_DSS_GFX);
  469. dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
  470. }
  471. static void _dispc_write_firhv2_reg(enum omap_plane plane, int reg, u32 value)
  472. {
  473. BUG_ON(plane == OMAP_DSS_GFX);
  474. dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
  475. }
  476. static void _dispc_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
  477. {
  478. BUG_ON(plane == OMAP_DSS_GFX);
  479. dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
  480. }
  481. static void _dispc_set_scale_coef(enum omap_plane plane, int hscaleup,
  482. int vscaleup, int five_taps,
  483. enum omap_color_component color_comp)
  484. {
  485. /* Coefficients for horizontal up-sampling */
  486. static const struct dispc_h_coef coef_hup[8] = {
  487. { 0, 0, 128, 0, 0 },
  488. { -1, 13, 124, -8, 0 },
  489. { -2, 30, 112, -11, -1 },
  490. { -5, 51, 95, -11, -2 },
  491. { 0, -9, 73, 73, -9 },
  492. { -2, -11, 95, 51, -5 },
  493. { -1, -11, 112, 30, -2 },
  494. { 0, -8, 124, 13, -1 },
  495. };
  496. /* Coefficients for vertical up-sampling */
  497. static const struct dispc_v_coef coef_vup_3tap[8] = {
  498. { 0, 0, 128, 0, 0 },
  499. { 0, 3, 123, 2, 0 },
  500. { 0, 12, 111, 5, 0 },
  501. { 0, 32, 89, 7, 0 },
  502. { 0, 0, 64, 64, 0 },
  503. { 0, 7, 89, 32, 0 },
  504. { 0, 5, 111, 12, 0 },
  505. { 0, 2, 123, 3, 0 },
  506. };
  507. static const struct dispc_v_coef coef_vup_5tap[8] = {
  508. { 0, 0, 128, 0, 0 },
  509. { -1, 13, 124, -8, 0 },
  510. { -2, 30, 112, -11, -1 },
  511. { -5, 51, 95, -11, -2 },
  512. { 0, -9, 73, 73, -9 },
  513. { -2, -11, 95, 51, -5 },
  514. { -1, -11, 112, 30, -2 },
  515. { 0, -8, 124, 13, -1 },
  516. };
  517. /* Coefficients for horizontal down-sampling */
  518. static const struct dispc_h_coef coef_hdown[8] = {
  519. { 0, 36, 56, 36, 0 },
  520. { 4, 40, 55, 31, -2 },
  521. { 8, 44, 54, 27, -5 },
  522. { 12, 48, 53, 22, -7 },
  523. { -9, 17, 52, 51, 17 },
  524. { -7, 22, 53, 48, 12 },
  525. { -5, 27, 54, 44, 8 },
  526. { -2, 31, 55, 40, 4 },
  527. };
  528. /* Coefficients for vertical down-sampling */
  529. static const struct dispc_v_coef coef_vdown_3tap[8] = {
  530. { 0, 36, 56, 36, 0 },
  531. { 0, 40, 57, 31, 0 },
  532. { 0, 45, 56, 27, 0 },
  533. { 0, 50, 55, 23, 0 },
  534. { 0, 18, 55, 55, 0 },
  535. { 0, 23, 55, 50, 0 },
  536. { 0, 27, 56, 45, 0 },
  537. { 0, 31, 57, 40, 0 },
  538. };
  539. static const struct dispc_v_coef coef_vdown_5tap[8] = {
  540. { 0, 36, 56, 36, 0 },
  541. { 4, 40, 55, 31, -2 },
  542. { 8, 44, 54, 27, -5 },
  543. { 12, 48, 53, 22, -7 },
  544. { -9, 17, 52, 51, 17 },
  545. { -7, 22, 53, 48, 12 },
  546. { -5, 27, 54, 44, 8 },
  547. { -2, 31, 55, 40, 4 },
  548. };
  549. const struct dispc_h_coef *h_coef;
  550. const struct dispc_v_coef *v_coef;
  551. int i;
  552. if (hscaleup)
  553. h_coef = coef_hup;
  554. else
  555. h_coef = coef_hdown;
  556. if (vscaleup)
  557. v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
  558. else
  559. v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
  560. for (i = 0; i < 8; i++) {
  561. u32 h, hv;
  562. h = FLD_VAL(h_coef[i].hc0, 7, 0)
  563. | FLD_VAL(h_coef[i].hc1, 15, 8)
  564. | FLD_VAL(h_coef[i].hc2, 23, 16)
  565. | FLD_VAL(h_coef[i].hc3, 31, 24);
  566. hv = FLD_VAL(h_coef[i].hc4, 7, 0)
  567. | FLD_VAL(v_coef[i].vc0, 15, 8)
  568. | FLD_VAL(v_coef[i].vc1, 23, 16)
  569. | FLD_VAL(v_coef[i].vc2, 31, 24);
  570. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  571. _dispc_write_firh_reg(plane, i, h);
  572. _dispc_write_firhv_reg(plane, i, hv);
  573. } else {
  574. _dispc_write_firh2_reg(plane, i, h);
  575. _dispc_write_firhv2_reg(plane, i, hv);
  576. }
  577. }
  578. if (five_taps) {
  579. for (i = 0; i < 8; i++) {
  580. u32 v;
  581. v = FLD_VAL(v_coef[i].vc00, 7, 0)
  582. | FLD_VAL(v_coef[i].vc22, 15, 8);
  583. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
  584. _dispc_write_firv_reg(plane, i, v);
  585. else
  586. _dispc_write_firv2_reg(plane, i, v);
  587. }
  588. }
  589. }
  590. static void _dispc_setup_color_conv_coef(void)
  591. {
  592. const struct color_conv_coef {
  593. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  594. int full_range;
  595. } ctbl_bt601_5 = {
  596. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  597. };
  598. const struct color_conv_coef *ct;
  599. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  600. ct = &ctbl_bt601_5;
  601. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0),
  602. CVAL(ct->rcr, ct->ry));
  603. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1),
  604. CVAL(ct->gy, ct->rcb));
  605. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2),
  606. CVAL(ct->gcb, ct->gcr));
  607. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3),
  608. CVAL(ct->bcr, ct->by));
  609. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4),
  610. CVAL(0, ct->bcb));
  611. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0),
  612. CVAL(ct->rcr, ct->ry));
  613. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1),
  614. CVAL(ct->gy, ct->rcb));
  615. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2),
  616. CVAL(ct->gcb, ct->gcr));
  617. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3),
  618. CVAL(ct->bcr, ct->by));
  619. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4),
  620. CVAL(0, ct->bcb));
  621. #undef CVAL
  622. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO1),
  623. ct->full_range, 11, 11);
  624. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO2),
  625. ct->full_range, 11, 11);
  626. }
  627. static void _dispc_set_plane_ba0(enum omap_plane plane, u32 paddr)
  628. {
  629. dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
  630. }
  631. static void _dispc_set_plane_ba1(enum omap_plane plane, u32 paddr)
  632. {
  633. dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
  634. }
  635. static void _dispc_set_plane_ba0_uv(enum omap_plane plane, u32 paddr)
  636. {
  637. dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
  638. }
  639. static void _dispc_set_plane_ba1_uv(enum omap_plane plane, u32 paddr)
  640. {
  641. dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
  642. }
  643. static void _dispc_set_plane_pos(enum omap_plane plane, int x, int y)
  644. {
  645. u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  646. dispc_write_reg(DISPC_OVL_POSITION(plane), val);
  647. }
  648. static void _dispc_set_pic_size(enum omap_plane plane, int width, int height)
  649. {
  650. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  651. if (plane == OMAP_DSS_GFX)
  652. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  653. else
  654. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  655. }
  656. static void _dispc_set_vid_size(enum omap_plane plane, int width, int height)
  657. {
  658. u32 val;
  659. BUG_ON(plane == OMAP_DSS_GFX);
  660. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  661. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  662. }
  663. static void _dispc_set_pre_mult_alpha(enum omap_plane plane, bool enable)
  664. {
  665. if (!dss_has_feature(FEAT_PRE_MULT_ALPHA))
  666. return;
  667. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  668. plane == OMAP_DSS_VIDEO1)
  669. return;
  670. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
  671. }
  672. static void _dispc_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
  673. {
  674. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  675. return;
  676. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  677. plane == OMAP_DSS_VIDEO1)
  678. return;
  679. if (plane == OMAP_DSS_GFX)
  680. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 7, 0);
  681. else if (plane == OMAP_DSS_VIDEO2)
  682. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 23, 16);
  683. }
  684. static void _dispc_set_pix_inc(enum omap_plane plane, s32 inc)
  685. {
  686. dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
  687. }
  688. static void _dispc_set_row_inc(enum omap_plane plane, s32 inc)
  689. {
  690. dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
  691. }
  692. static void _dispc_set_color_mode(enum omap_plane plane,
  693. enum omap_color_mode color_mode)
  694. {
  695. u32 m = 0;
  696. if (plane != OMAP_DSS_GFX) {
  697. switch (color_mode) {
  698. case OMAP_DSS_COLOR_NV12:
  699. m = 0x0; break;
  700. case OMAP_DSS_COLOR_RGB12U:
  701. m = 0x1; break;
  702. case OMAP_DSS_COLOR_RGBA16:
  703. m = 0x2; break;
  704. case OMAP_DSS_COLOR_RGBX16:
  705. m = 0x4; break;
  706. case OMAP_DSS_COLOR_ARGB16:
  707. m = 0x5; break;
  708. case OMAP_DSS_COLOR_RGB16:
  709. m = 0x6; break;
  710. case OMAP_DSS_COLOR_ARGB16_1555:
  711. m = 0x7; break;
  712. case OMAP_DSS_COLOR_RGB24U:
  713. m = 0x8; break;
  714. case OMAP_DSS_COLOR_RGB24P:
  715. m = 0x9; break;
  716. case OMAP_DSS_COLOR_YUV2:
  717. m = 0xa; break;
  718. case OMAP_DSS_COLOR_UYVY:
  719. m = 0xb; break;
  720. case OMAP_DSS_COLOR_ARGB32:
  721. m = 0xc; break;
  722. case OMAP_DSS_COLOR_RGBA32:
  723. m = 0xd; break;
  724. case OMAP_DSS_COLOR_RGBX32:
  725. m = 0xe; break;
  726. case OMAP_DSS_COLOR_XRGB16_1555:
  727. m = 0xf; break;
  728. default:
  729. BUG(); break;
  730. }
  731. } else {
  732. switch (color_mode) {
  733. case OMAP_DSS_COLOR_CLUT1:
  734. m = 0x0; break;
  735. case OMAP_DSS_COLOR_CLUT2:
  736. m = 0x1; break;
  737. case OMAP_DSS_COLOR_CLUT4:
  738. m = 0x2; break;
  739. case OMAP_DSS_COLOR_CLUT8:
  740. m = 0x3; break;
  741. case OMAP_DSS_COLOR_RGB12U:
  742. m = 0x4; break;
  743. case OMAP_DSS_COLOR_ARGB16:
  744. m = 0x5; break;
  745. case OMAP_DSS_COLOR_RGB16:
  746. m = 0x6; break;
  747. case OMAP_DSS_COLOR_ARGB16_1555:
  748. m = 0x7; break;
  749. case OMAP_DSS_COLOR_RGB24U:
  750. m = 0x8; break;
  751. case OMAP_DSS_COLOR_RGB24P:
  752. m = 0x9; break;
  753. case OMAP_DSS_COLOR_YUV2:
  754. m = 0xa; break;
  755. case OMAP_DSS_COLOR_UYVY:
  756. m = 0xb; break;
  757. case OMAP_DSS_COLOR_ARGB32:
  758. m = 0xc; break;
  759. case OMAP_DSS_COLOR_RGBA32:
  760. m = 0xd; break;
  761. case OMAP_DSS_COLOR_RGBX32:
  762. m = 0xe; break;
  763. case OMAP_DSS_COLOR_XRGB16_1555:
  764. m = 0xf; break;
  765. default:
  766. BUG(); break;
  767. }
  768. }
  769. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
  770. }
  771. static void _dispc_set_channel_out(enum omap_plane plane,
  772. enum omap_channel channel)
  773. {
  774. int shift;
  775. u32 val;
  776. int chan = 0, chan2 = 0;
  777. switch (plane) {
  778. case OMAP_DSS_GFX:
  779. shift = 8;
  780. break;
  781. case OMAP_DSS_VIDEO1:
  782. case OMAP_DSS_VIDEO2:
  783. shift = 16;
  784. break;
  785. default:
  786. BUG();
  787. return;
  788. }
  789. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  790. if (dss_has_feature(FEAT_MGR_LCD2)) {
  791. switch (channel) {
  792. case OMAP_DSS_CHANNEL_LCD:
  793. chan = 0;
  794. chan2 = 0;
  795. break;
  796. case OMAP_DSS_CHANNEL_DIGIT:
  797. chan = 1;
  798. chan2 = 0;
  799. break;
  800. case OMAP_DSS_CHANNEL_LCD2:
  801. chan = 0;
  802. chan2 = 1;
  803. break;
  804. default:
  805. BUG();
  806. }
  807. val = FLD_MOD(val, chan, shift, shift);
  808. val = FLD_MOD(val, chan2, 31, 30);
  809. } else {
  810. val = FLD_MOD(val, channel, shift, shift);
  811. }
  812. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  813. }
  814. void dispc_set_burst_size(enum omap_plane plane,
  815. enum omap_burst_size burst_size)
  816. {
  817. int shift;
  818. u32 val;
  819. enable_clocks(1);
  820. switch (plane) {
  821. case OMAP_DSS_GFX:
  822. shift = 6;
  823. break;
  824. case OMAP_DSS_VIDEO1:
  825. case OMAP_DSS_VIDEO2:
  826. shift = 14;
  827. break;
  828. default:
  829. BUG();
  830. return;
  831. }
  832. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  833. val = FLD_MOD(val, burst_size, shift+1, shift);
  834. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  835. enable_clocks(0);
  836. }
  837. void dispc_enable_gamma_table(bool enable)
  838. {
  839. /*
  840. * This is partially implemented to support only disabling of
  841. * the gamma table.
  842. */
  843. if (enable) {
  844. DSSWARN("Gamma table enabling for TV not yet supported");
  845. return;
  846. }
  847. REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
  848. }
  849. static void _dispc_set_vid_color_conv(enum omap_plane plane, bool enable)
  850. {
  851. u32 val;
  852. BUG_ON(plane == OMAP_DSS_GFX);
  853. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  854. val = FLD_MOD(val, enable, 9, 9);
  855. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  856. }
  857. void dispc_enable_replication(enum omap_plane plane, bool enable)
  858. {
  859. int bit;
  860. if (plane == OMAP_DSS_GFX)
  861. bit = 5;
  862. else
  863. bit = 10;
  864. enable_clocks(1);
  865. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
  866. enable_clocks(0);
  867. }
  868. void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
  869. {
  870. u32 val;
  871. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  872. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  873. enable_clocks(1);
  874. dispc_write_reg(DISPC_SIZE_MGR(channel), val);
  875. enable_clocks(0);
  876. }
  877. void dispc_set_digit_size(u16 width, u16 height)
  878. {
  879. u32 val;
  880. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  881. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  882. enable_clocks(1);
  883. dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
  884. enable_clocks(0);
  885. }
  886. static void dispc_read_plane_fifo_sizes(void)
  887. {
  888. u32 size;
  889. int plane;
  890. u8 start, end;
  891. enable_clocks(1);
  892. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  893. for (plane = 0; plane < ARRAY_SIZE(dispc.fifo_size); ++plane) {
  894. size = FLD_GET(dispc_read_reg(DISPC_OVL_FIFO_SIZE_STATUS(plane)),
  895. start, end);
  896. dispc.fifo_size[plane] = size;
  897. }
  898. enable_clocks(0);
  899. }
  900. u32 dispc_get_plane_fifo_size(enum omap_plane plane)
  901. {
  902. return dispc.fifo_size[plane];
  903. }
  904. void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high)
  905. {
  906. u8 hi_start, hi_end, lo_start, lo_end;
  907. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  908. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  909. enable_clocks(1);
  910. DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
  911. plane,
  912. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  913. lo_start, lo_end),
  914. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  915. hi_start, hi_end),
  916. low, high);
  917. dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
  918. FLD_VAL(high, hi_start, hi_end) |
  919. FLD_VAL(low, lo_start, lo_end));
  920. enable_clocks(0);
  921. }
  922. void dispc_enable_fifomerge(bool enable)
  923. {
  924. enable_clocks(1);
  925. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  926. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  927. enable_clocks(0);
  928. }
  929. static void _dispc_set_fir(enum omap_plane plane,
  930. int hinc, int vinc,
  931. enum omap_color_component color_comp)
  932. {
  933. u32 val;
  934. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  935. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  936. dss_feat_get_reg_field(FEAT_REG_FIRHINC,
  937. &hinc_start, &hinc_end);
  938. dss_feat_get_reg_field(FEAT_REG_FIRVINC,
  939. &vinc_start, &vinc_end);
  940. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  941. FLD_VAL(hinc, hinc_start, hinc_end);
  942. dispc_write_reg(DISPC_OVL_FIR(plane), val);
  943. } else {
  944. val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
  945. dispc_write_reg(DISPC_OVL_FIR2(plane), val);
  946. }
  947. }
  948. static void _dispc_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  949. {
  950. u32 val;
  951. u8 hor_start, hor_end, vert_start, vert_end;
  952. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  953. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  954. val = FLD_VAL(vaccu, vert_start, vert_end) |
  955. FLD_VAL(haccu, hor_start, hor_end);
  956. dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
  957. }
  958. static void _dispc_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  959. {
  960. u32 val;
  961. u8 hor_start, hor_end, vert_start, vert_end;
  962. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  963. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  964. val = FLD_VAL(vaccu, vert_start, vert_end) |
  965. FLD_VAL(haccu, hor_start, hor_end);
  966. dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
  967. }
  968. static void _dispc_set_vid_accu2_0(enum omap_plane plane, int haccu, int vaccu)
  969. {
  970. u32 val;
  971. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  972. dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
  973. }
  974. static void _dispc_set_vid_accu2_1(enum omap_plane plane, int haccu, int vaccu)
  975. {
  976. u32 val;
  977. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  978. dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
  979. }
  980. static void _dispc_set_scale_param(enum omap_plane plane,
  981. u16 orig_width, u16 orig_height,
  982. u16 out_width, u16 out_height,
  983. bool five_taps, u8 rotation,
  984. enum omap_color_component color_comp)
  985. {
  986. int fir_hinc, fir_vinc;
  987. int hscaleup, vscaleup;
  988. hscaleup = orig_width <= out_width;
  989. vscaleup = orig_height <= out_height;
  990. _dispc_set_scale_coef(plane, hscaleup, vscaleup, five_taps, color_comp);
  991. fir_hinc = 1024 * orig_width / out_width;
  992. fir_vinc = 1024 * orig_height / out_height;
  993. _dispc_set_fir(plane, fir_hinc, fir_vinc, color_comp);
  994. }
  995. static void _dispc_set_scaling_common(enum omap_plane plane,
  996. u16 orig_width, u16 orig_height,
  997. u16 out_width, u16 out_height,
  998. bool ilace, bool five_taps,
  999. bool fieldmode, enum omap_color_mode color_mode,
  1000. u8 rotation)
  1001. {
  1002. int accu0 = 0;
  1003. int accu1 = 0;
  1004. u32 l;
  1005. _dispc_set_scale_param(plane, orig_width, orig_height,
  1006. out_width, out_height, five_taps,
  1007. rotation, DISPC_COLOR_COMPONENT_RGB_Y);
  1008. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  1009. /* RESIZEENABLE and VERTICALTAPS */
  1010. l &= ~((0x3 << 5) | (0x1 << 21));
  1011. l |= (orig_width != out_width) ? (1 << 5) : 0;
  1012. l |= (orig_height != out_height) ? (1 << 6) : 0;
  1013. l |= five_taps ? (1 << 21) : 0;
  1014. /* VRESIZECONF and HRESIZECONF */
  1015. if (dss_has_feature(FEAT_RESIZECONF)) {
  1016. l &= ~(0x3 << 7);
  1017. l |= (orig_width <= out_width) ? 0 : (1 << 7);
  1018. l |= (orig_height <= out_height) ? 0 : (1 << 8);
  1019. }
  1020. /* LINEBUFFERSPLIT */
  1021. if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
  1022. l &= ~(0x1 << 22);
  1023. l |= five_taps ? (1 << 22) : 0;
  1024. }
  1025. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  1026. /*
  1027. * field 0 = even field = bottom field
  1028. * field 1 = odd field = top field
  1029. */
  1030. if (ilace && !fieldmode) {
  1031. accu1 = 0;
  1032. accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
  1033. if (accu0 >= 1024/2) {
  1034. accu1 = 1024/2;
  1035. accu0 -= accu1;
  1036. }
  1037. }
  1038. _dispc_set_vid_accu0(plane, 0, accu0);
  1039. _dispc_set_vid_accu1(plane, 0, accu1);
  1040. }
  1041. static void _dispc_set_scaling_uv(enum omap_plane plane,
  1042. u16 orig_width, u16 orig_height,
  1043. u16 out_width, u16 out_height,
  1044. bool ilace, bool five_taps,
  1045. bool fieldmode, enum omap_color_mode color_mode,
  1046. u8 rotation)
  1047. {
  1048. int scale_x = out_width != orig_width;
  1049. int scale_y = out_height != orig_height;
  1050. if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
  1051. return;
  1052. if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
  1053. color_mode != OMAP_DSS_COLOR_UYVY &&
  1054. color_mode != OMAP_DSS_COLOR_NV12)) {
  1055. /* reset chroma resampling for RGB formats */
  1056. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
  1057. return;
  1058. }
  1059. switch (color_mode) {
  1060. case OMAP_DSS_COLOR_NV12:
  1061. /* UV is subsampled by 2 vertically*/
  1062. orig_height >>= 1;
  1063. /* UV is subsampled by 2 horz.*/
  1064. orig_width >>= 1;
  1065. break;
  1066. case OMAP_DSS_COLOR_YUV2:
  1067. case OMAP_DSS_COLOR_UYVY:
  1068. /*For YUV422 with 90/270 rotation,
  1069. *we don't upsample chroma
  1070. */
  1071. if (rotation == OMAP_DSS_ROT_0 ||
  1072. rotation == OMAP_DSS_ROT_180)
  1073. /* UV is subsampled by 2 hrz*/
  1074. orig_width >>= 1;
  1075. /* must use FIR for YUV422 if rotated */
  1076. if (rotation != OMAP_DSS_ROT_0)
  1077. scale_x = scale_y = true;
  1078. break;
  1079. default:
  1080. BUG();
  1081. }
  1082. if (out_width != orig_width)
  1083. scale_x = true;
  1084. if (out_height != orig_height)
  1085. scale_y = true;
  1086. _dispc_set_scale_param(plane, orig_width, orig_height,
  1087. out_width, out_height, five_taps,
  1088. rotation, DISPC_COLOR_COMPONENT_UV);
  1089. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
  1090. (scale_x || scale_y) ? 1 : 0, 8, 8);
  1091. /* set H scaling */
  1092. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
  1093. /* set V scaling */
  1094. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
  1095. _dispc_set_vid_accu2_0(plane, 0x80, 0);
  1096. _dispc_set_vid_accu2_1(plane, 0x80, 0);
  1097. }
  1098. static void _dispc_set_scaling(enum omap_plane plane,
  1099. u16 orig_width, u16 orig_height,
  1100. u16 out_width, u16 out_height,
  1101. bool ilace, bool five_taps,
  1102. bool fieldmode, enum omap_color_mode color_mode,
  1103. u8 rotation)
  1104. {
  1105. BUG_ON(plane == OMAP_DSS_GFX);
  1106. _dispc_set_scaling_common(plane,
  1107. orig_width, orig_height,
  1108. out_width, out_height,
  1109. ilace, five_taps,
  1110. fieldmode, color_mode,
  1111. rotation);
  1112. _dispc_set_scaling_uv(plane,
  1113. orig_width, orig_height,
  1114. out_width, out_height,
  1115. ilace, five_taps,
  1116. fieldmode, color_mode,
  1117. rotation);
  1118. }
  1119. static void _dispc_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  1120. bool mirroring, enum omap_color_mode color_mode)
  1121. {
  1122. bool row_repeat = false;
  1123. int vidrot = 0;
  1124. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1125. color_mode == OMAP_DSS_COLOR_UYVY) {
  1126. if (mirroring) {
  1127. switch (rotation) {
  1128. case OMAP_DSS_ROT_0:
  1129. vidrot = 2;
  1130. break;
  1131. case OMAP_DSS_ROT_90:
  1132. vidrot = 1;
  1133. break;
  1134. case OMAP_DSS_ROT_180:
  1135. vidrot = 0;
  1136. break;
  1137. case OMAP_DSS_ROT_270:
  1138. vidrot = 3;
  1139. break;
  1140. }
  1141. } else {
  1142. switch (rotation) {
  1143. case OMAP_DSS_ROT_0:
  1144. vidrot = 0;
  1145. break;
  1146. case OMAP_DSS_ROT_90:
  1147. vidrot = 1;
  1148. break;
  1149. case OMAP_DSS_ROT_180:
  1150. vidrot = 2;
  1151. break;
  1152. case OMAP_DSS_ROT_270:
  1153. vidrot = 3;
  1154. break;
  1155. }
  1156. }
  1157. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  1158. row_repeat = true;
  1159. else
  1160. row_repeat = false;
  1161. }
  1162. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
  1163. if (dss_has_feature(FEAT_ROWREPEATENABLE))
  1164. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
  1165. row_repeat ? 1 : 0, 18, 18);
  1166. }
  1167. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  1168. {
  1169. switch (color_mode) {
  1170. case OMAP_DSS_COLOR_CLUT1:
  1171. return 1;
  1172. case OMAP_DSS_COLOR_CLUT2:
  1173. return 2;
  1174. case OMAP_DSS_COLOR_CLUT4:
  1175. return 4;
  1176. case OMAP_DSS_COLOR_CLUT8:
  1177. case OMAP_DSS_COLOR_NV12:
  1178. return 8;
  1179. case OMAP_DSS_COLOR_RGB12U:
  1180. case OMAP_DSS_COLOR_RGB16:
  1181. case OMAP_DSS_COLOR_ARGB16:
  1182. case OMAP_DSS_COLOR_YUV2:
  1183. case OMAP_DSS_COLOR_UYVY:
  1184. case OMAP_DSS_COLOR_RGBA16:
  1185. case OMAP_DSS_COLOR_RGBX16:
  1186. case OMAP_DSS_COLOR_ARGB16_1555:
  1187. case OMAP_DSS_COLOR_XRGB16_1555:
  1188. return 16;
  1189. case OMAP_DSS_COLOR_RGB24P:
  1190. return 24;
  1191. case OMAP_DSS_COLOR_RGB24U:
  1192. case OMAP_DSS_COLOR_ARGB32:
  1193. case OMAP_DSS_COLOR_RGBA32:
  1194. case OMAP_DSS_COLOR_RGBX32:
  1195. return 32;
  1196. default:
  1197. BUG();
  1198. }
  1199. }
  1200. static s32 pixinc(int pixels, u8 ps)
  1201. {
  1202. if (pixels == 1)
  1203. return 1;
  1204. else if (pixels > 1)
  1205. return 1 + (pixels - 1) * ps;
  1206. else if (pixels < 0)
  1207. return 1 - (-pixels + 1) * ps;
  1208. else
  1209. BUG();
  1210. }
  1211. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1212. u16 screen_width,
  1213. u16 width, u16 height,
  1214. enum omap_color_mode color_mode, bool fieldmode,
  1215. unsigned int field_offset,
  1216. unsigned *offset0, unsigned *offset1,
  1217. s32 *row_inc, s32 *pix_inc)
  1218. {
  1219. u8 ps;
  1220. /* FIXME CLUT formats */
  1221. switch (color_mode) {
  1222. case OMAP_DSS_COLOR_CLUT1:
  1223. case OMAP_DSS_COLOR_CLUT2:
  1224. case OMAP_DSS_COLOR_CLUT4:
  1225. case OMAP_DSS_COLOR_CLUT8:
  1226. BUG();
  1227. return;
  1228. case OMAP_DSS_COLOR_YUV2:
  1229. case OMAP_DSS_COLOR_UYVY:
  1230. ps = 4;
  1231. break;
  1232. default:
  1233. ps = color_mode_to_bpp(color_mode) / 8;
  1234. break;
  1235. }
  1236. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1237. width, height);
  1238. /*
  1239. * field 0 = even field = bottom field
  1240. * field 1 = odd field = top field
  1241. */
  1242. switch (rotation + mirror * 4) {
  1243. case OMAP_DSS_ROT_0:
  1244. case OMAP_DSS_ROT_180:
  1245. /*
  1246. * If the pixel format is YUV or UYVY divide the width
  1247. * of the image by 2 for 0 and 180 degree rotation.
  1248. */
  1249. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1250. color_mode == OMAP_DSS_COLOR_UYVY)
  1251. width = width >> 1;
  1252. case OMAP_DSS_ROT_90:
  1253. case OMAP_DSS_ROT_270:
  1254. *offset1 = 0;
  1255. if (field_offset)
  1256. *offset0 = field_offset * screen_width * ps;
  1257. else
  1258. *offset0 = 0;
  1259. *row_inc = pixinc(1 + (screen_width - width) +
  1260. (fieldmode ? screen_width : 0),
  1261. ps);
  1262. *pix_inc = pixinc(1, ps);
  1263. break;
  1264. case OMAP_DSS_ROT_0 + 4:
  1265. case OMAP_DSS_ROT_180 + 4:
  1266. /* If the pixel format is YUV or UYVY divide the width
  1267. * of the image by 2 for 0 degree and 180 degree
  1268. */
  1269. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1270. color_mode == OMAP_DSS_COLOR_UYVY)
  1271. width = width >> 1;
  1272. case OMAP_DSS_ROT_90 + 4:
  1273. case OMAP_DSS_ROT_270 + 4:
  1274. *offset1 = 0;
  1275. if (field_offset)
  1276. *offset0 = field_offset * screen_width * ps;
  1277. else
  1278. *offset0 = 0;
  1279. *row_inc = pixinc(1 - (screen_width + width) -
  1280. (fieldmode ? screen_width : 0),
  1281. ps);
  1282. *pix_inc = pixinc(1, ps);
  1283. break;
  1284. default:
  1285. BUG();
  1286. }
  1287. }
  1288. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1289. u16 screen_width,
  1290. u16 width, u16 height,
  1291. enum omap_color_mode color_mode, bool fieldmode,
  1292. unsigned int field_offset,
  1293. unsigned *offset0, unsigned *offset1,
  1294. s32 *row_inc, s32 *pix_inc)
  1295. {
  1296. u8 ps;
  1297. u16 fbw, fbh;
  1298. /* FIXME CLUT formats */
  1299. switch (color_mode) {
  1300. case OMAP_DSS_COLOR_CLUT1:
  1301. case OMAP_DSS_COLOR_CLUT2:
  1302. case OMAP_DSS_COLOR_CLUT4:
  1303. case OMAP_DSS_COLOR_CLUT8:
  1304. BUG();
  1305. return;
  1306. default:
  1307. ps = color_mode_to_bpp(color_mode) / 8;
  1308. break;
  1309. }
  1310. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1311. width, height);
  1312. /* width & height are overlay sizes, convert to fb sizes */
  1313. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1314. fbw = width;
  1315. fbh = height;
  1316. } else {
  1317. fbw = height;
  1318. fbh = width;
  1319. }
  1320. /*
  1321. * field 0 = even field = bottom field
  1322. * field 1 = odd field = top field
  1323. */
  1324. switch (rotation + mirror * 4) {
  1325. case OMAP_DSS_ROT_0:
  1326. *offset1 = 0;
  1327. if (field_offset)
  1328. *offset0 = *offset1 + field_offset * screen_width * ps;
  1329. else
  1330. *offset0 = *offset1;
  1331. *row_inc = pixinc(1 + (screen_width - fbw) +
  1332. (fieldmode ? screen_width : 0),
  1333. ps);
  1334. *pix_inc = pixinc(1, ps);
  1335. break;
  1336. case OMAP_DSS_ROT_90:
  1337. *offset1 = screen_width * (fbh - 1) * ps;
  1338. if (field_offset)
  1339. *offset0 = *offset1 + field_offset * ps;
  1340. else
  1341. *offset0 = *offset1;
  1342. *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
  1343. (fieldmode ? 1 : 0), ps);
  1344. *pix_inc = pixinc(-screen_width, ps);
  1345. break;
  1346. case OMAP_DSS_ROT_180:
  1347. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1348. if (field_offset)
  1349. *offset0 = *offset1 - field_offset * screen_width * ps;
  1350. else
  1351. *offset0 = *offset1;
  1352. *row_inc = pixinc(-1 -
  1353. (screen_width - fbw) -
  1354. (fieldmode ? screen_width : 0),
  1355. ps);
  1356. *pix_inc = pixinc(-1, ps);
  1357. break;
  1358. case OMAP_DSS_ROT_270:
  1359. *offset1 = (fbw - 1) * ps;
  1360. if (field_offset)
  1361. *offset0 = *offset1 - field_offset * ps;
  1362. else
  1363. *offset0 = *offset1;
  1364. *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
  1365. (fieldmode ? 1 : 0), ps);
  1366. *pix_inc = pixinc(screen_width, ps);
  1367. break;
  1368. /* mirroring */
  1369. case OMAP_DSS_ROT_0 + 4:
  1370. *offset1 = (fbw - 1) * ps;
  1371. if (field_offset)
  1372. *offset0 = *offset1 + field_offset * screen_width * ps;
  1373. else
  1374. *offset0 = *offset1;
  1375. *row_inc = pixinc(screen_width * 2 - 1 +
  1376. (fieldmode ? screen_width : 0),
  1377. ps);
  1378. *pix_inc = pixinc(-1, ps);
  1379. break;
  1380. case OMAP_DSS_ROT_90 + 4:
  1381. *offset1 = 0;
  1382. if (field_offset)
  1383. *offset0 = *offset1 + field_offset * ps;
  1384. else
  1385. *offset0 = *offset1;
  1386. *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
  1387. (fieldmode ? 1 : 0),
  1388. ps);
  1389. *pix_inc = pixinc(screen_width, ps);
  1390. break;
  1391. case OMAP_DSS_ROT_180 + 4:
  1392. *offset1 = screen_width * (fbh - 1) * ps;
  1393. if (field_offset)
  1394. *offset0 = *offset1 - field_offset * screen_width * ps;
  1395. else
  1396. *offset0 = *offset1;
  1397. *row_inc = pixinc(1 - screen_width * 2 -
  1398. (fieldmode ? screen_width : 0),
  1399. ps);
  1400. *pix_inc = pixinc(1, ps);
  1401. break;
  1402. case OMAP_DSS_ROT_270 + 4:
  1403. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1404. if (field_offset)
  1405. *offset0 = *offset1 - field_offset * ps;
  1406. else
  1407. *offset0 = *offset1;
  1408. *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
  1409. (fieldmode ? 1 : 0),
  1410. ps);
  1411. *pix_inc = pixinc(-screen_width, ps);
  1412. break;
  1413. default:
  1414. BUG();
  1415. }
  1416. }
  1417. static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
  1418. u16 height, u16 out_width, u16 out_height,
  1419. enum omap_color_mode color_mode)
  1420. {
  1421. u32 fclk = 0;
  1422. /* FIXME venc pclk? */
  1423. u64 tmp, pclk = dispc_pclk_rate(channel);
  1424. if (height > out_height) {
  1425. /* FIXME get real display PPL */
  1426. unsigned int ppl = 800;
  1427. tmp = pclk * height * out_width;
  1428. do_div(tmp, 2 * out_height * ppl);
  1429. fclk = tmp;
  1430. if (height > 2 * out_height) {
  1431. if (ppl == out_width)
  1432. return 0;
  1433. tmp = pclk * (height - 2 * out_height) * out_width;
  1434. do_div(tmp, 2 * out_height * (ppl - out_width));
  1435. fclk = max(fclk, (u32) tmp);
  1436. }
  1437. }
  1438. if (width > out_width) {
  1439. tmp = pclk * width;
  1440. do_div(tmp, out_width);
  1441. fclk = max(fclk, (u32) tmp);
  1442. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1443. fclk <<= 1;
  1444. }
  1445. return fclk;
  1446. }
  1447. static unsigned long calc_fclk(enum omap_channel channel, u16 width,
  1448. u16 height, u16 out_width, u16 out_height)
  1449. {
  1450. unsigned int hf, vf;
  1451. /*
  1452. * FIXME how to determine the 'A' factor
  1453. * for the no downscaling case ?
  1454. */
  1455. if (width > 3 * out_width)
  1456. hf = 4;
  1457. else if (width > 2 * out_width)
  1458. hf = 3;
  1459. else if (width > out_width)
  1460. hf = 2;
  1461. else
  1462. hf = 1;
  1463. if (height > out_height)
  1464. vf = 2;
  1465. else
  1466. vf = 1;
  1467. /* FIXME venc pclk? */
  1468. return dispc_pclk_rate(channel) * vf * hf;
  1469. }
  1470. void dispc_set_channel_out(enum omap_plane plane, enum omap_channel channel_out)
  1471. {
  1472. enable_clocks(1);
  1473. _dispc_set_channel_out(plane, channel_out);
  1474. enable_clocks(0);
  1475. }
  1476. static int _dispc_setup_plane(enum omap_plane plane,
  1477. u32 paddr, u16 screen_width,
  1478. u16 pos_x, u16 pos_y,
  1479. u16 width, u16 height,
  1480. u16 out_width, u16 out_height,
  1481. enum omap_color_mode color_mode,
  1482. bool ilace,
  1483. enum omap_dss_rotation_type rotation_type,
  1484. u8 rotation, int mirror,
  1485. u8 global_alpha, u8 pre_mult_alpha,
  1486. enum omap_channel channel, u32 puv_addr)
  1487. {
  1488. const int maxdownscale = cpu_is_omap34xx() ? 4 : 2;
  1489. bool five_taps = 0;
  1490. bool fieldmode = 0;
  1491. int cconv = 0;
  1492. unsigned offset0, offset1;
  1493. s32 row_inc;
  1494. s32 pix_inc;
  1495. u16 frame_height = height;
  1496. unsigned int field_offset = 0;
  1497. if (paddr == 0)
  1498. return -EINVAL;
  1499. if (ilace && height == out_height)
  1500. fieldmode = 1;
  1501. if (ilace) {
  1502. if (fieldmode)
  1503. height /= 2;
  1504. pos_y /= 2;
  1505. out_height /= 2;
  1506. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  1507. "out_height %d\n",
  1508. height, pos_y, out_height);
  1509. }
  1510. if (!dss_feat_color_mode_supported(plane, color_mode))
  1511. return -EINVAL;
  1512. if (plane == OMAP_DSS_GFX) {
  1513. if (width != out_width || height != out_height)
  1514. return -EINVAL;
  1515. } else {
  1516. /* video plane */
  1517. unsigned long fclk = 0;
  1518. if (out_width < width / maxdownscale ||
  1519. out_width > width * 8)
  1520. return -EINVAL;
  1521. if (out_height < height / maxdownscale ||
  1522. out_height > height * 8)
  1523. return -EINVAL;
  1524. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1525. color_mode == OMAP_DSS_COLOR_UYVY ||
  1526. color_mode == OMAP_DSS_COLOR_NV12)
  1527. cconv = 1;
  1528. /* Must use 5-tap filter? */
  1529. five_taps = height > out_height * 2;
  1530. if (!five_taps) {
  1531. fclk = calc_fclk(channel, width, height, out_width,
  1532. out_height);
  1533. /* Try 5-tap filter if 3-tap fclk is too high */
  1534. if (cpu_is_omap34xx() && height > out_height &&
  1535. fclk > dispc_fclk_rate())
  1536. five_taps = true;
  1537. }
  1538. if (width > (2048 >> five_taps)) {
  1539. DSSERR("failed to set up scaling, fclk too low\n");
  1540. return -EINVAL;
  1541. }
  1542. if (five_taps)
  1543. fclk = calc_fclk_five_taps(channel, width, height,
  1544. out_width, out_height, color_mode);
  1545. DSSDBG("required fclk rate = %lu Hz\n", fclk);
  1546. DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
  1547. if (!fclk || fclk > dispc_fclk_rate()) {
  1548. DSSERR("failed to set up scaling, "
  1549. "required fclk rate = %lu Hz, "
  1550. "current fclk rate = %lu Hz\n",
  1551. fclk, dispc_fclk_rate());
  1552. return -EINVAL;
  1553. }
  1554. }
  1555. if (ilace && !fieldmode) {
  1556. /*
  1557. * when downscaling the bottom field may have to start several
  1558. * source lines below the top field. Unfortunately ACCUI
  1559. * registers will only hold the fractional part of the offset
  1560. * so the integer part must be added to the base address of the
  1561. * bottom field.
  1562. */
  1563. if (!height || height == out_height)
  1564. field_offset = 0;
  1565. else
  1566. field_offset = height / out_height / 2;
  1567. }
  1568. /* Fields are independent but interleaved in memory. */
  1569. if (fieldmode)
  1570. field_offset = 1;
  1571. if (rotation_type == OMAP_DSS_ROT_DMA)
  1572. calc_dma_rotation_offset(rotation, mirror,
  1573. screen_width, width, frame_height, color_mode,
  1574. fieldmode, field_offset,
  1575. &offset0, &offset1, &row_inc, &pix_inc);
  1576. else
  1577. calc_vrfb_rotation_offset(rotation, mirror,
  1578. screen_width, width, frame_height, color_mode,
  1579. fieldmode, field_offset,
  1580. &offset0, &offset1, &row_inc, &pix_inc);
  1581. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  1582. offset0, offset1, row_inc, pix_inc);
  1583. _dispc_set_color_mode(plane, color_mode);
  1584. _dispc_set_plane_ba0(plane, paddr + offset0);
  1585. _dispc_set_plane_ba1(plane, paddr + offset1);
  1586. if (OMAP_DSS_COLOR_NV12 == color_mode) {
  1587. _dispc_set_plane_ba0_uv(plane, puv_addr + offset0);
  1588. _dispc_set_plane_ba1_uv(plane, puv_addr + offset1);
  1589. }
  1590. _dispc_set_row_inc(plane, row_inc);
  1591. _dispc_set_pix_inc(plane, pix_inc);
  1592. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, width, height,
  1593. out_width, out_height);
  1594. _dispc_set_plane_pos(plane, pos_x, pos_y);
  1595. _dispc_set_pic_size(plane, width, height);
  1596. if (plane != OMAP_DSS_GFX) {
  1597. _dispc_set_scaling(plane, width, height,
  1598. out_width, out_height,
  1599. ilace, five_taps, fieldmode,
  1600. color_mode, rotation);
  1601. _dispc_set_vid_size(plane, out_width, out_height);
  1602. _dispc_set_vid_color_conv(plane, cconv);
  1603. }
  1604. _dispc_set_rotation_attrs(plane, rotation, mirror, color_mode);
  1605. _dispc_set_pre_mult_alpha(plane, pre_mult_alpha);
  1606. _dispc_setup_global_alpha(plane, global_alpha);
  1607. return 0;
  1608. }
  1609. static void _dispc_enable_plane(enum omap_plane plane, bool enable)
  1610. {
  1611. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
  1612. }
  1613. static void dispc_disable_isr(void *data, u32 mask)
  1614. {
  1615. struct completion *compl = data;
  1616. complete(compl);
  1617. }
  1618. static void _enable_lcd_out(enum omap_channel channel, bool enable)
  1619. {
  1620. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1621. REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
  1622. else
  1623. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
  1624. }
  1625. static void dispc_enable_lcd_out(enum omap_channel channel, bool enable)
  1626. {
  1627. struct completion frame_done_completion;
  1628. bool is_on;
  1629. int r;
  1630. u32 irq;
  1631. enable_clocks(1);
  1632. /* When we disable LCD output, we need to wait until frame is done.
  1633. * Otherwise the DSS is still working, and turning off the clocks
  1634. * prevents DSS from going to OFF mode */
  1635. is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
  1636. REG_GET(DISPC_CONTROL2, 0, 0) :
  1637. REG_GET(DISPC_CONTROL, 0, 0);
  1638. irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
  1639. DISPC_IRQ_FRAMEDONE;
  1640. if (!enable && is_on) {
  1641. init_completion(&frame_done_completion);
  1642. r = omap_dispc_register_isr(dispc_disable_isr,
  1643. &frame_done_completion, irq);
  1644. if (r)
  1645. DSSERR("failed to register FRAMEDONE isr\n");
  1646. }
  1647. _enable_lcd_out(channel, enable);
  1648. if (!enable && is_on) {
  1649. if (!wait_for_completion_timeout(&frame_done_completion,
  1650. msecs_to_jiffies(100)))
  1651. DSSERR("timeout waiting for FRAME DONE\n");
  1652. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1653. &frame_done_completion, irq);
  1654. if (r)
  1655. DSSERR("failed to unregister FRAMEDONE isr\n");
  1656. }
  1657. enable_clocks(0);
  1658. }
  1659. static void _enable_digit_out(bool enable)
  1660. {
  1661. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
  1662. }
  1663. static void dispc_enable_digit_out(bool enable)
  1664. {
  1665. struct completion frame_done_completion;
  1666. int r;
  1667. enable_clocks(1);
  1668. if (REG_GET(DISPC_CONTROL, 1, 1) == enable) {
  1669. enable_clocks(0);
  1670. return;
  1671. }
  1672. if (enable) {
  1673. unsigned long flags;
  1674. /* When we enable digit output, we'll get an extra digit
  1675. * sync lost interrupt, that we need to ignore */
  1676. spin_lock_irqsave(&dispc.irq_lock, flags);
  1677. dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
  1678. _omap_dispc_set_irqs();
  1679. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1680. }
  1681. /* When we disable digit output, we need to wait until fields are done.
  1682. * Otherwise the DSS is still working, and turning off the clocks
  1683. * prevents DSS from going to OFF mode. And when enabling, we need to
  1684. * wait for the extra sync losts */
  1685. init_completion(&frame_done_completion);
  1686. r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
  1687. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1688. if (r)
  1689. DSSERR("failed to register EVSYNC isr\n");
  1690. _enable_digit_out(enable);
  1691. /* XXX I understand from TRM that we should only wait for the
  1692. * current field to complete. But it seems we have to wait
  1693. * for both fields */
  1694. if (!wait_for_completion_timeout(&frame_done_completion,
  1695. msecs_to_jiffies(100)))
  1696. DSSERR("timeout waiting for EVSYNC\n");
  1697. if (!wait_for_completion_timeout(&frame_done_completion,
  1698. msecs_to_jiffies(100)))
  1699. DSSERR("timeout waiting for EVSYNC\n");
  1700. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1701. &frame_done_completion,
  1702. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1703. if (r)
  1704. DSSERR("failed to unregister EVSYNC isr\n");
  1705. if (enable) {
  1706. unsigned long flags;
  1707. spin_lock_irqsave(&dispc.irq_lock, flags);
  1708. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  1709. if (dss_has_feature(FEAT_MGR_LCD2))
  1710. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  1711. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  1712. _omap_dispc_set_irqs();
  1713. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1714. }
  1715. enable_clocks(0);
  1716. }
  1717. bool dispc_is_channel_enabled(enum omap_channel channel)
  1718. {
  1719. if (channel == OMAP_DSS_CHANNEL_LCD)
  1720. return !!REG_GET(DISPC_CONTROL, 0, 0);
  1721. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1722. return !!REG_GET(DISPC_CONTROL, 1, 1);
  1723. else if (channel == OMAP_DSS_CHANNEL_LCD2)
  1724. return !!REG_GET(DISPC_CONTROL2, 0, 0);
  1725. else
  1726. BUG();
  1727. }
  1728. void dispc_enable_channel(enum omap_channel channel, bool enable)
  1729. {
  1730. if (channel == OMAP_DSS_CHANNEL_LCD ||
  1731. channel == OMAP_DSS_CHANNEL_LCD2)
  1732. dispc_enable_lcd_out(channel, enable);
  1733. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1734. dispc_enable_digit_out(enable);
  1735. else
  1736. BUG();
  1737. }
  1738. void dispc_lcd_enable_signal_polarity(bool act_high)
  1739. {
  1740. if (!dss_has_feature(FEAT_LCDENABLEPOL))
  1741. return;
  1742. enable_clocks(1);
  1743. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  1744. enable_clocks(0);
  1745. }
  1746. void dispc_lcd_enable_signal(bool enable)
  1747. {
  1748. if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
  1749. return;
  1750. enable_clocks(1);
  1751. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  1752. enable_clocks(0);
  1753. }
  1754. void dispc_pck_free_enable(bool enable)
  1755. {
  1756. if (!dss_has_feature(FEAT_PCKFREEENABLE))
  1757. return;
  1758. enable_clocks(1);
  1759. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  1760. enable_clocks(0);
  1761. }
  1762. void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable)
  1763. {
  1764. enable_clocks(1);
  1765. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1766. REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
  1767. else
  1768. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
  1769. enable_clocks(0);
  1770. }
  1771. void dispc_set_lcd_display_type(enum omap_channel channel,
  1772. enum omap_lcd_display_type type)
  1773. {
  1774. int mode;
  1775. switch (type) {
  1776. case OMAP_DSS_LCD_DISPLAY_STN:
  1777. mode = 0;
  1778. break;
  1779. case OMAP_DSS_LCD_DISPLAY_TFT:
  1780. mode = 1;
  1781. break;
  1782. default:
  1783. BUG();
  1784. return;
  1785. }
  1786. enable_clocks(1);
  1787. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1788. REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
  1789. else
  1790. REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
  1791. enable_clocks(0);
  1792. }
  1793. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  1794. {
  1795. enable_clocks(1);
  1796. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  1797. enable_clocks(0);
  1798. }
  1799. void dispc_set_default_color(enum omap_channel channel, u32 color)
  1800. {
  1801. enable_clocks(1);
  1802. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  1803. enable_clocks(0);
  1804. }
  1805. u32 dispc_get_default_color(enum omap_channel channel)
  1806. {
  1807. u32 l;
  1808. BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
  1809. channel != OMAP_DSS_CHANNEL_LCD &&
  1810. channel != OMAP_DSS_CHANNEL_LCD2);
  1811. enable_clocks(1);
  1812. l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
  1813. enable_clocks(0);
  1814. return l;
  1815. }
  1816. void dispc_set_trans_key(enum omap_channel ch,
  1817. enum omap_dss_trans_key_type type,
  1818. u32 trans_key)
  1819. {
  1820. enable_clocks(1);
  1821. if (ch == OMAP_DSS_CHANNEL_LCD)
  1822. REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
  1823. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1824. REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
  1825. else /* OMAP_DSS_CHANNEL_LCD2 */
  1826. REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
  1827. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  1828. enable_clocks(0);
  1829. }
  1830. void dispc_get_trans_key(enum omap_channel ch,
  1831. enum omap_dss_trans_key_type *type,
  1832. u32 *trans_key)
  1833. {
  1834. enable_clocks(1);
  1835. if (type) {
  1836. if (ch == OMAP_DSS_CHANNEL_LCD)
  1837. *type = REG_GET(DISPC_CONFIG, 11, 11);
  1838. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1839. *type = REG_GET(DISPC_CONFIG, 13, 13);
  1840. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1841. *type = REG_GET(DISPC_CONFIG2, 11, 11);
  1842. else
  1843. BUG();
  1844. }
  1845. if (trans_key)
  1846. *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
  1847. enable_clocks(0);
  1848. }
  1849. void dispc_enable_trans_key(enum omap_channel ch, bool enable)
  1850. {
  1851. enable_clocks(1);
  1852. if (ch == OMAP_DSS_CHANNEL_LCD)
  1853. REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
  1854. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1855. REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
  1856. else /* OMAP_DSS_CHANNEL_LCD2 */
  1857. REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
  1858. enable_clocks(0);
  1859. }
  1860. void dispc_enable_alpha_blending(enum omap_channel ch, bool enable)
  1861. {
  1862. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1863. return;
  1864. enable_clocks(1);
  1865. if (ch == OMAP_DSS_CHANNEL_LCD)
  1866. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  1867. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1868. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  1869. else /* OMAP_DSS_CHANNEL_LCD2 */
  1870. REG_FLD_MOD(DISPC_CONFIG2, enable, 18, 18);
  1871. enable_clocks(0);
  1872. }
  1873. bool dispc_alpha_blending_enabled(enum omap_channel ch)
  1874. {
  1875. bool enabled;
  1876. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1877. return false;
  1878. enable_clocks(1);
  1879. if (ch == OMAP_DSS_CHANNEL_LCD)
  1880. enabled = REG_GET(DISPC_CONFIG, 18, 18);
  1881. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1882. enabled = REG_GET(DISPC_CONFIG, 19, 19);
  1883. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1884. enabled = REG_GET(DISPC_CONFIG2, 18, 18);
  1885. else
  1886. BUG();
  1887. enable_clocks(0);
  1888. return enabled;
  1889. }
  1890. bool dispc_trans_key_enabled(enum omap_channel ch)
  1891. {
  1892. bool enabled;
  1893. enable_clocks(1);
  1894. if (ch == OMAP_DSS_CHANNEL_LCD)
  1895. enabled = REG_GET(DISPC_CONFIG, 10, 10);
  1896. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1897. enabled = REG_GET(DISPC_CONFIG, 12, 12);
  1898. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1899. enabled = REG_GET(DISPC_CONFIG2, 10, 10);
  1900. else
  1901. BUG();
  1902. enable_clocks(0);
  1903. return enabled;
  1904. }
  1905. void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  1906. {
  1907. int code;
  1908. switch (data_lines) {
  1909. case 12:
  1910. code = 0;
  1911. break;
  1912. case 16:
  1913. code = 1;
  1914. break;
  1915. case 18:
  1916. code = 2;
  1917. break;
  1918. case 24:
  1919. code = 3;
  1920. break;
  1921. default:
  1922. BUG();
  1923. return;
  1924. }
  1925. enable_clocks(1);
  1926. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1927. REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
  1928. else
  1929. REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
  1930. enable_clocks(0);
  1931. }
  1932. void dispc_set_parallel_interface_mode(enum omap_channel channel,
  1933. enum omap_parallel_interface_mode mode)
  1934. {
  1935. u32 l;
  1936. int stallmode;
  1937. int gpout0 = 1;
  1938. int gpout1;
  1939. switch (mode) {
  1940. case OMAP_DSS_PARALLELMODE_BYPASS:
  1941. stallmode = 0;
  1942. gpout1 = 1;
  1943. break;
  1944. case OMAP_DSS_PARALLELMODE_RFBI:
  1945. stallmode = 1;
  1946. gpout1 = 0;
  1947. break;
  1948. case OMAP_DSS_PARALLELMODE_DSI:
  1949. stallmode = 1;
  1950. gpout1 = 1;
  1951. break;
  1952. default:
  1953. BUG();
  1954. return;
  1955. }
  1956. enable_clocks(1);
  1957. if (channel == OMAP_DSS_CHANNEL_LCD2) {
  1958. l = dispc_read_reg(DISPC_CONTROL2);
  1959. l = FLD_MOD(l, stallmode, 11, 11);
  1960. dispc_write_reg(DISPC_CONTROL2, l);
  1961. } else {
  1962. l = dispc_read_reg(DISPC_CONTROL);
  1963. l = FLD_MOD(l, stallmode, 11, 11);
  1964. l = FLD_MOD(l, gpout0, 15, 15);
  1965. l = FLD_MOD(l, gpout1, 16, 16);
  1966. dispc_write_reg(DISPC_CONTROL, l);
  1967. }
  1968. enable_clocks(0);
  1969. }
  1970. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  1971. int vsw, int vfp, int vbp)
  1972. {
  1973. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1974. if (hsw < 1 || hsw > 64 ||
  1975. hfp < 1 || hfp > 256 ||
  1976. hbp < 1 || hbp > 256 ||
  1977. vsw < 1 || vsw > 64 ||
  1978. vfp < 0 || vfp > 255 ||
  1979. vbp < 0 || vbp > 255)
  1980. return false;
  1981. } else {
  1982. if (hsw < 1 || hsw > 256 ||
  1983. hfp < 1 || hfp > 4096 ||
  1984. hbp < 1 || hbp > 4096 ||
  1985. vsw < 1 || vsw > 256 ||
  1986. vfp < 0 || vfp > 4095 ||
  1987. vbp < 0 || vbp > 4095)
  1988. return false;
  1989. }
  1990. return true;
  1991. }
  1992. bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
  1993. {
  1994. return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  1995. timings->hbp, timings->vsw,
  1996. timings->vfp, timings->vbp);
  1997. }
  1998. static void _dispc_set_lcd_timings(enum omap_channel channel, int hsw,
  1999. int hfp, int hbp, int vsw, int vfp, int vbp)
  2000. {
  2001. u32 timing_h, timing_v;
  2002. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  2003. timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
  2004. FLD_VAL(hbp-1, 27, 20);
  2005. timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
  2006. FLD_VAL(vbp, 27, 20);
  2007. } else {
  2008. timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
  2009. FLD_VAL(hbp-1, 31, 20);
  2010. timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
  2011. FLD_VAL(vbp, 31, 20);
  2012. }
  2013. enable_clocks(1);
  2014. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  2015. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  2016. enable_clocks(0);
  2017. }
  2018. /* change name to mode? */
  2019. void dispc_set_lcd_timings(enum omap_channel channel,
  2020. struct omap_video_timings *timings)
  2021. {
  2022. unsigned xtot, ytot;
  2023. unsigned long ht, vt;
  2024. if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  2025. timings->hbp, timings->vsw,
  2026. timings->vfp, timings->vbp))
  2027. BUG();
  2028. _dispc_set_lcd_timings(channel, timings->hsw, timings->hfp,
  2029. timings->hbp, timings->vsw, timings->vfp,
  2030. timings->vbp);
  2031. dispc_set_lcd_size(channel, timings->x_res, timings->y_res);
  2032. xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
  2033. ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
  2034. ht = (timings->pixel_clock * 1000) / xtot;
  2035. vt = (timings->pixel_clock * 1000) / xtot / ytot;
  2036. DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
  2037. timings->y_res);
  2038. DSSDBG("pck %u\n", timings->pixel_clock);
  2039. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  2040. timings->hsw, timings->hfp, timings->hbp,
  2041. timings->vsw, timings->vfp, timings->vbp);
  2042. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  2043. }
  2044. static void dispc_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  2045. u16 pck_div)
  2046. {
  2047. BUG_ON(lck_div < 1);
  2048. BUG_ON(pck_div < 2);
  2049. enable_clocks(1);
  2050. dispc_write_reg(DISPC_DIVISORo(channel),
  2051. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  2052. enable_clocks(0);
  2053. }
  2054. static void dispc_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  2055. int *pck_div)
  2056. {
  2057. u32 l;
  2058. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2059. *lck_div = FLD_GET(l, 23, 16);
  2060. *pck_div = FLD_GET(l, 7, 0);
  2061. }
  2062. unsigned long dispc_fclk_rate(void)
  2063. {
  2064. struct platform_device *dsidev;
  2065. unsigned long r = 0;
  2066. switch (dss_get_dispc_clk_source()) {
  2067. case OMAP_DSS_CLK_SRC_FCK:
  2068. r = dss_clk_get_rate(DSS_CLK_FCK);
  2069. break;
  2070. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2071. dsidev = dsi_get_dsidev_from_id(0);
  2072. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2073. break;
  2074. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2075. dsidev = dsi_get_dsidev_from_id(1);
  2076. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2077. break;
  2078. default:
  2079. BUG();
  2080. }
  2081. return r;
  2082. }
  2083. unsigned long dispc_lclk_rate(enum omap_channel channel)
  2084. {
  2085. struct platform_device *dsidev;
  2086. int lcd;
  2087. unsigned long r;
  2088. u32 l;
  2089. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2090. lcd = FLD_GET(l, 23, 16);
  2091. switch (dss_get_lcd_clk_source(channel)) {
  2092. case OMAP_DSS_CLK_SRC_FCK:
  2093. r = dss_clk_get_rate(DSS_CLK_FCK);
  2094. break;
  2095. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2096. dsidev = dsi_get_dsidev_from_id(0);
  2097. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2098. break;
  2099. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2100. dsidev = dsi_get_dsidev_from_id(1);
  2101. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2102. break;
  2103. default:
  2104. BUG();
  2105. }
  2106. return r / lcd;
  2107. }
  2108. unsigned long dispc_pclk_rate(enum omap_channel channel)
  2109. {
  2110. int pcd;
  2111. unsigned long r;
  2112. u32 l;
  2113. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2114. pcd = FLD_GET(l, 7, 0);
  2115. r = dispc_lclk_rate(channel);
  2116. return r / pcd;
  2117. }
  2118. void dispc_dump_clocks(struct seq_file *s)
  2119. {
  2120. int lcd, pcd;
  2121. u32 l;
  2122. enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2123. enum omap_dss_clk_source lcd_clk_src;
  2124. enable_clocks(1);
  2125. seq_printf(s, "- DISPC -\n");
  2126. seq_printf(s, "dispc fclk source = %s (%s)\n",
  2127. dss_get_generic_clk_source_name(dispc_clk_src),
  2128. dss_feat_get_clk_source_name(dispc_clk_src));
  2129. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2130. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2131. seq_printf(s, "- DISPC-CORE-CLK -\n");
  2132. l = dispc_read_reg(DISPC_DIVISOR);
  2133. lcd = FLD_GET(l, 23, 16);
  2134. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2135. (dispc_fclk_rate()/lcd), lcd);
  2136. }
  2137. seq_printf(s, "- LCD1 -\n");
  2138. lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
  2139. seq_printf(s, "lcd1_clk source = %s (%s)\n",
  2140. dss_get_generic_clk_source_name(lcd_clk_src),
  2141. dss_feat_get_clk_source_name(lcd_clk_src));
  2142. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
  2143. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2144. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
  2145. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2146. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
  2147. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2148. seq_printf(s, "- LCD2 -\n");
  2149. lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
  2150. seq_printf(s, "lcd2_clk source = %s (%s)\n",
  2151. dss_get_generic_clk_source_name(lcd_clk_src),
  2152. dss_feat_get_clk_source_name(lcd_clk_src));
  2153. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
  2154. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2155. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
  2156. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2157. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
  2158. }
  2159. enable_clocks(0);
  2160. }
  2161. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2162. void dispc_dump_irqs(struct seq_file *s)
  2163. {
  2164. unsigned long flags;
  2165. struct dispc_irq_stats stats;
  2166. spin_lock_irqsave(&dispc.irq_stats_lock, flags);
  2167. stats = dispc.irq_stats;
  2168. memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
  2169. dispc.irq_stats.last_reset = jiffies;
  2170. spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
  2171. seq_printf(s, "period %u ms\n",
  2172. jiffies_to_msecs(jiffies - stats.last_reset));
  2173. seq_printf(s, "irqs %d\n", stats.irq_count);
  2174. #define PIS(x) \
  2175. seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
  2176. PIS(FRAMEDONE);
  2177. PIS(VSYNC);
  2178. PIS(EVSYNC_EVEN);
  2179. PIS(EVSYNC_ODD);
  2180. PIS(ACBIAS_COUNT_STAT);
  2181. PIS(PROG_LINE_NUM);
  2182. PIS(GFX_FIFO_UNDERFLOW);
  2183. PIS(GFX_END_WIN);
  2184. PIS(PAL_GAMMA_MASK);
  2185. PIS(OCP_ERR);
  2186. PIS(VID1_FIFO_UNDERFLOW);
  2187. PIS(VID1_END_WIN);
  2188. PIS(VID2_FIFO_UNDERFLOW);
  2189. PIS(VID2_END_WIN);
  2190. PIS(SYNC_LOST);
  2191. PIS(SYNC_LOST_DIGIT);
  2192. PIS(WAKEUP);
  2193. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2194. PIS(FRAMEDONE2);
  2195. PIS(VSYNC2);
  2196. PIS(ACBIAS_COUNT_STAT2);
  2197. PIS(SYNC_LOST2);
  2198. }
  2199. #undef PIS
  2200. }
  2201. #endif
  2202. void dispc_dump_regs(struct seq_file *s)
  2203. {
  2204. #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
  2205. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  2206. DUMPREG(DISPC_REVISION);
  2207. DUMPREG(DISPC_SYSCONFIG);
  2208. DUMPREG(DISPC_SYSSTATUS);
  2209. DUMPREG(DISPC_IRQSTATUS);
  2210. DUMPREG(DISPC_IRQENABLE);
  2211. DUMPREG(DISPC_CONTROL);
  2212. DUMPREG(DISPC_CONFIG);
  2213. DUMPREG(DISPC_CAPABLE);
  2214. DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
  2215. DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  2216. DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
  2217. DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  2218. DUMPREG(DISPC_LINE_STATUS);
  2219. DUMPREG(DISPC_LINE_NUMBER);
  2220. DUMPREG(DISPC_TIMING_H(OMAP_DSS_CHANNEL_LCD));
  2221. DUMPREG(DISPC_TIMING_V(OMAP_DSS_CHANNEL_LCD));
  2222. DUMPREG(DISPC_POL_FREQ(OMAP_DSS_CHANNEL_LCD));
  2223. DUMPREG(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD));
  2224. DUMPREG(DISPC_GLOBAL_ALPHA);
  2225. DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
  2226. DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
  2227. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2228. DUMPREG(DISPC_CONTROL2);
  2229. DUMPREG(DISPC_CONFIG2);
  2230. DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
  2231. DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
  2232. DUMPREG(DISPC_TIMING_H(OMAP_DSS_CHANNEL_LCD2));
  2233. DUMPREG(DISPC_TIMING_V(OMAP_DSS_CHANNEL_LCD2));
  2234. DUMPREG(DISPC_POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
  2235. DUMPREG(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD2));
  2236. DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
  2237. }
  2238. DUMPREG(DISPC_OVL_BA0(OMAP_DSS_GFX));
  2239. DUMPREG(DISPC_OVL_BA1(OMAP_DSS_GFX));
  2240. DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_GFX));
  2241. DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_GFX));
  2242. DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_GFX));
  2243. DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
  2244. DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_GFX));
  2245. DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_GFX));
  2246. DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_GFX));
  2247. DUMPREG(DISPC_OVL_WINDOW_SKIP(OMAP_DSS_GFX));
  2248. DUMPREG(DISPC_OVL_TABLE_BA(OMAP_DSS_GFX));
  2249. DUMPREG(DISPC_DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
  2250. DUMPREG(DISPC_DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
  2251. DUMPREG(DISPC_DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
  2252. DUMPREG(DISPC_CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
  2253. DUMPREG(DISPC_CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
  2254. DUMPREG(DISPC_CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
  2255. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2256. DUMPREG(DISPC_DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
  2257. DUMPREG(DISPC_DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
  2258. DUMPREG(DISPC_DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
  2259. DUMPREG(DISPC_CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
  2260. DUMPREG(DISPC_CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
  2261. DUMPREG(DISPC_CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
  2262. }
  2263. DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_GFX));
  2264. DUMPREG(DISPC_OVL_BA0(OMAP_DSS_VIDEO1));
  2265. DUMPREG(DISPC_OVL_BA1(OMAP_DSS_VIDEO1));
  2266. DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_VIDEO1));
  2267. DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_VIDEO1));
  2268. DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
  2269. DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
  2270. DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_VIDEO1));
  2271. DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_VIDEO1));
  2272. DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
  2273. DUMPREG(DISPC_OVL_FIR(OMAP_DSS_VIDEO1));
  2274. DUMPREG(DISPC_OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
  2275. DUMPREG(DISPC_OVL_ACCU0(OMAP_DSS_VIDEO1));
  2276. DUMPREG(DISPC_OVL_ACCU1(OMAP_DSS_VIDEO1));
  2277. DUMPREG(DISPC_OVL_BA0(OMAP_DSS_VIDEO2));
  2278. DUMPREG(DISPC_OVL_BA1(OMAP_DSS_VIDEO2));
  2279. DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_VIDEO2));
  2280. DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_VIDEO2));
  2281. DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
  2282. DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
  2283. DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_VIDEO2));
  2284. DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_VIDEO2));
  2285. DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
  2286. DUMPREG(DISPC_OVL_FIR(OMAP_DSS_VIDEO2));
  2287. DUMPREG(DISPC_OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
  2288. DUMPREG(DISPC_OVL_ACCU0(OMAP_DSS_VIDEO2));
  2289. DUMPREG(DISPC_OVL_ACCU1(OMAP_DSS_VIDEO2));
  2290. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 0));
  2291. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 1));
  2292. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 2));
  2293. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 3));
  2294. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 4));
  2295. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 5));
  2296. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 6));
  2297. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 7));
  2298. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 0));
  2299. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 1));
  2300. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 2));
  2301. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 3));
  2302. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 4));
  2303. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 5));
  2304. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 6));
  2305. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 7));
  2306. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0));
  2307. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1));
  2308. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2));
  2309. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3));
  2310. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4));
  2311. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 0));
  2312. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 1));
  2313. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 2));
  2314. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 3));
  2315. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 4));
  2316. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 5));
  2317. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 6));
  2318. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 7));
  2319. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2320. DUMPREG(DISPC_OVL_BA0_UV(OMAP_DSS_VIDEO1));
  2321. DUMPREG(DISPC_OVL_BA1_UV(OMAP_DSS_VIDEO1));
  2322. DUMPREG(DISPC_OVL_FIR2(OMAP_DSS_VIDEO1));
  2323. DUMPREG(DISPC_OVL_ACCU2_0(OMAP_DSS_VIDEO1));
  2324. DUMPREG(DISPC_OVL_ACCU2_1(OMAP_DSS_VIDEO1));
  2325. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 0));
  2326. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 1));
  2327. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 2));
  2328. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 3));
  2329. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 4));
  2330. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 5));
  2331. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 6));
  2332. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 7));
  2333. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 0));
  2334. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 1));
  2335. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 2));
  2336. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 3));
  2337. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 4));
  2338. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 5));
  2339. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 6));
  2340. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 7));
  2341. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 0));
  2342. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 1));
  2343. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 2));
  2344. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 3));
  2345. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 4));
  2346. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 5));
  2347. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 6));
  2348. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 7));
  2349. }
  2350. if (dss_has_feature(FEAT_ATTR2))
  2351. DUMPREG(DISPC_OVL_ATTRIBUTES2(OMAP_DSS_VIDEO1));
  2352. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 0));
  2353. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 1));
  2354. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 2));
  2355. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 3));
  2356. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 4));
  2357. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 5));
  2358. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 6));
  2359. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 7));
  2360. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 0));
  2361. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 1));
  2362. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 2));
  2363. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 3));
  2364. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 4));
  2365. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 5));
  2366. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 6));
  2367. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 7));
  2368. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0));
  2369. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1));
  2370. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2));
  2371. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3));
  2372. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4));
  2373. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 0));
  2374. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 1));
  2375. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 2));
  2376. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 3));
  2377. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 4));
  2378. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 5));
  2379. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 6));
  2380. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 7));
  2381. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2382. DUMPREG(DISPC_OVL_BA0_UV(OMAP_DSS_VIDEO2));
  2383. DUMPREG(DISPC_OVL_BA1_UV(OMAP_DSS_VIDEO2));
  2384. DUMPREG(DISPC_OVL_FIR2(OMAP_DSS_VIDEO2));
  2385. DUMPREG(DISPC_OVL_ACCU2_0(OMAP_DSS_VIDEO2));
  2386. DUMPREG(DISPC_OVL_ACCU2_1(OMAP_DSS_VIDEO2));
  2387. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 0));
  2388. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 1));
  2389. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 2));
  2390. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 3));
  2391. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 4));
  2392. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 5));
  2393. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 6));
  2394. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 7));
  2395. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 0));
  2396. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 1));
  2397. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 2));
  2398. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 3));
  2399. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 4));
  2400. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 5));
  2401. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 6));
  2402. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 7));
  2403. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 0));
  2404. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 1));
  2405. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 2));
  2406. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 3));
  2407. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 4));
  2408. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 5));
  2409. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 6));
  2410. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 7));
  2411. }
  2412. if (dss_has_feature(FEAT_ATTR2))
  2413. DUMPREG(DISPC_OVL_ATTRIBUTES2(OMAP_DSS_VIDEO2));
  2414. DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_VIDEO1));
  2415. DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_VIDEO2));
  2416. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  2417. #undef DUMPREG
  2418. }
  2419. static void _dispc_set_pol_freq(enum omap_channel channel, bool onoff, bool rf,
  2420. bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi, u8 acb)
  2421. {
  2422. u32 l = 0;
  2423. DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
  2424. onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
  2425. l |= FLD_VAL(onoff, 17, 17);
  2426. l |= FLD_VAL(rf, 16, 16);
  2427. l |= FLD_VAL(ieo, 15, 15);
  2428. l |= FLD_VAL(ipc, 14, 14);
  2429. l |= FLD_VAL(ihs, 13, 13);
  2430. l |= FLD_VAL(ivs, 12, 12);
  2431. l |= FLD_VAL(acbi, 11, 8);
  2432. l |= FLD_VAL(acb, 7, 0);
  2433. enable_clocks(1);
  2434. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2435. enable_clocks(0);
  2436. }
  2437. void dispc_set_pol_freq(enum omap_channel channel,
  2438. enum omap_panel_config config, u8 acbi, u8 acb)
  2439. {
  2440. _dispc_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
  2441. (config & OMAP_DSS_LCD_RF) != 0,
  2442. (config & OMAP_DSS_LCD_IEO) != 0,
  2443. (config & OMAP_DSS_LCD_IPC) != 0,
  2444. (config & OMAP_DSS_LCD_IHS) != 0,
  2445. (config & OMAP_DSS_LCD_IVS) != 0,
  2446. acbi, acb);
  2447. }
  2448. /* with fck as input clock rate, find dispc dividers that produce req_pck */
  2449. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  2450. struct dispc_clock_info *cinfo)
  2451. {
  2452. u16 pcd_min = is_tft ? 2 : 3;
  2453. unsigned long best_pck;
  2454. u16 best_ld, cur_ld;
  2455. u16 best_pd, cur_pd;
  2456. best_pck = 0;
  2457. best_ld = 0;
  2458. best_pd = 0;
  2459. for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
  2460. unsigned long lck = fck / cur_ld;
  2461. for (cur_pd = pcd_min; cur_pd <= 255; ++cur_pd) {
  2462. unsigned long pck = lck / cur_pd;
  2463. long old_delta = abs(best_pck - req_pck);
  2464. long new_delta = abs(pck - req_pck);
  2465. if (best_pck == 0 || new_delta < old_delta) {
  2466. best_pck = pck;
  2467. best_ld = cur_ld;
  2468. best_pd = cur_pd;
  2469. if (pck == req_pck)
  2470. goto found;
  2471. }
  2472. if (pck < req_pck)
  2473. break;
  2474. }
  2475. if (lck / pcd_min < req_pck)
  2476. break;
  2477. }
  2478. found:
  2479. cinfo->lck_div = best_ld;
  2480. cinfo->pck_div = best_pd;
  2481. cinfo->lck = fck / cinfo->lck_div;
  2482. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2483. }
  2484. /* calculate clock rates using dividers in cinfo */
  2485. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2486. struct dispc_clock_info *cinfo)
  2487. {
  2488. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2489. return -EINVAL;
  2490. if (cinfo->pck_div < 2 || cinfo->pck_div > 255)
  2491. return -EINVAL;
  2492. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2493. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2494. return 0;
  2495. }
  2496. int dispc_set_clock_div(enum omap_channel channel,
  2497. struct dispc_clock_info *cinfo)
  2498. {
  2499. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2500. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2501. dispc_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2502. return 0;
  2503. }
  2504. int dispc_get_clock_div(enum omap_channel channel,
  2505. struct dispc_clock_info *cinfo)
  2506. {
  2507. unsigned long fck;
  2508. fck = dispc_fclk_rate();
  2509. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2510. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2511. cinfo->lck = fck / cinfo->lck_div;
  2512. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2513. return 0;
  2514. }
  2515. /* dispc.irq_lock has to be locked by the caller */
  2516. static void _omap_dispc_set_irqs(void)
  2517. {
  2518. u32 mask;
  2519. u32 old_mask;
  2520. int i;
  2521. struct omap_dispc_isr_data *isr_data;
  2522. mask = dispc.irq_error_mask;
  2523. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2524. isr_data = &dispc.registered_isr[i];
  2525. if (isr_data->isr == NULL)
  2526. continue;
  2527. mask |= isr_data->mask;
  2528. }
  2529. enable_clocks(1);
  2530. old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2531. /* clear the irqstatus for newly enabled irqs */
  2532. dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
  2533. dispc_write_reg(DISPC_IRQENABLE, mask);
  2534. enable_clocks(0);
  2535. }
  2536. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2537. {
  2538. int i;
  2539. int ret;
  2540. unsigned long flags;
  2541. struct omap_dispc_isr_data *isr_data;
  2542. if (isr == NULL)
  2543. return -EINVAL;
  2544. spin_lock_irqsave(&dispc.irq_lock, flags);
  2545. /* check for duplicate entry */
  2546. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2547. isr_data = &dispc.registered_isr[i];
  2548. if (isr_data->isr == isr && isr_data->arg == arg &&
  2549. isr_data->mask == mask) {
  2550. ret = -EINVAL;
  2551. goto err;
  2552. }
  2553. }
  2554. isr_data = NULL;
  2555. ret = -EBUSY;
  2556. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2557. isr_data = &dispc.registered_isr[i];
  2558. if (isr_data->isr != NULL)
  2559. continue;
  2560. isr_data->isr = isr;
  2561. isr_data->arg = arg;
  2562. isr_data->mask = mask;
  2563. ret = 0;
  2564. break;
  2565. }
  2566. if (ret)
  2567. goto err;
  2568. _omap_dispc_set_irqs();
  2569. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2570. return 0;
  2571. err:
  2572. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2573. return ret;
  2574. }
  2575. EXPORT_SYMBOL(omap_dispc_register_isr);
  2576. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2577. {
  2578. int i;
  2579. unsigned long flags;
  2580. int ret = -EINVAL;
  2581. struct omap_dispc_isr_data *isr_data;
  2582. spin_lock_irqsave(&dispc.irq_lock, flags);
  2583. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2584. isr_data = &dispc.registered_isr[i];
  2585. if (isr_data->isr != isr || isr_data->arg != arg ||
  2586. isr_data->mask != mask)
  2587. continue;
  2588. /* found the correct isr */
  2589. isr_data->isr = NULL;
  2590. isr_data->arg = NULL;
  2591. isr_data->mask = 0;
  2592. ret = 0;
  2593. break;
  2594. }
  2595. if (ret == 0)
  2596. _omap_dispc_set_irqs();
  2597. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2598. return ret;
  2599. }
  2600. EXPORT_SYMBOL(omap_dispc_unregister_isr);
  2601. #ifdef DEBUG
  2602. static void print_irq_status(u32 status)
  2603. {
  2604. if ((status & dispc.irq_error_mask) == 0)
  2605. return;
  2606. printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
  2607. #define PIS(x) \
  2608. if (status & DISPC_IRQ_##x) \
  2609. printk(#x " ");
  2610. PIS(GFX_FIFO_UNDERFLOW);
  2611. PIS(OCP_ERR);
  2612. PIS(VID1_FIFO_UNDERFLOW);
  2613. PIS(VID2_FIFO_UNDERFLOW);
  2614. PIS(SYNC_LOST);
  2615. PIS(SYNC_LOST_DIGIT);
  2616. if (dss_has_feature(FEAT_MGR_LCD2))
  2617. PIS(SYNC_LOST2);
  2618. #undef PIS
  2619. printk("\n");
  2620. }
  2621. #endif
  2622. /* Called from dss.c. Note that we don't touch clocks here,
  2623. * but we presume they are on because we got an IRQ. However,
  2624. * an irq handler may turn the clocks off, so we may not have
  2625. * clock later in the function. */
  2626. static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
  2627. {
  2628. int i;
  2629. u32 irqstatus, irqenable;
  2630. u32 handledirqs = 0;
  2631. u32 unhandled_errors;
  2632. struct omap_dispc_isr_data *isr_data;
  2633. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  2634. spin_lock(&dispc.irq_lock);
  2635. irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
  2636. irqenable = dispc_read_reg(DISPC_IRQENABLE);
  2637. /* IRQ is not for us */
  2638. if (!(irqstatus & irqenable)) {
  2639. spin_unlock(&dispc.irq_lock);
  2640. return IRQ_NONE;
  2641. }
  2642. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2643. spin_lock(&dispc.irq_stats_lock);
  2644. dispc.irq_stats.irq_count++;
  2645. dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
  2646. spin_unlock(&dispc.irq_stats_lock);
  2647. #endif
  2648. #ifdef DEBUG
  2649. if (dss_debug)
  2650. print_irq_status(irqstatus);
  2651. #endif
  2652. /* Ack the interrupt. Do it here before clocks are possibly turned
  2653. * off */
  2654. dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
  2655. /* flush posted write */
  2656. dispc_read_reg(DISPC_IRQSTATUS);
  2657. /* make a copy and unlock, so that isrs can unregister
  2658. * themselves */
  2659. memcpy(registered_isr, dispc.registered_isr,
  2660. sizeof(registered_isr));
  2661. spin_unlock(&dispc.irq_lock);
  2662. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2663. isr_data = &registered_isr[i];
  2664. if (!isr_data->isr)
  2665. continue;
  2666. if (isr_data->mask & irqstatus) {
  2667. isr_data->isr(isr_data->arg, irqstatus);
  2668. handledirqs |= isr_data->mask;
  2669. }
  2670. }
  2671. spin_lock(&dispc.irq_lock);
  2672. unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
  2673. if (unhandled_errors) {
  2674. dispc.error_irqs |= unhandled_errors;
  2675. dispc.irq_error_mask &= ~unhandled_errors;
  2676. _omap_dispc_set_irqs();
  2677. schedule_work(&dispc.error_work);
  2678. }
  2679. spin_unlock(&dispc.irq_lock);
  2680. return IRQ_HANDLED;
  2681. }
  2682. static void dispc_error_worker(struct work_struct *work)
  2683. {
  2684. int i;
  2685. u32 errors;
  2686. unsigned long flags;
  2687. spin_lock_irqsave(&dispc.irq_lock, flags);
  2688. errors = dispc.error_irqs;
  2689. dispc.error_irqs = 0;
  2690. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2691. if (errors & DISPC_IRQ_GFX_FIFO_UNDERFLOW) {
  2692. DSSERR("GFX_FIFO_UNDERFLOW, disabling GFX\n");
  2693. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2694. struct omap_overlay *ovl;
  2695. ovl = omap_dss_get_overlay(i);
  2696. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2697. continue;
  2698. if (ovl->id == 0) {
  2699. dispc_enable_plane(ovl->id, 0);
  2700. dispc_go(ovl->manager->id);
  2701. mdelay(50);
  2702. break;
  2703. }
  2704. }
  2705. }
  2706. if (errors & DISPC_IRQ_VID1_FIFO_UNDERFLOW) {
  2707. DSSERR("VID1_FIFO_UNDERFLOW, disabling VID1\n");
  2708. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2709. struct omap_overlay *ovl;
  2710. ovl = omap_dss_get_overlay(i);
  2711. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2712. continue;
  2713. if (ovl->id == 1) {
  2714. dispc_enable_plane(ovl->id, 0);
  2715. dispc_go(ovl->manager->id);
  2716. mdelay(50);
  2717. break;
  2718. }
  2719. }
  2720. }
  2721. if (errors & DISPC_IRQ_VID2_FIFO_UNDERFLOW) {
  2722. DSSERR("VID2_FIFO_UNDERFLOW, disabling VID2\n");
  2723. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2724. struct omap_overlay *ovl;
  2725. ovl = omap_dss_get_overlay(i);
  2726. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2727. continue;
  2728. if (ovl->id == 2) {
  2729. dispc_enable_plane(ovl->id, 0);
  2730. dispc_go(ovl->manager->id);
  2731. mdelay(50);
  2732. break;
  2733. }
  2734. }
  2735. }
  2736. if (errors & DISPC_IRQ_SYNC_LOST) {
  2737. struct omap_overlay_manager *manager = NULL;
  2738. bool enable = false;
  2739. DSSERR("SYNC_LOST, disabling LCD\n");
  2740. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2741. struct omap_overlay_manager *mgr;
  2742. mgr = omap_dss_get_overlay_manager(i);
  2743. if (mgr->id == OMAP_DSS_CHANNEL_LCD) {
  2744. manager = mgr;
  2745. enable = mgr->device->state ==
  2746. OMAP_DSS_DISPLAY_ACTIVE;
  2747. mgr->device->driver->disable(mgr->device);
  2748. break;
  2749. }
  2750. }
  2751. if (manager) {
  2752. struct omap_dss_device *dssdev = manager->device;
  2753. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2754. struct omap_overlay *ovl;
  2755. ovl = omap_dss_get_overlay(i);
  2756. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2757. continue;
  2758. if (ovl->id != 0 && ovl->manager == manager)
  2759. dispc_enable_plane(ovl->id, 0);
  2760. }
  2761. dispc_go(manager->id);
  2762. mdelay(50);
  2763. if (enable)
  2764. dssdev->driver->enable(dssdev);
  2765. }
  2766. }
  2767. if (errors & DISPC_IRQ_SYNC_LOST_DIGIT) {
  2768. struct omap_overlay_manager *manager = NULL;
  2769. bool enable = false;
  2770. DSSERR("SYNC_LOST_DIGIT, disabling TV\n");
  2771. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2772. struct omap_overlay_manager *mgr;
  2773. mgr = omap_dss_get_overlay_manager(i);
  2774. if (mgr->id == OMAP_DSS_CHANNEL_DIGIT) {
  2775. manager = mgr;
  2776. enable = mgr->device->state ==
  2777. OMAP_DSS_DISPLAY_ACTIVE;
  2778. mgr->device->driver->disable(mgr->device);
  2779. break;
  2780. }
  2781. }
  2782. if (manager) {
  2783. struct omap_dss_device *dssdev = manager->device;
  2784. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2785. struct omap_overlay *ovl;
  2786. ovl = omap_dss_get_overlay(i);
  2787. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2788. continue;
  2789. if (ovl->id != 0 && ovl->manager == manager)
  2790. dispc_enable_plane(ovl->id, 0);
  2791. }
  2792. dispc_go(manager->id);
  2793. mdelay(50);
  2794. if (enable)
  2795. dssdev->driver->enable(dssdev);
  2796. }
  2797. }
  2798. if (errors & DISPC_IRQ_SYNC_LOST2) {
  2799. struct omap_overlay_manager *manager = NULL;
  2800. bool enable = false;
  2801. DSSERR("SYNC_LOST for LCD2, disabling LCD2\n");
  2802. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2803. struct omap_overlay_manager *mgr;
  2804. mgr = omap_dss_get_overlay_manager(i);
  2805. if (mgr->id == OMAP_DSS_CHANNEL_LCD2) {
  2806. manager = mgr;
  2807. enable = mgr->device->state ==
  2808. OMAP_DSS_DISPLAY_ACTIVE;
  2809. mgr->device->driver->disable(mgr->device);
  2810. break;
  2811. }
  2812. }
  2813. if (manager) {
  2814. struct omap_dss_device *dssdev = manager->device;
  2815. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2816. struct omap_overlay *ovl;
  2817. ovl = omap_dss_get_overlay(i);
  2818. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2819. continue;
  2820. if (ovl->id != 0 && ovl->manager == manager)
  2821. dispc_enable_plane(ovl->id, 0);
  2822. }
  2823. dispc_go(manager->id);
  2824. mdelay(50);
  2825. if (enable)
  2826. dssdev->driver->enable(dssdev);
  2827. }
  2828. }
  2829. if (errors & DISPC_IRQ_OCP_ERR) {
  2830. DSSERR("OCP_ERR\n");
  2831. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2832. struct omap_overlay_manager *mgr;
  2833. mgr = omap_dss_get_overlay_manager(i);
  2834. if (mgr->caps & OMAP_DSS_OVL_CAP_DISPC)
  2835. mgr->device->driver->disable(mgr->device);
  2836. }
  2837. }
  2838. spin_lock_irqsave(&dispc.irq_lock, flags);
  2839. dispc.irq_error_mask |= errors;
  2840. _omap_dispc_set_irqs();
  2841. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2842. }
  2843. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
  2844. {
  2845. void dispc_irq_wait_handler(void *data, u32 mask)
  2846. {
  2847. complete((struct completion *)data);
  2848. }
  2849. int r;
  2850. DECLARE_COMPLETION_ONSTACK(completion);
  2851. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2852. irqmask);
  2853. if (r)
  2854. return r;
  2855. timeout = wait_for_completion_timeout(&completion, timeout);
  2856. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2857. if (timeout == 0)
  2858. return -ETIMEDOUT;
  2859. if (timeout == -ERESTARTSYS)
  2860. return -ERESTARTSYS;
  2861. return 0;
  2862. }
  2863. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  2864. unsigned long timeout)
  2865. {
  2866. void dispc_irq_wait_handler(void *data, u32 mask)
  2867. {
  2868. complete((struct completion *)data);
  2869. }
  2870. int r;
  2871. DECLARE_COMPLETION_ONSTACK(completion);
  2872. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2873. irqmask);
  2874. if (r)
  2875. return r;
  2876. timeout = wait_for_completion_interruptible_timeout(&completion,
  2877. timeout);
  2878. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2879. if (timeout == 0)
  2880. return -ETIMEDOUT;
  2881. if (timeout == -ERESTARTSYS)
  2882. return -ERESTARTSYS;
  2883. return 0;
  2884. }
  2885. #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
  2886. void dispc_fake_vsync_irq(void)
  2887. {
  2888. u32 irqstatus = DISPC_IRQ_VSYNC;
  2889. int i;
  2890. WARN_ON(!in_interrupt());
  2891. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2892. struct omap_dispc_isr_data *isr_data;
  2893. isr_data = &dispc.registered_isr[i];
  2894. if (!isr_data->isr)
  2895. continue;
  2896. if (isr_data->mask & irqstatus)
  2897. isr_data->isr(isr_data->arg, irqstatus);
  2898. }
  2899. }
  2900. #endif
  2901. static void _omap_dispc_initialize_irq(void)
  2902. {
  2903. unsigned long flags;
  2904. spin_lock_irqsave(&dispc.irq_lock, flags);
  2905. memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
  2906. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  2907. if (dss_has_feature(FEAT_MGR_LCD2))
  2908. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  2909. /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
  2910. * so clear it */
  2911. dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
  2912. _omap_dispc_set_irqs();
  2913. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2914. }
  2915. void dispc_enable_sidle(void)
  2916. {
  2917. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2918. }
  2919. void dispc_disable_sidle(void)
  2920. {
  2921. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2922. }
  2923. static void _omap_dispc_initial_config(void)
  2924. {
  2925. u32 l;
  2926. l = dispc_read_reg(DISPC_SYSCONFIG);
  2927. l = FLD_MOD(l, 2, 13, 12); /* MIDLEMODE: smart standby */
  2928. l = FLD_MOD(l, 2, 4, 3); /* SIDLEMODE: smart idle */
  2929. l = FLD_MOD(l, 1, 2, 2); /* ENWAKEUP */
  2930. l = FLD_MOD(l, 1, 0, 0); /* AUTOIDLE */
  2931. dispc_write_reg(DISPC_SYSCONFIG, l);
  2932. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  2933. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2934. l = dispc_read_reg(DISPC_DIVISOR);
  2935. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  2936. l = FLD_MOD(l, 1, 0, 0);
  2937. l = FLD_MOD(l, 1, 23, 16);
  2938. dispc_write_reg(DISPC_DIVISOR, l);
  2939. }
  2940. /* FUNCGATED */
  2941. if (dss_has_feature(FEAT_FUNCGATED))
  2942. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  2943. /* L3 firewall setting: enable access to OCM RAM */
  2944. /* XXX this should be somewhere in plat-omap */
  2945. if (cpu_is_omap24xx())
  2946. __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
  2947. _dispc_setup_color_conv_coef();
  2948. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  2949. dispc_read_plane_fifo_sizes();
  2950. }
  2951. int dispc_enable_plane(enum omap_plane plane, bool enable)
  2952. {
  2953. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2954. enable_clocks(1);
  2955. _dispc_enable_plane(plane, enable);
  2956. enable_clocks(0);
  2957. return 0;
  2958. }
  2959. int dispc_setup_plane(enum omap_plane plane,
  2960. u32 paddr, u16 screen_width,
  2961. u16 pos_x, u16 pos_y,
  2962. u16 width, u16 height,
  2963. u16 out_width, u16 out_height,
  2964. enum omap_color_mode color_mode,
  2965. bool ilace,
  2966. enum omap_dss_rotation_type rotation_type,
  2967. u8 rotation, bool mirror, u8 global_alpha,
  2968. u8 pre_mult_alpha, enum omap_channel channel,
  2969. u32 puv_addr)
  2970. {
  2971. int r = 0;
  2972. DSSDBG("dispc_setup_plane %d, pa %x, sw %d, %d, %d, %dx%d -> "
  2973. "%dx%d, ilace %d, cmode %x, rot %d, mir %d chan %d\n",
  2974. plane, paddr, screen_width, pos_x, pos_y,
  2975. width, height,
  2976. out_width, out_height,
  2977. ilace, color_mode,
  2978. rotation, mirror, channel);
  2979. enable_clocks(1);
  2980. r = _dispc_setup_plane(plane,
  2981. paddr, screen_width,
  2982. pos_x, pos_y,
  2983. width, height,
  2984. out_width, out_height,
  2985. color_mode, ilace,
  2986. rotation_type,
  2987. rotation, mirror,
  2988. global_alpha,
  2989. pre_mult_alpha,
  2990. channel, puv_addr);
  2991. enable_clocks(0);
  2992. return r;
  2993. }
  2994. /* DISPC HW IP initialisation */
  2995. static int omap_dispchw_probe(struct platform_device *pdev)
  2996. {
  2997. u32 rev;
  2998. int r = 0;
  2999. struct resource *dispc_mem;
  3000. dispc.pdev = pdev;
  3001. spin_lock_init(&dispc.irq_lock);
  3002. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  3003. spin_lock_init(&dispc.irq_stats_lock);
  3004. dispc.irq_stats.last_reset = jiffies;
  3005. #endif
  3006. INIT_WORK(&dispc.error_work, dispc_error_worker);
  3007. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  3008. if (!dispc_mem) {
  3009. DSSERR("can't get IORESOURCE_MEM DISPC\n");
  3010. r = -EINVAL;
  3011. goto fail0;
  3012. }
  3013. dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
  3014. if (!dispc.base) {
  3015. DSSERR("can't ioremap DISPC\n");
  3016. r = -ENOMEM;
  3017. goto fail0;
  3018. }
  3019. dispc.irq = platform_get_irq(dispc.pdev, 0);
  3020. if (dispc.irq < 0) {
  3021. DSSERR("platform_get_irq failed\n");
  3022. r = -ENODEV;
  3023. goto fail1;
  3024. }
  3025. r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
  3026. "OMAP DISPC", dispc.pdev);
  3027. if (r < 0) {
  3028. DSSERR("request_irq failed\n");
  3029. goto fail1;
  3030. }
  3031. enable_clocks(1);
  3032. _omap_dispc_initial_config();
  3033. _omap_dispc_initialize_irq();
  3034. dispc_save_context();
  3035. rev = dispc_read_reg(DISPC_REVISION);
  3036. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  3037. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3038. enable_clocks(0);
  3039. return 0;
  3040. fail1:
  3041. iounmap(dispc.base);
  3042. fail0:
  3043. return r;
  3044. }
  3045. static int omap_dispchw_remove(struct platform_device *pdev)
  3046. {
  3047. free_irq(dispc.irq, dispc.pdev);
  3048. iounmap(dispc.base);
  3049. return 0;
  3050. }
  3051. static struct platform_driver omap_dispchw_driver = {
  3052. .probe = omap_dispchw_probe,
  3053. .remove = omap_dispchw_remove,
  3054. .driver = {
  3055. .name = "omapdss_dispc",
  3056. .owner = THIS_MODULE,
  3057. },
  3058. };
  3059. int dispc_init_platform_driver(void)
  3060. {
  3061. return platform_driver_register(&omap_dispchw_driver);
  3062. }
  3063. void dispc_uninit_platform_driver(void)
  3064. {
  3065. return platform_driver_unregister(&omap_dispchw_driver);
  3066. }