mmci.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367
  1. /*
  2. * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
  3. *
  4. * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
  5. * Copyright (C) 2010 ST-Ericsson SA
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/moduleparam.h>
  13. #include <linux/init.h>
  14. #include <linux/ioport.h>
  15. #include <linux/device.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/kernel.h>
  18. #include <linux/delay.h>
  19. #include <linux/err.h>
  20. #include <linux/highmem.h>
  21. #include <linux/log2.h>
  22. #include <linux/mmc/host.h>
  23. #include <linux/mmc/card.h>
  24. #include <linux/amba/bus.h>
  25. #include <linux/clk.h>
  26. #include <linux/scatterlist.h>
  27. #include <linux/gpio.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/amba/mmci.h>
  32. #include <asm/div64.h>
  33. #include <asm/io.h>
  34. #include <asm/sizes.h>
  35. #include "mmci.h"
  36. #define DRIVER_NAME "mmci-pl18x"
  37. static unsigned int fmax = 515633;
  38. /**
  39. * struct variant_data - MMCI variant-specific quirks
  40. * @clkreg: default value for MCICLOCK register
  41. * @clkreg_enable: enable value for MMCICLOCK register
  42. * @datalength_bits: number of bits in the MMCIDATALENGTH register
  43. * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
  44. * is asserted (likewise for RX)
  45. * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
  46. * is asserted (likewise for RX)
  47. * @sdio: variant supports SDIO
  48. * @st_clkdiv: true if using a ST-specific clock divider algorithm
  49. * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
  50. */
  51. struct variant_data {
  52. unsigned int clkreg;
  53. unsigned int clkreg_enable;
  54. unsigned int datalength_bits;
  55. unsigned int fifosize;
  56. unsigned int fifohalfsize;
  57. bool sdio;
  58. bool st_clkdiv;
  59. bool blksz_datactrl16;
  60. };
  61. static struct variant_data variant_arm = {
  62. .fifosize = 16 * 4,
  63. .fifohalfsize = 8 * 4,
  64. .datalength_bits = 16,
  65. };
  66. static struct variant_data variant_arm_extended_fifo = {
  67. .fifosize = 128 * 4,
  68. .fifohalfsize = 64 * 4,
  69. .datalength_bits = 16,
  70. };
  71. static struct variant_data variant_u300 = {
  72. .fifosize = 16 * 4,
  73. .fifohalfsize = 8 * 4,
  74. .clkreg_enable = MCI_ST_U300_HWFCEN,
  75. .datalength_bits = 16,
  76. .sdio = true,
  77. };
  78. static struct variant_data variant_ux500 = {
  79. .fifosize = 30 * 4,
  80. .fifohalfsize = 8 * 4,
  81. .clkreg = MCI_CLK_ENABLE,
  82. .clkreg_enable = MCI_ST_UX500_HWFCEN,
  83. .datalength_bits = 24,
  84. .sdio = true,
  85. .st_clkdiv = true,
  86. };
  87. static struct variant_data variant_ux500v2 = {
  88. .fifosize = 30 * 4,
  89. .fifohalfsize = 8 * 4,
  90. .clkreg = MCI_CLK_ENABLE,
  91. .clkreg_enable = MCI_ST_UX500_HWFCEN,
  92. .datalength_bits = 24,
  93. .sdio = true,
  94. .st_clkdiv = true,
  95. .blksz_datactrl16 = true,
  96. };
  97. /*
  98. * This must be called with host->lock held
  99. */
  100. static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
  101. {
  102. struct variant_data *variant = host->variant;
  103. u32 clk = variant->clkreg;
  104. if (desired) {
  105. if (desired >= host->mclk) {
  106. clk = MCI_CLK_BYPASS;
  107. if (variant->st_clkdiv)
  108. clk |= MCI_ST_UX500_NEG_EDGE;
  109. host->cclk = host->mclk;
  110. } else if (variant->st_clkdiv) {
  111. /*
  112. * DB8500 TRM says f = mclk / (clkdiv + 2)
  113. * => clkdiv = (mclk / f) - 2
  114. * Round the divider up so we don't exceed the max
  115. * frequency
  116. */
  117. clk = DIV_ROUND_UP(host->mclk, desired) - 2;
  118. if (clk >= 256)
  119. clk = 255;
  120. host->cclk = host->mclk / (clk + 2);
  121. } else {
  122. /*
  123. * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
  124. * => clkdiv = mclk / (2 * f) - 1
  125. */
  126. clk = host->mclk / (2 * desired) - 1;
  127. if (clk >= 256)
  128. clk = 255;
  129. host->cclk = host->mclk / (2 * (clk + 1));
  130. }
  131. clk |= variant->clkreg_enable;
  132. clk |= MCI_CLK_ENABLE;
  133. /* This hasn't proven to be worthwhile */
  134. /* clk |= MCI_CLK_PWRSAVE; */
  135. }
  136. if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
  137. clk |= MCI_4BIT_BUS;
  138. if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
  139. clk |= MCI_ST_8BIT_BUS;
  140. writel(clk, host->base + MMCICLOCK);
  141. }
  142. static void
  143. mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
  144. {
  145. writel(0, host->base + MMCICOMMAND);
  146. BUG_ON(host->data);
  147. host->mrq = NULL;
  148. host->cmd = NULL;
  149. /*
  150. * Need to drop the host lock here; mmc_request_done may call
  151. * back into the driver...
  152. */
  153. spin_unlock(&host->lock);
  154. mmc_request_done(host->mmc, mrq);
  155. spin_lock(&host->lock);
  156. }
  157. static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
  158. {
  159. void __iomem *base = host->base;
  160. if (host->singleirq) {
  161. unsigned int mask0 = readl(base + MMCIMASK0);
  162. mask0 &= ~MCI_IRQ1MASK;
  163. mask0 |= mask;
  164. writel(mask0, base + MMCIMASK0);
  165. }
  166. writel(mask, base + MMCIMASK1);
  167. }
  168. static void mmci_stop_data(struct mmci_host *host)
  169. {
  170. writel(0, host->base + MMCIDATACTRL);
  171. mmci_set_mask1(host, 0);
  172. host->data = NULL;
  173. }
  174. static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
  175. {
  176. unsigned int flags = SG_MITER_ATOMIC;
  177. if (data->flags & MMC_DATA_READ)
  178. flags |= SG_MITER_TO_SG;
  179. else
  180. flags |= SG_MITER_FROM_SG;
  181. sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
  182. }
  183. /*
  184. * All the DMA operation mode stuff goes inside this ifdef.
  185. * This assumes that you have a generic DMA device interface,
  186. * no custom DMA interfaces are supported.
  187. */
  188. #ifdef CONFIG_DMA_ENGINE
  189. static void __devinit mmci_dma_setup(struct mmci_host *host)
  190. {
  191. struct mmci_platform_data *plat = host->plat;
  192. const char *rxname, *txname;
  193. dma_cap_mask_t mask;
  194. if (!plat || !plat->dma_filter) {
  195. dev_info(mmc_dev(host->mmc), "no DMA platform data\n");
  196. return;
  197. }
  198. /* Try to acquire a generic DMA engine slave channel */
  199. dma_cap_zero(mask);
  200. dma_cap_set(DMA_SLAVE, mask);
  201. /*
  202. * If only an RX channel is specified, the driver will
  203. * attempt to use it bidirectionally, however if it is
  204. * is specified but cannot be located, DMA will be disabled.
  205. */
  206. if (plat->dma_rx_param) {
  207. host->dma_rx_channel = dma_request_channel(mask,
  208. plat->dma_filter,
  209. plat->dma_rx_param);
  210. /* E.g if no DMA hardware is present */
  211. if (!host->dma_rx_channel)
  212. dev_err(mmc_dev(host->mmc), "no RX DMA channel\n");
  213. }
  214. if (plat->dma_tx_param) {
  215. host->dma_tx_channel = dma_request_channel(mask,
  216. plat->dma_filter,
  217. plat->dma_tx_param);
  218. if (!host->dma_tx_channel)
  219. dev_warn(mmc_dev(host->mmc), "no TX DMA channel\n");
  220. } else {
  221. host->dma_tx_channel = host->dma_rx_channel;
  222. }
  223. if (host->dma_rx_channel)
  224. rxname = dma_chan_name(host->dma_rx_channel);
  225. else
  226. rxname = "none";
  227. if (host->dma_tx_channel)
  228. txname = dma_chan_name(host->dma_tx_channel);
  229. else
  230. txname = "none";
  231. dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
  232. rxname, txname);
  233. /*
  234. * Limit the maximum segment size in any SG entry according to
  235. * the parameters of the DMA engine device.
  236. */
  237. if (host->dma_tx_channel) {
  238. struct device *dev = host->dma_tx_channel->device->dev;
  239. unsigned int max_seg_size = dma_get_max_seg_size(dev);
  240. if (max_seg_size < host->mmc->max_seg_size)
  241. host->mmc->max_seg_size = max_seg_size;
  242. }
  243. if (host->dma_rx_channel) {
  244. struct device *dev = host->dma_rx_channel->device->dev;
  245. unsigned int max_seg_size = dma_get_max_seg_size(dev);
  246. if (max_seg_size < host->mmc->max_seg_size)
  247. host->mmc->max_seg_size = max_seg_size;
  248. }
  249. }
  250. /*
  251. * This is used in __devinit or __devexit so inline it
  252. * so it can be discarded.
  253. */
  254. static inline void mmci_dma_release(struct mmci_host *host)
  255. {
  256. struct mmci_platform_data *plat = host->plat;
  257. if (host->dma_rx_channel)
  258. dma_release_channel(host->dma_rx_channel);
  259. if (host->dma_tx_channel && plat->dma_tx_param)
  260. dma_release_channel(host->dma_tx_channel);
  261. host->dma_rx_channel = host->dma_tx_channel = NULL;
  262. }
  263. static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
  264. {
  265. struct dma_chan *chan = host->dma_current;
  266. enum dma_data_direction dir;
  267. u32 status;
  268. int i;
  269. /* Wait up to 1ms for the DMA to complete */
  270. for (i = 0; ; i++) {
  271. status = readl(host->base + MMCISTATUS);
  272. if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
  273. break;
  274. udelay(10);
  275. }
  276. /*
  277. * Check to see whether we still have some data left in the FIFO -
  278. * this catches DMA controllers which are unable to monitor the
  279. * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
  280. * contiguous buffers. On TX, we'll get a FIFO underrun error.
  281. */
  282. if (status & MCI_RXDATAAVLBLMASK) {
  283. dmaengine_terminate_all(chan);
  284. if (!data->error)
  285. data->error = -EIO;
  286. }
  287. if (data->flags & MMC_DATA_WRITE) {
  288. dir = DMA_TO_DEVICE;
  289. } else {
  290. dir = DMA_FROM_DEVICE;
  291. }
  292. dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
  293. /*
  294. * Use of DMA with scatter-gather is impossible.
  295. * Give up with DMA and switch back to PIO mode.
  296. */
  297. if (status & MCI_RXDATAAVLBLMASK) {
  298. dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
  299. mmci_dma_release(host);
  300. }
  301. }
  302. static void mmci_dma_data_error(struct mmci_host *host)
  303. {
  304. dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
  305. dmaengine_terminate_all(host->dma_current);
  306. }
  307. static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
  308. {
  309. struct variant_data *variant = host->variant;
  310. struct dma_slave_config conf = {
  311. .src_addr = host->phybase + MMCIFIFO,
  312. .dst_addr = host->phybase + MMCIFIFO,
  313. .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
  314. .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
  315. .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
  316. .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
  317. };
  318. struct mmc_data *data = host->data;
  319. struct dma_chan *chan;
  320. struct dma_device *device;
  321. struct dma_async_tx_descriptor *desc;
  322. int nr_sg;
  323. host->dma_current = NULL;
  324. if (data->flags & MMC_DATA_READ) {
  325. conf.direction = DMA_FROM_DEVICE;
  326. chan = host->dma_rx_channel;
  327. } else {
  328. conf.direction = DMA_TO_DEVICE;
  329. chan = host->dma_tx_channel;
  330. }
  331. /* If there's no DMA channel, fall back to PIO */
  332. if (!chan)
  333. return -EINVAL;
  334. /* If less than or equal to the fifo size, don't bother with DMA */
  335. if (host->size <= variant->fifosize)
  336. return -EINVAL;
  337. device = chan->device;
  338. nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, conf.direction);
  339. if (nr_sg == 0)
  340. return -EINVAL;
  341. dmaengine_slave_config(chan, &conf);
  342. desc = device->device_prep_slave_sg(chan, data->sg, nr_sg,
  343. conf.direction, DMA_CTRL_ACK);
  344. if (!desc)
  345. goto unmap_exit;
  346. /* Okay, go for it. */
  347. host->dma_current = chan;
  348. dev_vdbg(mmc_dev(host->mmc),
  349. "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
  350. data->sg_len, data->blksz, data->blocks, data->flags);
  351. dmaengine_submit(desc);
  352. dma_async_issue_pending(chan);
  353. datactrl |= MCI_DPSM_DMAENABLE;
  354. /* Trigger the DMA transfer */
  355. writel(datactrl, host->base + MMCIDATACTRL);
  356. /*
  357. * Let the MMCI say when the data is ended and it's time
  358. * to fire next DMA request. When that happens, MMCI will
  359. * call mmci_data_end()
  360. */
  361. writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
  362. host->base + MMCIMASK0);
  363. return 0;
  364. unmap_exit:
  365. dmaengine_terminate_all(chan);
  366. dma_unmap_sg(device->dev, data->sg, data->sg_len, conf.direction);
  367. return -ENOMEM;
  368. }
  369. #else
  370. /* Blank functions if the DMA engine is not available */
  371. static inline void mmci_dma_setup(struct mmci_host *host)
  372. {
  373. }
  374. static inline void mmci_dma_release(struct mmci_host *host)
  375. {
  376. }
  377. static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
  378. {
  379. }
  380. static inline void mmci_dma_data_error(struct mmci_host *host)
  381. {
  382. }
  383. static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
  384. {
  385. return -ENOSYS;
  386. }
  387. #endif
  388. static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
  389. {
  390. struct variant_data *variant = host->variant;
  391. unsigned int datactrl, timeout, irqmask;
  392. unsigned long long clks;
  393. void __iomem *base;
  394. int blksz_bits;
  395. dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
  396. data->blksz, data->blocks, data->flags);
  397. host->data = data;
  398. host->size = data->blksz * data->blocks;
  399. data->bytes_xfered = 0;
  400. clks = (unsigned long long)data->timeout_ns * host->cclk;
  401. do_div(clks, 1000000000UL);
  402. timeout = data->timeout_clks + (unsigned int)clks;
  403. base = host->base;
  404. writel(timeout, base + MMCIDATATIMER);
  405. writel(host->size, base + MMCIDATALENGTH);
  406. blksz_bits = ffs(data->blksz) - 1;
  407. BUG_ON(1 << blksz_bits != data->blksz);
  408. if (variant->blksz_datactrl16)
  409. datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
  410. else
  411. datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
  412. if (data->flags & MMC_DATA_READ)
  413. datactrl |= MCI_DPSM_DIRECTION;
  414. /*
  415. * Attempt to use DMA operation mode, if this
  416. * should fail, fall back to PIO mode
  417. */
  418. if (!mmci_dma_start_data(host, datactrl))
  419. return;
  420. /* IRQ mode, map the SG list for CPU reading/writing */
  421. mmci_init_sg(host, data);
  422. if (data->flags & MMC_DATA_READ) {
  423. irqmask = MCI_RXFIFOHALFFULLMASK;
  424. /*
  425. * If we have less than the fifo 'half-full' threshold to
  426. * transfer, trigger a PIO interrupt as soon as any data
  427. * is available.
  428. */
  429. if (host->size < variant->fifohalfsize)
  430. irqmask |= MCI_RXDATAAVLBLMASK;
  431. } else {
  432. /*
  433. * We don't actually need to include "FIFO empty" here
  434. * since its implicit in "FIFO half empty".
  435. */
  436. irqmask = MCI_TXFIFOHALFEMPTYMASK;
  437. }
  438. /* The ST Micro variants has a special bit to enable SDIO */
  439. if (variant->sdio && host->mmc->card)
  440. if (mmc_card_sdio(host->mmc->card))
  441. datactrl |= MCI_ST_DPSM_SDIOEN;
  442. writel(datactrl, base + MMCIDATACTRL);
  443. writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
  444. mmci_set_mask1(host, irqmask);
  445. }
  446. static void
  447. mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
  448. {
  449. void __iomem *base = host->base;
  450. dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
  451. cmd->opcode, cmd->arg, cmd->flags);
  452. if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
  453. writel(0, base + MMCICOMMAND);
  454. udelay(1);
  455. }
  456. c |= cmd->opcode | MCI_CPSM_ENABLE;
  457. if (cmd->flags & MMC_RSP_PRESENT) {
  458. if (cmd->flags & MMC_RSP_136)
  459. c |= MCI_CPSM_LONGRSP;
  460. c |= MCI_CPSM_RESPONSE;
  461. }
  462. if (/*interrupt*/0)
  463. c |= MCI_CPSM_INTERRUPT;
  464. host->cmd = cmd;
  465. writel(cmd->arg, base + MMCIARGUMENT);
  466. writel(c, base + MMCICOMMAND);
  467. }
  468. static void
  469. mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
  470. unsigned int status)
  471. {
  472. /* First check for errors */
  473. if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
  474. u32 remain, success;
  475. /* Terminate the DMA transfer */
  476. if (dma_inprogress(host))
  477. mmci_dma_data_error(host);
  478. /*
  479. * Calculate how far we are into the transfer. Note that
  480. * the data counter gives the number of bytes transferred
  481. * on the MMC bus, not on the host side. On reads, this
  482. * can be as much as a FIFO-worth of data ahead. This
  483. * matters for FIFO overruns only.
  484. */
  485. remain = readl(host->base + MMCIDATACNT);
  486. success = data->blksz * data->blocks - remain;
  487. dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
  488. status, success);
  489. if (status & MCI_DATACRCFAIL) {
  490. /* Last block was not successful */
  491. success -= 1;
  492. data->error = -EILSEQ;
  493. } else if (status & MCI_DATATIMEOUT) {
  494. data->error = -ETIMEDOUT;
  495. } else if (status & MCI_TXUNDERRUN) {
  496. data->error = -EIO;
  497. } else if (status & MCI_RXOVERRUN) {
  498. if (success > host->variant->fifosize)
  499. success -= host->variant->fifosize;
  500. else
  501. success = 0;
  502. data->error = -EIO;
  503. }
  504. data->bytes_xfered = round_down(success, data->blksz);
  505. }
  506. if (status & MCI_DATABLOCKEND)
  507. dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
  508. if (status & MCI_DATAEND || data->error) {
  509. if (dma_inprogress(host))
  510. mmci_dma_unmap(host, data);
  511. mmci_stop_data(host);
  512. if (!data->error)
  513. /* The error clause is handled above, success! */
  514. data->bytes_xfered = data->blksz * data->blocks;
  515. if (!data->stop) {
  516. mmci_request_end(host, data->mrq);
  517. } else {
  518. mmci_start_command(host, data->stop, 0);
  519. }
  520. }
  521. }
  522. static void
  523. mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
  524. unsigned int status)
  525. {
  526. void __iomem *base = host->base;
  527. host->cmd = NULL;
  528. if (status & MCI_CMDTIMEOUT) {
  529. cmd->error = -ETIMEDOUT;
  530. } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
  531. cmd->error = -EILSEQ;
  532. } else {
  533. cmd->resp[0] = readl(base + MMCIRESPONSE0);
  534. cmd->resp[1] = readl(base + MMCIRESPONSE1);
  535. cmd->resp[2] = readl(base + MMCIRESPONSE2);
  536. cmd->resp[3] = readl(base + MMCIRESPONSE3);
  537. }
  538. if (!cmd->data || cmd->error) {
  539. if (host->data)
  540. mmci_stop_data(host);
  541. mmci_request_end(host, cmd->mrq);
  542. } else if (!(cmd->data->flags & MMC_DATA_READ)) {
  543. mmci_start_data(host, cmd->data);
  544. }
  545. }
  546. static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
  547. {
  548. void __iomem *base = host->base;
  549. char *ptr = buffer;
  550. u32 status;
  551. int host_remain = host->size;
  552. do {
  553. int count = host_remain - (readl(base + MMCIFIFOCNT) << 2);
  554. if (count > remain)
  555. count = remain;
  556. if (count <= 0)
  557. break;
  558. readsl(base + MMCIFIFO, ptr, count >> 2);
  559. ptr += count;
  560. remain -= count;
  561. host_remain -= count;
  562. if (remain == 0)
  563. break;
  564. status = readl(base + MMCISTATUS);
  565. } while (status & MCI_RXDATAAVLBL);
  566. return ptr - buffer;
  567. }
  568. static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
  569. {
  570. struct variant_data *variant = host->variant;
  571. void __iomem *base = host->base;
  572. char *ptr = buffer;
  573. do {
  574. unsigned int count, maxcnt;
  575. maxcnt = status & MCI_TXFIFOEMPTY ?
  576. variant->fifosize : variant->fifohalfsize;
  577. count = min(remain, maxcnt);
  578. /*
  579. * The ST Micro variant for SDIO transfer sizes
  580. * less then 8 bytes should have clock H/W flow
  581. * control disabled.
  582. */
  583. if (variant->sdio &&
  584. mmc_card_sdio(host->mmc->card)) {
  585. if (count < 8)
  586. writel(readl(host->base + MMCICLOCK) &
  587. ~variant->clkreg_enable,
  588. host->base + MMCICLOCK);
  589. else
  590. writel(readl(host->base + MMCICLOCK) |
  591. variant->clkreg_enable,
  592. host->base + MMCICLOCK);
  593. }
  594. /*
  595. * SDIO especially may want to send something that is
  596. * not divisible by 4 (as opposed to card sectors
  597. * etc), and the FIFO only accept full 32-bit writes.
  598. * So compensate by adding +3 on the count, a single
  599. * byte become a 32bit write, 7 bytes will be two
  600. * 32bit writes etc.
  601. */
  602. writesl(base + MMCIFIFO, ptr, (count + 3) >> 2);
  603. ptr += count;
  604. remain -= count;
  605. if (remain == 0)
  606. break;
  607. status = readl(base + MMCISTATUS);
  608. } while (status & MCI_TXFIFOHALFEMPTY);
  609. return ptr - buffer;
  610. }
  611. /*
  612. * PIO data transfer IRQ handler.
  613. */
  614. static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
  615. {
  616. struct mmci_host *host = dev_id;
  617. struct sg_mapping_iter *sg_miter = &host->sg_miter;
  618. struct variant_data *variant = host->variant;
  619. void __iomem *base = host->base;
  620. unsigned long flags;
  621. u32 status;
  622. status = readl(base + MMCISTATUS);
  623. dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
  624. local_irq_save(flags);
  625. do {
  626. unsigned int remain, len;
  627. char *buffer;
  628. /*
  629. * For write, we only need to test the half-empty flag
  630. * here - if the FIFO is completely empty, then by
  631. * definition it is more than half empty.
  632. *
  633. * For read, check for data available.
  634. */
  635. if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
  636. break;
  637. if (!sg_miter_next(sg_miter))
  638. break;
  639. buffer = sg_miter->addr;
  640. remain = sg_miter->length;
  641. len = 0;
  642. if (status & MCI_RXACTIVE)
  643. len = mmci_pio_read(host, buffer, remain);
  644. if (status & MCI_TXACTIVE)
  645. len = mmci_pio_write(host, buffer, remain, status);
  646. sg_miter->consumed = len;
  647. host->size -= len;
  648. remain -= len;
  649. if (remain)
  650. break;
  651. status = readl(base + MMCISTATUS);
  652. } while (1);
  653. sg_miter_stop(sg_miter);
  654. local_irq_restore(flags);
  655. /*
  656. * If we have less than the fifo 'half-full' threshold to transfer,
  657. * trigger a PIO interrupt as soon as any data is available.
  658. */
  659. if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
  660. mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
  661. /*
  662. * If we run out of data, disable the data IRQs; this
  663. * prevents a race where the FIFO becomes empty before
  664. * the chip itself has disabled the data path, and
  665. * stops us racing with our data end IRQ.
  666. */
  667. if (host->size == 0) {
  668. mmci_set_mask1(host, 0);
  669. writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
  670. }
  671. return IRQ_HANDLED;
  672. }
  673. /*
  674. * Handle completion of command and data transfers.
  675. */
  676. static irqreturn_t mmci_irq(int irq, void *dev_id)
  677. {
  678. struct mmci_host *host = dev_id;
  679. u32 status;
  680. int ret = 0;
  681. spin_lock(&host->lock);
  682. do {
  683. struct mmc_command *cmd;
  684. struct mmc_data *data;
  685. status = readl(host->base + MMCISTATUS);
  686. if (host->singleirq) {
  687. if (status & readl(host->base + MMCIMASK1))
  688. mmci_pio_irq(irq, dev_id);
  689. status &= ~MCI_IRQ1MASK;
  690. }
  691. status &= readl(host->base + MMCIMASK0);
  692. writel(status, host->base + MMCICLEAR);
  693. dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
  694. data = host->data;
  695. if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_TXUNDERRUN|
  696. MCI_RXOVERRUN|MCI_DATAEND|MCI_DATABLOCKEND) && data)
  697. mmci_data_irq(host, data, status);
  698. cmd = host->cmd;
  699. if (status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|MCI_CMDSENT|MCI_CMDRESPEND) && cmd)
  700. mmci_cmd_irq(host, cmd, status);
  701. ret = 1;
  702. } while (status);
  703. spin_unlock(&host->lock);
  704. return IRQ_RETVAL(ret);
  705. }
  706. static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  707. {
  708. struct mmci_host *host = mmc_priv(mmc);
  709. unsigned long flags;
  710. WARN_ON(host->mrq != NULL);
  711. if (mrq->data && !is_power_of_2(mrq->data->blksz)) {
  712. dev_err(mmc_dev(mmc), "unsupported block size (%d bytes)\n",
  713. mrq->data->blksz);
  714. mrq->cmd->error = -EINVAL;
  715. mmc_request_done(mmc, mrq);
  716. return;
  717. }
  718. spin_lock_irqsave(&host->lock, flags);
  719. host->mrq = mrq;
  720. if (mrq->data && mrq->data->flags & MMC_DATA_READ)
  721. mmci_start_data(host, mrq->data);
  722. mmci_start_command(host, mrq->cmd, 0);
  723. spin_unlock_irqrestore(&host->lock, flags);
  724. }
  725. static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  726. {
  727. struct mmci_host *host = mmc_priv(mmc);
  728. u32 pwr = 0;
  729. unsigned long flags;
  730. int ret;
  731. switch (ios->power_mode) {
  732. case MMC_POWER_OFF:
  733. if (host->vcc)
  734. ret = mmc_regulator_set_ocr(mmc, host->vcc, 0);
  735. break;
  736. case MMC_POWER_UP:
  737. if (host->vcc) {
  738. ret = mmc_regulator_set_ocr(mmc, host->vcc, ios->vdd);
  739. if (ret) {
  740. dev_err(mmc_dev(mmc), "unable to set OCR\n");
  741. /*
  742. * The .set_ios() function in the mmc_host_ops
  743. * struct return void, and failing to set the
  744. * power should be rare so we print an error
  745. * and return here.
  746. */
  747. return;
  748. }
  749. }
  750. if (host->plat->vdd_handler)
  751. pwr |= host->plat->vdd_handler(mmc_dev(mmc), ios->vdd,
  752. ios->power_mode);
  753. /* The ST version does not have this, fall through to POWER_ON */
  754. if (host->hw_designer != AMBA_VENDOR_ST) {
  755. pwr |= MCI_PWR_UP;
  756. break;
  757. }
  758. case MMC_POWER_ON:
  759. pwr |= MCI_PWR_ON;
  760. break;
  761. }
  762. if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
  763. if (host->hw_designer != AMBA_VENDOR_ST)
  764. pwr |= MCI_ROD;
  765. else {
  766. /*
  767. * The ST Micro variant use the ROD bit for something
  768. * else and only has OD (Open Drain).
  769. */
  770. pwr |= MCI_OD;
  771. }
  772. }
  773. spin_lock_irqsave(&host->lock, flags);
  774. mmci_set_clkreg(host, ios->clock);
  775. if (host->pwr != pwr) {
  776. host->pwr = pwr;
  777. writel(pwr, host->base + MMCIPOWER);
  778. }
  779. spin_unlock_irqrestore(&host->lock, flags);
  780. }
  781. static int mmci_get_ro(struct mmc_host *mmc)
  782. {
  783. struct mmci_host *host = mmc_priv(mmc);
  784. if (host->gpio_wp == -ENOSYS)
  785. return -ENOSYS;
  786. return gpio_get_value_cansleep(host->gpio_wp);
  787. }
  788. static int mmci_get_cd(struct mmc_host *mmc)
  789. {
  790. struct mmci_host *host = mmc_priv(mmc);
  791. struct mmci_platform_data *plat = host->plat;
  792. unsigned int status;
  793. if (host->gpio_cd == -ENOSYS) {
  794. if (!plat->status)
  795. return 1; /* Assume always present */
  796. status = plat->status(mmc_dev(host->mmc));
  797. } else
  798. status = !!gpio_get_value_cansleep(host->gpio_cd)
  799. ^ plat->cd_invert;
  800. /*
  801. * Use positive logic throughout - status is zero for no card,
  802. * non-zero for card inserted.
  803. */
  804. return status;
  805. }
  806. static irqreturn_t mmci_cd_irq(int irq, void *dev_id)
  807. {
  808. struct mmci_host *host = dev_id;
  809. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  810. return IRQ_HANDLED;
  811. }
  812. static const struct mmc_host_ops mmci_ops = {
  813. .request = mmci_request,
  814. .set_ios = mmci_set_ios,
  815. .get_ro = mmci_get_ro,
  816. .get_cd = mmci_get_cd,
  817. };
  818. static int __devinit mmci_probe(struct amba_device *dev,
  819. const struct amba_id *id)
  820. {
  821. struct mmci_platform_data *plat = dev->dev.platform_data;
  822. struct variant_data *variant = id->data;
  823. struct mmci_host *host;
  824. struct mmc_host *mmc;
  825. int ret;
  826. /* must have platform data */
  827. if (!plat) {
  828. ret = -EINVAL;
  829. goto out;
  830. }
  831. ret = amba_request_regions(dev, DRIVER_NAME);
  832. if (ret)
  833. goto out;
  834. mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
  835. if (!mmc) {
  836. ret = -ENOMEM;
  837. goto rel_regions;
  838. }
  839. host = mmc_priv(mmc);
  840. host->mmc = mmc;
  841. host->gpio_wp = -ENOSYS;
  842. host->gpio_cd = -ENOSYS;
  843. host->gpio_cd_irq = -1;
  844. host->hw_designer = amba_manf(dev);
  845. host->hw_revision = amba_rev(dev);
  846. dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
  847. dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
  848. host->clk = clk_get(&dev->dev, NULL);
  849. if (IS_ERR(host->clk)) {
  850. ret = PTR_ERR(host->clk);
  851. host->clk = NULL;
  852. goto host_free;
  853. }
  854. ret = clk_enable(host->clk);
  855. if (ret)
  856. goto clk_free;
  857. host->plat = plat;
  858. host->variant = variant;
  859. host->mclk = clk_get_rate(host->clk);
  860. /*
  861. * According to the spec, mclk is max 100 MHz,
  862. * so we try to adjust the clock down to this,
  863. * (if possible).
  864. */
  865. if (host->mclk > 100000000) {
  866. ret = clk_set_rate(host->clk, 100000000);
  867. if (ret < 0)
  868. goto clk_disable;
  869. host->mclk = clk_get_rate(host->clk);
  870. dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
  871. host->mclk);
  872. }
  873. host->phybase = dev->res.start;
  874. host->base = ioremap(dev->res.start, resource_size(&dev->res));
  875. if (!host->base) {
  876. ret = -ENOMEM;
  877. goto clk_disable;
  878. }
  879. mmc->ops = &mmci_ops;
  880. mmc->f_min = (host->mclk + 511) / 512;
  881. /*
  882. * If the platform data supplies a maximum operating
  883. * frequency, this takes precedence. Else, we fall back
  884. * to using the module parameter, which has a (low)
  885. * default value in case it is not specified. Either
  886. * value must not exceed the clock rate into the block,
  887. * of course.
  888. */
  889. if (plat->f_max)
  890. mmc->f_max = min(host->mclk, plat->f_max);
  891. else
  892. mmc->f_max = min(host->mclk, fmax);
  893. dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
  894. #ifdef CONFIG_REGULATOR
  895. /* If we're using the regulator framework, try to fetch a regulator */
  896. host->vcc = regulator_get(&dev->dev, "vmmc");
  897. if (IS_ERR(host->vcc))
  898. host->vcc = NULL;
  899. else {
  900. int mask = mmc_regulator_get_ocrmask(host->vcc);
  901. if (mask < 0)
  902. dev_err(&dev->dev, "error getting OCR mask (%d)\n",
  903. mask);
  904. else {
  905. host->mmc->ocr_avail = (u32) mask;
  906. if (plat->ocr_mask)
  907. dev_warn(&dev->dev,
  908. "Provided ocr_mask/setpower will not be used "
  909. "(using regulator instead)\n");
  910. }
  911. }
  912. #endif
  913. /* Fall back to platform data if no regulator is found */
  914. if (host->vcc == NULL)
  915. mmc->ocr_avail = plat->ocr_mask;
  916. mmc->caps = plat->capabilities;
  917. /*
  918. * We can do SGIO
  919. */
  920. mmc->max_segs = NR_SG;
  921. /*
  922. * Since only a certain number of bits are valid in the data length
  923. * register, we must ensure that we don't exceed 2^num-1 bytes in a
  924. * single request.
  925. */
  926. mmc->max_req_size = (1 << variant->datalength_bits) - 1;
  927. /*
  928. * Set the maximum segment size. Since we aren't doing DMA
  929. * (yet) we are only limited by the data length register.
  930. */
  931. mmc->max_seg_size = mmc->max_req_size;
  932. /*
  933. * Block size can be up to 2048 bytes, but must be a power of two.
  934. */
  935. mmc->max_blk_size = 2048;
  936. /*
  937. * No limit on the number of blocks transferred.
  938. */
  939. mmc->max_blk_count = mmc->max_req_size;
  940. spin_lock_init(&host->lock);
  941. writel(0, host->base + MMCIMASK0);
  942. writel(0, host->base + MMCIMASK1);
  943. writel(0xfff, host->base + MMCICLEAR);
  944. if (gpio_is_valid(plat->gpio_cd)) {
  945. ret = gpio_request(plat->gpio_cd, DRIVER_NAME " (cd)");
  946. if (ret == 0)
  947. ret = gpio_direction_input(plat->gpio_cd);
  948. if (ret == 0)
  949. host->gpio_cd = plat->gpio_cd;
  950. else if (ret != -ENOSYS)
  951. goto err_gpio_cd;
  952. ret = request_any_context_irq(gpio_to_irq(plat->gpio_cd),
  953. mmci_cd_irq, 0,
  954. DRIVER_NAME " (cd)", host);
  955. if (ret >= 0)
  956. host->gpio_cd_irq = gpio_to_irq(plat->gpio_cd);
  957. }
  958. if (gpio_is_valid(plat->gpio_wp)) {
  959. ret = gpio_request(plat->gpio_wp, DRIVER_NAME " (wp)");
  960. if (ret == 0)
  961. ret = gpio_direction_input(plat->gpio_wp);
  962. if (ret == 0)
  963. host->gpio_wp = plat->gpio_wp;
  964. else if (ret != -ENOSYS)
  965. goto err_gpio_wp;
  966. }
  967. if ((host->plat->status || host->gpio_cd != -ENOSYS)
  968. && host->gpio_cd_irq < 0)
  969. mmc->caps |= MMC_CAP_NEEDS_POLL;
  970. ret = request_irq(dev->irq[0], mmci_irq, IRQF_SHARED, DRIVER_NAME " (cmd)", host);
  971. if (ret)
  972. goto unmap;
  973. if (dev->irq[1] == NO_IRQ)
  974. host->singleirq = true;
  975. else {
  976. ret = request_irq(dev->irq[1], mmci_pio_irq, IRQF_SHARED,
  977. DRIVER_NAME " (pio)", host);
  978. if (ret)
  979. goto irq0_free;
  980. }
  981. writel(MCI_IRQENABLE, host->base + MMCIMASK0);
  982. amba_set_drvdata(dev, mmc);
  983. dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
  984. mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
  985. amba_rev(dev), (unsigned long long)dev->res.start,
  986. dev->irq[0], dev->irq[1]);
  987. mmci_dma_setup(host);
  988. mmc_add_host(mmc);
  989. return 0;
  990. irq0_free:
  991. free_irq(dev->irq[0], host);
  992. unmap:
  993. if (host->gpio_wp != -ENOSYS)
  994. gpio_free(host->gpio_wp);
  995. err_gpio_wp:
  996. if (host->gpio_cd_irq >= 0)
  997. free_irq(host->gpio_cd_irq, host);
  998. if (host->gpio_cd != -ENOSYS)
  999. gpio_free(host->gpio_cd);
  1000. err_gpio_cd:
  1001. iounmap(host->base);
  1002. clk_disable:
  1003. clk_disable(host->clk);
  1004. clk_free:
  1005. clk_put(host->clk);
  1006. host_free:
  1007. mmc_free_host(mmc);
  1008. rel_regions:
  1009. amba_release_regions(dev);
  1010. out:
  1011. return ret;
  1012. }
  1013. static int __devexit mmci_remove(struct amba_device *dev)
  1014. {
  1015. struct mmc_host *mmc = amba_get_drvdata(dev);
  1016. amba_set_drvdata(dev, NULL);
  1017. if (mmc) {
  1018. struct mmci_host *host = mmc_priv(mmc);
  1019. mmc_remove_host(mmc);
  1020. writel(0, host->base + MMCIMASK0);
  1021. writel(0, host->base + MMCIMASK1);
  1022. writel(0, host->base + MMCICOMMAND);
  1023. writel(0, host->base + MMCIDATACTRL);
  1024. mmci_dma_release(host);
  1025. free_irq(dev->irq[0], host);
  1026. if (!host->singleirq)
  1027. free_irq(dev->irq[1], host);
  1028. if (host->gpio_wp != -ENOSYS)
  1029. gpio_free(host->gpio_wp);
  1030. if (host->gpio_cd_irq >= 0)
  1031. free_irq(host->gpio_cd_irq, host);
  1032. if (host->gpio_cd != -ENOSYS)
  1033. gpio_free(host->gpio_cd);
  1034. iounmap(host->base);
  1035. clk_disable(host->clk);
  1036. clk_put(host->clk);
  1037. if (host->vcc)
  1038. mmc_regulator_set_ocr(mmc, host->vcc, 0);
  1039. regulator_put(host->vcc);
  1040. mmc_free_host(mmc);
  1041. amba_release_regions(dev);
  1042. }
  1043. return 0;
  1044. }
  1045. #ifdef CONFIG_PM
  1046. static int mmci_suspend(struct amba_device *dev, pm_message_t state)
  1047. {
  1048. struct mmc_host *mmc = amba_get_drvdata(dev);
  1049. int ret = 0;
  1050. if (mmc) {
  1051. struct mmci_host *host = mmc_priv(mmc);
  1052. ret = mmc_suspend_host(mmc);
  1053. if (ret == 0)
  1054. writel(0, host->base + MMCIMASK0);
  1055. }
  1056. return ret;
  1057. }
  1058. static int mmci_resume(struct amba_device *dev)
  1059. {
  1060. struct mmc_host *mmc = amba_get_drvdata(dev);
  1061. int ret = 0;
  1062. if (mmc) {
  1063. struct mmci_host *host = mmc_priv(mmc);
  1064. writel(MCI_IRQENABLE, host->base + MMCIMASK0);
  1065. ret = mmc_resume_host(mmc);
  1066. }
  1067. return ret;
  1068. }
  1069. #else
  1070. #define mmci_suspend NULL
  1071. #define mmci_resume NULL
  1072. #endif
  1073. static struct amba_id mmci_ids[] = {
  1074. {
  1075. .id = 0x00041180,
  1076. .mask = 0xff0fffff,
  1077. .data = &variant_arm,
  1078. },
  1079. {
  1080. .id = 0x01041180,
  1081. .mask = 0xff0fffff,
  1082. .data = &variant_arm_extended_fifo,
  1083. },
  1084. {
  1085. .id = 0x00041181,
  1086. .mask = 0x000fffff,
  1087. .data = &variant_arm,
  1088. },
  1089. /* ST Micro variants */
  1090. {
  1091. .id = 0x00180180,
  1092. .mask = 0x00ffffff,
  1093. .data = &variant_u300,
  1094. },
  1095. {
  1096. .id = 0x00280180,
  1097. .mask = 0x00ffffff,
  1098. .data = &variant_u300,
  1099. },
  1100. {
  1101. .id = 0x00480180,
  1102. .mask = 0xf0ffffff,
  1103. .data = &variant_ux500,
  1104. },
  1105. {
  1106. .id = 0x10480180,
  1107. .mask = 0xf0ffffff,
  1108. .data = &variant_ux500v2,
  1109. },
  1110. { 0, 0 },
  1111. };
  1112. static struct amba_driver mmci_driver = {
  1113. .drv = {
  1114. .name = DRIVER_NAME,
  1115. },
  1116. .probe = mmci_probe,
  1117. .remove = __devexit_p(mmci_remove),
  1118. .suspend = mmci_suspend,
  1119. .resume = mmci_resume,
  1120. .id_table = mmci_ids,
  1121. };
  1122. static int __init mmci_init(void)
  1123. {
  1124. return amba_driver_register(&mmci_driver);
  1125. }
  1126. static void __exit mmci_exit(void)
  1127. {
  1128. amba_driver_unregister(&mmci_driver);
  1129. }
  1130. module_init(mmci_init);
  1131. module_exit(mmci_exit);
  1132. module_param(fmax, uint, 0444);
  1133. MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
  1134. MODULE_LICENSE("GPL");