sungem.c 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207
  1. /* $Id: sungem.c,v 1.44.2.22 2002/03/13 01:18:12 davem Exp $
  2. * sungem.c: Sun GEM ethernet driver.
  3. *
  4. * Copyright (C) 2000, 2001, 2002, 2003 David S. Miller (davem@redhat.com)
  5. *
  6. * Support for Apple GMAC and assorted PHYs, WOL, Power Management
  7. * (C) 2001,2002,2003 Benjamin Herrenscmidt (benh@kernel.crashing.org)
  8. * (C) 2004,2005 Benjamin Herrenscmidt, IBM Corp.
  9. *
  10. * NAPI and NETPOLL support
  11. * (C) 2004 by Eric Lemoine (eric.lemoine@gmail.com)
  12. *
  13. * TODO:
  14. * - Now that the driver was significantly simplified, I need to rework
  15. * the locking. I'm sure we don't need _2_ spinlocks, and we probably
  16. * can avoid taking most of them for so long period of time (and schedule
  17. * instead). The main issues at this point are caused by the netdev layer
  18. * though:
  19. *
  20. * gem_change_mtu() and gem_set_multicast() are called with a read_lock()
  21. * help by net/core/dev.c, thus they can't schedule. That means they can't
  22. * call netif_poll_disable() neither, thus force gem_poll() to keep a spinlock
  23. * where it could have been dropped. change_mtu especially would love also to
  24. * be able to msleep instead of horrid locked delays when resetting the HW,
  25. * but that read_lock() makes it impossible, unless I defer it's action to
  26. * the reset task, which means it'll be asynchronous (won't take effect until
  27. * the system schedules a bit).
  28. *
  29. * Also, it would probably be possible to also remove most of the long-life
  30. * locking in open/resume code path (gem_reinit_chip) by beeing more careful
  31. * about when we can start taking interrupts or get xmit() called...
  32. */
  33. #include <linux/module.h>
  34. #include <linux/kernel.h>
  35. #include <linux/types.h>
  36. #include <linux/fcntl.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/ioport.h>
  39. #include <linux/in.h>
  40. #include <linux/slab.h>
  41. #include <linux/string.h>
  42. #include <linux/delay.h>
  43. #include <linux/init.h>
  44. #include <linux/errno.h>
  45. #include <linux/pci.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/etherdevice.h>
  49. #include <linux/skbuff.h>
  50. #include <linux/mii.h>
  51. #include <linux/ethtool.h>
  52. #include <linux/crc32.h>
  53. #include <linux/random.h>
  54. #include <linux/workqueue.h>
  55. #include <linux/if_vlan.h>
  56. #include <linux/bitops.h>
  57. #include <asm/system.h>
  58. #include <asm/io.h>
  59. #include <asm/byteorder.h>
  60. #include <asm/uaccess.h>
  61. #include <asm/irq.h>
  62. #ifdef __sparc__
  63. #include <asm/idprom.h>
  64. #include <asm/openprom.h>
  65. #include <asm/oplib.h>
  66. #include <asm/pbm.h>
  67. #endif
  68. #ifdef CONFIG_PPC_PMAC
  69. #include <asm/pci-bridge.h>
  70. #include <asm/prom.h>
  71. #include <asm/machdep.h>
  72. #include <asm/pmac_feature.h>
  73. #endif
  74. #include "sungem_phy.h"
  75. #include "sungem.h"
  76. /* Stripping FCS is causing problems, disabled for now */
  77. #undef STRIP_FCS
  78. #define DEFAULT_MSG (NETIF_MSG_DRV | \
  79. NETIF_MSG_PROBE | \
  80. NETIF_MSG_LINK)
  81. #define ADVERTISE_MASK (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full | \
  82. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full | \
  83. SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full)
  84. #define DRV_NAME "sungem"
  85. #define DRV_VERSION "0.98"
  86. #define DRV_RELDATE "8/24/03"
  87. #define DRV_AUTHOR "David S. Miller (davem@redhat.com)"
  88. static char version[] __devinitdata =
  89. DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " " DRV_AUTHOR "\n";
  90. MODULE_AUTHOR(DRV_AUTHOR);
  91. MODULE_DESCRIPTION("Sun GEM Gbit ethernet driver");
  92. MODULE_LICENSE("GPL");
  93. #define GEM_MODULE_NAME "gem"
  94. #define PFX GEM_MODULE_NAME ": "
  95. static struct pci_device_id gem_pci_tbl[] = {
  96. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_GEM,
  97. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  98. /* These models only differ from the original GEM in
  99. * that their tx/rx fifos are of a different size and
  100. * they only support 10/100 speeds. -DaveM
  101. *
  102. * Apple's GMAC does support gigabit on machines with
  103. * the BCM54xx PHYs. -BenH
  104. */
  105. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_RIO_GEM,
  106. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  107. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC,
  108. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  109. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMACP,
  110. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  111. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC2,
  112. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  113. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_K2_GMAC,
  114. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  115. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_SH_SUNGEM,
  116. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  117. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID2_GMAC,
  118. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  119. {0, }
  120. };
  121. MODULE_DEVICE_TABLE(pci, gem_pci_tbl);
  122. static u16 __phy_read(struct gem *gp, int phy_addr, int reg)
  123. {
  124. u32 cmd;
  125. int limit = 10000;
  126. cmd = (1 << 30);
  127. cmd |= (2 << 28);
  128. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  129. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  130. cmd |= (MIF_FRAME_TAMSB);
  131. writel(cmd, gp->regs + MIF_FRAME);
  132. while (limit--) {
  133. cmd = readl(gp->regs + MIF_FRAME);
  134. if (cmd & MIF_FRAME_TALSB)
  135. break;
  136. udelay(10);
  137. }
  138. if (!limit)
  139. cmd = 0xffff;
  140. return cmd & MIF_FRAME_DATA;
  141. }
  142. static inline int _phy_read(struct net_device *dev, int mii_id, int reg)
  143. {
  144. struct gem *gp = dev->priv;
  145. return __phy_read(gp, mii_id, reg);
  146. }
  147. static inline u16 phy_read(struct gem *gp, int reg)
  148. {
  149. return __phy_read(gp, gp->mii_phy_addr, reg);
  150. }
  151. static void __phy_write(struct gem *gp, int phy_addr, int reg, u16 val)
  152. {
  153. u32 cmd;
  154. int limit = 10000;
  155. cmd = (1 << 30);
  156. cmd |= (1 << 28);
  157. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  158. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  159. cmd |= (MIF_FRAME_TAMSB);
  160. cmd |= (val & MIF_FRAME_DATA);
  161. writel(cmd, gp->regs + MIF_FRAME);
  162. while (limit--) {
  163. cmd = readl(gp->regs + MIF_FRAME);
  164. if (cmd & MIF_FRAME_TALSB)
  165. break;
  166. udelay(10);
  167. }
  168. }
  169. static inline void _phy_write(struct net_device *dev, int mii_id, int reg, int val)
  170. {
  171. struct gem *gp = dev->priv;
  172. __phy_write(gp, mii_id, reg, val & 0xffff);
  173. }
  174. static inline void phy_write(struct gem *gp, int reg, u16 val)
  175. {
  176. __phy_write(gp, gp->mii_phy_addr, reg, val);
  177. }
  178. static inline void gem_enable_ints(struct gem *gp)
  179. {
  180. /* Enable all interrupts but TXDONE */
  181. writel(GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  182. }
  183. static inline void gem_disable_ints(struct gem *gp)
  184. {
  185. /* Disable all interrupts, including TXDONE */
  186. writel(GREG_STAT_NAPI | GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  187. }
  188. static void gem_get_cell(struct gem *gp)
  189. {
  190. BUG_ON(gp->cell_enabled < 0);
  191. gp->cell_enabled++;
  192. #ifdef CONFIG_PPC_PMAC
  193. if (gp->cell_enabled == 1) {
  194. mb();
  195. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 1);
  196. udelay(10);
  197. }
  198. #endif /* CONFIG_PPC_PMAC */
  199. }
  200. /* Turn off the chip's clock */
  201. static void gem_put_cell(struct gem *gp)
  202. {
  203. BUG_ON(gp->cell_enabled <= 0);
  204. gp->cell_enabled--;
  205. #ifdef CONFIG_PPC_PMAC
  206. if (gp->cell_enabled == 0) {
  207. mb();
  208. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 0);
  209. udelay(10);
  210. }
  211. #endif /* CONFIG_PPC_PMAC */
  212. }
  213. static void gem_handle_mif_event(struct gem *gp, u32 reg_val, u32 changed_bits)
  214. {
  215. if (netif_msg_intr(gp))
  216. printk(KERN_DEBUG "%s: mif interrupt\n", gp->dev->name);
  217. }
  218. static int gem_pcs_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  219. {
  220. u32 pcs_istat = readl(gp->regs + PCS_ISTAT);
  221. u32 pcs_miistat;
  222. if (netif_msg_intr(gp))
  223. printk(KERN_DEBUG "%s: pcs interrupt, pcs_istat: 0x%x\n",
  224. gp->dev->name, pcs_istat);
  225. if (!(pcs_istat & PCS_ISTAT_LSC)) {
  226. printk(KERN_ERR "%s: PCS irq but no link status change???\n",
  227. dev->name);
  228. return 0;
  229. }
  230. /* The link status bit latches on zero, so you must
  231. * read it twice in such a case to see a transition
  232. * to the link being up.
  233. */
  234. pcs_miistat = readl(gp->regs + PCS_MIISTAT);
  235. if (!(pcs_miistat & PCS_MIISTAT_LS))
  236. pcs_miistat |=
  237. (readl(gp->regs + PCS_MIISTAT) &
  238. PCS_MIISTAT_LS);
  239. if (pcs_miistat & PCS_MIISTAT_ANC) {
  240. /* The remote-fault indication is only valid
  241. * when autoneg has completed.
  242. */
  243. if (pcs_miistat & PCS_MIISTAT_RF)
  244. printk(KERN_INFO "%s: PCS AutoNEG complete, "
  245. "RemoteFault\n", dev->name);
  246. else
  247. printk(KERN_INFO "%s: PCS AutoNEG complete.\n",
  248. dev->name);
  249. }
  250. if (pcs_miistat & PCS_MIISTAT_LS) {
  251. printk(KERN_INFO "%s: PCS link is now up.\n",
  252. dev->name);
  253. netif_carrier_on(gp->dev);
  254. } else {
  255. printk(KERN_INFO "%s: PCS link is now down.\n",
  256. dev->name);
  257. netif_carrier_off(gp->dev);
  258. /* If this happens and the link timer is not running,
  259. * reset so we re-negotiate.
  260. */
  261. if (!timer_pending(&gp->link_timer))
  262. return 1;
  263. }
  264. return 0;
  265. }
  266. static int gem_txmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  267. {
  268. u32 txmac_stat = readl(gp->regs + MAC_TXSTAT);
  269. if (netif_msg_intr(gp))
  270. printk(KERN_DEBUG "%s: txmac interrupt, txmac_stat: 0x%x\n",
  271. gp->dev->name, txmac_stat);
  272. /* Defer timer expiration is quite normal,
  273. * don't even log the event.
  274. */
  275. if ((txmac_stat & MAC_TXSTAT_DTE) &&
  276. !(txmac_stat & ~MAC_TXSTAT_DTE))
  277. return 0;
  278. if (txmac_stat & MAC_TXSTAT_URUN) {
  279. printk(KERN_ERR "%s: TX MAC xmit underrun.\n",
  280. dev->name);
  281. gp->net_stats.tx_fifo_errors++;
  282. }
  283. if (txmac_stat & MAC_TXSTAT_MPE) {
  284. printk(KERN_ERR "%s: TX MAC max packet size error.\n",
  285. dev->name);
  286. gp->net_stats.tx_errors++;
  287. }
  288. /* The rest are all cases of one of the 16-bit TX
  289. * counters expiring.
  290. */
  291. if (txmac_stat & MAC_TXSTAT_NCE)
  292. gp->net_stats.collisions += 0x10000;
  293. if (txmac_stat & MAC_TXSTAT_ECE) {
  294. gp->net_stats.tx_aborted_errors += 0x10000;
  295. gp->net_stats.collisions += 0x10000;
  296. }
  297. if (txmac_stat & MAC_TXSTAT_LCE) {
  298. gp->net_stats.tx_aborted_errors += 0x10000;
  299. gp->net_stats.collisions += 0x10000;
  300. }
  301. /* We do not keep track of MAC_TXSTAT_FCE and
  302. * MAC_TXSTAT_PCE events.
  303. */
  304. return 0;
  305. }
  306. /* When we get a RX fifo overflow, the RX unit in GEM is probably hung
  307. * so we do the following.
  308. *
  309. * If any part of the reset goes wrong, we return 1 and that causes the
  310. * whole chip to be reset.
  311. */
  312. static int gem_rxmac_reset(struct gem *gp)
  313. {
  314. struct net_device *dev = gp->dev;
  315. int limit, i;
  316. u64 desc_dma;
  317. u32 val;
  318. /* First, reset & disable MAC RX. */
  319. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  320. for (limit = 0; limit < 5000; limit++) {
  321. if (!(readl(gp->regs + MAC_RXRST) & MAC_RXRST_CMD))
  322. break;
  323. udelay(10);
  324. }
  325. if (limit == 5000) {
  326. printk(KERN_ERR "%s: RX MAC will not reset, resetting whole "
  327. "chip.\n", dev->name);
  328. return 1;
  329. }
  330. writel(gp->mac_rx_cfg & ~MAC_RXCFG_ENAB,
  331. gp->regs + MAC_RXCFG);
  332. for (limit = 0; limit < 5000; limit++) {
  333. if (!(readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB))
  334. break;
  335. udelay(10);
  336. }
  337. if (limit == 5000) {
  338. printk(KERN_ERR "%s: RX MAC will not disable, resetting whole "
  339. "chip.\n", dev->name);
  340. return 1;
  341. }
  342. /* Second, disable RX DMA. */
  343. writel(0, gp->regs + RXDMA_CFG);
  344. for (limit = 0; limit < 5000; limit++) {
  345. if (!(readl(gp->regs + RXDMA_CFG) & RXDMA_CFG_ENABLE))
  346. break;
  347. udelay(10);
  348. }
  349. if (limit == 5000) {
  350. printk(KERN_ERR "%s: RX DMA will not disable, resetting whole "
  351. "chip.\n", dev->name);
  352. return 1;
  353. }
  354. udelay(5000);
  355. /* Execute RX reset command. */
  356. writel(gp->swrst_base | GREG_SWRST_RXRST,
  357. gp->regs + GREG_SWRST);
  358. for (limit = 0; limit < 5000; limit++) {
  359. if (!(readl(gp->regs + GREG_SWRST) & GREG_SWRST_RXRST))
  360. break;
  361. udelay(10);
  362. }
  363. if (limit == 5000) {
  364. printk(KERN_ERR "%s: RX reset command will not execute, resetting "
  365. "whole chip.\n", dev->name);
  366. return 1;
  367. }
  368. /* Refresh the RX ring. */
  369. for (i = 0; i < RX_RING_SIZE; i++) {
  370. struct gem_rxd *rxd = &gp->init_block->rxd[i];
  371. if (gp->rx_skbs[i] == NULL) {
  372. printk(KERN_ERR "%s: Parts of RX ring empty, resetting "
  373. "whole chip.\n", dev->name);
  374. return 1;
  375. }
  376. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  377. }
  378. gp->rx_new = gp->rx_old = 0;
  379. /* Now we must reprogram the rest of RX unit. */
  380. desc_dma = (u64) gp->gblock_dvma;
  381. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  382. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  383. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  384. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  385. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  386. ((14 / 2) << 13) | RXDMA_CFG_FTHRESH_128);
  387. writel(val, gp->regs + RXDMA_CFG);
  388. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  389. writel(((5 & RXDMA_BLANK_IPKTS) |
  390. ((8 << 12) & RXDMA_BLANK_ITIME)),
  391. gp->regs + RXDMA_BLANK);
  392. else
  393. writel(((5 & RXDMA_BLANK_IPKTS) |
  394. ((4 << 12) & RXDMA_BLANK_ITIME)),
  395. gp->regs + RXDMA_BLANK);
  396. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  397. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  398. writel(val, gp->regs + RXDMA_PTHRESH);
  399. val = readl(gp->regs + RXDMA_CFG);
  400. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  401. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  402. val = readl(gp->regs + MAC_RXCFG);
  403. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  404. return 0;
  405. }
  406. static int gem_rxmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  407. {
  408. u32 rxmac_stat = readl(gp->regs + MAC_RXSTAT);
  409. int ret = 0;
  410. if (netif_msg_intr(gp))
  411. printk(KERN_DEBUG "%s: rxmac interrupt, rxmac_stat: 0x%x\n",
  412. gp->dev->name, rxmac_stat);
  413. if (rxmac_stat & MAC_RXSTAT_OFLW) {
  414. u32 smac = readl(gp->regs + MAC_SMACHINE);
  415. printk(KERN_ERR "%s: RX MAC fifo overflow smac[%08x].\n",
  416. dev->name, smac);
  417. gp->net_stats.rx_over_errors++;
  418. gp->net_stats.rx_fifo_errors++;
  419. ret = gem_rxmac_reset(gp);
  420. }
  421. if (rxmac_stat & MAC_RXSTAT_ACE)
  422. gp->net_stats.rx_frame_errors += 0x10000;
  423. if (rxmac_stat & MAC_RXSTAT_CCE)
  424. gp->net_stats.rx_crc_errors += 0x10000;
  425. if (rxmac_stat & MAC_RXSTAT_LCE)
  426. gp->net_stats.rx_length_errors += 0x10000;
  427. /* We do not track MAC_RXSTAT_FCE and MAC_RXSTAT_VCE
  428. * events.
  429. */
  430. return ret;
  431. }
  432. static int gem_mac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  433. {
  434. u32 mac_cstat = readl(gp->regs + MAC_CSTAT);
  435. if (netif_msg_intr(gp))
  436. printk(KERN_DEBUG "%s: mac interrupt, mac_cstat: 0x%x\n",
  437. gp->dev->name, mac_cstat);
  438. /* This interrupt is just for pause frame and pause
  439. * tracking. It is useful for diagnostics and debug
  440. * but probably by default we will mask these events.
  441. */
  442. if (mac_cstat & MAC_CSTAT_PS)
  443. gp->pause_entered++;
  444. if (mac_cstat & MAC_CSTAT_PRCV)
  445. gp->pause_last_time_recvd = (mac_cstat >> 16);
  446. return 0;
  447. }
  448. static int gem_mif_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  449. {
  450. u32 mif_status = readl(gp->regs + MIF_STATUS);
  451. u32 reg_val, changed_bits;
  452. reg_val = (mif_status & MIF_STATUS_DATA) >> 16;
  453. changed_bits = (mif_status & MIF_STATUS_STAT);
  454. gem_handle_mif_event(gp, reg_val, changed_bits);
  455. return 0;
  456. }
  457. static int gem_pci_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  458. {
  459. u32 pci_estat = readl(gp->regs + GREG_PCIESTAT);
  460. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  461. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  462. printk(KERN_ERR "%s: PCI error [%04x] ",
  463. dev->name, pci_estat);
  464. if (pci_estat & GREG_PCIESTAT_BADACK)
  465. printk("<No ACK64# during ABS64 cycle> ");
  466. if (pci_estat & GREG_PCIESTAT_DTRTO)
  467. printk("<Delayed transaction timeout> ");
  468. if (pci_estat & GREG_PCIESTAT_OTHER)
  469. printk("<other>");
  470. printk("\n");
  471. } else {
  472. pci_estat |= GREG_PCIESTAT_OTHER;
  473. printk(KERN_ERR "%s: PCI error\n", dev->name);
  474. }
  475. if (pci_estat & GREG_PCIESTAT_OTHER) {
  476. u16 pci_cfg_stat;
  477. /* Interrogate PCI config space for the
  478. * true cause.
  479. */
  480. pci_read_config_word(gp->pdev, PCI_STATUS,
  481. &pci_cfg_stat);
  482. printk(KERN_ERR "%s: Read PCI cfg space status [%04x]\n",
  483. dev->name, pci_cfg_stat);
  484. if (pci_cfg_stat & PCI_STATUS_PARITY)
  485. printk(KERN_ERR "%s: PCI parity error detected.\n",
  486. dev->name);
  487. if (pci_cfg_stat & PCI_STATUS_SIG_TARGET_ABORT)
  488. printk(KERN_ERR "%s: PCI target abort.\n",
  489. dev->name);
  490. if (pci_cfg_stat & PCI_STATUS_REC_TARGET_ABORT)
  491. printk(KERN_ERR "%s: PCI master acks target abort.\n",
  492. dev->name);
  493. if (pci_cfg_stat & PCI_STATUS_REC_MASTER_ABORT)
  494. printk(KERN_ERR "%s: PCI master abort.\n",
  495. dev->name);
  496. if (pci_cfg_stat & PCI_STATUS_SIG_SYSTEM_ERROR)
  497. printk(KERN_ERR "%s: PCI system error SERR#.\n",
  498. dev->name);
  499. if (pci_cfg_stat & PCI_STATUS_DETECTED_PARITY)
  500. printk(KERN_ERR "%s: PCI parity error.\n",
  501. dev->name);
  502. /* Write the error bits back to clear them. */
  503. pci_cfg_stat &= (PCI_STATUS_PARITY |
  504. PCI_STATUS_SIG_TARGET_ABORT |
  505. PCI_STATUS_REC_TARGET_ABORT |
  506. PCI_STATUS_REC_MASTER_ABORT |
  507. PCI_STATUS_SIG_SYSTEM_ERROR |
  508. PCI_STATUS_DETECTED_PARITY);
  509. pci_write_config_word(gp->pdev,
  510. PCI_STATUS, pci_cfg_stat);
  511. }
  512. /* For all PCI errors, we should reset the chip. */
  513. return 1;
  514. }
  515. /* All non-normal interrupt conditions get serviced here.
  516. * Returns non-zero if we should just exit the interrupt
  517. * handler right now (ie. if we reset the card which invalidates
  518. * all of the other original irq status bits).
  519. */
  520. static int gem_abnormal_irq(struct net_device *dev, struct gem *gp, u32 gem_status)
  521. {
  522. if (gem_status & GREG_STAT_RXNOBUF) {
  523. /* Frame arrived, no free RX buffers available. */
  524. if (netif_msg_rx_err(gp))
  525. printk(KERN_DEBUG "%s: no buffer for rx frame\n",
  526. gp->dev->name);
  527. gp->net_stats.rx_dropped++;
  528. }
  529. if (gem_status & GREG_STAT_RXTAGERR) {
  530. /* corrupt RX tag framing */
  531. if (netif_msg_rx_err(gp))
  532. printk(KERN_DEBUG "%s: corrupt rx tag framing\n",
  533. gp->dev->name);
  534. gp->net_stats.rx_errors++;
  535. goto do_reset;
  536. }
  537. if (gem_status & GREG_STAT_PCS) {
  538. if (gem_pcs_interrupt(dev, gp, gem_status))
  539. goto do_reset;
  540. }
  541. if (gem_status & GREG_STAT_TXMAC) {
  542. if (gem_txmac_interrupt(dev, gp, gem_status))
  543. goto do_reset;
  544. }
  545. if (gem_status & GREG_STAT_RXMAC) {
  546. if (gem_rxmac_interrupt(dev, gp, gem_status))
  547. goto do_reset;
  548. }
  549. if (gem_status & GREG_STAT_MAC) {
  550. if (gem_mac_interrupt(dev, gp, gem_status))
  551. goto do_reset;
  552. }
  553. if (gem_status & GREG_STAT_MIF) {
  554. if (gem_mif_interrupt(dev, gp, gem_status))
  555. goto do_reset;
  556. }
  557. if (gem_status & GREG_STAT_PCIERR) {
  558. if (gem_pci_interrupt(dev, gp, gem_status))
  559. goto do_reset;
  560. }
  561. return 0;
  562. do_reset:
  563. gp->reset_task_pending = 1;
  564. schedule_work(&gp->reset_task);
  565. return 1;
  566. }
  567. static __inline__ void gem_tx(struct net_device *dev, struct gem *gp, u32 gem_status)
  568. {
  569. int entry, limit;
  570. if (netif_msg_intr(gp))
  571. printk(KERN_DEBUG "%s: tx interrupt, gem_status: 0x%x\n",
  572. gp->dev->name, gem_status);
  573. entry = gp->tx_old;
  574. limit = ((gem_status & GREG_STAT_TXNR) >> GREG_STAT_TXNR_SHIFT);
  575. while (entry != limit) {
  576. struct sk_buff *skb;
  577. struct gem_txd *txd;
  578. dma_addr_t dma_addr;
  579. u32 dma_len;
  580. int frag;
  581. if (netif_msg_tx_done(gp))
  582. printk(KERN_DEBUG "%s: tx done, slot %d\n",
  583. gp->dev->name, entry);
  584. skb = gp->tx_skbs[entry];
  585. if (skb_shinfo(skb)->nr_frags) {
  586. int last = entry + skb_shinfo(skb)->nr_frags;
  587. int walk = entry;
  588. int incomplete = 0;
  589. last &= (TX_RING_SIZE - 1);
  590. for (;;) {
  591. walk = NEXT_TX(walk);
  592. if (walk == limit)
  593. incomplete = 1;
  594. if (walk == last)
  595. break;
  596. }
  597. if (incomplete)
  598. break;
  599. }
  600. gp->tx_skbs[entry] = NULL;
  601. gp->net_stats.tx_bytes += skb->len;
  602. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  603. txd = &gp->init_block->txd[entry];
  604. dma_addr = le64_to_cpu(txd->buffer);
  605. dma_len = le64_to_cpu(txd->control_word) & TXDCTRL_BUFSZ;
  606. pci_unmap_page(gp->pdev, dma_addr, dma_len, PCI_DMA_TODEVICE);
  607. entry = NEXT_TX(entry);
  608. }
  609. gp->net_stats.tx_packets++;
  610. dev_kfree_skb_irq(skb);
  611. }
  612. gp->tx_old = entry;
  613. if (netif_queue_stopped(dev) &&
  614. TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))
  615. netif_wake_queue(dev);
  616. }
  617. static __inline__ void gem_post_rxds(struct gem *gp, int limit)
  618. {
  619. int cluster_start, curr, count, kick;
  620. cluster_start = curr = (gp->rx_new & ~(4 - 1));
  621. count = 0;
  622. kick = -1;
  623. wmb();
  624. while (curr != limit) {
  625. curr = NEXT_RX(curr);
  626. if (++count == 4) {
  627. struct gem_rxd *rxd =
  628. &gp->init_block->rxd[cluster_start];
  629. for (;;) {
  630. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  631. rxd++;
  632. cluster_start = NEXT_RX(cluster_start);
  633. if (cluster_start == curr)
  634. break;
  635. }
  636. kick = curr;
  637. count = 0;
  638. }
  639. }
  640. if (kick >= 0) {
  641. mb();
  642. writel(kick, gp->regs + RXDMA_KICK);
  643. }
  644. }
  645. static int gem_rx(struct gem *gp, int work_to_do)
  646. {
  647. int entry, drops, work_done = 0;
  648. u32 done;
  649. if (netif_msg_rx_status(gp))
  650. printk(KERN_DEBUG "%s: rx interrupt, done: %d, rx_new: %d\n",
  651. gp->dev->name, readl(gp->regs + RXDMA_DONE), gp->rx_new);
  652. entry = gp->rx_new;
  653. drops = 0;
  654. done = readl(gp->regs + RXDMA_DONE);
  655. for (;;) {
  656. struct gem_rxd *rxd = &gp->init_block->rxd[entry];
  657. struct sk_buff *skb;
  658. u64 status = cpu_to_le64(rxd->status_word);
  659. dma_addr_t dma_addr;
  660. int len;
  661. if ((status & RXDCTRL_OWN) != 0)
  662. break;
  663. if (work_done >= RX_RING_SIZE || work_done >= work_to_do)
  664. break;
  665. /* When writing back RX descriptor, GEM writes status
  666. * then buffer address, possibly in seperate transactions.
  667. * If we don't wait for the chip to write both, we could
  668. * post a new buffer to this descriptor then have GEM spam
  669. * on the buffer address. We sync on the RX completion
  670. * register to prevent this from happening.
  671. */
  672. if (entry == done) {
  673. done = readl(gp->regs + RXDMA_DONE);
  674. if (entry == done)
  675. break;
  676. }
  677. /* We can now account for the work we're about to do */
  678. work_done++;
  679. skb = gp->rx_skbs[entry];
  680. len = (status & RXDCTRL_BUFSZ) >> 16;
  681. if ((len < ETH_ZLEN) || (status & RXDCTRL_BAD)) {
  682. gp->net_stats.rx_errors++;
  683. if (len < ETH_ZLEN)
  684. gp->net_stats.rx_length_errors++;
  685. if (len & RXDCTRL_BAD)
  686. gp->net_stats.rx_crc_errors++;
  687. /* We'll just return it to GEM. */
  688. drop_it:
  689. gp->net_stats.rx_dropped++;
  690. goto next;
  691. }
  692. dma_addr = cpu_to_le64(rxd->buffer);
  693. if (len > RX_COPY_THRESHOLD) {
  694. struct sk_buff *new_skb;
  695. new_skb = gem_alloc_skb(RX_BUF_ALLOC_SIZE(gp), GFP_ATOMIC);
  696. if (new_skb == NULL) {
  697. drops++;
  698. goto drop_it;
  699. }
  700. pci_unmap_page(gp->pdev, dma_addr,
  701. RX_BUF_ALLOC_SIZE(gp),
  702. PCI_DMA_FROMDEVICE);
  703. gp->rx_skbs[entry] = new_skb;
  704. new_skb->dev = gp->dev;
  705. skb_put(new_skb, (gp->rx_buf_sz + RX_OFFSET));
  706. rxd->buffer = cpu_to_le64(pci_map_page(gp->pdev,
  707. virt_to_page(new_skb->data),
  708. offset_in_page(new_skb->data),
  709. RX_BUF_ALLOC_SIZE(gp),
  710. PCI_DMA_FROMDEVICE));
  711. skb_reserve(new_skb, RX_OFFSET);
  712. /* Trim the original skb for the netif. */
  713. skb_trim(skb, len);
  714. } else {
  715. struct sk_buff *copy_skb = dev_alloc_skb(len + 2);
  716. if (copy_skb == NULL) {
  717. drops++;
  718. goto drop_it;
  719. }
  720. copy_skb->dev = gp->dev;
  721. skb_reserve(copy_skb, 2);
  722. skb_put(copy_skb, len);
  723. pci_dma_sync_single_for_cpu(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  724. memcpy(copy_skb->data, skb->data, len);
  725. pci_dma_sync_single_for_device(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  726. /* We'll reuse the original ring buffer. */
  727. skb = copy_skb;
  728. }
  729. skb->csum = ntohs((status & RXDCTRL_TCPCSUM) ^ 0xffff);
  730. skb->ip_summed = CHECKSUM_HW;
  731. skb->protocol = eth_type_trans(skb, gp->dev);
  732. netif_receive_skb(skb);
  733. gp->net_stats.rx_packets++;
  734. gp->net_stats.rx_bytes += len;
  735. gp->dev->last_rx = jiffies;
  736. next:
  737. entry = NEXT_RX(entry);
  738. }
  739. gem_post_rxds(gp, entry);
  740. gp->rx_new = entry;
  741. if (drops)
  742. printk(KERN_INFO "%s: Memory squeeze, deferring packet.\n",
  743. gp->dev->name);
  744. return work_done;
  745. }
  746. static int gem_poll(struct net_device *dev, int *budget)
  747. {
  748. struct gem *gp = dev->priv;
  749. unsigned long flags;
  750. /*
  751. * NAPI locking nightmare: See comment at head of driver
  752. */
  753. spin_lock_irqsave(&gp->lock, flags);
  754. do {
  755. int work_to_do, work_done;
  756. /* Handle anomalies */
  757. if (gp->status & GREG_STAT_ABNORMAL) {
  758. if (gem_abnormal_irq(dev, gp, gp->status))
  759. break;
  760. }
  761. /* Run TX completion thread */
  762. spin_lock(&gp->tx_lock);
  763. gem_tx(dev, gp, gp->status);
  764. spin_unlock(&gp->tx_lock);
  765. spin_unlock_irqrestore(&gp->lock, flags);
  766. /* Run RX thread. We don't use any locking here,
  767. * code willing to do bad things - like cleaning the
  768. * rx ring - must call netif_poll_disable(), which
  769. * schedule_timeout()'s if polling is already disabled.
  770. */
  771. work_to_do = min(*budget, dev->quota);
  772. work_done = gem_rx(gp, work_to_do);
  773. *budget -= work_done;
  774. dev->quota -= work_done;
  775. if (work_done >= work_to_do)
  776. return 1;
  777. spin_lock_irqsave(&gp->lock, flags);
  778. gp->status = readl(gp->regs + GREG_STAT);
  779. } while (gp->status & GREG_STAT_NAPI);
  780. __netif_rx_complete(dev);
  781. gem_enable_ints(gp);
  782. spin_unlock_irqrestore(&gp->lock, flags);
  783. return 0;
  784. }
  785. static irqreturn_t gem_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  786. {
  787. struct net_device *dev = dev_id;
  788. struct gem *gp = dev->priv;
  789. unsigned long flags;
  790. /* Swallow interrupts when shutting the chip down, though
  791. * that shouldn't happen, we should have done free_irq() at
  792. * this point...
  793. */
  794. if (!gp->running)
  795. return IRQ_HANDLED;
  796. spin_lock_irqsave(&gp->lock, flags);
  797. if (netif_rx_schedule_prep(dev)) {
  798. u32 gem_status = readl(gp->regs + GREG_STAT);
  799. if (gem_status == 0) {
  800. netif_poll_enable(dev);
  801. spin_unlock_irqrestore(&gp->lock, flags);
  802. return IRQ_NONE;
  803. }
  804. gp->status = gem_status;
  805. gem_disable_ints(gp);
  806. __netif_rx_schedule(dev);
  807. }
  808. spin_unlock_irqrestore(&gp->lock, flags);
  809. /* If polling was disabled at the time we received that
  810. * interrupt, we may return IRQ_HANDLED here while we
  811. * should return IRQ_NONE. No big deal...
  812. */
  813. return IRQ_HANDLED;
  814. }
  815. #ifdef CONFIG_NET_POLL_CONTROLLER
  816. static void gem_poll_controller(struct net_device *dev)
  817. {
  818. /* gem_interrupt is safe to reentrance so no need
  819. * to disable_irq here.
  820. */
  821. gem_interrupt(dev->irq, dev, NULL);
  822. }
  823. #endif
  824. static void gem_tx_timeout(struct net_device *dev)
  825. {
  826. struct gem *gp = dev->priv;
  827. printk(KERN_ERR "%s: transmit timed out, resetting\n", dev->name);
  828. if (!gp->running) {
  829. printk("%s: hrm.. hw not running !\n", dev->name);
  830. return;
  831. }
  832. printk(KERN_ERR "%s: TX_STATE[%08x:%08x:%08x]\n",
  833. dev->name,
  834. readl(gp->regs + TXDMA_CFG),
  835. readl(gp->regs + MAC_TXSTAT),
  836. readl(gp->regs + MAC_TXCFG));
  837. printk(KERN_ERR "%s: RX_STATE[%08x:%08x:%08x]\n",
  838. dev->name,
  839. readl(gp->regs + RXDMA_CFG),
  840. readl(gp->regs + MAC_RXSTAT),
  841. readl(gp->regs + MAC_RXCFG));
  842. spin_lock_irq(&gp->lock);
  843. spin_lock(&gp->tx_lock);
  844. gp->reset_task_pending = 1;
  845. schedule_work(&gp->reset_task);
  846. spin_unlock(&gp->tx_lock);
  847. spin_unlock_irq(&gp->lock);
  848. }
  849. static __inline__ int gem_intme(int entry)
  850. {
  851. /* Algorithm: IRQ every 1/2 of descriptors. */
  852. if (!(entry & ((TX_RING_SIZE>>1)-1)))
  853. return 1;
  854. return 0;
  855. }
  856. static int gem_start_xmit(struct sk_buff *skb, struct net_device *dev)
  857. {
  858. struct gem *gp = dev->priv;
  859. int entry;
  860. u64 ctrl;
  861. unsigned long flags;
  862. ctrl = 0;
  863. if (skb->ip_summed == CHECKSUM_HW) {
  864. u64 csum_start_off, csum_stuff_off;
  865. csum_start_off = (u64) (skb->h.raw - skb->data);
  866. csum_stuff_off = (u64) ((skb->h.raw + skb->csum) - skb->data);
  867. ctrl = (TXDCTRL_CENAB |
  868. (csum_start_off << 15) |
  869. (csum_stuff_off << 21));
  870. }
  871. local_irq_save(flags);
  872. if (!spin_trylock(&gp->tx_lock)) {
  873. /* Tell upper layer to requeue */
  874. local_irq_restore(flags);
  875. return NETDEV_TX_LOCKED;
  876. }
  877. /* We raced with gem_do_stop() */
  878. if (!gp->running) {
  879. spin_unlock_irqrestore(&gp->tx_lock, flags);
  880. return NETDEV_TX_BUSY;
  881. }
  882. /* This is a hard error, log it. */
  883. if (TX_BUFFS_AVAIL(gp) <= (skb_shinfo(skb)->nr_frags + 1)) {
  884. netif_stop_queue(dev);
  885. spin_unlock_irqrestore(&gp->tx_lock, flags);
  886. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  887. dev->name);
  888. return NETDEV_TX_BUSY;
  889. }
  890. entry = gp->tx_new;
  891. gp->tx_skbs[entry] = skb;
  892. if (skb_shinfo(skb)->nr_frags == 0) {
  893. struct gem_txd *txd = &gp->init_block->txd[entry];
  894. dma_addr_t mapping;
  895. u32 len;
  896. len = skb->len;
  897. mapping = pci_map_page(gp->pdev,
  898. virt_to_page(skb->data),
  899. offset_in_page(skb->data),
  900. len, PCI_DMA_TODEVICE);
  901. ctrl |= TXDCTRL_SOF | TXDCTRL_EOF | len;
  902. if (gem_intme(entry))
  903. ctrl |= TXDCTRL_INTME;
  904. txd->buffer = cpu_to_le64(mapping);
  905. wmb();
  906. txd->control_word = cpu_to_le64(ctrl);
  907. entry = NEXT_TX(entry);
  908. } else {
  909. struct gem_txd *txd;
  910. u32 first_len;
  911. u64 intme;
  912. dma_addr_t first_mapping;
  913. int frag, first_entry = entry;
  914. intme = 0;
  915. if (gem_intme(entry))
  916. intme |= TXDCTRL_INTME;
  917. /* We must give this initial chunk to the device last.
  918. * Otherwise we could race with the device.
  919. */
  920. first_len = skb_headlen(skb);
  921. first_mapping = pci_map_page(gp->pdev, virt_to_page(skb->data),
  922. offset_in_page(skb->data),
  923. first_len, PCI_DMA_TODEVICE);
  924. entry = NEXT_TX(entry);
  925. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  926. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  927. u32 len;
  928. dma_addr_t mapping;
  929. u64 this_ctrl;
  930. len = this_frag->size;
  931. mapping = pci_map_page(gp->pdev,
  932. this_frag->page,
  933. this_frag->page_offset,
  934. len, PCI_DMA_TODEVICE);
  935. this_ctrl = ctrl;
  936. if (frag == skb_shinfo(skb)->nr_frags - 1)
  937. this_ctrl |= TXDCTRL_EOF;
  938. txd = &gp->init_block->txd[entry];
  939. txd->buffer = cpu_to_le64(mapping);
  940. wmb();
  941. txd->control_word = cpu_to_le64(this_ctrl | len);
  942. if (gem_intme(entry))
  943. intme |= TXDCTRL_INTME;
  944. entry = NEXT_TX(entry);
  945. }
  946. txd = &gp->init_block->txd[first_entry];
  947. txd->buffer = cpu_to_le64(first_mapping);
  948. wmb();
  949. txd->control_word =
  950. cpu_to_le64(ctrl | TXDCTRL_SOF | intme | first_len);
  951. }
  952. gp->tx_new = entry;
  953. if (TX_BUFFS_AVAIL(gp) <= (MAX_SKB_FRAGS + 1))
  954. netif_stop_queue(dev);
  955. if (netif_msg_tx_queued(gp))
  956. printk(KERN_DEBUG "%s: tx queued, slot %d, skblen %d\n",
  957. dev->name, entry, skb->len);
  958. mb();
  959. writel(gp->tx_new, gp->regs + TXDMA_KICK);
  960. spin_unlock_irqrestore(&gp->tx_lock, flags);
  961. dev->trans_start = jiffies;
  962. return NETDEV_TX_OK;
  963. }
  964. #define STOP_TRIES 32
  965. /* Must be invoked under gp->lock and gp->tx_lock. */
  966. static void gem_reset(struct gem *gp)
  967. {
  968. int limit;
  969. u32 val;
  970. /* Make sure we won't get any more interrupts */
  971. writel(0xffffffff, gp->regs + GREG_IMASK);
  972. /* Reset the chip */
  973. writel(gp->swrst_base | GREG_SWRST_TXRST | GREG_SWRST_RXRST,
  974. gp->regs + GREG_SWRST);
  975. limit = STOP_TRIES;
  976. do {
  977. udelay(20);
  978. val = readl(gp->regs + GREG_SWRST);
  979. if (limit-- <= 0)
  980. break;
  981. } while (val & (GREG_SWRST_TXRST | GREG_SWRST_RXRST));
  982. if (limit <= 0)
  983. printk(KERN_ERR "%s: SW reset is ghetto.\n", gp->dev->name);
  984. }
  985. /* Must be invoked under gp->lock and gp->tx_lock. */
  986. static void gem_start_dma(struct gem *gp)
  987. {
  988. u32 val;
  989. /* We are ready to rock, turn everything on. */
  990. val = readl(gp->regs + TXDMA_CFG);
  991. writel(val | TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  992. val = readl(gp->regs + RXDMA_CFG);
  993. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  994. val = readl(gp->regs + MAC_TXCFG);
  995. writel(val | MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  996. val = readl(gp->regs + MAC_RXCFG);
  997. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  998. (void) readl(gp->regs + MAC_RXCFG);
  999. udelay(100);
  1000. gem_enable_ints(gp);
  1001. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1002. }
  1003. /* Must be invoked under gp->lock and gp->tx_lock. DMA won't be
  1004. * actually stopped before about 4ms tho ...
  1005. */
  1006. static void gem_stop_dma(struct gem *gp)
  1007. {
  1008. u32 val;
  1009. /* We are done rocking, turn everything off. */
  1010. val = readl(gp->regs + TXDMA_CFG);
  1011. writel(val & ~TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  1012. val = readl(gp->regs + RXDMA_CFG);
  1013. writel(val & ~RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  1014. val = readl(gp->regs + MAC_TXCFG);
  1015. writel(val & ~MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  1016. val = readl(gp->regs + MAC_RXCFG);
  1017. writel(val & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  1018. (void) readl(gp->regs + MAC_RXCFG);
  1019. /* Need to wait a bit ... done by the caller */
  1020. }
  1021. /* Must be invoked under gp->lock and gp->tx_lock. */
  1022. // XXX dbl check what that function should do when called on PCS PHY
  1023. static void gem_begin_auto_negotiation(struct gem *gp, struct ethtool_cmd *ep)
  1024. {
  1025. u32 advertise, features;
  1026. int autoneg;
  1027. int speed;
  1028. int duplex;
  1029. if (gp->phy_type != phy_mii_mdio0 &&
  1030. gp->phy_type != phy_mii_mdio1)
  1031. goto non_mii;
  1032. /* Setup advertise */
  1033. if (found_mii_phy(gp))
  1034. features = gp->phy_mii.def->features;
  1035. else
  1036. features = 0;
  1037. advertise = features & ADVERTISE_MASK;
  1038. if (gp->phy_mii.advertising != 0)
  1039. advertise &= gp->phy_mii.advertising;
  1040. autoneg = gp->want_autoneg;
  1041. speed = gp->phy_mii.speed;
  1042. duplex = gp->phy_mii.duplex;
  1043. /* Setup link parameters */
  1044. if (!ep)
  1045. goto start_aneg;
  1046. if (ep->autoneg == AUTONEG_ENABLE) {
  1047. advertise = ep->advertising;
  1048. autoneg = 1;
  1049. } else {
  1050. autoneg = 0;
  1051. speed = ep->speed;
  1052. duplex = ep->duplex;
  1053. }
  1054. start_aneg:
  1055. /* Sanitize settings based on PHY capabilities */
  1056. if ((features & SUPPORTED_Autoneg) == 0)
  1057. autoneg = 0;
  1058. if (speed == SPEED_1000 &&
  1059. !(features & (SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full)))
  1060. speed = SPEED_100;
  1061. if (speed == SPEED_100 &&
  1062. !(features & (SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full)))
  1063. speed = SPEED_10;
  1064. if (duplex == DUPLEX_FULL &&
  1065. !(features & (SUPPORTED_1000baseT_Full |
  1066. SUPPORTED_100baseT_Full |
  1067. SUPPORTED_10baseT_Full)))
  1068. duplex = DUPLEX_HALF;
  1069. if (speed == 0)
  1070. speed = SPEED_10;
  1071. /* If we are asleep, we don't try to actually setup the PHY, we
  1072. * just store the settings
  1073. */
  1074. if (gp->asleep) {
  1075. gp->phy_mii.autoneg = gp->want_autoneg = autoneg;
  1076. gp->phy_mii.speed = speed;
  1077. gp->phy_mii.duplex = duplex;
  1078. return;
  1079. }
  1080. /* Configure PHY & start aneg */
  1081. gp->want_autoneg = autoneg;
  1082. if (autoneg) {
  1083. if (found_mii_phy(gp))
  1084. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, advertise);
  1085. gp->lstate = link_aneg;
  1086. } else {
  1087. if (found_mii_phy(gp))
  1088. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, speed, duplex);
  1089. gp->lstate = link_force_ok;
  1090. }
  1091. non_mii:
  1092. gp->timer_ticks = 0;
  1093. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1094. }
  1095. /* A link-up condition has occurred, initialize and enable the
  1096. * rest of the chip.
  1097. *
  1098. * Must be invoked under gp->lock and gp->tx_lock.
  1099. */
  1100. static int gem_set_link_modes(struct gem *gp)
  1101. {
  1102. u32 val;
  1103. int full_duplex, speed, pause;
  1104. full_duplex = 0;
  1105. speed = SPEED_10;
  1106. pause = 0;
  1107. if (found_mii_phy(gp)) {
  1108. if (gp->phy_mii.def->ops->read_link(&gp->phy_mii))
  1109. return 1;
  1110. full_duplex = (gp->phy_mii.duplex == DUPLEX_FULL);
  1111. speed = gp->phy_mii.speed;
  1112. pause = gp->phy_mii.pause;
  1113. } else if (gp->phy_type == phy_serialink ||
  1114. gp->phy_type == phy_serdes) {
  1115. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1116. if (pcs_lpa & PCS_MIIADV_FD)
  1117. full_duplex = 1;
  1118. speed = SPEED_1000;
  1119. }
  1120. if (netif_msg_link(gp))
  1121. printk(KERN_INFO "%s: Link is up at %d Mbps, %s-duplex.\n",
  1122. gp->dev->name, speed, (full_duplex ? "full" : "half"));
  1123. if (!gp->running)
  1124. return 0;
  1125. val = (MAC_TXCFG_EIPG0 | MAC_TXCFG_NGU);
  1126. if (full_duplex) {
  1127. val |= (MAC_TXCFG_ICS | MAC_TXCFG_ICOLL);
  1128. } else {
  1129. /* MAC_TXCFG_NBO must be zero. */
  1130. }
  1131. writel(val, gp->regs + MAC_TXCFG);
  1132. val = (MAC_XIFCFG_OE | MAC_XIFCFG_LLED);
  1133. if (!full_duplex &&
  1134. (gp->phy_type == phy_mii_mdio0 ||
  1135. gp->phy_type == phy_mii_mdio1)) {
  1136. val |= MAC_XIFCFG_DISE;
  1137. } else if (full_duplex) {
  1138. val |= MAC_XIFCFG_FLED;
  1139. }
  1140. if (speed == SPEED_1000)
  1141. val |= (MAC_XIFCFG_GMII);
  1142. writel(val, gp->regs + MAC_XIFCFG);
  1143. /* If gigabit and half-duplex, enable carrier extension
  1144. * mode. Else, disable it.
  1145. */
  1146. if (speed == SPEED_1000 && !full_duplex) {
  1147. val = readl(gp->regs + MAC_TXCFG);
  1148. writel(val | MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1149. val = readl(gp->regs + MAC_RXCFG);
  1150. writel(val | MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1151. } else {
  1152. val = readl(gp->regs + MAC_TXCFG);
  1153. writel(val & ~MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1154. val = readl(gp->regs + MAC_RXCFG);
  1155. writel(val & ~MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1156. }
  1157. if (gp->phy_type == phy_serialink ||
  1158. gp->phy_type == phy_serdes) {
  1159. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1160. if (pcs_lpa & (PCS_MIIADV_SP | PCS_MIIADV_AP))
  1161. pause = 1;
  1162. }
  1163. if (netif_msg_link(gp)) {
  1164. if (pause) {
  1165. printk(KERN_INFO "%s: Pause is enabled "
  1166. "(rxfifo: %d off: %d on: %d)\n",
  1167. gp->dev->name,
  1168. gp->rx_fifo_sz,
  1169. gp->rx_pause_off,
  1170. gp->rx_pause_on);
  1171. } else {
  1172. printk(KERN_INFO "%s: Pause is disabled\n",
  1173. gp->dev->name);
  1174. }
  1175. }
  1176. if (!full_duplex)
  1177. writel(512, gp->regs + MAC_STIME);
  1178. else
  1179. writel(64, gp->regs + MAC_STIME);
  1180. val = readl(gp->regs + MAC_MCCFG);
  1181. if (pause)
  1182. val |= (MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1183. else
  1184. val &= ~(MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1185. writel(val, gp->regs + MAC_MCCFG);
  1186. gem_start_dma(gp);
  1187. return 0;
  1188. }
  1189. /* Must be invoked under gp->lock and gp->tx_lock. */
  1190. static int gem_mdio_link_not_up(struct gem *gp)
  1191. {
  1192. switch (gp->lstate) {
  1193. case link_force_ret:
  1194. if (netif_msg_link(gp))
  1195. printk(KERN_INFO "%s: Autoneg failed again, keeping"
  1196. " forced mode\n", gp->dev->name);
  1197. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii,
  1198. gp->last_forced_speed, DUPLEX_HALF);
  1199. gp->timer_ticks = 5;
  1200. gp->lstate = link_force_ok;
  1201. return 0;
  1202. case link_aneg:
  1203. /* We try forced modes after a failed aneg only on PHYs that don't
  1204. * have "magic_aneg" bit set, which means they internally do the
  1205. * while forced-mode thingy. On these, we just restart aneg
  1206. */
  1207. if (gp->phy_mii.def->magic_aneg)
  1208. return 1;
  1209. if (netif_msg_link(gp))
  1210. printk(KERN_INFO "%s: switching to forced 100bt\n",
  1211. gp->dev->name);
  1212. /* Try forced modes. */
  1213. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_100,
  1214. DUPLEX_HALF);
  1215. gp->timer_ticks = 5;
  1216. gp->lstate = link_force_try;
  1217. return 0;
  1218. case link_force_try:
  1219. /* Downgrade from 100 to 10 Mbps if necessary.
  1220. * If already at 10Mbps, warn user about the
  1221. * situation every 10 ticks.
  1222. */
  1223. if (gp->phy_mii.speed == SPEED_100) {
  1224. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_10,
  1225. DUPLEX_HALF);
  1226. gp->timer_ticks = 5;
  1227. if (netif_msg_link(gp))
  1228. printk(KERN_INFO "%s: switching to forced 10bt\n",
  1229. gp->dev->name);
  1230. return 0;
  1231. } else
  1232. return 1;
  1233. default:
  1234. return 0;
  1235. }
  1236. }
  1237. static void gem_link_timer(unsigned long data)
  1238. {
  1239. struct gem *gp = (struct gem *) data;
  1240. int restart_aneg = 0;
  1241. if (gp->asleep)
  1242. return;
  1243. spin_lock_irq(&gp->lock);
  1244. spin_lock(&gp->tx_lock);
  1245. gem_get_cell(gp);
  1246. /* If the reset task is still pending, we just
  1247. * reschedule the link timer
  1248. */
  1249. if (gp->reset_task_pending)
  1250. goto restart;
  1251. if (gp->phy_type == phy_serialink ||
  1252. gp->phy_type == phy_serdes) {
  1253. u32 val = readl(gp->regs + PCS_MIISTAT);
  1254. if (!(val & PCS_MIISTAT_LS))
  1255. val = readl(gp->regs + PCS_MIISTAT);
  1256. if ((val & PCS_MIISTAT_LS) != 0) {
  1257. gp->lstate = link_up;
  1258. netif_carrier_on(gp->dev);
  1259. (void)gem_set_link_modes(gp);
  1260. }
  1261. goto restart;
  1262. }
  1263. if (found_mii_phy(gp) && gp->phy_mii.def->ops->poll_link(&gp->phy_mii)) {
  1264. /* Ok, here we got a link. If we had it due to a forced
  1265. * fallback, and we were configured for autoneg, we do
  1266. * retry a short autoneg pass. If you know your hub is
  1267. * broken, use ethtool ;)
  1268. */
  1269. if (gp->lstate == link_force_try && gp->want_autoneg) {
  1270. gp->lstate = link_force_ret;
  1271. gp->last_forced_speed = gp->phy_mii.speed;
  1272. gp->timer_ticks = 5;
  1273. if (netif_msg_link(gp))
  1274. printk(KERN_INFO "%s: Got link after fallback, retrying"
  1275. " autoneg once...\n", gp->dev->name);
  1276. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, gp->phy_mii.advertising);
  1277. } else if (gp->lstate != link_up) {
  1278. gp->lstate = link_up;
  1279. netif_carrier_on(gp->dev);
  1280. if (gem_set_link_modes(gp))
  1281. restart_aneg = 1;
  1282. }
  1283. } else {
  1284. /* If the link was previously up, we restart the
  1285. * whole process
  1286. */
  1287. if (gp->lstate == link_up) {
  1288. gp->lstate = link_down;
  1289. if (netif_msg_link(gp))
  1290. printk(KERN_INFO "%s: Link down\n",
  1291. gp->dev->name);
  1292. netif_carrier_off(gp->dev);
  1293. gp->reset_task_pending = 1;
  1294. schedule_work(&gp->reset_task);
  1295. restart_aneg = 1;
  1296. } else if (++gp->timer_ticks > 10) {
  1297. if (found_mii_phy(gp))
  1298. restart_aneg = gem_mdio_link_not_up(gp);
  1299. else
  1300. restart_aneg = 1;
  1301. }
  1302. }
  1303. if (restart_aneg) {
  1304. gem_begin_auto_negotiation(gp, NULL);
  1305. goto out_unlock;
  1306. }
  1307. restart:
  1308. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1309. out_unlock:
  1310. gem_put_cell(gp);
  1311. spin_unlock(&gp->tx_lock);
  1312. spin_unlock_irq(&gp->lock);
  1313. }
  1314. /* Must be invoked under gp->lock and gp->tx_lock. */
  1315. static void gem_clean_rings(struct gem *gp)
  1316. {
  1317. struct gem_init_block *gb = gp->init_block;
  1318. struct sk_buff *skb;
  1319. int i;
  1320. dma_addr_t dma_addr;
  1321. for (i = 0; i < RX_RING_SIZE; i++) {
  1322. struct gem_rxd *rxd;
  1323. rxd = &gb->rxd[i];
  1324. if (gp->rx_skbs[i] != NULL) {
  1325. skb = gp->rx_skbs[i];
  1326. dma_addr = le64_to_cpu(rxd->buffer);
  1327. pci_unmap_page(gp->pdev, dma_addr,
  1328. RX_BUF_ALLOC_SIZE(gp),
  1329. PCI_DMA_FROMDEVICE);
  1330. dev_kfree_skb_any(skb);
  1331. gp->rx_skbs[i] = NULL;
  1332. }
  1333. rxd->status_word = 0;
  1334. wmb();
  1335. rxd->buffer = 0;
  1336. }
  1337. for (i = 0; i < TX_RING_SIZE; i++) {
  1338. if (gp->tx_skbs[i] != NULL) {
  1339. struct gem_txd *txd;
  1340. int frag;
  1341. skb = gp->tx_skbs[i];
  1342. gp->tx_skbs[i] = NULL;
  1343. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  1344. int ent = i & (TX_RING_SIZE - 1);
  1345. txd = &gb->txd[ent];
  1346. dma_addr = le64_to_cpu(txd->buffer);
  1347. pci_unmap_page(gp->pdev, dma_addr,
  1348. le64_to_cpu(txd->control_word) &
  1349. TXDCTRL_BUFSZ, PCI_DMA_TODEVICE);
  1350. if (frag != skb_shinfo(skb)->nr_frags)
  1351. i++;
  1352. }
  1353. dev_kfree_skb_any(skb);
  1354. }
  1355. }
  1356. }
  1357. /* Must be invoked under gp->lock and gp->tx_lock. */
  1358. static void gem_init_rings(struct gem *gp)
  1359. {
  1360. struct gem_init_block *gb = gp->init_block;
  1361. struct net_device *dev = gp->dev;
  1362. int i;
  1363. dma_addr_t dma_addr;
  1364. gp->rx_new = gp->rx_old = gp->tx_new = gp->tx_old = 0;
  1365. gem_clean_rings(gp);
  1366. gp->rx_buf_sz = max(dev->mtu + ETH_HLEN + VLAN_HLEN,
  1367. (unsigned)VLAN_ETH_FRAME_LEN);
  1368. for (i = 0; i < RX_RING_SIZE; i++) {
  1369. struct sk_buff *skb;
  1370. struct gem_rxd *rxd = &gb->rxd[i];
  1371. skb = gem_alloc_skb(RX_BUF_ALLOC_SIZE(gp), GFP_ATOMIC);
  1372. if (!skb) {
  1373. rxd->buffer = 0;
  1374. rxd->status_word = 0;
  1375. continue;
  1376. }
  1377. gp->rx_skbs[i] = skb;
  1378. skb->dev = dev;
  1379. skb_put(skb, (gp->rx_buf_sz + RX_OFFSET));
  1380. dma_addr = pci_map_page(gp->pdev,
  1381. virt_to_page(skb->data),
  1382. offset_in_page(skb->data),
  1383. RX_BUF_ALLOC_SIZE(gp),
  1384. PCI_DMA_FROMDEVICE);
  1385. rxd->buffer = cpu_to_le64(dma_addr);
  1386. wmb();
  1387. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  1388. skb_reserve(skb, RX_OFFSET);
  1389. }
  1390. for (i = 0; i < TX_RING_SIZE; i++) {
  1391. struct gem_txd *txd = &gb->txd[i];
  1392. txd->control_word = 0;
  1393. wmb();
  1394. txd->buffer = 0;
  1395. }
  1396. wmb();
  1397. }
  1398. /* Init PHY interface and start link poll state machine */
  1399. static void gem_init_phy(struct gem *gp)
  1400. {
  1401. u32 mif_cfg;
  1402. /* Revert MIF CFG setting done on stop_phy */
  1403. mif_cfg = readl(gp->regs + MIF_CFG);
  1404. mif_cfg &= ~(MIF_CFG_PSELECT|MIF_CFG_POLL|MIF_CFG_BBMODE|MIF_CFG_MDI1);
  1405. mif_cfg |= MIF_CFG_MDI0;
  1406. writel(mif_cfg, gp->regs + MIF_CFG);
  1407. writel(PCS_DMODE_MGM, gp->regs + PCS_DMODE);
  1408. writel(MAC_XIFCFG_OE, gp->regs + MAC_XIFCFG);
  1409. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1410. int i;
  1411. u16 ctrl;
  1412. #ifdef CONFIG_PPC_PMAC
  1413. pmac_call_feature(PMAC_FTR_GMAC_PHY_RESET, gp->of_node, 0, 0);
  1414. #endif
  1415. /* Some PHYs used by apple have problem getting back
  1416. * to us, we do an additional reset here
  1417. */
  1418. phy_write(gp, MII_BMCR, BMCR_RESET);
  1419. for (i = 0; i < 50; i++) {
  1420. if ((phy_read(gp, MII_BMCR) & BMCR_RESET) == 0)
  1421. break;
  1422. msleep(10);
  1423. }
  1424. if (i == 50)
  1425. printk(KERN_WARNING "%s: GMAC PHY not responding !\n",
  1426. gp->dev->name);
  1427. /* Make sure isolate is off */
  1428. ctrl = phy_read(gp, MII_BMCR);
  1429. if (ctrl & BMCR_ISOLATE)
  1430. phy_write(gp, MII_BMCR, ctrl & ~BMCR_ISOLATE);
  1431. }
  1432. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  1433. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1434. u32 val;
  1435. /* Init datapath mode register. */
  1436. if (gp->phy_type == phy_mii_mdio0 ||
  1437. gp->phy_type == phy_mii_mdio1) {
  1438. val = PCS_DMODE_MGM;
  1439. } else if (gp->phy_type == phy_serialink) {
  1440. val = PCS_DMODE_SM | PCS_DMODE_GMOE;
  1441. } else {
  1442. val = PCS_DMODE_ESM;
  1443. }
  1444. writel(val, gp->regs + PCS_DMODE);
  1445. }
  1446. if (gp->phy_type == phy_mii_mdio0 ||
  1447. gp->phy_type == phy_mii_mdio1) {
  1448. // XXX check for errors
  1449. mii_phy_probe(&gp->phy_mii, gp->mii_phy_addr);
  1450. /* Init PHY */
  1451. if (gp->phy_mii.def && gp->phy_mii.def->ops->init)
  1452. gp->phy_mii.def->ops->init(&gp->phy_mii);
  1453. } else {
  1454. u32 val;
  1455. int limit;
  1456. /* Reset PCS unit. */
  1457. val = readl(gp->regs + PCS_MIICTRL);
  1458. val |= PCS_MIICTRL_RST;
  1459. writeb(val, gp->regs + PCS_MIICTRL);
  1460. limit = 32;
  1461. while (readl(gp->regs + PCS_MIICTRL) & PCS_MIICTRL_RST) {
  1462. udelay(100);
  1463. if (limit-- <= 0)
  1464. break;
  1465. }
  1466. if (limit <= 0)
  1467. printk(KERN_WARNING "%s: PCS reset bit would not clear.\n",
  1468. gp->dev->name);
  1469. /* Make sure PCS is disabled while changing advertisement
  1470. * configuration.
  1471. */
  1472. val = readl(gp->regs + PCS_CFG);
  1473. val &= ~(PCS_CFG_ENABLE | PCS_CFG_TO);
  1474. writel(val, gp->regs + PCS_CFG);
  1475. /* Advertise all capabilities except assymetric
  1476. * pause.
  1477. */
  1478. val = readl(gp->regs + PCS_MIIADV);
  1479. val |= (PCS_MIIADV_FD | PCS_MIIADV_HD |
  1480. PCS_MIIADV_SP | PCS_MIIADV_AP);
  1481. writel(val, gp->regs + PCS_MIIADV);
  1482. /* Enable and restart auto-negotiation, disable wrapback/loopback,
  1483. * and re-enable PCS.
  1484. */
  1485. val = readl(gp->regs + PCS_MIICTRL);
  1486. val |= (PCS_MIICTRL_RAN | PCS_MIICTRL_ANE);
  1487. val &= ~PCS_MIICTRL_WB;
  1488. writel(val, gp->regs + PCS_MIICTRL);
  1489. val = readl(gp->regs + PCS_CFG);
  1490. val |= PCS_CFG_ENABLE;
  1491. writel(val, gp->regs + PCS_CFG);
  1492. /* Make sure serialink loopback is off. The meaning
  1493. * of this bit is logically inverted based upon whether
  1494. * you are in Serialink or SERDES mode.
  1495. */
  1496. val = readl(gp->regs + PCS_SCTRL);
  1497. if (gp->phy_type == phy_serialink)
  1498. val &= ~PCS_SCTRL_LOOP;
  1499. else
  1500. val |= PCS_SCTRL_LOOP;
  1501. writel(val, gp->regs + PCS_SCTRL);
  1502. }
  1503. /* Default aneg parameters */
  1504. gp->timer_ticks = 0;
  1505. gp->lstate = link_down;
  1506. netif_carrier_off(gp->dev);
  1507. /* Can I advertise gigabit here ? I'd need BCM PHY docs... */
  1508. spin_lock_irq(&gp->lock);
  1509. gem_begin_auto_negotiation(gp, NULL);
  1510. spin_unlock_irq(&gp->lock);
  1511. }
  1512. /* Must be invoked under gp->lock and gp->tx_lock. */
  1513. static void gem_init_dma(struct gem *gp)
  1514. {
  1515. u64 desc_dma = (u64) gp->gblock_dvma;
  1516. u32 val;
  1517. val = (TXDMA_CFG_BASE | (0x7ff << 10) | TXDMA_CFG_PMODE);
  1518. writel(val, gp->regs + TXDMA_CFG);
  1519. writel(desc_dma >> 32, gp->regs + TXDMA_DBHI);
  1520. writel(desc_dma & 0xffffffff, gp->regs + TXDMA_DBLOW);
  1521. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  1522. writel(0, gp->regs + TXDMA_KICK);
  1523. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  1524. ((14 / 2) << 13) | RXDMA_CFG_FTHRESH_128);
  1525. writel(val, gp->regs + RXDMA_CFG);
  1526. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  1527. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  1528. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1529. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  1530. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  1531. writel(val, gp->regs + RXDMA_PTHRESH);
  1532. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  1533. writel(((5 & RXDMA_BLANK_IPKTS) |
  1534. ((8 << 12) & RXDMA_BLANK_ITIME)),
  1535. gp->regs + RXDMA_BLANK);
  1536. else
  1537. writel(((5 & RXDMA_BLANK_IPKTS) |
  1538. ((4 << 12) & RXDMA_BLANK_ITIME)),
  1539. gp->regs + RXDMA_BLANK);
  1540. }
  1541. /* Must be invoked under gp->lock and gp->tx_lock. */
  1542. static u32 gem_setup_multicast(struct gem *gp)
  1543. {
  1544. u32 rxcfg = 0;
  1545. int i;
  1546. if ((gp->dev->flags & IFF_ALLMULTI) ||
  1547. (gp->dev->mc_count > 256)) {
  1548. for (i=0; i<16; i++)
  1549. writel(0xffff, gp->regs + MAC_HASH0 + (i << 2));
  1550. rxcfg |= MAC_RXCFG_HFE;
  1551. } else if (gp->dev->flags & IFF_PROMISC) {
  1552. rxcfg |= MAC_RXCFG_PROM;
  1553. } else {
  1554. u16 hash_table[16];
  1555. u32 crc;
  1556. struct dev_mc_list *dmi = gp->dev->mc_list;
  1557. int i;
  1558. for (i = 0; i < 16; i++)
  1559. hash_table[i] = 0;
  1560. for (i = 0; i < gp->dev->mc_count; i++) {
  1561. char *addrs = dmi->dmi_addr;
  1562. dmi = dmi->next;
  1563. if (!(*addrs & 1))
  1564. continue;
  1565. crc = ether_crc_le(6, addrs);
  1566. crc >>= 24;
  1567. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  1568. }
  1569. for (i=0; i<16; i++)
  1570. writel(hash_table[i], gp->regs + MAC_HASH0 + (i << 2));
  1571. rxcfg |= MAC_RXCFG_HFE;
  1572. }
  1573. return rxcfg;
  1574. }
  1575. /* Must be invoked under gp->lock and gp->tx_lock. */
  1576. static void gem_init_mac(struct gem *gp)
  1577. {
  1578. unsigned char *e = &gp->dev->dev_addr[0];
  1579. writel(0x1bf0, gp->regs + MAC_SNDPAUSE);
  1580. writel(0x00, gp->regs + MAC_IPG0);
  1581. writel(0x08, gp->regs + MAC_IPG1);
  1582. writel(0x04, gp->regs + MAC_IPG2);
  1583. writel(0x40, gp->regs + MAC_STIME);
  1584. writel(0x40, gp->regs + MAC_MINFSZ);
  1585. /* Ethernet payload + header + FCS + optional VLAN tag. */
  1586. writel(0x20000000 | (gp->rx_buf_sz + 4), gp->regs + MAC_MAXFSZ);
  1587. writel(0x07, gp->regs + MAC_PASIZE);
  1588. writel(0x04, gp->regs + MAC_JAMSIZE);
  1589. writel(0x10, gp->regs + MAC_ATTLIM);
  1590. writel(0x8808, gp->regs + MAC_MCTYPE);
  1591. writel((e[5] | (e[4] << 8)) & 0x3ff, gp->regs + MAC_RANDSEED);
  1592. writel((e[4] << 8) | e[5], gp->regs + MAC_ADDR0);
  1593. writel((e[2] << 8) | e[3], gp->regs + MAC_ADDR1);
  1594. writel((e[0] << 8) | e[1], gp->regs + MAC_ADDR2);
  1595. writel(0, gp->regs + MAC_ADDR3);
  1596. writel(0, gp->regs + MAC_ADDR4);
  1597. writel(0, gp->regs + MAC_ADDR5);
  1598. writel(0x0001, gp->regs + MAC_ADDR6);
  1599. writel(0xc200, gp->regs + MAC_ADDR7);
  1600. writel(0x0180, gp->regs + MAC_ADDR8);
  1601. writel(0, gp->regs + MAC_AFILT0);
  1602. writel(0, gp->regs + MAC_AFILT1);
  1603. writel(0, gp->regs + MAC_AFILT2);
  1604. writel(0, gp->regs + MAC_AF21MSK);
  1605. writel(0, gp->regs + MAC_AF0MSK);
  1606. gp->mac_rx_cfg = gem_setup_multicast(gp);
  1607. #ifdef STRIP_FCS
  1608. gp->mac_rx_cfg |= MAC_RXCFG_SFCS;
  1609. #endif
  1610. writel(0, gp->regs + MAC_NCOLL);
  1611. writel(0, gp->regs + MAC_FASUCC);
  1612. writel(0, gp->regs + MAC_ECOLL);
  1613. writel(0, gp->regs + MAC_LCOLL);
  1614. writel(0, gp->regs + MAC_DTIMER);
  1615. writel(0, gp->regs + MAC_PATMPS);
  1616. writel(0, gp->regs + MAC_RFCTR);
  1617. writel(0, gp->regs + MAC_LERR);
  1618. writel(0, gp->regs + MAC_AERR);
  1619. writel(0, gp->regs + MAC_FCSERR);
  1620. writel(0, gp->regs + MAC_RXCVERR);
  1621. /* Clear RX/TX/MAC/XIF config, we will set these up and enable
  1622. * them once a link is established.
  1623. */
  1624. writel(0, gp->regs + MAC_TXCFG);
  1625. writel(gp->mac_rx_cfg, gp->regs + MAC_RXCFG);
  1626. writel(0, gp->regs + MAC_MCCFG);
  1627. writel(0, gp->regs + MAC_XIFCFG);
  1628. /* Setup MAC interrupts. We want to get all of the interesting
  1629. * counter expiration events, but we do not want to hear about
  1630. * normal rx/tx as the DMA engine tells us that.
  1631. */
  1632. writel(MAC_TXSTAT_XMIT, gp->regs + MAC_TXMASK);
  1633. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  1634. /* Don't enable even the PAUSE interrupts for now, we
  1635. * make no use of those events other than to record them.
  1636. */
  1637. writel(0xffffffff, gp->regs + MAC_MCMASK);
  1638. /* Don't enable GEM's WOL in normal operations
  1639. */
  1640. if (gp->has_wol)
  1641. writel(0, gp->regs + WOL_WAKECSR);
  1642. }
  1643. /* Must be invoked under gp->lock and gp->tx_lock. */
  1644. static void gem_init_pause_thresholds(struct gem *gp)
  1645. {
  1646. u32 cfg;
  1647. /* Calculate pause thresholds. Setting the OFF threshold to the
  1648. * full RX fifo size effectively disables PAUSE generation which
  1649. * is what we do for 10/100 only GEMs which have FIFOs too small
  1650. * to make real gains from PAUSE.
  1651. */
  1652. if (gp->rx_fifo_sz <= (2 * 1024)) {
  1653. gp->rx_pause_off = gp->rx_pause_on = gp->rx_fifo_sz;
  1654. } else {
  1655. int max_frame = (gp->rx_buf_sz + 4 + 64) & ~63;
  1656. int off = (gp->rx_fifo_sz - (max_frame * 2));
  1657. int on = off - max_frame;
  1658. gp->rx_pause_off = off;
  1659. gp->rx_pause_on = on;
  1660. }
  1661. /* Configure the chip "burst" DMA mode & enable some
  1662. * HW bug fixes on Apple version
  1663. */
  1664. cfg = 0;
  1665. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE)
  1666. cfg |= GREG_CFG_RONPAULBIT | GREG_CFG_ENBUG2FIX;
  1667. #if !defined(CONFIG_SPARC64) && !defined(CONFIG_ALPHA)
  1668. cfg |= GREG_CFG_IBURST;
  1669. #endif
  1670. cfg |= ((31 << 1) & GREG_CFG_TXDMALIM);
  1671. cfg |= ((31 << 6) & GREG_CFG_RXDMALIM);
  1672. writel(cfg, gp->regs + GREG_CFG);
  1673. /* If Infinite Burst didn't stick, then use different
  1674. * thresholds (and Apple bug fixes don't exist)
  1675. */
  1676. if (!(readl(gp->regs + GREG_CFG) & GREG_CFG_IBURST)) {
  1677. cfg = ((2 << 1) & GREG_CFG_TXDMALIM);
  1678. cfg |= ((8 << 6) & GREG_CFG_RXDMALIM);
  1679. writel(cfg, gp->regs + GREG_CFG);
  1680. }
  1681. }
  1682. static int gem_check_invariants(struct gem *gp)
  1683. {
  1684. struct pci_dev *pdev = gp->pdev;
  1685. u32 mif_cfg;
  1686. /* On Apple's sungem, we can't rely on registers as the chip
  1687. * was been powered down by the firmware. The PHY is looked
  1688. * up later on.
  1689. */
  1690. if (pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1691. gp->phy_type = phy_mii_mdio0;
  1692. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1693. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1694. gp->swrst_base = 0;
  1695. mif_cfg = readl(gp->regs + MIF_CFG);
  1696. mif_cfg &= ~(MIF_CFG_PSELECT|MIF_CFG_POLL|MIF_CFG_BBMODE|MIF_CFG_MDI1);
  1697. mif_cfg |= MIF_CFG_MDI0;
  1698. writel(mif_cfg, gp->regs + MIF_CFG);
  1699. writel(PCS_DMODE_MGM, gp->regs + PCS_DMODE);
  1700. writel(MAC_XIFCFG_OE, gp->regs + MAC_XIFCFG);
  1701. /* We hard-code the PHY address so we can properly bring it out of
  1702. * reset later on, we can't really probe it at this point, though
  1703. * that isn't an issue.
  1704. */
  1705. if (gp->pdev->device == PCI_DEVICE_ID_APPLE_K2_GMAC)
  1706. gp->mii_phy_addr = 1;
  1707. else
  1708. gp->mii_phy_addr = 0;
  1709. return 0;
  1710. }
  1711. mif_cfg = readl(gp->regs + MIF_CFG);
  1712. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  1713. pdev->device == PCI_DEVICE_ID_SUN_RIO_GEM) {
  1714. /* One of the MII PHYs _must_ be present
  1715. * as this chip has no gigabit PHY.
  1716. */
  1717. if ((mif_cfg & (MIF_CFG_MDI0 | MIF_CFG_MDI1)) == 0) {
  1718. printk(KERN_ERR PFX "RIO GEM lacks MII phy, mif_cfg[%08x]\n",
  1719. mif_cfg);
  1720. return -1;
  1721. }
  1722. }
  1723. /* Determine initial PHY interface type guess. MDIO1 is the
  1724. * external PHY and thus takes precedence over MDIO0.
  1725. */
  1726. if (mif_cfg & MIF_CFG_MDI1) {
  1727. gp->phy_type = phy_mii_mdio1;
  1728. mif_cfg |= MIF_CFG_PSELECT;
  1729. writel(mif_cfg, gp->regs + MIF_CFG);
  1730. } else if (mif_cfg & MIF_CFG_MDI0) {
  1731. gp->phy_type = phy_mii_mdio0;
  1732. mif_cfg &= ~MIF_CFG_PSELECT;
  1733. writel(mif_cfg, gp->regs + MIF_CFG);
  1734. } else {
  1735. gp->phy_type = phy_serialink;
  1736. }
  1737. if (gp->phy_type == phy_mii_mdio1 ||
  1738. gp->phy_type == phy_mii_mdio0) {
  1739. int i;
  1740. for (i = 0; i < 32; i++) {
  1741. gp->mii_phy_addr = i;
  1742. if (phy_read(gp, MII_BMCR) != 0xffff)
  1743. break;
  1744. }
  1745. if (i == 32) {
  1746. if (pdev->device != PCI_DEVICE_ID_SUN_GEM) {
  1747. printk(KERN_ERR PFX "RIO MII phy will not respond.\n");
  1748. return -1;
  1749. }
  1750. gp->phy_type = phy_serdes;
  1751. }
  1752. }
  1753. /* Fetch the FIFO configurations now too. */
  1754. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1755. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1756. if (pdev->vendor == PCI_VENDOR_ID_SUN) {
  1757. if (pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1758. if (gp->tx_fifo_sz != (9 * 1024) ||
  1759. gp->rx_fifo_sz != (20 * 1024)) {
  1760. printk(KERN_ERR PFX "GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1761. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1762. return -1;
  1763. }
  1764. gp->swrst_base = 0;
  1765. } else {
  1766. if (gp->tx_fifo_sz != (2 * 1024) ||
  1767. gp->rx_fifo_sz != (2 * 1024)) {
  1768. printk(KERN_ERR PFX "RIO GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1769. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1770. return -1;
  1771. }
  1772. gp->swrst_base = (64 / 4) << GREG_SWRST_CACHE_SHIFT;
  1773. }
  1774. }
  1775. return 0;
  1776. }
  1777. /* Must be invoked under gp->lock and gp->tx_lock. */
  1778. static void gem_reinit_chip(struct gem *gp)
  1779. {
  1780. /* Reset the chip */
  1781. gem_reset(gp);
  1782. /* Make sure ints are disabled */
  1783. gem_disable_ints(gp);
  1784. /* Allocate & setup ring buffers */
  1785. gem_init_rings(gp);
  1786. /* Configure pause thresholds */
  1787. gem_init_pause_thresholds(gp);
  1788. /* Init DMA & MAC engines */
  1789. gem_init_dma(gp);
  1790. gem_init_mac(gp);
  1791. }
  1792. /* Must be invoked with no lock held. */
  1793. static void gem_stop_phy(struct gem *gp, int wol)
  1794. {
  1795. u32 mif_cfg;
  1796. unsigned long flags;
  1797. /* Let the chip settle down a bit, it seems that helps
  1798. * for sleep mode on some models
  1799. */
  1800. msleep(10);
  1801. /* Make sure we aren't polling PHY status change. We
  1802. * don't currently use that feature though
  1803. */
  1804. mif_cfg = readl(gp->regs + MIF_CFG);
  1805. mif_cfg &= ~MIF_CFG_POLL;
  1806. writel(mif_cfg, gp->regs + MIF_CFG);
  1807. if (wol && gp->has_wol) {
  1808. unsigned char *e = &gp->dev->dev_addr[0];
  1809. u32 csr;
  1810. /* Setup wake-on-lan for MAGIC packet */
  1811. writel(MAC_RXCFG_HFE | MAC_RXCFG_SFCS | MAC_RXCFG_ENAB,
  1812. gp->regs + MAC_RXCFG);
  1813. writel((e[4] << 8) | e[5], gp->regs + WOL_MATCH0);
  1814. writel((e[2] << 8) | e[3], gp->regs + WOL_MATCH1);
  1815. writel((e[0] << 8) | e[1], gp->regs + WOL_MATCH2);
  1816. writel(WOL_MCOUNT_N | WOL_MCOUNT_M, gp->regs + WOL_MCOUNT);
  1817. csr = WOL_WAKECSR_ENABLE;
  1818. if ((readl(gp->regs + MAC_XIFCFG) & MAC_XIFCFG_GMII) == 0)
  1819. csr |= WOL_WAKECSR_MII;
  1820. writel(csr, gp->regs + WOL_WAKECSR);
  1821. } else {
  1822. writel(0, gp->regs + MAC_RXCFG);
  1823. (void)readl(gp->regs + MAC_RXCFG);
  1824. /* Machine sleep will die in strange ways if we
  1825. * dont wait a bit here, looks like the chip takes
  1826. * some time to really shut down
  1827. */
  1828. msleep(10);
  1829. }
  1830. writel(0, gp->regs + MAC_TXCFG);
  1831. writel(0, gp->regs + MAC_XIFCFG);
  1832. writel(0, gp->regs + TXDMA_CFG);
  1833. writel(0, gp->regs + RXDMA_CFG);
  1834. if (!wol) {
  1835. spin_lock_irqsave(&gp->lock, flags);
  1836. spin_lock(&gp->tx_lock);
  1837. gem_reset(gp);
  1838. writel(MAC_TXRST_CMD, gp->regs + MAC_TXRST);
  1839. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  1840. spin_unlock(&gp->tx_lock);
  1841. spin_unlock_irqrestore(&gp->lock, flags);
  1842. /* No need to take the lock here */
  1843. if (found_mii_phy(gp) && gp->phy_mii.def->ops->suspend)
  1844. gp->phy_mii.def->ops->suspend(&gp->phy_mii);
  1845. /* According to Apple, we must set the MDIO pins to this begnign
  1846. * state or we may 1) eat more current, 2) damage some PHYs
  1847. */
  1848. mif_cfg = 0;
  1849. writel(mif_cfg | MIF_CFG_BBMODE, gp->regs + MIF_CFG);
  1850. writel(0, gp->regs + MIF_BBCLK);
  1851. writel(0, gp->regs + MIF_BBDATA);
  1852. writel(0, gp->regs + MIF_BBOENAB);
  1853. writel(MAC_XIFCFG_GMII | MAC_XIFCFG_LBCK, gp->regs + MAC_XIFCFG);
  1854. (void) readl(gp->regs + MAC_XIFCFG);
  1855. }
  1856. }
  1857. static int gem_do_start(struct net_device *dev)
  1858. {
  1859. struct gem *gp = dev->priv;
  1860. unsigned long flags;
  1861. spin_lock_irqsave(&gp->lock, flags);
  1862. spin_lock(&gp->tx_lock);
  1863. /* Enable the cell */
  1864. gem_get_cell(gp);
  1865. /* Init & setup chip hardware */
  1866. gem_reinit_chip(gp);
  1867. gp->running = 1;
  1868. if (gp->lstate == link_up) {
  1869. netif_carrier_on(gp->dev);
  1870. gem_set_link_modes(gp);
  1871. }
  1872. netif_wake_queue(gp->dev);
  1873. spin_unlock(&gp->tx_lock);
  1874. spin_unlock_irqrestore(&gp->lock, flags);
  1875. if (request_irq(gp->pdev->irq, gem_interrupt,
  1876. SA_SHIRQ, dev->name, (void *)dev)) {
  1877. printk(KERN_ERR "%s: failed to request irq !\n", gp->dev->name);
  1878. spin_lock_irqsave(&gp->lock, flags);
  1879. spin_lock(&gp->tx_lock);
  1880. gp->running = 0;
  1881. gem_reset(gp);
  1882. gem_clean_rings(gp);
  1883. gem_put_cell(gp);
  1884. spin_unlock(&gp->tx_lock);
  1885. spin_unlock_irqrestore(&gp->lock, flags);
  1886. return -EAGAIN;
  1887. }
  1888. return 0;
  1889. }
  1890. static void gem_do_stop(struct net_device *dev, int wol)
  1891. {
  1892. struct gem *gp = dev->priv;
  1893. unsigned long flags;
  1894. spin_lock_irqsave(&gp->lock, flags);
  1895. spin_lock(&gp->tx_lock);
  1896. gp->running = 0;
  1897. /* Stop netif queue */
  1898. netif_stop_queue(dev);
  1899. /* Make sure ints are disabled */
  1900. gem_disable_ints(gp);
  1901. /* We can drop the lock now */
  1902. spin_unlock(&gp->tx_lock);
  1903. spin_unlock_irqrestore(&gp->lock, flags);
  1904. /* If we are going to sleep with WOL */
  1905. gem_stop_dma(gp);
  1906. msleep(10);
  1907. if (!wol)
  1908. gem_reset(gp);
  1909. msleep(10);
  1910. /* Get rid of rings */
  1911. gem_clean_rings(gp);
  1912. /* No irq needed anymore */
  1913. free_irq(gp->pdev->irq, (void *) dev);
  1914. /* Cell not needed neither if no WOL */
  1915. if (!wol) {
  1916. spin_lock_irqsave(&gp->lock, flags);
  1917. gem_put_cell(gp);
  1918. spin_unlock_irqrestore(&gp->lock, flags);
  1919. }
  1920. }
  1921. static void gem_reset_task(void *data)
  1922. {
  1923. struct gem *gp = (struct gem *) data;
  1924. down(&gp->pm_sem);
  1925. netif_poll_disable(gp->dev);
  1926. spin_lock_irq(&gp->lock);
  1927. spin_lock(&gp->tx_lock);
  1928. if (gp->running == 0)
  1929. goto not_running;
  1930. if (gp->running) {
  1931. netif_stop_queue(gp->dev);
  1932. /* Reset the chip & rings */
  1933. gem_reinit_chip(gp);
  1934. if (gp->lstate == link_up)
  1935. gem_set_link_modes(gp);
  1936. netif_wake_queue(gp->dev);
  1937. }
  1938. not_running:
  1939. gp->reset_task_pending = 0;
  1940. spin_unlock(&gp->tx_lock);
  1941. spin_unlock_irq(&gp->lock);
  1942. netif_poll_enable(gp->dev);
  1943. up(&gp->pm_sem);
  1944. }
  1945. static int gem_open(struct net_device *dev)
  1946. {
  1947. struct gem *gp = dev->priv;
  1948. int rc = 0;
  1949. down(&gp->pm_sem);
  1950. /* We need the cell enabled */
  1951. if (!gp->asleep)
  1952. rc = gem_do_start(dev);
  1953. gp->opened = (rc == 0);
  1954. up(&gp->pm_sem);
  1955. return rc;
  1956. }
  1957. static int gem_close(struct net_device *dev)
  1958. {
  1959. struct gem *gp = dev->priv;
  1960. /* Note: we don't need to call netif_poll_disable() here because
  1961. * our caller (dev_close) already did it for us
  1962. */
  1963. down(&gp->pm_sem);
  1964. gp->opened = 0;
  1965. if (!gp->asleep)
  1966. gem_do_stop(dev, 0);
  1967. up(&gp->pm_sem);
  1968. return 0;
  1969. }
  1970. #ifdef CONFIG_PM
  1971. static int gem_suspend(struct pci_dev *pdev, pm_message_t state)
  1972. {
  1973. struct net_device *dev = pci_get_drvdata(pdev);
  1974. struct gem *gp = dev->priv;
  1975. unsigned long flags;
  1976. down(&gp->pm_sem);
  1977. netif_poll_disable(dev);
  1978. printk(KERN_INFO "%s: suspending, WakeOnLan %s\n",
  1979. dev->name,
  1980. (gp->wake_on_lan && gp->opened) ? "enabled" : "disabled");
  1981. /* Keep the cell enabled during the entire operation */
  1982. spin_lock_irqsave(&gp->lock, flags);
  1983. spin_lock(&gp->tx_lock);
  1984. gem_get_cell(gp);
  1985. spin_unlock(&gp->tx_lock);
  1986. spin_unlock_irqrestore(&gp->lock, flags);
  1987. /* If the driver is opened, we stop the MAC */
  1988. if (gp->opened) {
  1989. /* Stop traffic, mark us closed */
  1990. netif_device_detach(dev);
  1991. /* Switch off MAC, remember WOL setting */
  1992. gp->asleep_wol = gp->wake_on_lan;
  1993. gem_do_stop(dev, gp->asleep_wol);
  1994. } else
  1995. gp->asleep_wol = 0;
  1996. /* Mark us asleep */
  1997. gp->asleep = 1;
  1998. wmb();
  1999. /* Stop the link timer */
  2000. del_timer_sync(&gp->link_timer);
  2001. /* Now we release the semaphore to not block the reset task who
  2002. * can take it too. We are marked asleep, so there will be no
  2003. * conflict here
  2004. */
  2005. up(&gp->pm_sem);
  2006. /* Wait for a pending reset task to complete */
  2007. while (gp->reset_task_pending)
  2008. yield();
  2009. flush_scheduled_work();
  2010. /* Shut the PHY down eventually and setup WOL */
  2011. gem_stop_phy(gp, gp->asleep_wol);
  2012. /* Make sure bus master is disabled */
  2013. pci_disable_device(gp->pdev);
  2014. /* Release the cell, no need to take a lock at this point since
  2015. * nothing else can happen now
  2016. */
  2017. gem_put_cell(gp);
  2018. return 0;
  2019. }
  2020. static int gem_resume(struct pci_dev *pdev)
  2021. {
  2022. struct net_device *dev = pci_get_drvdata(pdev);
  2023. struct gem *gp = dev->priv;
  2024. unsigned long flags;
  2025. printk(KERN_INFO "%s: resuming\n", dev->name);
  2026. down(&gp->pm_sem);
  2027. /* Keep the cell enabled during the entire operation, no need to
  2028. * take a lock here tho since nothing else can happen while we are
  2029. * marked asleep
  2030. */
  2031. gem_get_cell(gp);
  2032. /* Make sure PCI access and bus master are enabled */
  2033. if (pci_enable_device(gp->pdev)) {
  2034. printk(KERN_ERR "%s: Can't re-enable chip !\n",
  2035. dev->name);
  2036. /* Put cell and forget it for now, it will be considered as
  2037. * still asleep, a new sleep cycle may bring it back
  2038. */
  2039. gem_put_cell(gp);
  2040. up(&gp->pm_sem);
  2041. return 0;
  2042. }
  2043. pci_set_master(gp->pdev);
  2044. /* Reset everything */
  2045. gem_reset(gp);
  2046. /* Mark us woken up */
  2047. gp->asleep = 0;
  2048. wmb();
  2049. /* Bring the PHY back. Again, lock is useless at this point as
  2050. * nothing can be happening until we restart the whole thing
  2051. */
  2052. gem_init_phy(gp);
  2053. /* If we were opened, bring everything back */
  2054. if (gp->opened) {
  2055. /* Restart MAC */
  2056. gem_do_start(dev);
  2057. /* Re-attach net device */
  2058. netif_device_attach(dev);
  2059. }
  2060. spin_lock_irqsave(&gp->lock, flags);
  2061. spin_lock(&gp->tx_lock);
  2062. /* If we had WOL enabled, the cell clock was never turned off during
  2063. * sleep, so we end up beeing unbalanced. Fix that here
  2064. */
  2065. if (gp->asleep_wol)
  2066. gem_put_cell(gp);
  2067. /* This function doesn't need to hold the cell, it will be held if the
  2068. * driver is open by gem_do_start().
  2069. */
  2070. gem_put_cell(gp);
  2071. spin_unlock(&gp->tx_lock);
  2072. spin_unlock_irqrestore(&gp->lock, flags);
  2073. netif_poll_enable(dev);
  2074. up(&gp->pm_sem);
  2075. return 0;
  2076. }
  2077. #endif /* CONFIG_PM */
  2078. static struct net_device_stats *gem_get_stats(struct net_device *dev)
  2079. {
  2080. struct gem *gp = dev->priv;
  2081. struct net_device_stats *stats = &gp->net_stats;
  2082. spin_lock_irq(&gp->lock);
  2083. spin_lock(&gp->tx_lock);
  2084. /* I have seen this being called while the PM was in progress,
  2085. * so we shield against this
  2086. */
  2087. if (gp->running) {
  2088. stats->rx_crc_errors += readl(gp->regs + MAC_FCSERR);
  2089. writel(0, gp->regs + MAC_FCSERR);
  2090. stats->rx_frame_errors += readl(gp->regs + MAC_AERR);
  2091. writel(0, gp->regs + MAC_AERR);
  2092. stats->rx_length_errors += readl(gp->regs + MAC_LERR);
  2093. writel(0, gp->regs + MAC_LERR);
  2094. stats->tx_aborted_errors += readl(gp->regs + MAC_ECOLL);
  2095. stats->collisions +=
  2096. (readl(gp->regs + MAC_ECOLL) +
  2097. readl(gp->regs + MAC_LCOLL));
  2098. writel(0, gp->regs + MAC_ECOLL);
  2099. writel(0, gp->regs + MAC_LCOLL);
  2100. }
  2101. spin_unlock(&gp->tx_lock);
  2102. spin_unlock_irq(&gp->lock);
  2103. return &gp->net_stats;
  2104. }
  2105. static void gem_set_multicast(struct net_device *dev)
  2106. {
  2107. struct gem *gp = dev->priv;
  2108. u32 rxcfg, rxcfg_new;
  2109. int limit = 10000;
  2110. spin_lock_irq(&gp->lock);
  2111. spin_lock(&gp->tx_lock);
  2112. if (!gp->running)
  2113. goto bail;
  2114. netif_stop_queue(dev);
  2115. rxcfg = readl(gp->regs + MAC_RXCFG);
  2116. rxcfg_new = gem_setup_multicast(gp);
  2117. #ifdef STRIP_FCS
  2118. rxcfg_new |= MAC_RXCFG_SFCS;
  2119. #endif
  2120. gp->mac_rx_cfg = rxcfg_new;
  2121. writel(rxcfg & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  2122. while (readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB) {
  2123. if (!limit--)
  2124. break;
  2125. udelay(10);
  2126. }
  2127. rxcfg &= ~(MAC_RXCFG_PROM | MAC_RXCFG_HFE);
  2128. rxcfg |= rxcfg_new;
  2129. writel(rxcfg, gp->regs + MAC_RXCFG);
  2130. netif_wake_queue(dev);
  2131. bail:
  2132. spin_unlock(&gp->tx_lock);
  2133. spin_unlock_irq(&gp->lock);
  2134. }
  2135. /* Jumbo-grams don't seem to work :-( */
  2136. #define GEM_MIN_MTU 68
  2137. #if 1
  2138. #define GEM_MAX_MTU 1500
  2139. #else
  2140. #define GEM_MAX_MTU 9000
  2141. #endif
  2142. static int gem_change_mtu(struct net_device *dev, int new_mtu)
  2143. {
  2144. struct gem *gp = dev->priv;
  2145. if (new_mtu < GEM_MIN_MTU || new_mtu > GEM_MAX_MTU)
  2146. return -EINVAL;
  2147. if (!netif_running(dev) || !netif_device_present(dev)) {
  2148. /* We'll just catch it later when the
  2149. * device is up'd or resumed.
  2150. */
  2151. dev->mtu = new_mtu;
  2152. return 0;
  2153. }
  2154. down(&gp->pm_sem);
  2155. spin_lock_irq(&gp->lock);
  2156. spin_lock(&gp->tx_lock);
  2157. dev->mtu = new_mtu;
  2158. if (gp->running) {
  2159. gem_reinit_chip(gp);
  2160. if (gp->lstate == link_up)
  2161. gem_set_link_modes(gp);
  2162. }
  2163. spin_unlock(&gp->tx_lock);
  2164. spin_unlock_irq(&gp->lock);
  2165. up(&gp->pm_sem);
  2166. return 0;
  2167. }
  2168. static void gem_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2169. {
  2170. struct gem *gp = dev->priv;
  2171. strcpy(info->driver, DRV_NAME);
  2172. strcpy(info->version, DRV_VERSION);
  2173. strcpy(info->bus_info, pci_name(gp->pdev));
  2174. }
  2175. static int gem_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2176. {
  2177. struct gem *gp = dev->priv;
  2178. if (gp->phy_type == phy_mii_mdio0 ||
  2179. gp->phy_type == phy_mii_mdio1) {
  2180. if (gp->phy_mii.def)
  2181. cmd->supported = gp->phy_mii.def->features;
  2182. else
  2183. cmd->supported = (SUPPORTED_10baseT_Half |
  2184. SUPPORTED_10baseT_Full);
  2185. /* XXX hardcoded stuff for now */
  2186. cmd->port = PORT_MII;
  2187. cmd->transceiver = XCVR_EXTERNAL;
  2188. cmd->phy_address = 0; /* XXX fixed PHYAD */
  2189. /* Return current PHY settings */
  2190. spin_lock_irq(&gp->lock);
  2191. cmd->autoneg = gp->want_autoneg;
  2192. cmd->speed = gp->phy_mii.speed;
  2193. cmd->duplex = gp->phy_mii.duplex;
  2194. cmd->advertising = gp->phy_mii.advertising;
  2195. /* If we started with a forced mode, we don't have a default
  2196. * advertise set, we need to return something sensible so
  2197. * userland can re-enable autoneg properly.
  2198. */
  2199. if (cmd->advertising == 0)
  2200. cmd->advertising = cmd->supported;
  2201. spin_unlock_irq(&gp->lock);
  2202. } else { // XXX PCS ?
  2203. cmd->supported =
  2204. (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  2205. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  2206. SUPPORTED_Autoneg);
  2207. cmd->advertising = cmd->supported;
  2208. cmd->speed = 0;
  2209. cmd->duplex = cmd->port = cmd->phy_address =
  2210. cmd->transceiver = cmd->autoneg = 0;
  2211. }
  2212. cmd->maxtxpkt = cmd->maxrxpkt = 0;
  2213. return 0;
  2214. }
  2215. static int gem_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2216. {
  2217. struct gem *gp = dev->priv;
  2218. /* Verify the settings we care about. */
  2219. if (cmd->autoneg != AUTONEG_ENABLE &&
  2220. cmd->autoneg != AUTONEG_DISABLE)
  2221. return -EINVAL;
  2222. if (cmd->autoneg == AUTONEG_ENABLE &&
  2223. cmd->advertising == 0)
  2224. return -EINVAL;
  2225. if (cmd->autoneg == AUTONEG_DISABLE &&
  2226. ((cmd->speed != SPEED_1000 &&
  2227. cmd->speed != SPEED_100 &&
  2228. cmd->speed != SPEED_10) ||
  2229. (cmd->duplex != DUPLEX_HALF &&
  2230. cmd->duplex != DUPLEX_FULL)))
  2231. return -EINVAL;
  2232. /* Apply settings and restart link process. */
  2233. spin_lock_irq(&gp->lock);
  2234. gem_get_cell(gp);
  2235. gem_begin_auto_negotiation(gp, cmd);
  2236. gem_put_cell(gp);
  2237. spin_unlock_irq(&gp->lock);
  2238. return 0;
  2239. }
  2240. static int gem_nway_reset(struct net_device *dev)
  2241. {
  2242. struct gem *gp = dev->priv;
  2243. if (!gp->want_autoneg)
  2244. return -EINVAL;
  2245. /* Restart link process. */
  2246. spin_lock_irq(&gp->lock);
  2247. gem_get_cell(gp);
  2248. gem_begin_auto_negotiation(gp, NULL);
  2249. gem_put_cell(gp);
  2250. spin_unlock_irq(&gp->lock);
  2251. return 0;
  2252. }
  2253. static u32 gem_get_msglevel(struct net_device *dev)
  2254. {
  2255. struct gem *gp = dev->priv;
  2256. return gp->msg_enable;
  2257. }
  2258. static void gem_set_msglevel(struct net_device *dev, u32 value)
  2259. {
  2260. struct gem *gp = dev->priv;
  2261. gp->msg_enable = value;
  2262. }
  2263. /* Add more when I understand how to program the chip */
  2264. /* like WAKE_UCAST | WAKE_MCAST | WAKE_BCAST */
  2265. #define WOL_SUPPORTED_MASK (WAKE_MAGIC)
  2266. static void gem_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2267. {
  2268. struct gem *gp = dev->priv;
  2269. /* Add more when I understand how to program the chip */
  2270. if (gp->has_wol) {
  2271. wol->supported = WOL_SUPPORTED_MASK;
  2272. wol->wolopts = gp->wake_on_lan;
  2273. } else {
  2274. wol->supported = 0;
  2275. wol->wolopts = 0;
  2276. }
  2277. }
  2278. static int gem_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2279. {
  2280. struct gem *gp = dev->priv;
  2281. if (!gp->has_wol)
  2282. return -EOPNOTSUPP;
  2283. gp->wake_on_lan = wol->wolopts & WOL_SUPPORTED_MASK;
  2284. return 0;
  2285. }
  2286. static struct ethtool_ops gem_ethtool_ops = {
  2287. .get_drvinfo = gem_get_drvinfo,
  2288. .get_link = ethtool_op_get_link,
  2289. .get_settings = gem_get_settings,
  2290. .set_settings = gem_set_settings,
  2291. .nway_reset = gem_nway_reset,
  2292. .get_msglevel = gem_get_msglevel,
  2293. .set_msglevel = gem_set_msglevel,
  2294. .get_wol = gem_get_wol,
  2295. .set_wol = gem_set_wol,
  2296. };
  2297. static int gem_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2298. {
  2299. struct gem *gp = dev->priv;
  2300. struct mii_ioctl_data *data = if_mii(ifr);
  2301. int rc = -EOPNOTSUPP;
  2302. unsigned long flags;
  2303. /* Hold the PM semaphore while doing ioctl's or we may collide
  2304. * with power management.
  2305. */
  2306. down(&gp->pm_sem);
  2307. spin_lock_irqsave(&gp->lock, flags);
  2308. gem_get_cell(gp);
  2309. spin_unlock_irqrestore(&gp->lock, flags);
  2310. switch (cmd) {
  2311. case SIOCGMIIPHY: /* Get address of MII PHY in use. */
  2312. data->phy_id = gp->mii_phy_addr;
  2313. /* Fallthrough... */
  2314. case SIOCGMIIREG: /* Read MII PHY register. */
  2315. if (!gp->running)
  2316. rc = -EAGAIN;
  2317. else {
  2318. data->val_out = __phy_read(gp, data->phy_id & 0x1f,
  2319. data->reg_num & 0x1f);
  2320. rc = 0;
  2321. }
  2322. break;
  2323. case SIOCSMIIREG: /* Write MII PHY register. */
  2324. if (!capable(CAP_NET_ADMIN))
  2325. rc = -EPERM;
  2326. else if (!gp->running)
  2327. rc = -EAGAIN;
  2328. else {
  2329. __phy_write(gp, data->phy_id & 0x1f, data->reg_num & 0x1f,
  2330. data->val_in);
  2331. rc = 0;
  2332. }
  2333. break;
  2334. };
  2335. spin_lock_irqsave(&gp->lock, flags);
  2336. gem_put_cell(gp);
  2337. spin_unlock_irqrestore(&gp->lock, flags);
  2338. up(&gp->pm_sem);
  2339. return rc;
  2340. }
  2341. #if (!defined(__sparc__) && !defined(CONFIG_PPC_PMAC))
  2342. /* Fetch MAC address from vital product data of PCI ROM. */
  2343. static int find_eth_addr_in_vpd(void __iomem *rom_base, int len, unsigned char *dev_addr)
  2344. {
  2345. int this_offset;
  2346. for (this_offset = 0x20; this_offset < len; this_offset++) {
  2347. void __iomem *p = rom_base + this_offset;
  2348. int i;
  2349. if (readb(p + 0) != 0x90 ||
  2350. readb(p + 1) != 0x00 ||
  2351. readb(p + 2) != 0x09 ||
  2352. readb(p + 3) != 0x4e ||
  2353. readb(p + 4) != 0x41 ||
  2354. readb(p + 5) != 0x06)
  2355. continue;
  2356. this_offset += 6;
  2357. p += 6;
  2358. for (i = 0; i < 6; i++)
  2359. dev_addr[i] = readb(p + i);
  2360. return 1;
  2361. }
  2362. return 0;
  2363. }
  2364. static void get_gem_mac_nonobp(struct pci_dev *pdev, unsigned char *dev_addr)
  2365. {
  2366. size_t size;
  2367. void __iomem *p = pci_map_rom(pdev, &size);
  2368. if (p) {
  2369. int found;
  2370. found = readb(p) == 0x55 &&
  2371. readb(p + 1) == 0xaa &&
  2372. find_eth_addr_in_vpd(p, (64 * 1024), dev_addr);
  2373. pci_unmap_rom(pdev, p);
  2374. if (found)
  2375. return;
  2376. }
  2377. /* Sun MAC prefix then 3 random bytes. */
  2378. dev_addr[0] = 0x08;
  2379. dev_addr[1] = 0x00;
  2380. dev_addr[2] = 0x20;
  2381. get_random_bytes(dev_addr + 3, 3);
  2382. return;
  2383. }
  2384. #endif /* not Sparc and not PPC */
  2385. static int __devinit gem_get_device_address(struct gem *gp)
  2386. {
  2387. #if defined(__sparc__) || defined(CONFIG_PPC_PMAC)
  2388. struct net_device *dev = gp->dev;
  2389. #endif
  2390. #if defined(__sparc__)
  2391. struct pci_dev *pdev = gp->pdev;
  2392. struct pcidev_cookie *pcp = pdev->sysdata;
  2393. int node = -1;
  2394. if (pcp != NULL) {
  2395. node = pcp->prom_node;
  2396. if (prom_getproplen(node, "local-mac-address") == 6)
  2397. prom_getproperty(node, "local-mac-address",
  2398. dev->dev_addr, 6);
  2399. else
  2400. node = -1;
  2401. }
  2402. if (node == -1)
  2403. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  2404. #elif defined(CONFIG_PPC_PMAC)
  2405. unsigned char *addr;
  2406. addr = get_property(gp->of_node, "local-mac-address", NULL);
  2407. if (addr == NULL) {
  2408. printk("\n");
  2409. printk(KERN_ERR "%s: can't get mac-address\n", dev->name);
  2410. return -1;
  2411. }
  2412. memcpy(dev->dev_addr, addr, 6);
  2413. #else
  2414. get_gem_mac_nonobp(gp->pdev, gp->dev->dev_addr);
  2415. #endif
  2416. return 0;
  2417. }
  2418. static void gem_remove_one(struct pci_dev *pdev)
  2419. {
  2420. struct net_device *dev = pci_get_drvdata(pdev);
  2421. if (dev) {
  2422. struct gem *gp = dev->priv;
  2423. unregister_netdev(dev);
  2424. /* Stop the link timer */
  2425. del_timer_sync(&gp->link_timer);
  2426. /* We shouldn't need any locking here */
  2427. gem_get_cell(gp);
  2428. /* Wait for a pending reset task to complete */
  2429. while (gp->reset_task_pending)
  2430. yield();
  2431. flush_scheduled_work();
  2432. /* Shut the PHY down */
  2433. gem_stop_phy(gp, 0);
  2434. gem_put_cell(gp);
  2435. /* Make sure bus master is disabled */
  2436. pci_disable_device(gp->pdev);
  2437. /* Free resources */
  2438. pci_free_consistent(pdev,
  2439. sizeof(struct gem_init_block),
  2440. gp->init_block,
  2441. gp->gblock_dvma);
  2442. iounmap(gp->regs);
  2443. pci_release_regions(pdev);
  2444. free_netdev(dev);
  2445. pci_set_drvdata(pdev, NULL);
  2446. }
  2447. }
  2448. static int __devinit gem_init_one(struct pci_dev *pdev,
  2449. const struct pci_device_id *ent)
  2450. {
  2451. static int gem_version_printed = 0;
  2452. unsigned long gemreg_base, gemreg_len;
  2453. struct net_device *dev;
  2454. struct gem *gp;
  2455. int i, err, pci_using_dac;
  2456. if (gem_version_printed++ == 0)
  2457. printk(KERN_INFO "%s", version);
  2458. /* Apple gmac note: during probe, the chip is powered up by
  2459. * the arch code to allow the code below to work (and to let
  2460. * the chip be probed on the config space. It won't stay powered
  2461. * up until the interface is brought up however, so we can't rely
  2462. * on register configuration done at this point.
  2463. */
  2464. err = pci_enable_device(pdev);
  2465. if (err) {
  2466. printk(KERN_ERR PFX "Cannot enable MMIO operation, "
  2467. "aborting.\n");
  2468. return err;
  2469. }
  2470. pci_set_master(pdev);
  2471. /* Configure DMA attributes. */
  2472. /* All of the GEM documentation states that 64-bit DMA addressing
  2473. * is fully supported and should work just fine. However the
  2474. * front end for RIO based GEMs is different and only supports
  2475. * 32-bit addressing.
  2476. *
  2477. * For now we assume the various PPC GEMs are 32-bit only as well.
  2478. */
  2479. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  2480. pdev->device == PCI_DEVICE_ID_SUN_GEM &&
  2481. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  2482. pci_using_dac = 1;
  2483. } else {
  2484. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2485. if (err) {
  2486. printk(KERN_ERR PFX "No usable DMA configuration, "
  2487. "aborting.\n");
  2488. goto err_disable_device;
  2489. }
  2490. pci_using_dac = 0;
  2491. }
  2492. gemreg_base = pci_resource_start(pdev, 0);
  2493. gemreg_len = pci_resource_len(pdev, 0);
  2494. if ((pci_resource_flags(pdev, 0) & IORESOURCE_IO) != 0) {
  2495. printk(KERN_ERR PFX "Cannot find proper PCI device "
  2496. "base address, aborting.\n");
  2497. err = -ENODEV;
  2498. goto err_disable_device;
  2499. }
  2500. dev = alloc_etherdev(sizeof(*gp));
  2501. if (!dev) {
  2502. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  2503. err = -ENOMEM;
  2504. goto err_disable_device;
  2505. }
  2506. SET_MODULE_OWNER(dev);
  2507. SET_NETDEV_DEV(dev, &pdev->dev);
  2508. gp = dev->priv;
  2509. err = pci_request_regions(pdev, DRV_NAME);
  2510. if (err) {
  2511. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  2512. "aborting.\n");
  2513. goto err_out_free_netdev;
  2514. }
  2515. gp->pdev = pdev;
  2516. dev->base_addr = (long) pdev;
  2517. gp->dev = dev;
  2518. gp->msg_enable = DEFAULT_MSG;
  2519. spin_lock_init(&gp->lock);
  2520. spin_lock_init(&gp->tx_lock);
  2521. init_MUTEX(&gp->pm_sem);
  2522. init_timer(&gp->link_timer);
  2523. gp->link_timer.function = gem_link_timer;
  2524. gp->link_timer.data = (unsigned long) gp;
  2525. INIT_WORK(&gp->reset_task, gem_reset_task, gp);
  2526. gp->lstate = link_down;
  2527. gp->timer_ticks = 0;
  2528. netif_carrier_off(dev);
  2529. gp->regs = ioremap(gemreg_base, gemreg_len);
  2530. if (gp->regs == 0UL) {
  2531. printk(KERN_ERR PFX "Cannot map device registers, "
  2532. "aborting.\n");
  2533. err = -EIO;
  2534. goto err_out_free_res;
  2535. }
  2536. /* On Apple, we want a reference to the Open Firmware device-tree
  2537. * node. We use it for clock control.
  2538. */
  2539. #ifdef CONFIG_PPC_PMAC
  2540. gp->of_node = pci_device_to_OF_node(pdev);
  2541. #endif
  2542. /* Only Apple version supports WOL afaik */
  2543. if (pdev->vendor == PCI_VENDOR_ID_APPLE)
  2544. gp->has_wol = 1;
  2545. /* Make sure cell is enabled */
  2546. gem_get_cell(gp);
  2547. /* Make sure everything is stopped and in init state */
  2548. gem_reset(gp);
  2549. /* Fill up the mii_phy structure (even if we won't use it) */
  2550. gp->phy_mii.dev = dev;
  2551. gp->phy_mii.mdio_read = _phy_read;
  2552. gp->phy_mii.mdio_write = _phy_write;
  2553. #ifdef CONFIG_PPC_PMAC
  2554. gp->phy_mii.platform_data = gp->of_node;
  2555. #endif
  2556. /* By default, we start with autoneg */
  2557. gp->want_autoneg = 1;
  2558. /* Check fifo sizes, PHY type, etc... */
  2559. if (gem_check_invariants(gp)) {
  2560. err = -ENODEV;
  2561. goto err_out_iounmap;
  2562. }
  2563. /* It is guaranteed that the returned buffer will be at least
  2564. * PAGE_SIZE aligned.
  2565. */
  2566. gp->init_block = (struct gem_init_block *)
  2567. pci_alloc_consistent(pdev, sizeof(struct gem_init_block),
  2568. &gp->gblock_dvma);
  2569. if (!gp->init_block) {
  2570. printk(KERN_ERR PFX "Cannot allocate init block, "
  2571. "aborting.\n");
  2572. err = -ENOMEM;
  2573. goto err_out_iounmap;
  2574. }
  2575. if (gem_get_device_address(gp))
  2576. goto err_out_free_consistent;
  2577. dev->open = gem_open;
  2578. dev->stop = gem_close;
  2579. dev->hard_start_xmit = gem_start_xmit;
  2580. dev->get_stats = gem_get_stats;
  2581. dev->set_multicast_list = gem_set_multicast;
  2582. dev->do_ioctl = gem_ioctl;
  2583. dev->poll = gem_poll;
  2584. dev->weight = 64;
  2585. dev->ethtool_ops = &gem_ethtool_ops;
  2586. dev->tx_timeout = gem_tx_timeout;
  2587. dev->watchdog_timeo = 5 * HZ;
  2588. dev->change_mtu = gem_change_mtu;
  2589. dev->irq = pdev->irq;
  2590. dev->dma = 0;
  2591. #ifdef CONFIG_NET_POLL_CONTROLLER
  2592. dev->poll_controller = gem_poll_controller;
  2593. #endif
  2594. /* Set that now, in case PM kicks in now */
  2595. pci_set_drvdata(pdev, dev);
  2596. /* Detect & init PHY, start autoneg, we release the cell now
  2597. * too, it will be managed by whoever needs it
  2598. */
  2599. gem_init_phy(gp);
  2600. spin_lock_irq(&gp->lock);
  2601. gem_put_cell(gp);
  2602. spin_unlock_irq(&gp->lock);
  2603. /* Register with kernel */
  2604. if (register_netdev(dev)) {
  2605. printk(KERN_ERR PFX "Cannot register net device, "
  2606. "aborting.\n");
  2607. err = -ENOMEM;
  2608. goto err_out_free_consistent;
  2609. }
  2610. printk(KERN_INFO "%s: Sun GEM (PCI) 10/100/1000BaseT Ethernet ",
  2611. dev->name);
  2612. for (i = 0; i < 6; i++)
  2613. printk("%2.2x%c", dev->dev_addr[i],
  2614. i == 5 ? ' ' : ':');
  2615. printk("\n");
  2616. if (gp->phy_type == phy_mii_mdio0 ||
  2617. gp->phy_type == phy_mii_mdio1)
  2618. printk(KERN_INFO "%s: Found %s PHY\n", dev->name,
  2619. gp->phy_mii.def ? gp->phy_mii.def->name : "no");
  2620. /* GEM can do it all... */
  2621. dev->features |= NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_LLTX;
  2622. if (pci_using_dac)
  2623. dev->features |= NETIF_F_HIGHDMA;
  2624. return 0;
  2625. err_out_free_consistent:
  2626. gem_remove_one(pdev);
  2627. err_out_iounmap:
  2628. gem_put_cell(gp);
  2629. iounmap(gp->regs);
  2630. err_out_free_res:
  2631. pci_release_regions(pdev);
  2632. err_out_free_netdev:
  2633. free_netdev(dev);
  2634. err_disable_device:
  2635. pci_disable_device(pdev);
  2636. return err;
  2637. }
  2638. static struct pci_driver gem_driver = {
  2639. .name = GEM_MODULE_NAME,
  2640. .id_table = gem_pci_tbl,
  2641. .probe = gem_init_one,
  2642. .remove = gem_remove_one,
  2643. #ifdef CONFIG_PM
  2644. .suspend = gem_suspend,
  2645. .resume = gem_resume,
  2646. #endif /* CONFIG_PM */
  2647. };
  2648. static int __init gem_init(void)
  2649. {
  2650. return pci_module_init(&gem_driver);
  2651. }
  2652. static void __exit gem_cleanup(void)
  2653. {
  2654. pci_unregister_driver(&gem_driver);
  2655. }
  2656. module_init(gem_init);
  2657. module_exit(gem_cleanup);