i915_drv.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. static struct drm_driver driver;
  105. extern int intel_agp_enabled;
  106. #define INTEL_VGA_DEVICE(id, info) { \
  107. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  108. .class_mask = 0xff0000, \
  109. .vendor = 0x8086, \
  110. .device = id, \
  111. .subvendor = PCI_ANY_ID, \
  112. .subdevice = PCI_ANY_ID, \
  113. .driver_data = (unsigned long) info }
  114. static const struct intel_device_info intel_i830_info = {
  115. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  116. .has_overlay = 1, .overlay_needs_physical = 1,
  117. };
  118. static const struct intel_device_info intel_845g_info = {
  119. .gen = 2,
  120. .has_overlay = 1, .overlay_needs_physical = 1,
  121. };
  122. static const struct intel_device_info intel_i85x_info = {
  123. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  124. .cursor_needs_physical = 1,
  125. .has_overlay = 1, .overlay_needs_physical = 1,
  126. };
  127. static const struct intel_device_info intel_i865g_info = {
  128. .gen = 2,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. };
  131. static const struct intel_device_info intel_i915g_info = {
  132. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  133. .has_overlay = 1, .overlay_needs_physical = 1,
  134. };
  135. static const struct intel_device_info intel_i915gm_info = {
  136. .gen = 3, .is_mobile = 1,
  137. .cursor_needs_physical = 1,
  138. .has_overlay = 1, .overlay_needs_physical = 1,
  139. .supports_tv = 1,
  140. };
  141. static const struct intel_device_info intel_i945g_info = {
  142. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  143. .has_overlay = 1, .overlay_needs_physical = 1,
  144. };
  145. static const struct intel_device_info intel_i945gm_info = {
  146. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  147. .has_hotplug = 1, .cursor_needs_physical = 1,
  148. .has_overlay = 1, .overlay_needs_physical = 1,
  149. .supports_tv = 1,
  150. };
  151. static const struct intel_device_info intel_i965g_info = {
  152. .gen = 4, .is_broadwater = 1,
  153. .has_hotplug = 1,
  154. .has_overlay = 1,
  155. };
  156. static const struct intel_device_info intel_i965gm_info = {
  157. .gen = 4, .is_crestline = 1,
  158. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  159. .has_overlay = 1,
  160. .supports_tv = 1,
  161. };
  162. static const struct intel_device_info intel_g33_info = {
  163. .gen = 3, .is_g33 = 1,
  164. .need_gfx_hws = 1, .has_hotplug = 1,
  165. .has_overlay = 1,
  166. };
  167. static const struct intel_device_info intel_g45_info = {
  168. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  169. .has_pipe_cxsr = 1, .has_hotplug = 1,
  170. .has_bsd_ring = 1,
  171. };
  172. static const struct intel_device_info intel_gm45_info = {
  173. .gen = 4, .is_g4x = 1,
  174. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  175. .has_pipe_cxsr = 1, .has_hotplug = 1,
  176. .supports_tv = 1,
  177. .has_bsd_ring = 1,
  178. };
  179. static const struct intel_device_info intel_pineview_info = {
  180. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  181. .need_gfx_hws = 1, .has_hotplug = 1,
  182. .has_overlay = 1,
  183. };
  184. static const struct intel_device_info intel_ironlake_d_info = {
  185. .gen = 5,
  186. .need_gfx_hws = 1, .has_hotplug = 1,
  187. .has_bsd_ring = 1,
  188. };
  189. static const struct intel_device_info intel_ironlake_m_info = {
  190. .gen = 5, .is_mobile = 1,
  191. .need_gfx_hws = 1, .has_hotplug = 1,
  192. .has_fbc = 1,
  193. .has_bsd_ring = 1,
  194. };
  195. static const struct intel_device_info intel_sandybridge_d_info = {
  196. .gen = 6,
  197. .need_gfx_hws = 1, .has_hotplug = 1,
  198. .has_bsd_ring = 1,
  199. .has_blt_ring = 1,
  200. .has_llc = 1,
  201. .has_force_wake = 1,
  202. };
  203. static const struct intel_device_info intel_sandybridge_m_info = {
  204. .gen = 6, .is_mobile = 1,
  205. .need_gfx_hws = 1, .has_hotplug = 1,
  206. .has_fbc = 1,
  207. .has_bsd_ring = 1,
  208. .has_blt_ring = 1,
  209. .has_llc = 1,
  210. .has_force_wake = 1,
  211. };
  212. static const struct intel_device_info intel_ivybridge_d_info = {
  213. .is_ivybridge = 1, .gen = 7,
  214. .need_gfx_hws = 1, .has_hotplug = 1,
  215. .has_bsd_ring = 1,
  216. .has_blt_ring = 1,
  217. .has_llc = 1,
  218. .has_force_wake = 1,
  219. };
  220. static const struct intel_device_info intel_ivybridge_m_info = {
  221. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  222. .need_gfx_hws = 1, .has_hotplug = 1,
  223. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  224. .has_bsd_ring = 1,
  225. .has_blt_ring = 1,
  226. .has_llc = 1,
  227. .has_force_wake = 1,
  228. };
  229. static const struct intel_device_info intel_valleyview_m_info = {
  230. .gen = 7, .is_mobile = 1,
  231. .need_gfx_hws = 1, .has_hotplug = 1,
  232. .has_fbc = 0,
  233. .has_bsd_ring = 1,
  234. .has_blt_ring = 1,
  235. .is_valleyview = 1,
  236. };
  237. static const struct intel_device_info intel_valleyview_d_info = {
  238. .gen = 7,
  239. .need_gfx_hws = 1, .has_hotplug = 1,
  240. .has_fbc = 0,
  241. .has_bsd_ring = 1,
  242. .has_blt_ring = 1,
  243. .is_valleyview = 1,
  244. };
  245. static const struct intel_device_info intel_haswell_d_info = {
  246. .is_haswell = 1, .gen = 7,
  247. .need_gfx_hws = 1, .has_hotplug = 1,
  248. .has_bsd_ring = 1,
  249. .has_blt_ring = 1,
  250. .has_llc = 1,
  251. .has_force_wake = 1,
  252. };
  253. static const struct intel_device_info intel_haswell_m_info = {
  254. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  255. .need_gfx_hws = 1, .has_hotplug = 1,
  256. .has_bsd_ring = 1,
  257. .has_blt_ring = 1,
  258. .has_llc = 1,
  259. .has_force_wake = 1,
  260. };
  261. static const struct pci_device_id pciidlist[] = { /* aka */
  262. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  263. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  264. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  265. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  266. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  267. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  268. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  269. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  270. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  271. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  272. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  273. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  274. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  275. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  276. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  277. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  278. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  279. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  280. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  281. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  282. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  283. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  284. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  285. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  286. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  287. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  288. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  289. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  290. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  291. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  292. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  293. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  294. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  295. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  296. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  297. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  298. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  299. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  300. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  301. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  302. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  303. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  304. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  305. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  306. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  307. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  308. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
  309. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  310. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  311. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
  312. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  313. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  314. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  315. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  316. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  317. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
  318. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  319. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  320. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
  321. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  322. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  323. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
  324. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  325. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  326. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
  327. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  328. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  329. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
  330. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  331. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  332. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
  333. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT1 desktop */
  334. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
  335. INTEL_VGA_DEVICE(0x0D32, &intel_haswell_d_info), /* CRW GT2 desktop */
  336. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT1 server */
  337. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
  338. INTEL_VGA_DEVICE(0x0D3A, &intel_haswell_d_info), /* CRW GT2 server */
  339. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT1 mobile */
  340. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
  341. INTEL_VGA_DEVICE(0x0D36, &intel_haswell_m_info), /* CRW GT2 mobile */
  342. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  343. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  344. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  345. {0, 0, 0}
  346. };
  347. #if defined(CONFIG_DRM_I915_KMS)
  348. MODULE_DEVICE_TABLE(pci, pciidlist);
  349. #endif
  350. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  351. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  352. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  353. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  354. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  355. void intel_detect_pch(struct drm_device *dev)
  356. {
  357. struct drm_i915_private *dev_priv = dev->dev_private;
  358. struct pci_dev *pch;
  359. /*
  360. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  361. * make graphics device passthrough work easy for VMM, that only
  362. * need to expose ISA bridge to let driver know the real hardware
  363. * underneath. This is a requirement from virtualization team.
  364. */
  365. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  366. if (pch) {
  367. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  368. int id;
  369. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  370. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  371. dev_priv->pch_type = PCH_IBX;
  372. dev_priv->num_pch_pll = 2;
  373. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  374. WARN_ON(!IS_GEN5(dev));
  375. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  376. dev_priv->pch_type = PCH_CPT;
  377. dev_priv->num_pch_pll = 2;
  378. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  379. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  380. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  381. /* PantherPoint is CPT compatible */
  382. dev_priv->pch_type = PCH_CPT;
  383. dev_priv->num_pch_pll = 2;
  384. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  385. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  386. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  387. dev_priv->pch_type = PCH_LPT;
  388. dev_priv->num_pch_pll = 0;
  389. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  390. WARN_ON(!IS_HASWELL(dev));
  391. }
  392. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  393. }
  394. pci_dev_put(pch);
  395. }
  396. }
  397. bool i915_semaphore_is_enabled(struct drm_device *dev)
  398. {
  399. if (INTEL_INFO(dev)->gen < 6)
  400. return 0;
  401. if (i915_semaphores >= 0)
  402. return i915_semaphores;
  403. #ifdef CONFIG_INTEL_IOMMU
  404. /* Enable semaphores on SNB when IO remapping is off */
  405. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  406. return false;
  407. #endif
  408. return 1;
  409. }
  410. static int i915_drm_freeze(struct drm_device *dev)
  411. {
  412. struct drm_i915_private *dev_priv = dev->dev_private;
  413. drm_kms_helper_poll_disable(dev);
  414. pci_save_state(dev->pdev);
  415. /* If KMS is active, we do the leavevt stuff here */
  416. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  417. int error = i915_gem_idle(dev);
  418. if (error) {
  419. dev_err(&dev->pdev->dev,
  420. "GEM idle failed, resume might fail\n");
  421. return error;
  422. }
  423. intel_modeset_disable(dev);
  424. drm_irq_uninstall(dev);
  425. }
  426. i915_save_state(dev);
  427. intel_opregion_fini(dev);
  428. /* Modeset on resume, not lid events */
  429. dev_priv->modeset_on_lid = 0;
  430. console_lock();
  431. intel_fbdev_set_suspend(dev, 1);
  432. console_unlock();
  433. return 0;
  434. }
  435. int i915_suspend(struct drm_device *dev, pm_message_t state)
  436. {
  437. int error;
  438. if (!dev || !dev->dev_private) {
  439. DRM_ERROR("dev: %p\n", dev);
  440. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  441. return -ENODEV;
  442. }
  443. if (state.event == PM_EVENT_PRETHAW)
  444. return 0;
  445. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  446. return 0;
  447. error = i915_drm_freeze(dev);
  448. if (error)
  449. return error;
  450. if (state.event == PM_EVENT_SUSPEND) {
  451. /* Shut down the device */
  452. pci_disable_device(dev->pdev);
  453. pci_set_power_state(dev->pdev, PCI_D3hot);
  454. }
  455. return 0;
  456. }
  457. static int i915_drm_thaw(struct drm_device *dev)
  458. {
  459. struct drm_i915_private *dev_priv = dev->dev_private;
  460. int error = 0;
  461. intel_gt_reset(dev);
  462. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  463. mutex_lock(&dev->struct_mutex);
  464. i915_gem_restore_gtt_mappings(dev);
  465. mutex_unlock(&dev->struct_mutex);
  466. }
  467. i915_restore_state(dev);
  468. intel_opregion_setup(dev);
  469. /* KMS EnterVT equivalent */
  470. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  471. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  472. ironlake_init_pch_refclk(dev);
  473. mutex_lock(&dev->struct_mutex);
  474. dev_priv->mm.suspended = 0;
  475. error = i915_gem_init_hw(dev);
  476. mutex_unlock(&dev->struct_mutex);
  477. intel_modeset_init_hw(dev);
  478. intel_modeset_setup_hw_state(dev);
  479. drm_irq_install(dev);
  480. }
  481. intel_opregion_init(dev);
  482. dev_priv->modeset_on_lid = 0;
  483. console_lock();
  484. intel_fbdev_set_suspend(dev, 0);
  485. console_unlock();
  486. return error;
  487. }
  488. int i915_resume(struct drm_device *dev)
  489. {
  490. int ret;
  491. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  492. return 0;
  493. if (pci_enable_device(dev->pdev))
  494. return -EIO;
  495. pci_set_master(dev->pdev);
  496. ret = i915_drm_thaw(dev);
  497. if (ret)
  498. return ret;
  499. drm_kms_helper_poll_enable(dev);
  500. return 0;
  501. }
  502. static int i8xx_do_reset(struct drm_device *dev)
  503. {
  504. struct drm_i915_private *dev_priv = dev->dev_private;
  505. if (IS_I85X(dev))
  506. return -ENODEV;
  507. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  508. POSTING_READ(D_STATE);
  509. if (IS_I830(dev) || IS_845G(dev)) {
  510. I915_WRITE(DEBUG_RESET_I830,
  511. DEBUG_RESET_DISPLAY |
  512. DEBUG_RESET_RENDER |
  513. DEBUG_RESET_FULL);
  514. POSTING_READ(DEBUG_RESET_I830);
  515. msleep(1);
  516. I915_WRITE(DEBUG_RESET_I830, 0);
  517. POSTING_READ(DEBUG_RESET_I830);
  518. }
  519. msleep(1);
  520. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  521. POSTING_READ(D_STATE);
  522. return 0;
  523. }
  524. static int i965_reset_complete(struct drm_device *dev)
  525. {
  526. u8 gdrst;
  527. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  528. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  529. }
  530. static int i965_do_reset(struct drm_device *dev)
  531. {
  532. int ret;
  533. u8 gdrst;
  534. /*
  535. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  536. * well as the reset bit (GR/bit 0). Setting the GR bit
  537. * triggers the reset; when done, the hardware will clear it.
  538. */
  539. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  540. pci_write_config_byte(dev->pdev, I965_GDRST,
  541. gdrst | GRDOM_RENDER |
  542. GRDOM_RESET_ENABLE);
  543. ret = wait_for(i965_reset_complete(dev), 500);
  544. if (ret)
  545. return ret;
  546. /* We can't reset render&media without also resetting display ... */
  547. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  548. pci_write_config_byte(dev->pdev, I965_GDRST,
  549. gdrst | GRDOM_MEDIA |
  550. GRDOM_RESET_ENABLE);
  551. return wait_for(i965_reset_complete(dev), 500);
  552. }
  553. static int ironlake_do_reset(struct drm_device *dev)
  554. {
  555. struct drm_i915_private *dev_priv = dev->dev_private;
  556. u32 gdrst;
  557. int ret;
  558. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  559. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  560. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  561. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  562. if (ret)
  563. return ret;
  564. /* We can't reset render&media without also resetting display ... */
  565. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  566. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  567. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  568. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  569. }
  570. static int gen6_do_reset(struct drm_device *dev)
  571. {
  572. struct drm_i915_private *dev_priv = dev->dev_private;
  573. int ret;
  574. unsigned long irqflags;
  575. /* Hold gt_lock across reset to prevent any register access
  576. * with forcewake not set correctly
  577. */
  578. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  579. /* Reset the chip */
  580. /* GEN6_GDRST is not in the gt power well, no need to check
  581. * for fifo space for the write or forcewake the chip for
  582. * the read
  583. */
  584. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  585. /* Spin waiting for the device to ack the reset request */
  586. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  587. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  588. if (dev_priv->forcewake_count)
  589. dev_priv->gt.force_wake_get(dev_priv);
  590. else
  591. dev_priv->gt.force_wake_put(dev_priv);
  592. /* Restore fifo count */
  593. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  594. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  595. return ret;
  596. }
  597. int intel_gpu_reset(struct drm_device *dev)
  598. {
  599. struct drm_i915_private *dev_priv = dev->dev_private;
  600. int ret = -ENODEV;
  601. switch (INTEL_INFO(dev)->gen) {
  602. case 7:
  603. case 6:
  604. ret = gen6_do_reset(dev);
  605. break;
  606. case 5:
  607. ret = ironlake_do_reset(dev);
  608. break;
  609. case 4:
  610. ret = i965_do_reset(dev);
  611. break;
  612. case 2:
  613. ret = i8xx_do_reset(dev);
  614. break;
  615. }
  616. /* Also reset the gpu hangman. */
  617. if (dev_priv->stop_rings) {
  618. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  619. dev_priv->stop_rings = 0;
  620. if (ret == -ENODEV) {
  621. DRM_ERROR("Reset not implemented, but ignoring "
  622. "error for simulated gpu hangs\n");
  623. ret = 0;
  624. }
  625. }
  626. return ret;
  627. }
  628. /**
  629. * i915_reset - reset chip after a hang
  630. * @dev: drm device to reset
  631. *
  632. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  633. * reset or otherwise an error code.
  634. *
  635. * Procedure is fairly simple:
  636. * - reset the chip using the reset reg
  637. * - re-init context state
  638. * - re-init hardware status page
  639. * - re-init ring buffer
  640. * - re-init interrupt state
  641. * - re-init display
  642. */
  643. int i915_reset(struct drm_device *dev)
  644. {
  645. drm_i915_private_t *dev_priv = dev->dev_private;
  646. int ret;
  647. if (!i915_try_reset)
  648. return 0;
  649. mutex_lock(&dev->struct_mutex);
  650. i915_gem_reset(dev);
  651. ret = -ENODEV;
  652. if (get_seconds() - dev_priv->last_gpu_reset < 5)
  653. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  654. else
  655. ret = intel_gpu_reset(dev);
  656. dev_priv->last_gpu_reset = get_seconds();
  657. if (ret) {
  658. DRM_ERROR("Failed to reset chip.\n");
  659. mutex_unlock(&dev->struct_mutex);
  660. return ret;
  661. }
  662. /* Ok, now get things going again... */
  663. /*
  664. * Everything depends on having the GTT running, so we need to start
  665. * there. Fortunately we don't need to do this unless we reset the
  666. * chip at a PCI level.
  667. *
  668. * Next we need to restore the context, but we don't use those
  669. * yet either...
  670. *
  671. * Ring buffer needs to be re-initialized in the KMS case, or if X
  672. * was running at the time of the reset (i.e. we weren't VT
  673. * switched away).
  674. */
  675. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  676. !dev_priv->mm.suspended) {
  677. struct intel_ring_buffer *ring;
  678. int i;
  679. dev_priv->mm.suspended = 0;
  680. i915_gem_init_swizzling(dev);
  681. for_each_ring(ring, dev_priv, i)
  682. ring->init(ring);
  683. i915_gem_context_init(dev);
  684. i915_gem_init_ppgtt(dev);
  685. /*
  686. * It would make sense to re-init all the other hw state, at
  687. * least the rps/rc6/emon init done within modeset_init_hw. For
  688. * some unknown reason, this blows up my ilk, so don't.
  689. */
  690. mutex_unlock(&dev->struct_mutex);
  691. drm_irq_uninstall(dev);
  692. drm_irq_install(dev);
  693. } else {
  694. mutex_unlock(&dev->struct_mutex);
  695. }
  696. return 0;
  697. }
  698. static int __devinit
  699. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  700. {
  701. struct intel_device_info *intel_info =
  702. (struct intel_device_info *) ent->driver_data;
  703. /* Only bind to function 0 of the device. Early generations
  704. * used function 1 as a placeholder for multi-head. This causes
  705. * us confusion instead, especially on the systems where both
  706. * functions have the same PCI-ID!
  707. */
  708. if (PCI_FUNC(pdev->devfn))
  709. return -ENODEV;
  710. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  711. * implementation for gen3 (and only gen3) that used legacy drm maps
  712. * (gasp!) to share buffers between X and the client. Hence we need to
  713. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  714. if (intel_info->gen != 3) {
  715. driver.driver_features &=
  716. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  717. } else if (!intel_agp_enabled) {
  718. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  719. return -ENODEV;
  720. }
  721. return drm_get_pci_dev(pdev, ent, &driver);
  722. }
  723. static void
  724. i915_pci_remove(struct pci_dev *pdev)
  725. {
  726. struct drm_device *dev = pci_get_drvdata(pdev);
  727. drm_put_dev(dev);
  728. }
  729. static int i915_pm_suspend(struct device *dev)
  730. {
  731. struct pci_dev *pdev = to_pci_dev(dev);
  732. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  733. int error;
  734. if (!drm_dev || !drm_dev->dev_private) {
  735. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  736. return -ENODEV;
  737. }
  738. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  739. return 0;
  740. error = i915_drm_freeze(drm_dev);
  741. if (error)
  742. return error;
  743. pci_disable_device(pdev);
  744. pci_set_power_state(pdev, PCI_D3hot);
  745. return 0;
  746. }
  747. static int i915_pm_resume(struct device *dev)
  748. {
  749. struct pci_dev *pdev = to_pci_dev(dev);
  750. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  751. return i915_resume(drm_dev);
  752. }
  753. static int i915_pm_freeze(struct device *dev)
  754. {
  755. struct pci_dev *pdev = to_pci_dev(dev);
  756. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  757. if (!drm_dev || !drm_dev->dev_private) {
  758. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  759. return -ENODEV;
  760. }
  761. return i915_drm_freeze(drm_dev);
  762. }
  763. static int i915_pm_thaw(struct device *dev)
  764. {
  765. struct pci_dev *pdev = to_pci_dev(dev);
  766. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  767. return i915_drm_thaw(drm_dev);
  768. }
  769. static int i915_pm_poweroff(struct device *dev)
  770. {
  771. struct pci_dev *pdev = to_pci_dev(dev);
  772. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  773. return i915_drm_freeze(drm_dev);
  774. }
  775. static const struct dev_pm_ops i915_pm_ops = {
  776. .suspend = i915_pm_suspend,
  777. .resume = i915_pm_resume,
  778. .freeze = i915_pm_freeze,
  779. .thaw = i915_pm_thaw,
  780. .poweroff = i915_pm_poweroff,
  781. .restore = i915_pm_resume,
  782. };
  783. static const struct vm_operations_struct i915_gem_vm_ops = {
  784. .fault = i915_gem_fault,
  785. .open = drm_gem_vm_open,
  786. .close = drm_gem_vm_close,
  787. };
  788. static const struct file_operations i915_driver_fops = {
  789. .owner = THIS_MODULE,
  790. .open = drm_open,
  791. .release = drm_release,
  792. .unlocked_ioctl = drm_ioctl,
  793. .mmap = drm_gem_mmap,
  794. .poll = drm_poll,
  795. .fasync = drm_fasync,
  796. .read = drm_read,
  797. #ifdef CONFIG_COMPAT
  798. .compat_ioctl = i915_compat_ioctl,
  799. #endif
  800. .llseek = noop_llseek,
  801. };
  802. static struct drm_driver driver = {
  803. /* Don't use MTRRs here; the Xserver or userspace app should
  804. * deal with them for Intel hardware.
  805. */
  806. .driver_features =
  807. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  808. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  809. .load = i915_driver_load,
  810. .unload = i915_driver_unload,
  811. .open = i915_driver_open,
  812. .lastclose = i915_driver_lastclose,
  813. .preclose = i915_driver_preclose,
  814. .postclose = i915_driver_postclose,
  815. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  816. .suspend = i915_suspend,
  817. .resume = i915_resume,
  818. .device_is_agp = i915_driver_device_is_agp,
  819. .master_create = i915_master_create,
  820. .master_destroy = i915_master_destroy,
  821. #if defined(CONFIG_DEBUG_FS)
  822. .debugfs_init = i915_debugfs_init,
  823. .debugfs_cleanup = i915_debugfs_cleanup,
  824. #endif
  825. .gem_init_object = i915_gem_init_object,
  826. .gem_free_object = i915_gem_free_object,
  827. .gem_vm_ops = &i915_gem_vm_ops,
  828. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  829. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  830. .gem_prime_export = i915_gem_prime_export,
  831. .gem_prime_import = i915_gem_prime_import,
  832. .dumb_create = i915_gem_dumb_create,
  833. .dumb_map_offset = i915_gem_mmap_gtt,
  834. .dumb_destroy = i915_gem_dumb_destroy,
  835. .ioctls = i915_ioctls,
  836. .fops = &i915_driver_fops,
  837. .name = DRIVER_NAME,
  838. .desc = DRIVER_DESC,
  839. .date = DRIVER_DATE,
  840. .major = DRIVER_MAJOR,
  841. .minor = DRIVER_MINOR,
  842. .patchlevel = DRIVER_PATCHLEVEL,
  843. };
  844. static struct pci_driver i915_pci_driver = {
  845. .name = DRIVER_NAME,
  846. .id_table = pciidlist,
  847. .probe = i915_pci_probe,
  848. .remove = i915_pci_remove,
  849. .driver.pm = &i915_pm_ops,
  850. };
  851. static int __init i915_init(void)
  852. {
  853. driver.num_ioctls = i915_max_ioctl;
  854. /*
  855. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  856. * explicitly disabled with the module pararmeter.
  857. *
  858. * Otherwise, just follow the parameter (defaulting to off).
  859. *
  860. * Allow optional vga_text_mode_force boot option to override
  861. * the default behavior.
  862. */
  863. #if defined(CONFIG_DRM_I915_KMS)
  864. if (i915_modeset != 0)
  865. driver.driver_features |= DRIVER_MODESET;
  866. #endif
  867. if (i915_modeset == 1)
  868. driver.driver_features |= DRIVER_MODESET;
  869. #ifdef CONFIG_VGA_CONSOLE
  870. if (vgacon_text_force() && i915_modeset == -1)
  871. driver.driver_features &= ~DRIVER_MODESET;
  872. #endif
  873. if (!(driver.driver_features & DRIVER_MODESET))
  874. driver.get_vblank_timestamp = NULL;
  875. return drm_pci_init(&driver, &i915_pci_driver);
  876. }
  877. static void __exit i915_exit(void)
  878. {
  879. drm_pci_exit(&driver, &i915_pci_driver);
  880. }
  881. module_init(i915_init);
  882. module_exit(i915_exit);
  883. MODULE_AUTHOR(DRIVER_AUTHOR);
  884. MODULE_DESCRIPTION(DRIVER_DESC);
  885. MODULE_LICENSE("GPL and additional rights");
  886. /* We give fast paths for the really cool registers */
  887. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  888. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  889. ((reg) < 0x40000) && \
  890. ((reg) != FORCEWAKE))
  891. static bool IS_DISPLAYREG(u32 reg)
  892. {
  893. /*
  894. * This should make it easier to transition modules over to the
  895. * new register block scheme, since we can do it incrementally.
  896. */
  897. if (reg >= VLV_DISPLAY_BASE)
  898. return false;
  899. if (reg >= RENDER_RING_BASE &&
  900. reg < RENDER_RING_BASE + 0xff)
  901. return false;
  902. if (reg >= GEN6_BSD_RING_BASE &&
  903. reg < GEN6_BSD_RING_BASE + 0xff)
  904. return false;
  905. if (reg >= BLT_RING_BASE &&
  906. reg < BLT_RING_BASE + 0xff)
  907. return false;
  908. if (reg == PGTBL_ER)
  909. return false;
  910. if (reg >= IPEIR_I965 &&
  911. reg < HWSTAM)
  912. return false;
  913. if (reg == MI_MODE)
  914. return false;
  915. if (reg == GFX_MODE_GEN7)
  916. return false;
  917. if (reg == RENDER_HWS_PGA_GEN7 ||
  918. reg == BSD_HWS_PGA_GEN7 ||
  919. reg == BLT_HWS_PGA_GEN7)
  920. return false;
  921. if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
  922. reg == GEN6_BSD_RNCID)
  923. return false;
  924. if (reg == GEN6_BLITTER_ECOSKPD)
  925. return false;
  926. if (reg >= 0x4000c &&
  927. reg <= 0x4002c)
  928. return false;
  929. if (reg >= 0x4f000 &&
  930. reg <= 0x4f08f)
  931. return false;
  932. if (reg >= 0x4f100 &&
  933. reg <= 0x4f11f)
  934. return false;
  935. if (reg >= VLV_MASTER_IER &&
  936. reg <= GEN6_PMIER)
  937. return false;
  938. if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
  939. reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
  940. return false;
  941. if (reg >= VLV_IIR_RW &&
  942. reg <= VLV_ISR)
  943. return false;
  944. if (reg == FORCEWAKE_VLV ||
  945. reg == FORCEWAKE_ACK_VLV)
  946. return false;
  947. if (reg == GEN6_GDRST)
  948. return false;
  949. return true;
  950. }
  951. static void
  952. ilk_dummy_write(struct drm_i915_private *dev_priv)
  953. {
  954. /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
  955. * chip from rc6 before touching it for real. MI_MODE is masked, hence
  956. * harmless to write 0 into. */
  957. I915_WRITE_NOTRACE(MI_MODE, 0);
  958. }
  959. #define __i915_read(x, y) \
  960. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  961. u##x val = 0; \
  962. if (IS_GEN5(dev_priv->dev)) \
  963. ilk_dummy_write(dev_priv); \
  964. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  965. unsigned long irqflags; \
  966. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  967. if (dev_priv->forcewake_count == 0) \
  968. dev_priv->gt.force_wake_get(dev_priv); \
  969. val = read##y(dev_priv->regs + reg); \
  970. if (dev_priv->forcewake_count == 0) \
  971. dev_priv->gt.force_wake_put(dev_priv); \
  972. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  973. } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  974. val = read##y(dev_priv->regs + reg + 0x180000); \
  975. } else { \
  976. val = read##y(dev_priv->regs + reg); \
  977. } \
  978. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  979. return val; \
  980. }
  981. __i915_read(8, b)
  982. __i915_read(16, w)
  983. __i915_read(32, l)
  984. __i915_read(64, q)
  985. #undef __i915_read
  986. #define __i915_write(x, y) \
  987. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  988. u32 __fifo_ret = 0; \
  989. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  990. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  991. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  992. } \
  993. if (IS_GEN5(dev_priv->dev)) \
  994. ilk_dummy_write(dev_priv); \
  995. if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  996. write##y(val, dev_priv->regs + reg + 0x180000); \
  997. } else { \
  998. write##y(val, dev_priv->regs + reg); \
  999. } \
  1000. if (unlikely(__fifo_ret)) { \
  1001. gen6_gt_check_fifodbg(dev_priv); \
  1002. } \
  1003. if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
  1004. DRM_ERROR("Unclaimed write to %x\n", reg); \
  1005. writel(ERR_INT_MMIO_UNCLAIMED, dev_priv->regs + GEN7_ERR_INT); \
  1006. } \
  1007. }
  1008. __i915_write(8, b)
  1009. __i915_write(16, w)
  1010. __i915_write(32, l)
  1011. __i915_write(64, q)
  1012. #undef __i915_write
  1013. static const struct register_whitelist {
  1014. uint64_t offset;
  1015. uint32_t size;
  1016. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1017. } whitelist[] = {
  1018. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1019. };
  1020. int i915_reg_read_ioctl(struct drm_device *dev,
  1021. void *data, struct drm_file *file)
  1022. {
  1023. struct drm_i915_private *dev_priv = dev->dev_private;
  1024. struct drm_i915_reg_read *reg = data;
  1025. struct register_whitelist const *entry = whitelist;
  1026. int i;
  1027. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1028. if (entry->offset == reg->offset &&
  1029. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1030. break;
  1031. }
  1032. if (i == ARRAY_SIZE(whitelist))
  1033. return -EINVAL;
  1034. switch (entry->size) {
  1035. case 8:
  1036. reg->val = I915_READ64(reg->offset);
  1037. break;
  1038. case 4:
  1039. reg->val = I915_READ(reg->offset);
  1040. break;
  1041. case 2:
  1042. reg->val = I915_READ16(reg->offset);
  1043. break;
  1044. case 1:
  1045. reg->val = I915_READ8(reg->offset);
  1046. break;
  1047. default:
  1048. WARN_ON(1);
  1049. return -EINVAL;
  1050. }
  1051. return 0;
  1052. }