m54xxsim.h 1.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657
  1. /*
  2. * m54xxsim.h -- ColdFire 547x/548x System Integration Unit support.
  3. */
  4. #ifndef m54xxsim_h
  5. #define m54xxsim_h
  6. #define CPU_NAME "COLDFIRE(m54xx)"
  7. #define MCFINT_VECBASE 64
  8. /*
  9. * Interrupt Controller Registers
  10. */
  11. #define MCFICM_INTC0 0x0700 /* Base for Interrupt Ctrl 0 */
  12. #define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
  13. #define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
  14. #define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
  15. #define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
  16. #define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
  17. #define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
  18. #define MCFINTC_IRLR 0x18 /* */
  19. #define MCFINTC_IACKL 0x19 /* */
  20. #define MCFINTC_ICR0 0x40 /* Base ICR register */
  21. /*
  22. * Define system peripheral IRQ usage.
  23. */
  24. #define MCF_IRQ_TIMER (64 + 54) /* Slice Timer 0 */
  25. #define MCF_IRQ_PROFILER (64 + 53) /* Slice Timer 1 */
  26. /*
  27. * Generic GPIO support
  28. */
  29. #define MCFGPIO_PIN_MAX 0 /* I am too lazy to count */
  30. #define MCFGPIO_IRQ_MAX -1
  31. #define MCFGPIO_IRQ_VECBASE -1
  32. /*
  33. * Some PSC related definitions
  34. */
  35. #define MCF_PAR_PSC(x) (0x000A4F-((x)&0x3))
  36. #define MCF_PAR_SDA (0x0008)
  37. #define MCF_PAR_SCL (0x0004)
  38. #define MCF_PAR_PSC_TXD (0x04)
  39. #define MCF_PAR_PSC_RXD (0x08)
  40. #define MCF_PAR_PSC_RTS(x) (((x)&0x03)<<4)
  41. #define MCF_PAR_PSC_CTS(x) (((x)&0x03)<<6)
  42. #define MCF_PAR_PSC_CTS_GPIO (0x00)
  43. #define MCF_PAR_PSC_CTS_BCLK (0x80)
  44. #define MCF_PAR_PSC_CTS_CTS (0xC0)
  45. #define MCF_PAR_PSC_RTS_GPIO (0x00)
  46. #define MCF_PAR_PSC_RTS_FSYNC (0x20)
  47. #define MCF_PAR_PSC_RTS_RTS (0x30)
  48. #define MCF_PAR_PSC_CANRX (0x40)
  49. #endif /* m54xxsim_h */