r8169.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223
  1. /*
  2. * r8169.c: RealTek 8169/8168/8101 ethernet driver.
  3. *
  4. * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
  5. * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
  6. * Copyright (c) a lot of people too. Please respect their work.
  7. *
  8. * See MAINTAINERS file for support contact information.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/pci.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/delay.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/mii.h>
  18. #include <linux/if_vlan.h>
  19. #include <linux/crc32.h>
  20. #include <linux/in.h>
  21. #include <linux/ip.h>
  22. #include <linux/tcp.h>
  23. #include <linux/init.h>
  24. #include <linux/dma-mapping.h>
  25. #include <asm/system.h>
  26. #include <asm/io.h>
  27. #include <asm/irq.h>
  28. #ifdef CONFIG_R8169_NAPI
  29. #define NAPI_SUFFIX "-NAPI"
  30. #else
  31. #define NAPI_SUFFIX ""
  32. #endif
  33. #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
  34. #define MODULENAME "r8169"
  35. #define PFX MODULENAME ": "
  36. #ifdef RTL8169_DEBUG
  37. #define assert(expr) \
  38. if (!(expr)) { \
  39. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  40. #expr,__FILE__,__FUNCTION__,__LINE__); \
  41. }
  42. #define dprintk(fmt, args...) \
  43. do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
  44. #else
  45. #define assert(expr) do {} while (0)
  46. #define dprintk(fmt, args...) do {} while (0)
  47. #endif /* RTL8169_DEBUG */
  48. #define R8169_MSG_DEFAULT \
  49. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
  50. #define TX_BUFFS_AVAIL(tp) \
  51. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  52. #ifdef CONFIG_R8169_NAPI
  53. #define rtl8169_rx_skb netif_receive_skb
  54. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
  55. #define rtl8169_rx_quota(count, quota) min(count, quota)
  56. #else
  57. #define rtl8169_rx_skb netif_rx
  58. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
  59. #define rtl8169_rx_quota(count, quota) count
  60. #endif
  61. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  62. static const int max_interrupt_work = 20;
  63. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  64. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  65. static const int multicast_filter_limit = 32;
  66. /* MAC address length */
  67. #define MAC_ADDR_LEN 6
  68. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  69. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  70. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  71. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  72. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  73. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  74. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  75. #define R8169_REGS_SIZE 256
  76. #define R8169_NAPI_WEIGHT 64
  77. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  78. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  79. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  80. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  81. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  82. #define RTL8169_TX_TIMEOUT (6*HZ)
  83. #define RTL8169_PHY_TIMEOUT (10*HZ)
  84. /* write/read MMIO register */
  85. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  86. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  87. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  88. #define RTL_R8(reg) readb (ioaddr + (reg))
  89. #define RTL_R16(reg) readw (ioaddr + (reg))
  90. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  91. enum mac_version {
  92. RTL_GIGA_MAC_VER_01 = 0x01, // 8169
  93. RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
  94. RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
  95. RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
  96. RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
  97. RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
  98. RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
  99. RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
  100. RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
  101. RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
  102. RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
  103. RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
  104. RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
  105. RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
  106. RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
  107. RTL_GIGA_MAC_VER_20 = 0x14 // 8168C
  108. };
  109. #define _R(NAME,MAC,MASK) \
  110. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  111. static const struct {
  112. const char *name;
  113. u8 mac_version;
  114. u32 RxConfigMask; /* Clears the bits supported by this chip */
  115. } rtl_chip_info[] = {
  116. _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
  117. _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
  118. _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
  119. _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
  120. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
  121. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
  122. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
  123. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
  124. _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
  125. _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
  126. _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
  127. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
  128. _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
  129. _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
  130. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
  131. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880) // PCI-E
  132. };
  133. #undef _R
  134. enum cfg_version {
  135. RTL_CFG_0 = 0x00,
  136. RTL_CFG_1,
  137. RTL_CFG_2
  138. };
  139. static void rtl_hw_start_8169(struct net_device *);
  140. static void rtl_hw_start_8168(struct net_device *);
  141. static void rtl_hw_start_8101(struct net_device *);
  142. static struct pci_device_id rtl8169_pci_tbl[] = {
  143. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
  144. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
  145. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
  146. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
  147. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
  148. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
  149. { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
  150. { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
  151. { PCI_VENDOR_ID_LINKSYS, 0x1032,
  152. PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
  153. {0,},
  154. };
  155. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  156. static int rx_copybreak = 200;
  157. static int use_dac;
  158. static struct {
  159. u32 msg_enable;
  160. } debug = { -1 };
  161. enum rtl_registers {
  162. MAC0 = 0, /* Ethernet hardware address. */
  163. MAC4 = 4,
  164. MAR0 = 8, /* Multicast filter. */
  165. CounterAddrLow = 0x10,
  166. CounterAddrHigh = 0x14,
  167. TxDescStartAddrLow = 0x20,
  168. TxDescStartAddrHigh = 0x24,
  169. TxHDescStartAddrLow = 0x28,
  170. TxHDescStartAddrHigh = 0x2c,
  171. FLASH = 0x30,
  172. ERSR = 0x36,
  173. ChipCmd = 0x37,
  174. TxPoll = 0x38,
  175. IntrMask = 0x3c,
  176. IntrStatus = 0x3e,
  177. TxConfig = 0x40,
  178. RxConfig = 0x44,
  179. RxMissed = 0x4c,
  180. Cfg9346 = 0x50,
  181. Config0 = 0x51,
  182. Config1 = 0x52,
  183. Config2 = 0x53,
  184. Config3 = 0x54,
  185. Config4 = 0x55,
  186. Config5 = 0x56,
  187. MultiIntr = 0x5c,
  188. PHYAR = 0x60,
  189. TBICSR = 0x64,
  190. TBI_ANAR = 0x68,
  191. TBI_LPAR = 0x6a,
  192. PHYstatus = 0x6c,
  193. RxMaxSize = 0xda,
  194. CPlusCmd = 0xe0,
  195. IntrMitigate = 0xe2,
  196. RxDescAddrLow = 0xe4,
  197. RxDescAddrHigh = 0xe8,
  198. EarlyTxThres = 0xec,
  199. FuncEvent = 0xf0,
  200. FuncEventMask = 0xf4,
  201. FuncPresetState = 0xf8,
  202. FuncForceEvent = 0xfc,
  203. };
  204. enum rtl_register_content {
  205. /* InterruptStatusBits */
  206. SYSErr = 0x8000,
  207. PCSTimeout = 0x4000,
  208. SWInt = 0x0100,
  209. TxDescUnavail = 0x0080,
  210. RxFIFOOver = 0x0040,
  211. LinkChg = 0x0020,
  212. RxOverflow = 0x0010,
  213. TxErr = 0x0008,
  214. TxOK = 0x0004,
  215. RxErr = 0x0002,
  216. RxOK = 0x0001,
  217. /* RxStatusDesc */
  218. RxFOVF = (1 << 23),
  219. RxRWT = (1 << 22),
  220. RxRES = (1 << 21),
  221. RxRUNT = (1 << 20),
  222. RxCRC = (1 << 19),
  223. /* ChipCmdBits */
  224. CmdReset = 0x10,
  225. CmdRxEnb = 0x08,
  226. CmdTxEnb = 0x04,
  227. RxBufEmpty = 0x01,
  228. /* TXPoll register p.5 */
  229. HPQ = 0x80, /* Poll cmd on the high prio queue */
  230. NPQ = 0x40, /* Poll cmd on the low prio queue */
  231. FSWInt = 0x01, /* Forced software interrupt */
  232. /* Cfg9346Bits */
  233. Cfg9346_Lock = 0x00,
  234. Cfg9346_Unlock = 0xc0,
  235. /* rx_mode_bits */
  236. AcceptErr = 0x20,
  237. AcceptRunt = 0x10,
  238. AcceptBroadcast = 0x08,
  239. AcceptMulticast = 0x04,
  240. AcceptMyPhys = 0x02,
  241. AcceptAllPhys = 0x01,
  242. /* RxConfigBits */
  243. RxCfgFIFOShift = 13,
  244. RxCfgDMAShift = 8,
  245. /* TxConfigBits */
  246. TxInterFrameGapShift = 24,
  247. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  248. /* Config1 register p.24 */
  249. MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
  250. PMEnable = (1 << 0), /* Power Management Enable */
  251. /* Config2 register p. 25 */
  252. PCI_Clock_66MHz = 0x01,
  253. PCI_Clock_33MHz = 0x00,
  254. /* Config3 register p.25 */
  255. MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
  256. LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
  257. /* Config5 register p.27 */
  258. BWF = (1 << 6), /* Accept Broadcast wakeup frame */
  259. MWF = (1 << 5), /* Accept Multicast wakeup frame */
  260. UWF = (1 << 4), /* Accept Unicast wakeup frame */
  261. LanWake = (1 << 1), /* LanWake enable/disable */
  262. PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
  263. /* TBICSR p.28 */
  264. TBIReset = 0x80000000,
  265. TBILoopback = 0x40000000,
  266. TBINwEnable = 0x20000000,
  267. TBINwRestart = 0x10000000,
  268. TBILinkOk = 0x02000000,
  269. TBINwComplete = 0x01000000,
  270. /* CPlusCmd p.31 */
  271. PktCntrDisable = (1 << 7), // 8168
  272. RxVlan = (1 << 6),
  273. RxChkSum = (1 << 5),
  274. PCIDAC = (1 << 4),
  275. PCIMulRW = (1 << 3),
  276. INTT_0 = 0x0000, // 8168
  277. INTT_1 = 0x0001, // 8168
  278. INTT_2 = 0x0002, // 8168
  279. INTT_3 = 0x0003, // 8168
  280. /* rtl8169_PHYstatus */
  281. TBI_Enable = 0x80,
  282. TxFlowCtrl = 0x40,
  283. RxFlowCtrl = 0x20,
  284. _1000bpsF = 0x10,
  285. _100bps = 0x08,
  286. _10bps = 0x04,
  287. LinkStatus = 0x02,
  288. FullDup = 0x01,
  289. /* _TBICSRBit */
  290. TBILinkOK = 0x02000000,
  291. /* DumpCounterCommand */
  292. CounterDump = 0x8,
  293. };
  294. enum desc_status_bit {
  295. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  296. RingEnd = (1 << 30), /* End of descriptor ring */
  297. FirstFrag = (1 << 29), /* First segment of a packet */
  298. LastFrag = (1 << 28), /* Final segment of a packet */
  299. /* Tx private */
  300. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  301. MSSShift = 16, /* MSS value position */
  302. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  303. IPCS = (1 << 18), /* Calculate IP checksum */
  304. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  305. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  306. TxVlanTag = (1 << 17), /* Add VLAN tag */
  307. /* Rx private */
  308. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  309. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  310. #define RxProtoUDP (PID1)
  311. #define RxProtoTCP (PID0)
  312. #define RxProtoIP (PID1 | PID0)
  313. #define RxProtoMask RxProtoIP
  314. IPFail = (1 << 16), /* IP checksum failed */
  315. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  316. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  317. RxVlanTag = (1 << 16), /* VLAN tag available */
  318. };
  319. #define RsvdMask 0x3fffc000
  320. struct TxDesc {
  321. __le32 opts1;
  322. __le32 opts2;
  323. __le64 addr;
  324. };
  325. struct RxDesc {
  326. __le32 opts1;
  327. __le32 opts2;
  328. __le64 addr;
  329. };
  330. struct ring_info {
  331. struct sk_buff *skb;
  332. u32 len;
  333. u8 __pad[sizeof(void *) - sizeof(u32)];
  334. };
  335. enum features {
  336. RTL_FEATURE_WOL = (1 << 0),
  337. RTL_FEATURE_MSI = (1 << 1),
  338. };
  339. struct rtl8169_private {
  340. void __iomem *mmio_addr; /* memory map physical address */
  341. struct pci_dev *pci_dev; /* Index of PCI device */
  342. struct net_device *dev;
  343. #ifdef CONFIG_R8169_NAPI
  344. struct napi_struct napi;
  345. #endif
  346. spinlock_t lock; /* spin lock flag */
  347. u32 msg_enable;
  348. int chipset;
  349. int mac_version;
  350. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  351. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  352. u32 dirty_rx;
  353. u32 dirty_tx;
  354. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  355. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  356. dma_addr_t TxPhyAddr;
  357. dma_addr_t RxPhyAddr;
  358. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  359. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  360. unsigned align;
  361. unsigned rx_buf_sz;
  362. struct timer_list timer;
  363. u16 cp_cmd;
  364. u16 intr_event;
  365. u16 napi_event;
  366. u16 intr_mask;
  367. int phy_auto_nego_reg;
  368. int phy_1000_ctrl_reg;
  369. #ifdef CONFIG_R8169_VLAN
  370. struct vlan_group *vlgrp;
  371. #endif
  372. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  373. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  374. void (*phy_reset_enable)(void __iomem *);
  375. void (*hw_start)(struct net_device *);
  376. unsigned int (*phy_reset_pending)(void __iomem *);
  377. unsigned int (*link_ok)(void __iomem *);
  378. struct delayed_work task;
  379. unsigned features;
  380. };
  381. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
  382. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  383. module_param(rx_copybreak, int, 0);
  384. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  385. module_param(use_dac, int, 0);
  386. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  387. module_param_named(debug, debug.msg_enable, int, 0);
  388. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  389. MODULE_LICENSE("GPL");
  390. MODULE_VERSION(RTL8169_VERSION);
  391. static int rtl8169_open(struct net_device *dev);
  392. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  393. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
  394. static int rtl8169_init_ring(struct net_device *dev);
  395. static void rtl_hw_start(struct net_device *dev);
  396. static int rtl8169_close(struct net_device *dev);
  397. static void rtl_set_rx_mode(struct net_device *dev);
  398. static void rtl8169_tx_timeout(struct net_device *dev);
  399. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
  400. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  401. void __iomem *, u32 budget);
  402. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
  403. static void rtl8169_down(struct net_device *dev);
  404. static void rtl8169_rx_clear(struct rtl8169_private *tp);
  405. #ifdef CONFIG_R8169_NAPI
  406. static int rtl8169_poll(struct napi_struct *napi, int budget);
  407. #endif
  408. static const unsigned int rtl8169_rx_config =
  409. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  410. static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
  411. {
  412. int i;
  413. RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0xFF) << 16 | value);
  414. for (i = 20; i > 0; i--) {
  415. /*
  416. * Check if the RTL8169 has completed writing to the specified
  417. * MII register.
  418. */
  419. if (!(RTL_R32(PHYAR) & 0x80000000))
  420. break;
  421. udelay(25);
  422. }
  423. }
  424. static int mdio_read(void __iomem *ioaddr, int reg_addr)
  425. {
  426. int i, value = -1;
  427. RTL_W32(PHYAR, 0x0 | (reg_addr & 0xFF) << 16);
  428. for (i = 20; i > 0; i--) {
  429. /*
  430. * Check if the RTL8169 has completed retrieving data from
  431. * the specified MII register.
  432. */
  433. if (RTL_R32(PHYAR) & 0x80000000) {
  434. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  435. break;
  436. }
  437. udelay(25);
  438. }
  439. return value;
  440. }
  441. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  442. {
  443. RTL_W16(IntrMask, 0x0000);
  444. RTL_W16(IntrStatus, 0xffff);
  445. }
  446. static void rtl8169_asic_down(void __iomem *ioaddr)
  447. {
  448. RTL_W8(ChipCmd, 0x00);
  449. rtl8169_irq_mask_and_ack(ioaddr);
  450. RTL_R16(CPlusCmd);
  451. }
  452. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  453. {
  454. return RTL_R32(TBICSR) & TBIReset;
  455. }
  456. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  457. {
  458. return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
  459. }
  460. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  461. {
  462. return RTL_R32(TBICSR) & TBILinkOk;
  463. }
  464. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  465. {
  466. return RTL_R8(PHYstatus) & LinkStatus;
  467. }
  468. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  469. {
  470. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  471. }
  472. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  473. {
  474. unsigned int val;
  475. val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
  476. mdio_write(ioaddr, MII_BMCR, val & 0xffff);
  477. }
  478. static void rtl8169_check_link_status(struct net_device *dev,
  479. struct rtl8169_private *tp,
  480. void __iomem *ioaddr)
  481. {
  482. unsigned long flags;
  483. spin_lock_irqsave(&tp->lock, flags);
  484. if (tp->link_ok(ioaddr)) {
  485. netif_carrier_on(dev);
  486. if (netif_msg_ifup(tp))
  487. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  488. } else {
  489. if (netif_msg_ifdown(tp))
  490. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  491. netif_carrier_off(dev);
  492. }
  493. spin_unlock_irqrestore(&tp->lock, flags);
  494. }
  495. static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  496. {
  497. struct rtl8169_private *tp = netdev_priv(dev);
  498. void __iomem *ioaddr = tp->mmio_addr;
  499. u8 options;
  500. wol->wolopts = 0;
  501. #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
  502. wol->supported = WAKE_ANY;
  503. spin_lock_irq(&tp->lock);
  504. options = RTL_R8(Config1);
  505. if (!(options & PMEnable))
  506. goto out_unlock;
  507. options = RTL_R8(Config3);
  508. if (options & LinkUp)
  509. wol->wolopts |= WAKE_PHY;
  510. if (options & MagicPacket)
  511. wol->wolopts |= WAKE_MAGIC;
  512. options = RTL_R8(Config5);
  513. if (options & UWF)
  514. wol->wolopts |= WAKE_UCAST;
  515. if (options & BWF)
  516. wol->wolopts |= WAKE_BCAST;
  517. if (options & MWF)
  518. wol->wolopts |= WAKE_MCAST;
  519. out_unlock:
  520. spin_unlock_irq(&tp->lock);
  521. }
  522. static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  523. {
  524. struct rtl8169_private *tp = netdev_priv(dev);
  525. void __iomem *ioaddr = tp->mmio_addr;
  526. unsigned int i;
  527. static struct {
  528. u32 opt;
  529. u16 reg;
  530. u8 mask;
  531. } cfg[] = {
  532. { WAKE_ANY, Config1, PMEnable },
  533. { WAKE_PHY, Config3, LinkUp },
  534. { WAKE_MAGIC, Config3, MagicPacket },
  535. { WAKE_UCAST, Config5, UWF },
  536. { WAKE_BCAST, Config5, BWF },
  537. { WAKE_MCAST, Config5, MWF },
  538. { WAKE_ANY, Config5, LanWake }
  539. };
  540. spin_lock_irq(&tp->lock);
  541. RTL_W8(Cfg9346, Cfg9346_Unlock);
  542. for (i = 0; i < ARRAY_SIZE(cfg); i++) {
  543. u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
  544. if (wol->wolopts & cfg[i].opt)
  545. options |= cfg[i].mask;
  546. RTL_W8(cfg[i].reg, options);
  547. }
  548. RTL_W8(Cfg9346, Cfg9346_Lock);
  549. if (wol->wolopts)
  550. tp->features |= RTL_FEATURE_WOL;
  551. else
  552. tp->features &= ~RTL_FEATURE_WOL;
  553. spin_unlock_irq(&tp->lock);
  554. return 0;
  555. }
  556. static void rtl8169_get_drvinfo(struct net_device *dev,
  557. struct ethtool_drvinfo *info)
  558. {
  559. struct rtl8169_private *tp = netdev_priv(dev);
  560. strcpy(info->driver, MODULENAME);
  561. strcpy(info->version, RTL8169_VERSION);
  562. strcpy(info->bus_info, pci_name(tp->pci_dev));
  563. }
  564. static int rtl8169_get_regs_len(struct net_device *dev)
  565. {
  566. return R8169_REGS_SIZE;
  567. }
  568. static int rtl8169_set_speed_tbi(struct net_device *dev,
  569. u8 autoneg, u16 speed, u8 duplex)
  570. {
  571. struct rtl8169_private *tp = netdev_priv(dev);
  572. void __iomem *ioaddr = tp->mmio_addr;
  573. int ret = 0;
  574. u32 reg;
  575. reg = RTL_R32(TBICSR);
  576. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  577. (duplex == DUPLEX_FULL)) {
  578. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  579. } else if (autoneg == AUTONEG_ENABLE)
  580. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  581. else {
  582. if (netif_msg_link(tp)) {
  583. printk(KERN_WARNING "%s: "
  584. "incorrect speed setting refused in TBI mode\n",
  585. dev->name);
  586. }
  587. ret = -EOPNOTSUPP;
  588. }
  589. return ret;
  590. }
  591. static int rtl8169_set_speed_xmii(struct net_device *dev,
  592. u8 autoneg, u16 speed, u8 duplex)
  593. {
  594. struct rtl8169_private *tp = netdev_priv(dev);
  595. void __iomem *ioaddr = tp->mmio_addr;
  596. int auto_nego, giga_ctrl;
  597. auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
  598. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
  599. ADVERTISE_100HALF | ADVERTISE_100FULL);
  600. giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
  601. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  602. if (autoneg == AUTONEG_ENABLE) {
  603. auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  604. ADVERTISE_100HALF | ADVERTISE_100FULL);
  605. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  606. } else {
  607. if (speed == SPEED_10)
  608. auto_nego |= ADVERTISE_10HALF | ADVERTISE_10FULL;
  609. else if (speed == SPEED_100)
  610. auto_nego |= ADVERTISE_100HALF | ADVERTISE_100FULL;
  611. else if (speed == SPEED_1000)
  612. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  613. if (duplex == DUPLEX_HALF)
  614. auto_nego &= ~(ADVERTISE_10FULL | ADVERTISE_100FULL);
  615. if (duplex == DUPLEX_FULL)
  616. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_100HALF);
  617. /* This tweak comes straight from Realtek's driver. */
  618. if ((speed == SPEED_100) && (duplex == DUPLEX_HALF) &&
  619. ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  620. (tp->mac_version == RTL_GIGA_MAC_VER_16))) {
  621. auto_nego = ADVERTISE_100HALF | ADVERTISE_CSMA;
  622. }
  623. }
  624. /* The 8100e/8101e do Fast Ethernet only. */
  625. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  626. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  627. (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
  628. (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
  629. if ((giga_ctrl & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)) &&
  630. netif_msg_link(tp)) {
  631. printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
  632. dev->name);
  633. }
  634. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  635. }
  636. auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  637. if ((tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  638. (tp->mac_version == RTL_GIGA_MAC_VER_17)) {
  639. /* Vendor specific (0x1f) and reserved (0x0e) MII registers. */
  640. mdio_write(ioaddr, 0x1f, 0x0000);
  641. mdio_write(ioaddr, 0x0e, 0x0000);
  642. }
  643. tp->phy_auto_nego_reg = auto_nego;
  644. tp->phy_1000_ctrl_reg = giga_ctrl;
  645. mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
  646. mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
  647. mdio_write(ioaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
  648. return 0;
  649. }
  650. static int rtl8169_set_speed(struct net_device *dev,
  651. u8 autoneg, u16 speed, u8 duplex)
  652. {
  653. struct rtl8169_private *tp = netdev_priv(dev);
  654. int ret;
  655. ret = tp->set_speed(dev, autoneg, speed, duplex);
  656. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  657. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  658. return ret;
  659. }
  660. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  661. {
  662. struct rtl8169_private *tp = netdev_priv(dev);
  663. unsigned long flags;
  664. int ret;
  665. spin_lock_irqsave(&tp->lock, flags);
  666. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  667. spin_unlock_irqrestore(&tp->lock, flags);
  668. return ret;
  669. }
  670. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  671. {
  672. struct rtl8169_private *tp = netdev_priv(dev);
  673. return tp->cp_cmd & RxChkSum;
  674. }
  675. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  676. {
  677. struct rtl8169_private *tp = netdev_priv(dev);
  678. void __iomem *ioaddr = tp->mmio_addr;
  679. unsigned long flags;
  680. spin_lock_irqsave(&tp->lock, flags);
  681. if (data)
  682. tp->cp_cmd |= RxChkSum;
  683. else
  684. tp->cp_cmd &= ~RxChkSum;
  685. RTL_W16(CPlusCmd, tp->cp_cmd);
  686. RTL_R16(CPlusCmd);
  687. spin_unlock_irqrestore(&tp->lock, flags);
  688. return 0;
  689. }
  690. #ifdef CONFIG_R8169_VLAN
  691. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  692. struct sk_buff *skb)
  693. {
  694. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  695. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  696. }
  697. static void rtl8169_vlan_rx_register(struct net_device *dev,
  698. struct vlan_group *grp)
  699. {
  700. struct rtl8169_private *tp = netdev_priv(dev);
  701. void __iomem *ioaddr = tp->mmio_addr;
  702. unsigned long flags;
  703. spin_lock_irqsave(&tp->lock, flags);
  704. tp->vlgrp = grp;
  705. if (tp->vlgrp)
  706. tp->cp_cmd |= RxVlan;
  707. else
  708. tp->cp_cmd &= ~RxVlan;
  709. RTL_W16(CPlusCmd, tp->cp_cmd);
  710. RTL_R16(CPlusCmd);
  711. spin_unlock_irqrestore(&tp->lock, flags);
  712. }
  713. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  714. struct sk_buff *skb)
  715. {
  716. u32 opts2 = le32_to_cpu(desc->opts2);
  717. int ret;
  718. if (tp->vlgrp && (opts2 & RxVlanTag)) {
  719. rtl8169_rx_hwaccel_skb(skb, tp->vlgrp, swab16(opts2 & 0xffff));
  720. ret = 0;
  721. } else
  722. ret = -1;
  723. desc->opts2 = 0;
  724. return ret;
  725. }
  726. #else /* !CONFIG_R8169_VLAN */
  727. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  728. struct sk_buff *skb)
  729. {
  730. return 0;
  731. }
  732. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  733. struct sk_buff *skb)
  734. {
  735. return -1;
  736. }
  737. #endif
  738. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  739. {
  740. struct rtl8169_private *tp = netdev_priv(dev);
  741. void __iomem *ioaddr = tp->mmio_addr;
  742. u32 status;
  743. cmd->supported =
  744. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  745. cmd->port = PORT_FIBRE;
  746. cmd->transceiver = XCVR_INTERNAL;
  747. status = RTL_R32(TBICSR);
  748. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  749. cmd->autoneg = !!(status & TBINwEnable);
  750. cmd->speed = SPEED_1000;
  751. cmd->duplex = DUPLEX_FULL; /* Always set */
  752. }
  753. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  754. {
  755. struct rtl8169_private *tp = netdev_priv(dev);
  756. void __iomem *ioaddr = tp->mmio_addr;
  757. u8 status;
  758. cmd->supported = SUPPORTED_10baseT_Half |
  759. SUPPORTED_10baseT_Full |
  760. SUPPORTED_100baseT_Half |
  761. SUPPORTED_100baseT_Full |
  762. SUPPORTED_1000baseT_Full |
  763. SUPPORTED_Autoneg |
  764. SUPPORTED_TP;
  765. cmd->autoneg = 1;
  766. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  767. if (tp->phy_auto_nego_reg & ADVERTISE_10HALF)
  768. cmd->advertising |= ADVERTISED_10baseT_Half;
  769. if (tp->phy_auto_nego_reg & ADVERTISE_10FULL)
  770. cmd->advertising |= ADVERTISED_10baseT_Full;
  771. if (tp->phy_auto_nego_reg & ADVERTISE_100HALF)
  772. cmd->advertising |= ADVERTISED_100baseT_Half;
  773. if (tp->phy_auto_nego_reg & ADVERTISE_100FULL)
  774. cmd->advertising |= ADVERTISED_100baseT_Full;
  775. if (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL)
  776. cmd->advertising |= ADVERTISED_1000baseT_Full;
  777. status = RTL_R8(PHYstatus);
  778. if (status & _1000bpsF)
  779. cmd->speed = SPEED_1000;
  780. else if (status & _100bps)
  781. cmd->speed = SPEED_100;
  782. else if (status & _10bps)
  783. cmd->speed = SPEED_10;
  784. if (status & TxFlowCtrl)
  785. cmd->advertising |= ADVERTISED_Asym_Pause;
  786. if (status & RxFlowCtrl)
  787. cmd->advertising |= ADVERTISED_Pause;
  788. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  789. DUPLEX_FULL : DUPLEX_HALF;
  790. }
  791. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  792. {
  793. struct rtl8169_private *tp = netdev_priv(dev);
  794. unsigned long flags;
  795. spin_lock_irqsave(&tp->lock, flags);
  796. tp->get_settings(dev, cmd);
  797. spin_unlock_irqrestore(&tp->lock, flags);
  798. return 0;
  799. }
  800. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  801. void *p)
  802. {
  803. struct rtl8169_private *tp = netdev_priv(dev);
  804. unsigned long flags;
  805. if (regs->len > R8169_REGS_SIZE)
  806. regs->len = R8169_REGS_SIZE;
  807. spin_lock_irqsave(&tp->lock, flags);
  808. memcpy_fromio(p, tp->mmio_addr, regs->len);
  809. spin_unlock_irqrestore(&tp->lock, flags);
  810. }
  811. static u32 rtl8169_get_msglevel(struct net_device *dev)
  812. {
  813. struct rtl8169_private *tp = netdev_priv(dev);
  814. return tp->msg_enable;
  815. }
  816. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  817. {
  818. struct rtl8169_private *tp = netdev_priv(dev);
  819. tp->msg_enable = value;
  820. }
  821. static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
  822. "tx_packets",
  823. "rx_packets",
  824. "tx_errors",
  825. "rx_errors",
  826. "rx_missed",
  827. "align_errors",
  828. "tx_single_collisions",
  829. "tx_multi_collisions",
  830. "unicast",
  831. "broadcast",
  832. "multicast",
  833. "tx_aborted",
  834. "tx_underrun",
  835. };
  836. struct rtl8169_counters {
  837. __le64 tx_packets;
  838. __le64 rx_packets;
  839. __le64 tx_errors;
  840. __le32 rx_errors;
  841. __le16 rx_missed;
  842. __le16 align_errors;
  843. __le32 tx_one_collision;
  844. __le32 tx_multi_collision;
  845. __le64 rx_unicast;
  846. __le64 rx_broadcast;
  847. __le32 rx_multicast;
  848. __le16 tx_aborted;
  849. __le16 tx_underun;
  850. };
  851. static int rtl8169_get_sset_count(struct net_device *dev, int sset)
  852. {
  853. switch (sset) {
  854. case ETH_SS_STATS:
  855. return ARRAY_SIZE(rtl8169_gstrings);
  856. default:
  857. return -EOPNOTSUPP;
  858. }
  859. }
  860. static void rtl8169_get_ethtool_stats(struct net_device *dev,
  861. struct ethtool_stats *stats, u64 *data)
  862. {
  863. struct rtl8169_private *tp = netdev_priv(dev);
  864. void __iomem *ioaddr = tp->mmio_addr;
  865. struct rtl8169_counters *counters;
  866. dma_addr_t paddr;
  867. u32 cmd;
  868. ASSERT_RTNL();
  869. counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
  870. if (!counters)
  871. return;
  872. RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
  873. cmd = (u64)paddr & DMA_32BIT_MASK;
  874. RTL_W32(CounterAddrLow, cmd);
  875. RTL_W32(CounterAddrLow, cmd | CounterDump);
  876. while (RTL_R32(CounterAddrLow) & CounterDump) {
  877. if (msleep_interruptible(1))
  878. break;
  879. }
  880. RTL_W32(CounterAddrLow, 0);
  881. RTL_W32(CounterAddrHigh, 0);
  882. data[0] = le64_to_cpu(counters->tx_packets);
  883. data[1] = le64_to_cpu(counters->rx_packets);
  884. data[2] = le64_to_cpu(counters->tx_errors);
  885. data[3] = le32_to_cpu(counters->rx_errors);
  886. data[4] = le16_to_cpu(counters->rx_missed);
  887. data[5] = le16_to_cpu(counters->align_errors);
  888. data[6] = le32_to_cpu(counters->tx_one_collision);
  889. data[7] = le32_to_cpu(counters->tx_multi_collision);
  890. data[8] = le64_to_cpu(counters->rx_unicast);
  891. data[9] = le64_to_cpu(counters->rx_broadcast);
  892. data[10] = le32_to_cpu(counters->rx_multicast);
  893. data[11] = le16_to_cpu(counters->tx_aborted);
  894. data[12] = le16_to_cpu(counters->tx_underun);
  895. pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
  896. }
  897. static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  898. {
  899. switch(stringset) {
  900. case ETH_SS_STATS:
  901. memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
  902. break;
  903. }
  904. }
  905. static const struct ethtool_ops rtl8169_ethtool_ops = {
  906. .get_drvinfo = rtl8169_get_drvinfo,
  907. .get_regs_len = rtl8169_get_regs_len,
  908. .get_link = ethtool_op_get_link,
  909. .get_settings = rtl8169_get_settings,
  910. .set_settings = rtl8169_set_settings,
  911. .get_msglevel = rtl8169_get_msglevel,
  912. .set_msglevel = rtl8169_set_msglevel,
  913. .get_rx_csum = rtl8169_get_rx_csum,
  914. .set_rx_csum = rtl8169_set_rx_csum,
  915. .set_tx_csum = ethtool_op_set_tx_csum,
  916. .set_sg = ethtool_op_set_sg,
  917. .set_tso = ethtool_op_set_tso,
  918. .get_regs = rtl8169_get_regs,
  919. .get_wol = rtl8169_get_wol,
  920. .set_wol = rtl8169_set_wol,
  921. .get_strings = rtl8169_get_strings,
  922. .get_sset_count = rtl8169_get_sset_count,
  923. .get_ethtool_stats = rtl8169_get_ethtool_stats,
  924. };
  925. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg,
  926. int bitnum, int bitval)
  927. {
  928. int val;
  929. val = mdio_read(ioaddr, reg);
  930. val = (bitval == 1) ?
  931. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  932. mdio_write(ioaddr, reg, val & 0xffff);
  933. }
  934. static void rtl8169_get_mac_version(struct rtl8169_private *tp,
  935. void __iomem *ioaddr)
  936. {
  937. /*
  938. * The driver currently handles the 8168Bf and the 8168Be identically
  939. * but they can be identified more specifically through the test below
  940. * if needed:
  941. *
  942. * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
  943. *
  944. * Same thing for the 8101Eb and the 8101Ec:
  945. *
  946. * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
  947. */
  948. const struct {
  949. u32 mask;
  950. u32 val;
  951. int mac_version;
  952. } mac_info[] = {
  953. /* 8168B family. */
  954. { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
  955. { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
  956. { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
  957. { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_20 },
  958. /* 8168B family. */
  959. { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
  960. { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
  961. { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
  962. { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
  963. /* 8101 family. */
  964. { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
  965. { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
  966. { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
  967. /* FIXME: where did these entries come from ? -- FR */
  968. { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
  969. { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
  970. /* 8110 family. */
  971. { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
  972. { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
  973. { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
  974. { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
  975. { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
  976. { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
  977. { 0x00000000, 0x00000000, RTL_GIGA_MAC_VER_01 } /* Catch-all */
  978. }, *p = mac_info;
  979. u32 reg;
  980. reg = RTL_R32(TxConfig);
  981. while ((reg & p->mask) != p->val)
  982. p++;
  983. tp->mac_version = p->mac_version;
  984. if (p->mask == 0x00000000) {
  985. struct pci_dev *pdev = tp->pci_dev;
  986. dev_info(&pdev->dev, "unknown MAC (%08x)\n", reg);
  987. }
  988. }
  989. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  990. {
  991. dprintk("mac_version = 0x%02x\n", tp->mac_version);
  992. }
  993. struct phy_reg {
  994. u16 reg;
  995. u16 val;
  996. };
  997. static void rtl_phy_write(void __iomem *ioaddr, struct phy_reg *regs, int len)
  998. {
  999. while (len-- > 0) {
  1000. mdio_write(ioaddr, regs->reg, regs->val);
  1001. regs++;
  1002. }
  1003. }
  1004. static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
  1005. {
  1006. struct {
  1007. u16 regs[5]; /* Beware of bit-sign propagation */
  1008. } phy_magic[5] = { {
  1009. { 0x0000, //w 4 15 12 0
  1010. 0x00a1, //w 3 15 0 00a1
  1011. 0x0008, //w 2 15 0 0008
  1012. 0x1020, //w 1 15 0 1020
  1013. 0x1000 } },{ //w 0 15 0 1000
  1014. { 0x7000, //w 4 15 12 7
  1015. 0xff41, //w 3 15 0 ff41
  1016. 0xde60, //w 2 15 0 de60
  1017. 0x0140, //w 1 15 0 0140
  1018. 0x0077 } },{ //w 0 15 0 0077
  1019. { 0xa000, //w 4 15 12 a
  1020. 0xdf01, //w 3 15 0 df01
  1021. 0xdf20, //w 2 15 0 df20
  1022. 0xff95, //w 1 15 0 ff95
  1023. 0xfa00 } },{ //w 0 15 0 fa00
  1024. { 0xb000, //w 4 15 12 b
  1025. 0xff41, //w 3 15 0 ff41
  1026. 0xde20, //w 2 15 0 de20
  1027. 0x0140, //w 1 15 0 0140
  1028. 0x00bb } },{ //w 0 15 0 00bb
  1029. { 0xf000, //w 4 15 12 f
  1030. 0xdf01, //w 3 15 0 df01
  1031. 0xdf20, //w 2 15 0 df20
  1032. 0xff95, //w 1 15 0 ff95
  1033. 0xbf00 } //w 0 15 0 bf00
  1034. }
  1035. }, *p = phy_magic;
  1036. unsigned int i;
  1037. mdio_write(ioaddr, 0x1f, 0x0001); //w 31 2 0 1
  1038. mdio_write(ioaddr, 0x15, 0x1000); //w 21 15 0 1000
  1039. mdio_write(ioaddr, 0x18, 0x65c7); //w 24 15 0 65c7
  1040. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1041. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  1042. int val, pos = 4;
  1043. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  1044. mdio_write(ioaddr, pos, val);
  1045. while (--pos >= 0)
  1046. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  1047. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  1048. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1049. }
  1050. mdio_write(ioaddr, 0x1f, 0x0000); //w 31 2 0 0
  1051. }
  1052. static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
  1053. {
  1054. struct phy_reg phy_reg_init[] = {
  1055. { 0x1f, 0x0002 },
  1056. { 0x01, 0x90d0 },
  1057. { 0x1f, 0x0000 }
  1058. };
  1059. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1060. }
  1061. static void rtl8168b_hw_phy_config(void __iomem *ioaddr)
  1062. {
  1063. struct phy_reg phy_reg_init[] = {
  1064. { 0x1f, 0x0000 },
  1065. { 0x10, 0xf41b },
  1066. { 0x1f, 0x0000 }
  1067. };
  1068. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1069. }
  1070. static void rtl8168cp_hw_phy_config(void __iomem *ioaddr)
  1071. {
  1072. struct phy_reg phy_reg_init[] = {
  1073. { 0x1f, 0x0000 },
  1074. { 0x1d, 0x0f00 },
  1075. { 0x1f, 0x0002 },
  1076. { 0x0c, 0x1ec8 },
  1077. { 0x1f, 0x0000 }
  1078. };
  1079. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1080. }
  1081. static void rtl8168c_hw_phy_config(void __iomem *ioaddr)
  1082. {
  1083. struct phy_reg phy_reg_init[] = {
  1084. { 0x1f, 0x0001 },
  1085. { 0x12, 0x2300 },
  1086. { 0x1f, 0x0002 },
  1087. { 0x00, 0x88d4 },
  1088. { 0x01, 0x82b1 },
  1089. { 0x03, 0x7002 },
  1090. { 0x08, 0x9e30 },
  1091. { 0x09, 0x01f0 },
  1092. { 0x0a, 0x5500 },
  1093. { 0x0c, 0x00c8 },
  1094. { 0x1f, 0x0003 },
  1095. { 0x12, 0xc096 },
  1096. { 0x16, 0x000a },
  1097. { 0x1f, 0x0000 }
  1098. };
  1099. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1100. }
  1101. static void rtl8168cx_hw_phy_config(void __iomem *ioaddr)
  1102. {
  1103. struct phy_reg phy_reg_init[] = {
  1104. { 0x1f, 0x0000 },
  1105. { 0x12, 0x2300 },
  1106. { 0x1f, 0x0003 },
  1107. { 0x16, 0x0f0a },
  1108. { 0x1f, 0x0000 },
  1109. { 0x1f, 0x0002 },
  1110. { 0x0c, 0x7eb8 },
  1111. { 0x1f, 0x0000 }
  1112. };
  1113. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1114. }
  1115. static void rtl_hw_phy_config(struct net_device *dev)
  1116. {
  1117. struct rtl8169_private *tp = netdev_priv(dev);
  1118. void __iomem *ioaddr = tp->mmio_addr;
  1119. rtl8169_print_mac_version(tp);
  1120. switch (tp->mac_version) {
  1121. case RTL_GIGA_MAC_VER_01:
  1122. break;
  1123. case RTL_GIGA_MAC_VER_02:
  1124. case RTL_GIGA_MAC_VER_03:
  1125. rtl8169s_hw_phy_config(ioaddr);
  1126. break;
  1127. case RTL_GIGA_MAC_VER_04:
  1128. rtl8169sb_hw_phy_config(ioaddr);
  1129. break;
  1130. case RTL_GIGA_MAC_VER_11:
  1131. case RTL_GIGA_MAC_VER_12:
  1132. case RTL_GIGA_MAC_VER_17:
  1133. rtl8168b_hw_phy_config(ioaddr);
  1134. break;
  1135. case RTL_GIGA_MAC_VER_18:
  1136. rtl8168cp_hw_phy_config(ioaddr);
  1137. break;
  1138. case RTL_GIGA_MAC_VER_19:
  1139. rtl8168c_hw_phy_config(ioaddr);
  1140. break;
  1141. case RTL_GIGA_MAC_VER_20:
  1142. rtl8168cx_hw_phy_config(ioaddr);
  1143. break;
  1144. default:
  1145. break;
  1146. }
  1147. }
  1148. static void rtl8169_phy_timer(unsigned long __opaque)
  1149. {
  1150. struct net_device *dev = (struct net_device *)__opaque;
  1151. struct rtl8169_private *tp = netdev_priv(dev);
  1152. struct timer_list *timer = &tp->timer;
  1153. void __iomem *ioaddr = tp->mmio_addr;
  1154. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  1155. assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
  1156. if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  1157. return;
  1158. spin_lock_irq(&tp->lock);
  1159. if (tp->phy_reset_pending(ioaddr)) {
  1160. /*
  1161. * A busy loop could burn quite a few cycles on nowadays CPU.
  1162. * Let's delay the execution of the timer for a few ticks.
  1163. */
  1164. timeout = HZ/10;
  1165. goto out_mod_timer;
  1166. }
  1167. if (tp->link_ok(ioaddr))
  1168. goto out_unlock;
  1169. if (netif_msg_link(tp))
  1170. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  1171. tp->phy_reset_enable(ioaddr);
  1172. out_mod_timer:
  1173. mod_timer(timer, jiffies + timeout);
  1174. out_unlock:
  1175. spin_unlock_irq(&tp->lock);
  1176. }
  1177. static inline void rtl8169_delete_timer(struct net_device *dev)
  1178. {
  1179. struct rtl8169_private *tp = netdev_priv(dev);
  1180. struct timer_list *timer = &tp->timer;
  1181. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1182. return;
  1183. del_timer_sync(timer);
  1184. }
  1185. static inline void rtl8169_request_timer(struct net_device *dev)
  1186. {
  1187. struct rtl8169_private *tp = netdev_priv(dev);
  1188. struct timer_list *timer = &tp->timer;
  1189. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1190. return;
  1191. mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
  1192. }
  1193. #ifdef CONFIG_NET_POLL_CONTROLLER
  1194. /*
  1195. * Polling 'interrupt' - used by things like netconsole to send skbs
  1196. * without having to re-enable interrupts. It's not called while
  1197. * the interrupt routine is executing.
  1198. */
  1199. static void rtl8169_netpoll(struct net_device *dev)
  1200. {
  1201. struct rtl8169_private *tp = netdev_priv(dev);
  1202. struct pci_dev *pdev = tp->pci_dev;
  1203. disable_irq(pdev->irq);
  1204. rtl8169_interrupt(pdev->irq, dev);
  1205. enable_irq(pdev->irq);
  1206. }
  1207. #endif
  1208. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1209. void __iomem *ioaddr)
  1210. {
  1211. iounmap(ioaddr);
  1212. pci_release_regions(pdev);
  1213. pci_disable_device(pdev);
  1214. free_netdev(dev);
  1215. }
  1216. static void rtl8169_phy_reset(struct net_device *dev,
  1217. struct rtl8169_private *tp)
  1218. {
  1219. void __iomem *ioaddr = tp->mmio_addr;
  1220. unsigned int i;
  1221. tp->phy_reset_enable(ioaddr);
  1222. for (i = 0; i < 100; i++) {
  1223. if (!tp->phy_reset_pending(ioaddr))
  1224. return;
  1225. msleep(1);
  1226. }
  1227. if (netif_msg_link(tp))
  1228. printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
  1229. }
  1230. static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
  1231. {
  1232. void __iomem *ioaddr = tp->mmio_addr;
  1233. rtl_hw_phy_config(dev);
  1234. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1235. RTL_W8(0x82, 0x01);
  1236. pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
  1237. if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
  1238. pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
  1239. if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
  1240. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1241. RTL_W8(0x82, 0x01);
  1242. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1243. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1244. }
  1245. rtl8169_phy_reset(dev, tp);
  1246. /*
  1247. * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
  1248. * only 8101. Don't panic.
  1249. */
  1250. rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
  1251. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1252. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1253. }
  1254. static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
  1255. {
  1256. void __iomem *ioaddr = tp->mmio_addr;
  1257. u32 high;
  1258. u32 low;
  1259. low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
  1260. high = addr[4] | (addr[5] << 8);
  1261. spin_lock_irq(&tp->lock);
  1262. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1263. RTL_W32(MAC0, low);
  1264. RTL_W32(MAC4, high);
  1265. RTL_W8(Cfg9346, Cfg9346_Lock);
  1266. spin_unlock_irq(&tp->lock);
  1267. }
  1268. static int rtl_set_mac_address(struct net_device *dev, void *p)
  1269. {
  1270. struct rtl8169_private *tp = netdev_priv(dev);
  1271. struct sockaddr *addr = p;
  1272. if (!is_valid_ether_addr(addr->sa_data))
  1273. return -EADDRNOTAVAIL;
  1274. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1275. rtl_rar_set(tp, dev->dev_addr);
  1276. return 0;
  1277. }
  1278. static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1279. {
  1280. struct rtl8169_private *tp = netdev_priv(dev);
  1281. struct mii_ioctl_data *data = if_mii(ifr);
  1282. if (!netif_running(dev))
  1283. return -ENODEV;
  1284. switch (cmd) {
  1285. case SIOCGMIIPHY:
  1286. data->phy_id = 32; /* Internal PHY */
  1287. return 0;
  1288. case SIOCGMIIREG:
  1289. data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
  1290. return 0;
  1291. case SIOCSMIIREG:
  1292. if (!capable(CAP_NET_ADMIN))
  1293. return -EPERM;
  1294. mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
  1295. return 0;
  1296. }
  1297. return -EOPNOTSUPP;
  1298. }
  1299. static const struct rtl_cfg_info {
  1300. void (*hw_start)(struct net_device *);
  1301. unsigned int region;
  1302. unsigned int align;
  1303. u16 intr_event;
  1304. u16 napi_event;
  1305. unsigned msi;
  1306. } rtl_cfg_infos [] = {
  1307. [RTL_CFG_0] = {
  1308. .hw_start = rtl_hw_start_8169,
  1309. .region = 1,
  1310. .align = 0,
  1311. .intr_event = SYSErr | LinkChg | RxOverflow |
  1312. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1313. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1314. .msi = 0
  1315. },
  1316. [RTL_CFG_1] = {
  1317. .hw_start = rtl_hw_start_8168,
  1318. .region = 2,
  1319. .align = 8,
  1320. .intr_event = SYSErr | LinkChg | RxOverflow |
  1321. TxErr | TxOK | RxOK | RxErr,
  1322. .napi_event = TxErr | TxOK | RxOK | RxOverflow,
  1323. .msi = RTL_FEATURE_MSI
  1324. },
  1325. [RTL_CFG_2] = {
  1326. .hw_start = rtl_hw_start_8101,
  1327. .region = 2,
  1328. .align = 8,
  1329. .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
  1330. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1331. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1332. .msi = RTL_FEATURE_MSI
  1333. }
  1334. };
  1335. /* Cfg9346_Unlock assumed. */
  1336. static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
  1337. const struct rtl_cfg_info *cfg)
  1338. {
  1339. unsigned msi = 0;
  1340. u8 cfg2;
  1341. cfg2 = RTL_R8(Config2) & ~MSIEnable;
  1342. if (cfg->msi) {
  1343. if (pci_enable_msi(pdev)) {
  1344. dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
  1345. } else {
  1346. cfg2 |= MSIEnable;
  1347. msi = RTL_FEATURE_MSI;
  1348. }
  1349. }
  1350. RTL_W8(Config2, cfg2);
  1351. return msi;
  1352. }
  1353. static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
  1354. {
  1355. if (tp->features & RTL_FEATURE_MSI) {
  1356. pci_disable_msi(pdev);
  1357. tp->features &= ~RTL_FEATURE_MSI;
  1358. }
  1359. }
  1360. static int __devinit
  1361. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1362. {
  1363. const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
  1364. const unsigned int region = cfg->region;
  1365. struct rtl8169_private *tp;
  1366. struct net_device *dev;
  1367. void __iomem *ioaddr;
  1368. unsigned int i;
  1369. int rc;
  1370. if (netif_msg_drv(&debug)) {
  1371. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1372. MODULENAME, RTL8169_VERSION);
  1373. }
  1374. dev = alloc_etherdev(sizeof (*tp));
  1375. if (!dev) {
  1376. if (netif_msg_drv(&debug))
  1377. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  1378. rc = -ENOMEM;
  1379. goto out;
  1380. }
  1381. SET_NETDEV_DEV(dev, &pdev->dev);
  1382. tp = netdev_priv(dev);
  1383. tp->dev = dev;
  1384. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1385. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1386. rc = pci_enable_device(pdev);
  1387. if (rc < 0) {
  1388. if (netif_msg_probe(tp))
  1389. dev_err(&pdev->dev, "enable failure\n");
  1390. goto err_out_free_dev_1;
  1391. }
  1392. rc = pci_set_mwi(pdev);
  1393. if (rc < 0)
  1394. goto err_out_disable_2;
  1395. /* make sure PCI base addr 1 is MMIO */
  1396. if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
  1397. if (netif_msg_probe(tp)) {
  1398. dev_err(&pdev->dev,
  1399. "region #%d not an MMIO resource, aborting\n",
  1400. region);
  1401. }
  1402. rc = -ENODEV;
  1403. goto err_out_mwi_3;
  1404. }
  1405. /* check for weird/broken PCI region reporting */
  1406. if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
  1407. if (netif_msg_probe(tp)) {
  1408. dev_err(&pdev->dev,
  1409. "Invalid PCI region size(s), aborting\n");
  1410. }
  1411. rc = -ENODEV;
  1412. goto err_out_mwi_3;
  1413. }
  1414. rc = pci_request_regions(pdev, MODULENAME);
  1415. if (rc < 0) {
  1416. if (netif_msg_probe(tp))
  1417. dev_err(&pdev->dev, "could not request regions.\n");
  1418. goto err_out_mwi_3;
  1419. }
  1420. tp->cp_cmd = PCIMulRW | RxChkSum;
  1421. if ((sizeof(dma_addr_t) > 4) &&
  1422. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1423. tp->cp_cmd |= PCIDAC;
  1424. dev->features |= NETIF_F_HIGHDMA;
  1425. } else {
  1426. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1427. if (rc < 0) {
  1428. if (netif_msg_probe(tp)) {
  1429. dev_err(&pdev->dev,
  1430. "DMA configuration failed.\n");
  1431. }
  1432. goto err_out_free_res_4;
  1433. }
  1434. }
  1435. pci_set_master(pdev);
  1436. /* ioremap MMIO region */
  1437. ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
  1438. if (!ioaddr) {
  1439. if (netif_msg_probe(tp))
  1440. dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
  1441. rc = -EIO;
  1442. goto err_out_free_res_4;
  1443. }
  1444. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1445. rtl8169_irq_mask_and_ack(ioaddr);
  1446. /* Soft reset the chip. */
  1447. RTL_W8(ChipCmd, CmdReset);
  1448. /* Check that the chip has finished the reset. */
  1449. for (i = 0; i < 100; i++) {
  1450. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1451. break;
  1452. msleep_interruptible(1);
  1453. }
  1454. /* Identify chip attached to board */
  1455. rtl8169_get_mac_version(tp, ioaddr);
  1456. rtl8169_print_mac_version(tp);
  1457. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
  1458. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1459. break;
  1460. }
  1461. if (i < 0) {
  1462. /* Unknown chip: assume array element #0, original RTL-8169 */
  1463. if (netif_msg_probe(tp)) {
  1464. dev_printk(KERN_DEBUG, &pdev->dev,
  1465. "unknown chip version, assuming %s\n",
  1466. rtl_chip_info[0].name);
  1467. }
  1468. i++;
  1469. }
  1470. tp->chipset = i;
  1471. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1472. RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
  1473. RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
  1474. tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
  1475. RTL_W8(Cfg9346, Cfg9346_Lock);
  1476. if (RTL_R8(PHYstatus) & TBI_Enable) {
  1477. tp->set_speed = rtl8169_set_speed_tbi;
  1478. tp->get_settings = rtl8169_gset_tbi;
  1479. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1480. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1481. tp->link_ok = rtl8169_tbi_link_ok;
  1482. tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
  1483. } else {
  1484. tp->set_speed = rtl8169_set_speed_xmii;
  1485. tp->get_settings = rtl8169_gset_xmii;
  1486. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1487. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1488. tp->link_ok = rtl8169_xmii_link_ok;
  1489. dev->do_ioctl = rtl8169_ioctl;
  1490. }
  1491. /* Get MAC address. FIXME: read EEPROM */
  1492. for (i = 0; i < MAC_ADDR_LEN; i++)
  1493. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1494. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1495. dev->open = rtl8169_open;
  1496. dev->hard_start_xmit = rtl8169_start_xmit;
  1497. dev->get_stats = rtl8169_get_stats;
  1498. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1499. dev->stop = rtl8169_close;
  1500. dev->tx_timeout = rtl8169_tx_timeout;
  1501. dev->set_multicast_list = rtl_set_rx_mode;
  1502. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1503. dev->irq = pdev->irq;
  1504. dev->base_addr = (unsigned long) ioaddr;
  1505. dev->change_mtu = rtl8169_change_mtu;
  1506. dev->set_mac_address = rtl_set_mac_address;
  1507. #ifdef CONFIG_R8169_NAPI
  1508. netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
  1509. #endif
  1510. #ifdef CONFIG_R8169_VLAN
  1511. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1512. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1513. #endif
  1514. #ifdef CONFIG_NET_POLL_CONTROLLER
  1515. dev->poll_controller = rtl8169_netpoll;
  1516. #endif
  1517. tp->intr_mask = 0xffff;
  1518. tp->pci_dev = pdev;
  1519. tp->mmio_addr = ioaddr;
  1520. tp->align = cfg->align;
  1521. tp->hw_start = cfg->hw_start;
  1522. tp->intr_event = cfg->intr_event;
  1523. tp->napi_event = cfg->napi_event;
  1524. init_timer(&tp->timer);
  1525. tp->timer.data = (unsigned long) dev;
  1526. tp->timer.function = rtl8169_phy_timer;
  1527. spin_lock_init(&tp->lock);
  1528. rc = register_netdev(dev);
  1529. if (rc < 0)
  1530. goto err_out_msi_5;
  1531. pci_set_drvdata(pdev, dev);
  1532. if (netif_msg_probe(tp)) {
  1533. u32 xid = RTL_R32(TxConfig) & 0x7cf0f8ff;
  1534. printk(KERN_INFO "%s: %s at 0x%lx, "
  1535. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1536. "XID %08x IRQ %d\n",
  1537. dev->name,
  1538. rtl_chip_info[tp->chipset].name,
  1539. dev->base_addr,
  1540. dev->dev_addr[0], dev->dev_addr[1],
  1541. dev->dev_addr[2], dev->dev_addr[3],
  1542. dev->dev_addr[4], dev->dev_addr[5], xid, dev->irq);
  1543. }
  1544. rtl8169_init_phy(dev, tp);
  1545. out:
  1546. return rc;
  1547. err_out_msi_5:
  1548. rtl_disable_msi(pdev, tp);
  1549. iounmap(ioaddr);
  1550. err_out_free_res_4:
  1551. pci_release_regions(pdev);
  1552. err_out_mwi_3:
  1553. pci_clear_mwi(pdev);
  1554. err_out_disable_2:
  1555. pci_disable_device(pdev);
  1556. err_out_free_dev_1:
  1557. free_netdev(dev);
  1558. goto out;
  1559. }
  1560. static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
  1561. {
  1562. struct net_device *dev = pci_get_drvdata(pdev);
  1563. struct rtl8169_private *tp = netdev_priv(dev);
  1564. flush_scheduled_work();
  1565. unregister_netdev(dev);
  1566. rtl_disable_msi(pdev, tp);
  1567. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1568. pci_set_drvdata(pdev, NULL);
  1569. }
  1570. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1571. struct net_device *dev)
  1572. {
  1573. unsigned int mtu = dev->mtu;
  1574. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1575. }
  1576. static int rtl8169_open(struct net_device *dev)
  1577. {
  1578. struct rtl8169_private *tp = netdev_priv(dev);
  1579. struct pci_dev *pdev = tp->pci_dev;
  1580. int retval = -ENOMEM;
  1581. rtl8169_set_rxbufsize(tp, dev);
  1582. /*
  1583. * Rx and Tx desscriptors needs 256 bytes alignment.
  1584. * pci_alloc_consistent provides more.
  1585. */
  1586. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1587. &tp->TxPhyAddr);
  1588. if (!tp->TxDescArray)
  1589. goto out;
  1590. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1591. &tp->RxPhyAddr);
  1592. if (!tp->RxDescArray)
  1593. goto err_free_tx_0;
  1594. retval = rtl8169_init_ring(dev);
  1595. if (retval < 0)
  1596. goto err_free_rx_1;
  1597. INIT_DELAYED_WORK(&tp->task, NULL);
  1598. smp_mb();
  1599. retval = request_irq(dev->irq, rtl8169_interrupt,
  1600. (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
  1601. dev->name, dev);
  1602. if (retval < 0)
  1603. goto err_release_ring_2;
  1604. #ifdef CONFIG_R8169_NAPI
  1605. napi_enable(&tp->napi);
  1606. #endif
  1607. rtl_hw_start(dev);
  1608. rtl8169_request_timer(dev);
  1609. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1610. out:
  1611. return retval;
  1612. err_release_ring_2:
  1613. rtl8169_rx_clear(tp);
  1614. err_free_rx_1:
  1615. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1616. tp->RxPhyAddr);
  1617. err_free_tx_0:
  1618. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1619. tp->TxPhyAddr);
  1620. goto out;
  1621. }
  1622. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1623. {
  1624. /* Disable interrupts */
  1625. rtl8169_irq_mask_and_ack(ioaddr);
  1626. /* Reset the chipset */
  1627. RTL_W8(ChipCmd, CmdReset);
  1628. /* PCI commit */
  1629. RTL_R8(ChipCmd);
  1630. }
  1631. static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
  1632. {
  1633. void __iomem *ioaddr = tp->mmio_addr;
  1634. u32 cfg = rtl8169_rx_config;
  1635. cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1636. RTL_W32(RxConfig, cfg);
  1637. /* Set DMA burst size and Interframe Gap Time */
  1638. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  1639. (InterFrameGap << TxInterFrameGapShift));
  1640. }
  1641. static void rtl_hw_start(struct net_device *dev)
  1642. {
  1643. struct rtl8169_private *tp = netdev_priv(dev);
  1644. void __iomem *ioaddr = tp->mmio_addr;
  1645. unsigned int i;
  1646. /* Soft reset the chip. */
  1647. RTL_W8(ChipCmd, CmdReset);
  1648. /* Check that the chip has finished the reset. */
  1649. for (i = 0; i < 100; i++) {
  1650. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1651. break;
  1652. msleep_interruptible(1);
  1653. }
  1654. tp->hw_start(dev);
  1655. netif_start_queue(dev);
  1656. }
  1657. static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
  1658. void __iomem *ioaddr)
  1659. {
  1660. /*
  1661. * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
  1662. * register to be written before TxDescAddrLow to work.
  1663. * Switching from MMIO to I/O access fixes the issue as well.
  1664. */
  1665. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
  1666. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_32BIT_MASK);
  1667. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
  1668. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_32BIT_MASK);
  1669. }
  1670. static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
  1671. {
  1672. u16 cmd;
  1673. cmd = RTL_R16(CPlusCmd);
  1674. RTL_W16(CPlusCmd, cmd);
  1675. return cmd;
  1676. }
  1677. static void rtl_set_rx_max_size(void __iomem *ioaddr)
  1678. {
  1679. /* Low hurts. Let's disable the filtering. */
  1680. RTL_W16(RxMaxSize, 16383);
  1681. }
  1682. static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
  1683. {
  1684. struct {
  1685. u32 mac_version;
  1686. u32 clk;
  1687. u32 val;
  1688. } cfg2_info [] = {
  1689. { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
  1690. { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
  1691. { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
  1692. { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
  1693. }, *p = cfg2_info;
  1694. unsigned int i;
  1695. u32 clk;
  1696. clk = RTL_R8(Config2) & PCI_Clock_66MHz;
  1697. for (i = 0; i < ARRAY_SIZE(cfg2_info); i++) {
  1698. if ((p->mac_version == mac_version) && (p->clk == clk)) {
  1699. RTL_W32(0x7c, p->val);
  1700. break;
  1701. }
  1702. }
  1703. }
  1704. static void rtl_hw_start_8169(struct net_device *dev)
  1705. {
  1706. struct rtl8169_private *tp = netdev_priv(dev);
  1707. void __iomem *ioaddr = tp->mmio_addr;
  1708. struct pci_dev *pdev = tp->pci_dev;
  1709. if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
  1710. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
  1711. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
  1712. }
  1713. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1714. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  1715. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1716. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  1717. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  1718. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1719. RTL_W8(EarlyTxThres, EarlyTxThld);
  1720. rtl_set_rx_max_size(ioaddr);
  1721. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  1722. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1723. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  1724. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  1725. rtl_set_rx_tx_config_registers(tp);
  1726. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  1727. if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1728. (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
  1729. dprintk("Set MAC Reg C+CR Offset 0xE0. "
  1730. "Bit-3 and bit-14 MUST be 1\n");
  1731. tp->cp_cmd |= (1 << 14);
  1732. }
  1733. RTL_W16(CPlusCmd, tp->cp_cmd);
  1734. rtl8169_set_magic_reg(ioaddr, tp->mac_version);
  1735. /*
  1736. * Undocumented corner. Supposedly:
  1737. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1738. */
  1739. RTL_W16(IntrMitigate, 0x0000);
  1740. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1741. if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
  1742. (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
  1743. (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
  1744. (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
  1745. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1746. rtl_set_rx_tx_config_registers(tp);
  1747. }
  1748. RTL_W8(Cfg9346, Cfg9346_Lock);
  1749. /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
  1750. RTL_R8(IntrMask);
  1751. RTL_W32(RxMissed, 0);
  1752. rtl_set_rx_mode(dev);
  1753. /* no early-rx interrupts */
  1754. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1755. /* Enable all known interrupts by setting the interrupt mask. */
  1756. RTL_W16(IntrMask, tp->intr_event);
  1757. }
  1758. static void rtl_hw_start_8168(struct net_device *dev)
  1759. {
  1760. struct rtl8169_private *tp = netdev_priv(dev);
  1761. void __iomem *ioaddr = tp->mmio_addr;
  1762. struct pci_dev *pdev = tp->pci_dev;
  1763. u8 ctl;
  1764. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1765. RTL_W8(EarlyTxThres, EarlyTxThld);
  1766. rtl_set_rx_max_size(ioaddr);
  1767. rtl_set_rx_tx_config_registers(tp);
  1768. tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
  1769. RTL_W16(CPlusCmd, tp->cp_cmd);
  1770. /* Tx performance tweak. */
  1771. pci_read_config_byte(pdev, 0x69, &ctl);
  1772. ctl = (ctl & ~0x70) | 0x50;
  1773. pci_write_config_byte(pdev, 0x69, ctl);
  1774. RTL_W16(IntrMitigate, 0x5151);
  1775. /* Work around for RxFIFO overflow. */
  1776. if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
  1777. tp->intr_event |= RxFIFOOver | PCSTimeout;
  1778. tp->intr_event &= ~RxOverflow;
  1779. }
  1780. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1781. RTL_W8(Cfg9346, Cfg9346_Lock);
  1782. RTL_R8(IntrMask);
  1783. RTL_W32(RxMissed, 0);
  1784. rtl_set_rx_mode(dev);
  1785. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1786. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1787. RTL_W16(IntrMask, tp->intr_event);
  1788. }
  1789. static void rtl_hw_start_8101(struct net_device *dev)
  1790. {
  1791. struct rtl8169_private *tp = netdev_priv(dev);
  1792. void __iomem *ioaddr = tp->mmio_addr;
  1793. struct pci_dev *pdev = tp->pci_dev;
  1794. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  1795. (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
  1796. pci_write_config_word(pdev, 0x68, 0x00);
  1797. pci_write_config_word(pdev, 0x69, 0x08);
  1798. }
  1799. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1800. RTL_W8(EarlyTxThres, EarlyTxThld);
  1801. rtl_set_rx_max_size(ioaddr);
  1802. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  1803. RTL_W16(CPlusCmd, tp->cp_cmd);
  1804. RTL_W16(IntrMitigate, 0x0000);
  1805. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1806. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1807. rtl_set_rx_tx_config_registers(tp);
  1808. RTL_W8(Cfg9346, Cfg9346_Lock);
  1809. RTL_R8(IntrMask);
  1810. RTL_W32(RxMissed, 0);
  1811. rtl_set_rx_mode(dev);
  1812. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1813. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
  1814. RTL_W16(IntrMask, tp->intr_event);
  1815. }
  1816. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1817. {
  1818. struct rtl8169_private *tp = netdev_priv(dev);
  1819. int ret = 0;
  1820. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1821. return -EINVAL;
  1822. dev->mtu = new_mtu;
  1823. if (!netif_running(dev))
  1824. goto out;
  1825. rtl8169_down(dev);
  1826. rtl8169_set_rxbufsize(tp, dev);
  1827. ret = rtl8169_init_ring(dev);
  1828. if (ret < 0)
  1829. goto out;
  1830. #ifdef CONFIG_R8169_NAPI
  1831. napi_enable(&tp->napi);
  1832. #endif
  1833. rtl_hw_start(dev);
  1834. rtl8169_request_timer(dev);
  1835. out:
  1836. return ret;
  1837. }
  1838. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1839. {
  1840. desc->addr = 0x0badbadbadbadbadull;
  1841. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1842. }
  1843. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1844. struct sk_buff **sk_buff, struct RxDesc *desc)
  1845. {
  1846. struct pci_dev *pdev = tp->pci_dev;
  1847. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1848. PCI_DMA_FROMDEVICE);
  1849. dev_kfree_skb(*sk_buff);
  1850. *sk_buff = NULL;
  1851. rtl8169_make_unusable_by_asic(desc);
  1852. }
  1853. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1854. {
  1855. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1856. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1857. }
  1858. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1859. u32 rx_buf_sz)
  1860. {
  1861. desc->addr = cpu_to_le64(mapping);
  1862. wmb();
  1863. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1864. }
  1865. static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
  1866. struct net_device *dev,
  1867. struct RxDesc *desc, int rx_buf_sz,
  1868. unsigned int align)
  1869. {
  1870. struct sk_buff *skb;
  1871. dma_addr_t mapping;
  1872. unsigned int pad;
  1873. pad = align ? align : NET_IP_ALIGN;
  1874. skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
  1875. if (!skb)
  1876. goto err_out;
  1877. skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
  1878. mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
  1879. PCI_DMA_FROMDEVICE);
  1880. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1881. out:
  1882. return skb;
  1883. err_out:
  1884. rtl8169_make_unusable_by_asic(desc);
  1885. goto out;
  1886. }
  1887. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1888. {
  1889. unsigned int i;
  1890. for (i = 0; i < NUM_RX_DESC; i++) {
  1891. if (tp->Rx_skbuff[i]) {
  1892. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1893. tp->RxDescArray + i);
  1894. }
  1895. }
  1896. }
  1897. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1898. u32 start, u32 end)
  1899. {
  1900. u32 cur;
  1901. for (cur = start; end - cur != 0; cur++) {
  1902. struct sk_buff *skb;
  1903. unsigned int i = cur % NUM_RX_DESC;
  1904. WARN_ON((s32)(end - cur) < 0);
  1905. if (tp->Rx_skbuff[i])
  1906. continue;
  1907. skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
  1908. tp->RxDescArray + i,
  1909. tp->rx_buf_sz, tp->align);
  1910. if (!skb)
  1911. break;
  1912. tp->Rx_skbuff[i] = skb;
  1913. }
  1914. return cur - start;
  1915. }
  1916. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1917. {
  1918. desc->opts1 |= cpu_to_le32(RingEnd);
  1919. }
  1920. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1921. {
  1922. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1923. }
  1924. static int rtl8169_init_ring(struct net_device *dev)
  1925. {
  1926. struct rtl8169_private *tp = netdev_priv(dev);
  1927. rtl8169_init_ring_indexes(tp);
  1928. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1929. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1930. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1931. goto err_out;
  1932. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1933. return 0;
  1934. err_out:
  1935. rtl8169_rx_clear(tp);
  1936. return -ENOMEM;
  1937. }
  1938. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1939. struct TxDesc *desc)
  1940. {
  1941. unsigned int len = tx_skb->len;
  1942. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1943. desc->opts1 = 0x00;
  1944. desc->opts2 = 0x00;
  1945. desc->addr = 0x00;
  1946. tx_skb->len = 0;
  1947. }
  1948. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1949. {
  1950. unsigned int i;
  1951. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1952. unsigned int entry = i % NUM_TX_DESC;
  1953. struct ring_info *tx_skb = tp->tx_skb + entry;
  1954. unsigned int len = tx_skb->len;
  1955. if (len) {
  1956. struct sk_buff *skb = tx_skb->skb;
  1957. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1958. tp->TxDescArray + entry);
  1959. if (skb) {
  1960. dev_kfree_skb(skb);
  1961. tx_skb->skb = NULL;
  1962. }
  1963. tp->dev->stats.tx_dropped++;
  1964. }
  1965. }
  1966. tp->cur_tx = tp->dirty_tx = 0;
  1967. }
  1968. static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
  1969. {
  1970. struct rtl8169_private *tp = netdev_priv(dev);
  1971. PREPARE_DELAYED_WORK(&tp->task, task);
  1972. schedule_delayed_work(&tp->task, 4);
  1973. }
  1974. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1975. {
  1976. struct rtl8169_private *tp = netdev_priv(dev);
  1977. void __iomem *ioaddr = tp->mmio_addr;
  1978. synchronize_irq(dev->irq);
  1979. /* Wait for any pending NAPI task to complete */
  1980. #ifdef CONFIG_R8169_NAPI
  1981. napi_disable(&tp->napi);
  1982. #endif
  1983. rtl8169_irq_mask_and_ack(ioaddr);
  1984. #ifdef CONFIG_R8169_NAPI
  1985. napi_enable(&tp->napi);
  1986. #endif
  1987. }
  1988. static void rtl8169_reinit_task(struct work_struct *work)
  1989. {
  1990. struct rtl8169_private *tp =
  1991. container_of(work, struct rtl8169_private, task.work);
  1992. struct net_device *dev = tp->dev;
  1993. int ret;
  1994. rtnl_lock();
  1995. if (!netif_running(dev))
  1996. goto out_unlock;
  1997. rtl8169_wait_for_quiescence(dev);
  1998. rtl8169_close(dev);
  1999. ret = rtl8169_open(dev);
  2000. if (unlikely(ret < 0)) {
  2001. if (net_ratelimit() && netif_msg_drv(tp)) {
  2002. printk(KERN_ERR PFX "%s: reinit failure (status = %d)."
  2003. " Rescheduling.\n", dev->name, ret);
  2004. }
  2005. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  2006. }
  2007. out_unlock:
  2008. rtnl_unlock();
  2009. }
  2010. static void rtl8169_reset_task(struct work_struct *work)
  2011. {
  2012. struct rtl8169_private *tp =
  2013. container_of(work, struct rtl8169_private, task.work);
  2014. struct net_device *dev = tp->dev;
  2015. rtnl_lock();
  2016. if (!netif_running(dev))
  2017. goto out_unlock;
  2018. rtl8169_wait_for_quiescence(dev);
  2019. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
  2020. rtl8169_tx_clear(tp);
  2021. if (tp->dirty_rx == tp->cur_rx) {
  2022. rtl8169_init_ring_indexes(tp);
  2023. rtl_hw_start(dev);
  2024. netif_wake_queue(dev);
  2025. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  2026. } else {
  2027. if (net_ratelimit() && netif_msg_intr(tp)) {
  2028. printk(KERN_EMERG PFX "%s: Rx buffers shortage\n",
  2029. dev->name);
  2030. }
  2031. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2032. }
  2033. out_unlock:
  2034. rtnl_unlock();
  2035. }
  2036. static void rtl8169_tx_timeout(struct net_device *dev)
  2037. {
  2038. struct rtl8169_private *tp = netdev_priv(dev);
  2039. rtl8169_hw_reset(tp->mmio_addr);
  2040. /* Let's wait a bit while any (async) irq lands on */
  2041. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2042. }
  2043. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  2044. u32 opts1)
  2045. {
  2046. struct skb_shared_info *info = skb_shinfo(skb);
  2047. unsigned int cur_frag, entry;
  2048. struct TxDesc * uninitialized_var(txd);
  2049. entry = tp->cur_tx;
  2050. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  2051. skb_frag_t *frag = info->frags + cur_frag;
  2052. dma_addr_t mapping;
  2053. u32 status, len;
  2054. void *addr;
  2055. entry = (entry + 1) % NUM_TX_DESC;
  2056. txd = tp->TxDescArray + entry;
  2057. len = frag->size;
  2058. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  2059. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  2060. /* anti gcc 2.95.3 bugware (sic) */
  2061. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2062. txd->opts1 = cpu_to_le32(status);
  2063. txd->addr = cpu_to_le64(mapping);
  2064. tp->tx_skb[entry].len = len;
  2065. }
  2066. if (cur_frag) {
  2067. tp->tx_skb[entry].skb = skb;
  2068. txd->opts1 |= cpu_to_le32(LastFrag);
  2069. }
  2070. return cur_frag;
  2071. }
  2072. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  2073. {
  2074. if (dev->features & NETIF_F_TSO) {
  2075. u32 mss = skb_shinfo(skb)->gso_size;
  2076. if (mss)
  2077. return LargeSend | ((mss & MSSMask) << MSSShift);
  2078. }
  2079. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2080. const struct iphdr *ip = ip_hdr(skb);
  2081. if (ip->protocol == IPPROTO_TCP)
  2082. return IPCS | TCPCS;
  2083. else if (ip->protocol == IPPROTO_UDP)
  2084. return IPCS | UDPCS;
  2085. WARN_ON(1); /* we need a WARN() */
  2086. }
  2087. return 0;
  2088. }
  2089. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2090. {
  2091. struct rtl8169_private *tp = netdev_priv(dev);
  2092. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  2093. struct TxDesc *txd = tp->TxDescArray + entry;
  2094. void __iomem *ioaddr = tp->mmio_addr;
  2095. dma_addr_t mapping;
  2096. u32 status, len;
  2097. u32 opts1;
  2098. int ret = NETDEV_TX_OK;
  2099. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  2100. if (netif_msg_drv(tp)) {
  2101. printk(KERN_ERR
  2102. "%s: BUG! Tx Ring full when queue awake!\n",
  2103. dev->name);
  2104. }
  2105. goto err_stop;
  2106. }
  2107. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  2108. goto err_stop;
  2109. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  2110. frags = rtl8169_xmit_frags(tp, skb, opts1);
  2111. if (frags) {
  2112. len = skb_headlen(skb);
  2113. opts1 |= FirstFrag;
  2114. } else {
  2115. len = skb->len;
  2116. if (unlikely(len < ETH_ZLEN)) {
  2117. if (skb_padto(skb, ETH_ZLEN))
  2118. goto err_update_stats;
  2119. len = ETH_ZLEN;
  2120. }
  2121. opts1 |= FirstFrag | LastFrag;
  2122. tp->tx_skb[entry].skb = skb;
  2123. }
  2124. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  2125. tp->tx_skb[entry].len = len;
  2126. txd->addr = cpu_to_le64(mapping);
  2127. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  2128. wmb();
  2129. /* anti gcc 2.95.3 bugware (sic) */
  2130. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2131. txd->opts1 = cpu_to_le32(status);
  2132. dev->trans_start = jiffies;
  2133. tp->cur_tx += frags + 1;
  2134. smp_wmb();
  2135. RTL_W8(TxPoll, NPQ); /* set polling bit */
  2136. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  2137. netif_stop_queue(dev);
  2138. smp_rmb();
  2139. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  2140. netif_wake_queue(dev);
  2141. }
  2142. out:
  2143. return ret;
  2144. err_stop:
  2145. netif_stop_queue(dev);
  2146. ret = NETDEV_TX_BUSY;
  2147. err_update_stats:
  2148. dev->stats.tx_dropped++;
  2149. goto out;
  2150. }
  2151. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  2152. {
  2153. struct rtl8169_private *tp = netdev_priv(dev);
  2154. struct pci_dev *pdev = tp->pci_dev;
  2155. void __iomem *ioaddr = tp->mmio_addr;
  2156. u16 pci_status, pci_cmd;
  2157. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  2158. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  2159. if (netif_msg_intr(tp)) {
  2160. printk(KERN_ERR
  2161. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  2162. dev->name, pci_cmd, pci_status);
  2163. }
  2164. /*
  2165. * The recovery sequence below admits a very elaborated explanation:
  2166. * - it seems to work;
  2167. * - I did not see what else could be done;
  2168. * - it makes iop3xx happy.
  2169. *
  2170. * Feel free to adjust to your needs.
  2171. */
  2172. if (pdev->broken_parity_status)
  2173. pci_cmd &= ~PCI_COMMAND_PARITY;
  2174. else
  2175. pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
  2176. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  2177. pci_write_config_word(pdev, PCI_STATUS,
  2178. pci_status & (PCI_STATUS_DETECTED_PARITY |
  2179. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  2180. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  2181. /* The infamous DAC f*ckup only happens at boot time */
  2182. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  2183. if (netif_msg_intr(tp))
  2184. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  2185. tp->cp_cmd &= ~PCIDAC;
  2186. RTL_W16(CPlusCmd, tp->cp_cmd);
  2187. dev->features &= ~NETIF_F_HIGHDMA;
  2188. }
  2189. rtl8169_hw_reset(ioaddr);
  2190. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  2191. }
  2192. static void rtl8169_tx_interrupt(struct net_device *dev,
  2193. struct rtl8169_private *tp,
  2194. void __iomem *ioaddr)
  2195. {
  2196. unsigned int dirty_tx, tx_left;
  2197. dirty_tx = tp->dirty_tx;
  2198. smp_rmb();
  2199. tx_left = tp->cur_tx - dirty_tx;
  2200. while (tx_left > 0) {
  2201. unsigned int entry = dirty_tx % NUM_TX_DESC;
  2202. struct ring_info *tx_skb = tp->tx_skb + entry;
  2203. u32 len = tx_skb->len;
  2204. u32 status;
  2205. rmb();
  2206. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  2207. if (status & DescOwn)
  2208. break;
  2209. dev->stats.tx_bytes += len;
  2210. dev->stats.tx_packets++;
  2211. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  2212. if (status & LastFrag) {
  2213. dev_kfree_skb_irq(tx_skb->skb);
  2214. tx_skb->skb = NULL;
  2215. }
  2216. dirty_tx++;
  2217. tx_left--;
  2218. }
  2219. if (tp->dirty_tx != dirty_tx) {
  2220. tp->dirty_tx = dirty_tx;
  2221. smp_wmb();
  2222. if (netif_queue_stopped(dev) &&
  2223. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  2224. netif_wake_queue(dev);
  2225. }
  2226. /*
  2227. * 8168 hack: TxPoll requests are lost when the Tx packets are
  2228. * too close. Let's kick an extra TxPoll request when a burst
  2229. * of start_xmit activity is detected (if it is not detected,
  2230. * it is slow enough). -- FR
  2231. */
  2232. smp_rmb();
  2233. if (tp->cur_tx != dirty_tx)
  2234. RTL_W8(TxPoll, NPQ);
  2235. }
  2236. }
  2237. static inline int rtl8169_fragmented_frame(u32 status)
  2238. {
  2239. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  2240. }
  2241. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  2242. {
  2243. u32 opts1 = le32_to_cpu(desc->opts1);
  2244. u32 status = opts1 & RxProtoMask;
  2245. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  2246. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  2247. ((status == RxProtoIP) && !(opts1 & IPFail)))
  2248. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2249. else
  2250. skb->ip_summed = CHECKSUM_NONE;
  2251. }
  2252. static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
  2253. struct rtl8169_private *tp, int pkt_size,
  2254. dma_addr_t addr)
  2255. {
  2256. struct sk_buff *skb;
  2257. bool done = false;
  2258. if (pkt_size >= rx_copybreak)
  2259. goto out;
  2260. skb = netdev_alloc_skb(tp->dev, pkt_size + NET_IP_ALIGN);
  2261. if (!skb)
  2262. goto out;
  2263. pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
  2264. PCI_DMA_FROMDEVICE);
  2265. skb_reserve(skb, NET_IP_ALIGN);
  2266. skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
  2267. *sk_buff = skb;
  2268. done = true;
  2269. out:
  2270. return done;
  2271. }
  2272. static int rtl8169_rx_interrupt(struct net_device *dev,
  2273. struct rtl8169_private *tp,
  2274. void __iomem *ioaddr, u32 budget)
  2275. {
  2276. unsigned int cur_rx, rx_left;
  2277. unsigned int delta, count;
  2278. cur_rx = tp->cur_rx;
  2279. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  2280. rx_left = rtl8169_rx_quota(rx_left, budget);
  2281. for (; rx_left > 0; rx_left--, cur_rx++) {
  2282. unsigned int entry = cur_rx % NUM_RX_DESC;
  2283. struct RxDesc *desc = tp->RxDescArray + entry;
  2284. u32 status;
  2285. rmb();
  2286. status = le32_to_cpu(desc->opts1);
  2287. if (status & DescOwn)
  2288. break;
  2289. if (unlikely(status & RxRES)) {
  2290. if (netif_msg_rx_err(tp)) {
  2291. printk(KERN_INFO
  2292. "%s: Rx ERROR. status = %08x\n",
  2293. dev->name, status);
  2294. }
  2295. dev->stats.rx_errors++;
  2296. if (status & (RxRWT | RxRUNT))
  2297. dev->stats.rx_length_errors++;
  2298. if (status & RxCRC)
  2299. dev->stats.rx_crc_errors++;
  2300. if (status & RxFOVF) {
  2301. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2302. dev->stats.rx_fifo_errors++;
  2303. }
  2304. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2305. } else {
  2306. struct sk_buff *skb = tp->Rx_skbuff[entry];
  2307. dma_addr_t addr = le64_to_cpu(desc->addr);
  2308. int pkt_size = (status & 0x00001FFF) - 4;
  2309. struct pci_dev *pdev = tp->pci_dev;
  2310. /*
  2311. * The driver does not support incoming fragmented
  2312. * frames. They are seen as a symptom of over-mtu
  2313. * sized frames.
  2314. */
  2315. if (unlikely(rtl8169_fragmented_frame(status))) {
  2316. dev->stats.rx_dropped++;
  2317. dev->stats.rx_length_errors++;
  2318. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2319. continue;
  2320. }
  2321. rtl8169_rx_csum(skb, desc);
  2322. if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
  2323. pci_dma_sync_single_for_device(pdev, addr,
  2324. pkt_size, PCI_DMA_FROMDEVICE);
  2325. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2326. } else {
  2327. pci_unmap_single(pdev, addr, pkt_size,
  2328. PCI_DMA_FROMDEVICE);
  2329. tp->Rx_skbuff[entry] = NULL;
  2330. }
  2331. skb_put(skb, pkt_size);
  2332. skb->protocol = eth_type_trans(skb, dev);
  2333. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  2334. rtl8169_rx_skb(skb);
  2335. dev->last_rx = jiffies;
  2336. dev->stats.rx_bytes += pkt_size;
  2337. dev->stats.rx_packets++;
  2338. }
  2339. /* Work around for AMD plateform. */
  2340. if ((desc->opts2 & 0xfffe000) &&
  2341. (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
  2342. desc->opts2 = 0;
  2343. cur_rx++;
  2344. }
  2345. }
  2346. count = cur_rx - tp->cur_rx;
  2347. tp->cur_rx = cur_rx;
  2348. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  2349. if (!delta && count && netif_msg_intr(tp))
  2350. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  2351. tp->dirty_rx += delta;
  2352. /*
  2353. * FIXME: until there is periodic timer to try and refill the ring,
  2354. * a temporary shortage may definitely kill the Rx process.
  2355. * - disable the asic to try and avoid an overflow and kick it again
  2356. * after refill ?
  2357. * - how do others driver handle this condition (Uh oh...).
  2358. */
  2359. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  2360. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  2361. return count;
  2362. }
  2363. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
  2364. {
  2365. struct net_device *dev = dev_instance;
  2366. struct rtl8169_private *tp = netdev_priv(dev);
  2367. int boguscnt = max_interrupt_work;
  2368. void __iomem *ioaddr = tp->mmio_addr;
  2369. int status;
  2370. int handled = 0;
  2371. do {
  2372. status = RTL_R16(IntrStatus);
  2373. /* hotplug/major error/no more work/shared irq */
  2374. if ((status == 0xFFFF) || !status)
  2375. break;
  2376. handled = 1;
  2377. if (unlikely(!netif_running(dev))) {
  2378. rtl8169_asic_down(ioaddr);
  2379. goto out;
  2380. }
  2381. status &= tp->intr_mask;
  2382. RTL_W16(IntrStatus,
  2383. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  2384. if (!(status & tp->intr_event))
  2385. break;
  2386. /* Work around for rx fifo overflow */
  2387. if (unlikely(status & RxFIFOOver) &&
  2388. (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
  2389. netif_stop_queue(dev);
  2390. rtl8169_tx_timeout(dev);
  2391. break;
  2392. }
  2393. if (unlikely(status & SYSErr)) {
  2394. rtl8169_pcierr_interrupt(dev);
  2395. break;
  2396. }
  2397. if (status & LinkChg)
  2398. rtl8169_check_link_status(dev, tp, ioaddr);
  2399. #ifdef CONFIG_R8169_NAPI
  2400. if (status & tp->napi_event) {
  2401. RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
  2402. tp->intr_mask = ~tp->napi_event;
  2403. if (likely(netif_rx_schedule_prep(dev, &tp->napi)))
  2404. __netif_rx_schedule(dev, &tp->napi);
  2405. else if (netif_msg_intr(tp)) {
  2406. printk(KERN_INFO "%s: interrupt %04x in poll\n",
  2407. dev->name, status);
  2408. }
  2409. }
  2410. break;
  2411. #else
  2412. /* Rx interrupt */
  2413. if (status & (RxOK | RxOverflow | RxFIFOOver))
  2414. rtl8169_rx_interrupt(dev, tp, ioaddr, ~(u32)0);
  2415. /* Tx interrupt */
  2416. if (status & (TxOK | TxErr))
  2417. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2418. #endif
  2419. boguscnt--;
  2420. } while (boguscnt > 0);
  2421. if (boguscnt <= 0) {
  2422. if (netif_msg_intr(tp) && net_ratelimit() ) {
  2423. printk(KERN_WARNING
  2424. "%s: Too much work at interrupt!\n", dev->name);
  2425. }
  2426. /* Clear all interrupt sources. */
  2427. RTL_W16(IntrStatus, 0xffff);
  2428. }
  2429. out:
  2430. return IRQ_RETVAL(handled);
  2431. }
  2432. #ifdef CONFIG_R8169_NAPI
  2433. static int rtl8169_poll(struct napi_struct *napi, int budget)
  2434. {
  2435. struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
  2436. struct net_device *dev = tp->dev;
  2437. void __iomem *ioaddr = tp->mmio_addr;
  2438. int work_done;
  2439. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
  2440. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2441. if (work_done < budget) {
  2442. netif_rx_complete(dev, napi);
  2443. tp->intr_mask = 0xffff;
  2444. /*
  2445. * 20040426: the barrier is not strictly required but the
  2446. * behavior of the irq handler could be less predictable
  2447. * without it. Btw, the lack of flush for the posted pci
  2448. * write is safe - FR
  2449. */
  2450. smp_wmb();
  2451. RTL_W16(IntrMask, tp->intr_event);
  2452. }
  2453. return work_done;
  2454. }
  2455. #endif
  2456. static void rtl8169_down(struct net_device *dev)
  2457. {
  2458. struct rtl8169_private *tp = netdev_priv(dev);
  2459. void __iomem *ioaddr = tp->mmio_addr;
  2460. unsigned int poll_locked = 0;
  2461. unsigned int intrmask;
  2462. rtl8169_delete_timer(dev);
  2463. netif_stop_queue(dev);
  2464. core_down:
  2465. spin_lock_irq(&tp->lock);
  2466. rtl8169_asic_down(ioaddr);
  2467. /* Update the error counts. */
  2468. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2469. RTL_W32(RxMissed, 0);
  2470. spin_unlock_irq(&tp->lock);
  2471. synchronize_irq(dev->irq);
  2472. if (!poll_locked) {
  2473. #ifdef CONFIG_R8169_NAPI
  2474. napi_disable(&tp->napi);
  2475. #endif
  2476. poll_locked++;
  2477. }
  2478. /* Give a racing hard_start_xmit a few cycles to complete. */
  2479. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  2480. /*
  2481. * And now for the 50k$ question: are IRQ disabled or not ?
  2482. *
  2483. * Two paths lead here:
  2484. * 1) dev->close
  2485. * -> netif_running() is available to sync the current code and the
  2486. * IRQ handler. See rtl8169_interrupt for details.
  2487. * 2) dev->change_mtu
  2488. * -> rtl8169_poll can not be issued again and re-enable the
  2489. * interruptions. Let's simply issue the IRQ down sequence again.
  2490. *
  2491. * No loop if hotpluged or major error (0xffff).
  2492. */
  2493. intrmask = RTL_R16(IntrMask);
  2494. if (intrmask && (intrmask != 0xffff))
  2495. goto core_down;
  2496. rtl8169_tx_clear(tp);
  2497. rtl8169_rx_clear(tp);
  2498. }
  2499. static int rtl8169_close(struct net_device *dev)
  2500. {
  2501. struct rtl8169_private *tp = netdev_priv(dev);
  2502. struct pci_dev *pdev = tp->pci_dev;
  2503. rtl8169_down(dev);
  2504. free_irq(dev->irq, dev);
  2505. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2506. tp->RxPhyAddr);
  2507. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2508. tp->TxPhyAddr);
  2509. tp->TxDescArray = NULL;
  2510. tp->RxDescArray = NULL;
  2511. return 0;
  2512. }
  2513. static void rtl_set_rx_mode(struct net_device *dev)
  2514. {
  2515. struct rtl8169_private *tp = netdev_priv(dev);
  2516. void __iomem *ioaddr = tp->mmio_addr;
  2517. unsigned long flags;
  2518. u32 mc_filter[2]; /* Multicast hash filter */
  2519. int rx_mode;
  2520. u32 tmp = 0;
  2521. if (dev->flags & IFF_PROMISC) {
  2522. /* Unconditionally log net taps. */
  2523. if (netif_msg_link(tp)) {
  2524. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2525. dev->name);
  2526. }
  2527. rx_mode =
  2528. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2529. AcceptAllPhys;
  2530. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2531. } else if ((dev->mc_count > multicast_filter_limit)
  2532. || (dev->flags & IFF_ALLMULTI)) {
  2533. /* Too many to filter perfectly -- accept all multicasts. */
  2534. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2535. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2536. } else {
  2537. struct dev_mc_list *mclist;
  2538. unsigned int i;
  2539. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2540. mc_filter[1] = mc_filter[0] = 0;
  2541. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2542. i++, mclist = mclist->next) {
  2543. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2544. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2545. rx_mode |= AcceptMulticast;
  2546. }
  2547. }
  2548. spin_lock_irqsave(&tp->lock, flags);
  2549. tmp = rtl8169_rx_config | rx_mode |
  2550. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2551. if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
  2552. (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  2553. (tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  2554. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  2555. (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
  2556. (tp->mac_version == RTL_GIGA_MAC_VER_16) ||
  2557. (tp->mac_version == RTL_GIGA_MAC_VER_17)) {
  2558. mc_filter[0] = 0xffffffff;
  2559. mc_filter[1] = 0xffffffff;
  2560. }
  2561. RTL_W32(MAR0 + 0, mc_filter[0]);
  2562. RTL_W32(MAR0 + 4, mc_filter[1]);
  2563. RTL_W32(RxConfig, tmp);
  2564. spin_unlock_irqrestore(&tp->lock, flags);
  2565. }
  2566. /**
  2567. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2568. * @dev: The Ethernet Device to get statistics for
  2569. *
  2570. * Get TX/RX statistics for rtl8169
  2571. */
  2572. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2573. {
  2574. struct rtl8169_private *tp = netdev_priv(dev);
  2575. void __iomem *ioaddr = tp->mmio_addr;
  2576. unsigned long flags;
  2577. if (netif_running(dev)) {
  2578. spin_lock_irqsave(&tp->lock, flags);
  2579. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2580. RTL_W32(RxMissed, 0);
  2581. spin_unlock_irqrestore(&tp->lock, flags);
  2582. }
  2583. return &dev->stats;
  2584. }
  2585. #ifdef CONFIG_PM
  2586. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  2587. {
  2588. struct net_device *dev = pci_get_drvdata(pdev);
  2589. struct rtl8169_private *tp = netdev_priv(dev);
  2590. void __iomem *ioaddr = tp->mmio_addr;
  2591. if (!netif_running(dev))
  2592. goto out_pci_suspend;
  2593. netif_device_detach(dev);
  2594. netif_stop_queue(dev);
  2595. spin_lock_irq(&tp->lock);
  2596. rtl8169_asic_down(ioaddr);
  2597. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2598. RTL_W32(RxMissed, 0);
  2599. spin_unlock_irq(&tp->lock);
  2600. out_pci_suspend:
  2601. pci_save_state(pdev);
  2602. pci_enable_wake(pdev, pci_choose_state(pdev, state),
  2603. (tp->features & RTL_FEATURE_WOL) ? 1 : 0);
  2604. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2605. return 0;
  2606. }
  2607. static int rtl8169_resume(struct pci_dev *pdev)
  2608. {
  2609. struct net_device *dev = pci_get_drvdata(pdev);
  2610. pci_set_power_state(pdev, PCI_D0);
  2611. pci_restore_state(pdev);
  2612. pci_enable_wake(pdev, PCI_D0, 0);
  2613. if (!netif_running(dev))
  2614. goto out;
  2615. netif_device_attach(dev);
  2616. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2617. out:
  2618. return 0;
  2619. }
  2620. #endif /* CONFIG_PM */
  2621. static struct pci_driver rtl8169_pci_driver = {
  2622. .name = MODULENAME,
  2623. .id_table = rtl8169_pci_tbl,
  2624. .probe = rtl8169_init_one,
  2625. .remove = __devexit_p(rtl8169_remove_one),
  2626. #ifdef CONFIG_PM
  2627. .suspend = rtl8169_suspend,
  2628. .resume = rtl8169_resume,
  2629. #endif
  2630. };
  2631. static int __init rtl8169_init_module(void)
  2632. {
  2633. return pci_register_driver(&rtl8169_pci_driver);
  2634. }
  2635. static void __exit rtl8169_cleanup_module(void)
  2636. {
  2637. pci_unregister_driver(&rtl8169_pci_driver);
  2638. }
  2639. module_init(rtl8169_init_module);
  2640. module_exit(rtl8169_cleanup_module);