emulate.c 126 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpBits 5 /* Width of operand field */
  62. #define OpMask ((1ull << OpBits) - 1)
  63. /*
  64. * Opcode effective-address decode tables.
  65. * Note that we only emulate instructions that have at least one memory
  66. * operand (excluding implicit stack references). We assume that stack
  67. * references and instruction fetches will never occur in special memory
  68. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  69. * not be handled.
  70. */
  71. /* Operand sizes: 8-bit operands or specified/overridden size. */
  72. #define ByteOp (1<<0) /* 8-bit operands. */
  73. /* Destination operand type. */
  74. #define DstShift 1
  75. #define ImplicitOps (OpImplicit << DstShift)
  76. #define DstReg (OpReg << DstShift)
  77. #define DstMem (OpMem << DstShift)
  78. #define DstAcc (OpAcc << DstShift)
  79. #define DstDI (OpDI << DstShift)
  80. #define DstMem64 (OpMem64 << DstShift)
  81. #define DstImmUByte (OpImmUByte << DstShift)
  82. #define DstDX (OpDX << DstShift)
  83. #define DstMask (OpMask << DstShift)
  84. /* Source operand type. */
  85. #define SrcShift 6
  86. #define SrcNone (OpNone << SrcShift)
  87. #define SrcReg (OpReg << SrcShift)
  88. #define SrcMem (OpMem << SrcShift)
  89. #define SrcMem16 (OpMem16 << SrcShift)
  90. #define SrcMem32 (OpMem32 << SrcShift)
  91. #define SrcImm (OpImm << SrcShift)
  92. #define SrcImmByte (OpImmByte << SrcShift)
  93. #define SrcOne (OpOne << SrcShift)
  94. #define SrcImmUByte (OpImmUByte << SrcShift)
  95. #define SrcImmU (OpImmU << SrcShift)
  96. #define SrcSI (OpSI << SrcShift)
  97. #define SrcXLat (OpXLat << SrcShift)
  98. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  99. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  100. #define SrcAcc (OpAcc << SrcShift)
  101. #define SrcImmU16 (OpImmU16 << SrcShift)
  102. #define SrcImm64 (OpImm64 << SrcShift)
  103. #define SrcDX (OpDX << SrcShift)
  104. #define SrcMem8 (OpMem8 << SrcShift)
  105. #define SrcMask (OpMask << SrcShift)
  106. #define BitOp (1<<11)
  107. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  108. #define String (1<<13) /* String instruction (rep capable) */
  109. #define Stack (1<<14) /* Stack instruction (push/pop) */
  110. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  111. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  112. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  113. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  114. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  115. #define Escape (5<<15) /* Escape to coprocessor instruction */
  116. #define Sse (1<<18) /* SSE Vector instruction */
  117. /* Generic ModRM decode. */
  118. #define ModRM (1<<19)
  119. /* Destination is only written; never read. */
  120. #define Mov (1<<20)
  121. /* Misc flags */
  122. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  123. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  124. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  125. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  126. #define Undefined (1<<25) /* No Such Instruction */
  127. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  128. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  129. #define No64 (1<<28)
  130. #define PageTable (1 << 29) /* instruction used to write page table */
  131. #define NotImpl (1 << 30) /* instruction is not implemented */
  132. /* Source 2 operand type */
  133. #define Src2Shift (31)
  134. #define Src2None (OpNone << Src2Shift)
  135. #define Src2CL (OpCL << Src2Shift)
  136. #define Src2ImmByte (OpImmByte << Src2Shift)
  137. #define Src2One (OpOne << Src2Shift)
  138. #define Src2Imm (OpImm << Src2Shift)
  139. #define Src2ES (OpES << Src2Shift)
  140. #define Src2CS (OpCS << Src2Shift)
  141. #define Src2SS (OpSS << Src2Shift)
  142. #define Src2DS (OpDS << Src2Shift)
  143. #define Src2FS (OpFS << Src2Shift)
  144. #define Src2GS (OpGS << Src2Shift)
  145. #define Src2Mask (OpMask << Src2Shift)
  146. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  147. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  148. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  149. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  150. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  151. #define NoWrite ((u64)1 << 45) /* No writeback */
  152. #define X2(x...) x, x
  153. #define X3(x...) X2(x), x
  154. #define X4(x...) X2(x), X2(x)
  155. #define X5(x...) X4(x), x
  156. #define X6(x...) X4(x), X2(x)
  157. #define X7(x...) X4(x), X3(x)
  158. #define X8(x...) X4(x), X4(x)
  159. #define X16(x...) X8(x), X8(x)
  160. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  161. #define FASTOP_SIZE 8
  162. /*
  163. * fastop functions have a special calling convention:
  164. *
  165. * dst: [rdx]:rax (in/out)
  166. * src: rbx (in/out)
  167. * src2: rcx (in)
  168. * flags: rflags (in/out)
  169. *
  170. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  171. * different operand sizes can be reached by calculation, rather than a jump
  172. * table (which would be bigger than the code).
  173. *
  174. * fastop functions are declared as taking a never-defined fastop parameter,
  175. * so they can't be called from C directly.
  176. */
  177. struct fastop;
  178. struct opcode {
  179. u64 flags : 56;
  180. u64 intercept : 8;
  181. union {
  182. int (*execute)(struct x86_emulate_ctxt *ctxt);
  183. const struct opcode *group;
  184. const struct group_dual *gdual;
  185. const struct gprefix *gprefix;
  186. const struct escape *esc;
  187. void (*fastop)(struct fastop *fake);
  188. } u;
  189. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  190. };
  191. struct group_dual {
  192. struct opcode mod012[8];
  193. struct opcode mod3[8];
  194. };
  195. struct gprefix {
  196. struct opcode pfx_no;
  197. struct opcode pfx_66;
  198. struct opcode pfx_f2;
  199. struct opcode pfx_f3;
  200. };
  201. struct escape {
  202. struct opcode op[8];
  203. struct opcode high[64];
  204. };
  205. /* EFLAGS bit definitions. */
  206. #define EFLG_ID (1<<21)
  207. #define EFLG_VIP (1<<20)
  208. #define EFLG_VIF (1<<19)
  209. #define EFLG_AC (1<<18)
  210. #define EFLG_VM (1<<17)
  211. #define EFLG_RF (1<<16)
  212. #define EFLG_IOPL (3<<12)
  213. #define EFLG_NT (1<<14)
  214. #define EFLG_OF (1<<11)
  215. #define EFLG_DF (1<<10)
  216. #define EFLG_IF (1<<9)
  217. #define EFLG_TF (1<<8)
  218. #define EFLG_SF (1<<7)
  219. #define EFLG_ZF (1<<6)
  220. #define EFLG_AF (1<<4)
  221. #define EFLG_PF (1<<2)
  222. #define EFLG_CF (1<<0)
  223. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  224. #define EFLG_RESERVED_ONE_MASK 2
  225. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  226. {
  227. if (!(ctxt->regs_valid & (1 << nr))) {
  228. ctxt->regs_valid |= 1 << nr;
  229. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  230. }
  231. return ctxt->_regs[nr];
  232. }
  233. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  234. {
  235. ctxt->regs_valid |= 1 << nr;
  236. ctxt->regs_dirty |= 1 << nr;
  237. return &ctxt->_regs[nr];
  238. }
  239. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  240. {
  241. reg_read(ctxt, nr);
  242. return reg_write(ctxt, nr);
  243. }
  244. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  245. {
  246. unsigned reg;
  247. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  248. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  249. }
  250. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  251. {
  252. ctxt->regs_dirty = 0;
  253. ctxt->regs_valid = 0;
  254. }
  255. /*
  256. * Instruction emulation:
  257. * Most instructions are emulated directly via a fragment of inline assembly
  258. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  259. * any modified flags.
  260. */
  261. #if defined(CONFIG_X86_64)
  262. #define _LO32 "k" /* force 32-bit operand */
  263. #define _STK "%%rsp" /* stack pointer */
  264. #elif defined(__i386__)
  265. #define _LO32 "" /* force 32-bit operand */
  266. #define _STK "%%esp" /* stack pointer */
  267. #endif
  268. /*
  269. * These EFLAGS bits are restored from saved value during emulation, and
  270. * any changes are written back to the saved value after emulation.
  271. */
  272. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  273. /* Before executing instruction: restore necessary bits in EFLAGS. */
  274. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  275. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  276. "movl %"_sav",%"_LO32 _tmp"; " \
  277. "push %"_tmp"; " \
  278. "push %"_tmp"; " \
  279. "movl %"_msk",%"_LO32 _tmp"; " \
  280. "andl %"_LO32 _tmp",("_STK"); " \
  281. "pushf; " \
  282. "notl %"_LO32 _tmp"; " \
  283. "andl %"_LO32 _tmp",("_STK"); " \
  284. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  285. "pop %"_tmp"; " \
  286. "orl %"_LO32 _tmp",("_STK"); " \
  287. "popf; " \
  288. "pop %"_sav"; "
  289. /* After executing instruction: write-back necessary bits in EFLAGS. */
  290. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  291. /* _sav |= EFLAGS & _msk; */ \
  292. "pushf; " \
  293. "pop %"_tmp"; " \
  294. "andl %"_msk",%"_LO32 _tmp"; " \
  295. "orl %"_LO32 _tmp",%"_sav"; "
  296. #ifdef CONFIG_X86_64
  297. #define ON64(x) x
  298. #else
  299. #define ON64(x)
  300. #endif
  301. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  302. do { \
  303. __asm__ __volatile__ ( \
  304. _PRE_EFLAGS("0", "4", "2") \
  305. _op _suffix " %"_x"3,%1; " \
  306. _POST_EFLAGS("0", "4", "2") \
  307. : "=m" ((ctxt)->eflags), \
  308. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  309. "=&r" (_tmp) \
  310. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  311. } while (0)
  312. /* Raw emulation: instruction has two explicit operands. */
  313. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  314. do { \
  315. unsigned long _tmp; \
  316. \
  317. switch ((ctxt)->dst.bytes) { \
  318. case 2: \
  319. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  320. break; \
  321. case 4: \
  322. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  323. break; \
  324. case 8: \
  325. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  326. break; \
  327. } \
  328. } while (0)
  329. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  330. do { \
  331. unsigned long _tmp; \
  332. switch ((ctxt)->dst.bytes) { \
  333. case 1: \
  334. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  335. break; \
  336. default: \
  337. __emulate_2op_nobyte(ctxt, _op, \
  338. _wx, _wy, _lx, _ly, _qx, _qy); \
  339. break; \
  340. } \
  341. } while (0)
  342. /* Source operand is byte-sized and may be restricted to just %cl. */
  343. #define emulate_2op_SrcB(ctxt, _op) \
  344. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  345. /* Source operand is byte, word, long or quad sized. */
  346. #define emulate_2op_SrcV(ctxt, _op) \
  347. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  348. /* Source operand is word, long or quad sized. */
  349. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  350. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  351. /* Instruction has three operands and one operand is stored in ECX register */
  352. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  353. do { \
  354. unsigned long _tmp; \
  355. _type _clv = (ctxt)->src2.val; \
  356. _type _srcv = (ctxt)->src.val; \
  357. _type _dstv = (ctxt)->dst.val; \
  358. \
  359. __asm__ __volatile__ ( \
  360. _PRE_EFLAGS("0", "5", "2") \
  361. _op _suffix " %4,%1 \n" \
  362. _POST_EFLAGS("0", "5", "2") \
  363. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  364. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  365. ); \
  366. \
  367. (ctxt)->src2.val = (unsigned long) _clv; \
  368. (ctxt)->src2.val = (unsigned long) _srcv; \
  369. (ctxt)->dst.val = (unsigned long) _dstv; \
  370. } while (0)
  371. #define emulate_2op_cl(ctxt, _op) \
  372. do { \
  373. switch ((ctxt)->dst.bytes) { \
  374. case 2: \
  375. __emulate_2op_cl(ctxt, _op, "w", u16); \
  376. break; \
  377. case 4: \
  378. __emulate_2op_cl(ctxt, _op, "l", u32); \
  379. break; \
  380. case 8: \
  381. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  382. break; \
  383. } \
  384. } while (0)
  385. #define __emulate_1op(ctxt, _op, _suffix) \
  386. do { \
  387. unsigned long _tmp; \
  388. \
  389. __asm__ __volatile__ ( \
  390. _PRE_EFLAGS("0", "3", "2") \
  391. _op _suffix " %1; " \
  392. _POST_EFLAGS("0", "3", "2") \
  393. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  394. "=&r" (_tmp) \
  395. : "i" (EFLAGS_MASK)); \
  396. } while (0)
  397. /* Instruction has only one explicit operand (no source operand). */
  398. #define emulate_1op(ctxt, _op) \
  399. do { \
  400. switch ((ctxt)->dst.bytes) { \
  401. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  402. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  403. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  404. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  405. } \
  406. } while (0)
  407. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  408. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  409. #define FOP_RET "ret \n\t"
  410. #define FOP_START(op) \
  411. extern void em_##op(struct fastop *fake); \
  412. asm(".pushsection .text, \"ax\" \n\t" \
  413. ".global em_" #op " \n\t" \
  414. FOP_ALIGN \
  415. "em_" #op ": \n\t"
  416. #define FOP_END \
  417. ".popsection")
  418. #define FOPNOP() FOP_ALIGN FOP_RET
  419. #define FOP1E(op, dst) \
  420. FOP_ALIGN #op " %" #dst " \n\t" FOP_RET
  421. #define FASTOP1(op) \
  422. FOP_START(op) \
  423. FOP1E(op##b, al) \
  424. FOP1E(op##w, ax) \
  425. FOP1E(op##l, eax) \
  426. ON64(FOP1E(op##q, rax)) \
  427. FOP_END
  428. #define FOP2E(op, dst, src) \
  429. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  430. #define FASTOP2(op) \
  431. FOP_START(op) \
  432. FOP2E(op##b, al, bl) \
  433. FOP2E(op##w, ax, bx) \
  434. FOP2E(op##l, eax, ebx) \
  435. ON64(FOP2E(op##q, rax, rbx)) \
  436. FOP_END
  437. /* 2 operand, word only */
  438. #define FASTOP2W(op) \
  439. FOP_START(op) \
  440. FOPNOP() \
  441. FOP2E(op##w, ax, bx) \
  442. FOP2E(op##l, eax, ebx) \
  443. ON64(FOP2E(op##q, rax, rbx)) \
  444. FOP_END
  445. /* 2 operand, src is CL */
  446. #define FASTOP2CL(op) \
  447. FOP_START(op) \
  448. FOP2E(op##b, al, cl) \
  449. FOP2E(op##w, ax, cl) \
  450. FOP2E(op##l, eax, cl) \
  451. ON64(FOP2E(op##q, rax, cl)) \
  452. FOP_END
  453. #define FOP3E(op, dst, src, src2) \
  454. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  455. /* 3-operand, word-only, src2=cl */
  456. #define FASTOP3WCL(op) \
  457. FOP_START(op) \
  458. FOPNOP() \
  459. FOP3E(op##w, ax, bx, cl) \
  460. FOP3E(op##l, eax, ebx, cl) \
  461. ON64(FOP3E(op##q, rax, rbx, cl)) \
  462. FOP_END
  463. /* Special case for SETcc - 1 instruction per cc */
  464. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  465. FOP_START(setcc)
  466. FOP_SETCC(seto)
  467. FOP_SETCC(setno)
  468. FOP_SETCC(setc)
  469. FOP_SETCC(setnc)
  470. FOP_SETCC(setz)
  471. FOP_SETCC(setnz)
  472. FOP_SETCC(setbe)
  473. FOP_SETCC(setnbe)
  474. FOP_SETCC(sets)
  475. FOP_SETCC(setns)
  476. FOP_SETCC(setp)
  477. FOP_SETCC(setnp)
  478. FOP_SETCC(setl)
  479. FOP_SETCC(setnl)
  480. FOP_SETCC(setle)
  481. FOP_SETCC(setnle)
  482. FOP_END;
  483. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  484. do { \
  485. unsigned long _tmp; \
  486. ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX); \
  487. ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX); \
  488. \
  489. __asm__ __volatile__ ( \
  490. _PRE_EFLAGS("0", "5", "1") \
  491. "1: \n\t" \
  492. _op _suffix " %6; " \
  493. "2: \n\t" \
  494. _POST_EFLAGS("0", "5", "1") \
  495. ".pushsection .fixup,\"ax\" \n\t" \
  496. "3: movb $1, %4 \n\t" \
  497. "jmp 2b \n\t" \
  498. ".popsection \n\t" \
  499. _ASM_EXTABLE(1b, 3b) \
  500. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  501. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  502. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val)); \
  503. } while (0)
  504. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  505. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  506. do { \
  507. switch((ctxt)->src.bytes) { \
  508. case 1: \
  509. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  510. break; \
  511. case 2: \
  512. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  513. break; \
  514. case 4: \
  515. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  516. break; \
  517. case 8: ON64( \
  518. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  519. break; \
  520. } \
  521. } while (0)
  522. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  523. enum x86_intercept intercept,
  524. enum x86_intercept_stage stage)
  525. {
  526. struct x86_instruction_info info = {
  527. .intercept = intercept,
  528. .rep_prefix = ctxt->rep_prefix,
  529. .modrm_mod = ctxt->modrm_mod,
  530. .modrm_reg = ctxt->modrm_reg,
  531. .modrm_rm = ctxt->modrm_rm,
  532. .src_val = ctxt->src.val64,
  533. .src_bytes = ctxt->src.bytes,
  534. .dst_bytes = ctxt->dst.bytes,
  535. .ad_bytes = ctxt->ad_bytes,
  536. .next_rip = ctxt->eip,
  537. };
  538. return ctxt->ops->intercept(ctxt, &info, stage);
  539. }
  540. static void assign_masked(ulong *dest, ulong src, ulong mask)
  541. {
  542. *dest = (*dest & ~mask) | (src & mask);
  543. }
  544. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  545. {
  546. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  547. }
  548. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  549. {
  550. u16 sel;
  551. struct desc_struct ss;
  552. if (ctxt->mode == X86EMUL_MODE_PROT64)
  553. return ~0UL;
  554. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  555. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  556. }
  557. static int stack_size(struct x86_emulate_ctxt *ctxt)
  558. {
  559. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  560. }
  561. /* Access/update address held in a register, based on addressing mode. */
  562. static inline unsigned long
  563. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  564. {
  565. if (ctxt->ad_bytes == sizeof(unsigned long))
  566. return reg;
  567. else
  568. return reg & ad_mask(ctxt);
  569. }
  570. static inline unsigned long
  571. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  572. {
  573. return address_mask(ctxt, reg);
  574. }
  575. static void masked_increment(ulong *reg, ulong mask, int inc)
  576. {
  577. assign_masked(reg, *reg + inc, mask);
  578. }
  579. static inline void
  580. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  581. {
  582. ulong mask;
  583. if (ctxt->ad_bytes == sizeof(unsigned long))
  584. mask = ~0UL;
  585. else
  586. mask = ad_mask(ctxt);
  587. masked_increment(reg, mask, inc);
  588. }
  589. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  590. {
  591. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  592. }
  593. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  594. {
  595. register_address_increment(ctxt, &ctxt->_eip, rel);
  596. }
  597. static u32 desc_limit_scaled(struct desc_struct *desc)
  598. {
  599. u32 limit = get_desc_limit(desc);
  600. return desc->g ? (limit << 12) | 0xfff : limit;
  601. }
  602. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  603. {
  604. ctxt->has_seg_override = true;
  605. ctxt->seg_override = seg;
  606. }
  607. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  608. {
  609. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  610. return 0;
  611. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  612. }
  613. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  614. {
  615. if (!ctxt->has_seg_override)
  616. return 0;
  617. return ctxt->seg_override;
  618. }
  619. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  620. u32 error, bool valid)
  621. {
  622. ctxt->exception.vector = vec;
  623. ctxt->exception.error_code = error;
  624. ctxt->exception.error_code_valid = valid;
  625. return X86EMUL_PROPAGATE_FAULT;
  626. }
  627. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  628. {
  629. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  630. }
  631. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  632. {
  633. return emulate_exception(ctxt, GP_VECTOR, err, true);
  634. }
  635. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  636. {
  637. return emulate_exception(ctxt, SS_VECTOR, err, true);
  638. }
  639. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  640. {
  641. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  642. }
  643. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  644. {
  645. return emulate_exception(ctxt, TS_VECTOR, err, true);
  646. }
  647. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  648. {
  649. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  650. }
  651. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  652. {
  653. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  654. }
  655. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  656. {
  657. u16 selector;
  658. struct desc_struct desc;
  659. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  660. return selector;
  661. }
  662. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  663. unsigned seg)
  664. {
  665. u16 dummy;
  666. u32 base3;
  667. struct desc_struct desc;
  668. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  669. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  670. }
  671. /*
  672. * x86 defines three classes of vector instructions: explicitly
  673. * aligned, explicitly unaligned, and the rest, which change behaviour
  674. * depending on whether they're AVX encoded or not.
  675. *
  676. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  677. * subject to the same check.
  678. */
  679. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  680. {
  681. if (likely(size < 16))
  682. return false;
  683. if (ctxt->d & Aligned)
  684. return true;
  685. else if (ctxt->d & Unaligned)
  686. return false;
  687. else if (ctxt->d & Avx)
  688. return false;
  689. else
  690. return true;
  691. }
  692. static int __linearize(struct x86_emulate_ctxt *ctxt,
  693. struct segmented_address addr,
  694. unsigned size, bool write, bool fetch,
  695. ulong *linear)
  696. {
  697. struct desc_struct desc;
  698. bool usable;
  699. ulong la;
  700. u32 lim;
  701. u16 sel;
  702. unsigned cpl;
  703. la = seg_base(ctxt, addr.seg) + addr.ea;
  704. switch (ctxt->mode) {
  705. case X86EMUL_MODE_PROT64:
  706. if (((signed long)la << 16) >> 16 != la)
  707. return emulate_gp(ctxt, 0);
  708. break;
  709. default:
  710. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  711. addr.seg);
  712. if (!usable)
  713. goto bad;
  714. /* code segment in protected mode or read-only data segment */
  715. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  716. || !(desc.type & 2)) && write)
  717. goto bad;
  718. /* unreadable code segment */
  719. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  720. goto bad;
  721. lim = desc_limit_scaled(&desc);
  722. if ((desc.type & 8) || !(desc.type & 4)) {
  723. /* expand-up segment */
  724. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  725. goto bad;
  726. } else {
  727. /* expand-down segment */
  728. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  729. goto bad;
  730. lim = desc.d ? 0xffffffff : 0xffff;
  731. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  732. goto bad;
  733. }
  734. cpl = ctxt->ops->cpl(ctxt);
  735. if (!(desc.type & 8)) {
  736. /* data segment */
  737. if (cpl > desc.dpl)
  738. goto bad;
  739. } else if ((desc.type & 8) && !(desc.type & 4)) {
  740. /* nonconforming code segment */
  741. if (cpl != desc.dpl)
  742. goto bad;
  743. } else if ((desc.type & 8) && (desc.type & 4)) {
  744. /* conforming code segment */
  745. if (cpl < desc.dpl)
  746. goto bad;
  747. }
  748. break;
  749. }
  750. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  751. la &= (u32)-1;
  752. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  753. return emulate_gp(ctxt, 0);
  754. *linear = la;
  755. return X86EMUL_CONTINUE;
  756. bad:
  757. if (addr.seg == VCPU_SREG_SS)
  758. return emulate_ss(ctxt, sel);
  759. else
  760. return emulate_gp(ctxt, sel);
  761. }
  762. static int linearize(struct x86_emulate_ctxt *ctxt,
  763. struct segmented_address addr,
  764. unsigned size, bool write,
  765. ulong *linear)
  766. {
  767. return __linearize(ctxt, addr, size, write, false, linear);
  768. }
  769. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  770. struct segmented_address addr,
  771. void *data,
  772. unsigned size)
  773. {
  774. int rc;
  775. ulong linear;
  776. rc = linearize(ctxt, addr, size, false, &linear);
  777. if (rc != X86EMUL_CONTINUE)
  778. return rc;
  779. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  780. }
  781. /*
  782. * Fetch the next byte of the instruction being emulated which is pointed to
  783. * by ctxt->_eip, then increment ctxt->_eip.
  784. *
  785. * Also prefetch the remaining bytes of the instruction without crossing page
  786. * boundary if they are not in fetch_cache yet.
  787. */
  788. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  789. {
  790. struct fetch_cache *fc = &ctxt->fetch;
  791. int rc;
  792. int size, cur_size;
  793. if (ctxt->_eip == fc->end) {
  794. unsigned long linear;
  795. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  796. .ea = ctxt->_eip };
  797. cur_size = fc->end - fc->start;
  798. size = min(15UL - cur_size,
  799. PAGE_SIZE - offset_in_page(ctxt->_eip));
  800. rc = __linearize(ctxt, addr, size, false, true, &linear);
  801. if (unlikely(rc != X86EMUL_CONTINUE))
  802. return rc;
  803. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  804. size, &ctxt->exception);
  805. if (unlikely(rc != X86EMUL_CONTINUE))
  806. return rc;
  807. fc->end += size;
  808. }
  809. *dest = fc->data[ctxt->_eip - fc->start];
  810. ctxt->_eip++;
  811. return X86EMUL_CONTINUE;
  812. }
  813. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  814. void *dest, unsigned size)
  815. {
  816. int rc;
  817. /* x86 instructions are limited to 15 bytes. */
  818. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  819. return X86EMUL_UNHANDLEABLE;
  820. while (size--) {
  821. rc = do_insn_fetch_byte(ctxt, dest++);
  822. if (rc != X86EMUL_CONTINUE)
  823. return rc;
  824. }
  825. return X86EMUL_CONTINUE;
  826. }
  827. /* Fetch next part of the instruction being emulated. */
  828. #define insn_fetch(_type, _ctxt) \
  829. ({ unsigned long _x; \
  830. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  831. if (rc != X86EMUL_CONTINUE) \
  832. goto done; \
  833. (_type)_x; \
  834. })
  835. #define insn_fetch_arr(_arr, _size, _ctxt) \
  836. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  837. if (rc != X86EMUL_CONTINUE) \
  838. goto done; \
  839. })
  840. /*
  841. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  842. * pointer into the block that addresses the relevant register.
  843. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  844. */
  845. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  846. int highbyte_regs)
  847. {
  848. void *p;
  849. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  850. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  851. else
  852. p = reg_rmw(ctxt, modrm_reg);
  853. return p;
  854. }
  855. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  856. struct segmented_address addr,
  857. u16 *size, unsigned long *address, int op_bytes)
  858. {
  859. int rc;
  860. if (op_bytes == 2)
  861. op_bytes = 3;
  862. *address = 0;
  863. rc = segmented_read_std(ctxt, addr, size, 2);
  864. if (rc != X86EMUL_CONTINUE)
  865. return rc;
  866. addr.ea += 2;
  867. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  868. return rc;
  869. }
  870. FASTOP2(add);
  871. FASTOP2(or);
  872. FASTOP2(adc);
  873. FASTOP2(sbb);
  874. FASTOP2(and);
  875. FASTOP2(sub);
  876. FASTOP2(xor);
  877. FASTOP2(cmp);
  878. FASTOP2(test);
  879. FASTOP3WCL(shld);
  880. FASTOP3WCL(shrd);
  881. FASTOP2W(imul);
  882. FASTOP1(not);
  883. FASTOP1(neg);
  884. FASTOP1(inc);
  885. FASTOP1(dec);
  886. FASTOP2CL(rol);
  887. FASTOP2CL(ror);
  888. FASTOP2CL(rcl);
  889. FASTOP2CL(rcr);
  890. FASTOP2CL(shl);
  891. FASTOP2CL(shr);
  892. FASTOP2CL(sar);
  893. FASTOP2W(bsf);
  894. FASTOP2W(bsr);
  895. FASTOP2W(bt);
  896. FASTOP2W(bts);
  897. FASTOP2W(btr);
  898. FASTOP2W(btc);
  899. static u8 test_cc(unsigned int condition, unsigned long flags)
  900. {
  901. u8 rc;
  902. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  903. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  904. asm("push %[flags]; popf; call *%[fastop]"
  905. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  906. return rc;
  907. }
  908. static void fetch_register_operand(struct operand *op)
  909. {
  910. switch (op->bytes) {
  911. case 1:
  912. op->val = *(u8 *)op->addr.reg;
  913. break;
  914. case 2:
  915. op->val = *(u16 *)op->addr.reg;
  916. break;
  917. case 4:
  918. op->val = *(u32 *)op->addr.reg;
  919. break;
  920. case 8:
  921. op->val = *(u64 *)op->addr.reg;
  922. break;
  923. }
  924. }
  925. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  926. {
  927. ctxt->ops->get_fpu(ctxt);
  928. switch (reg) {
  929. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  930. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  931. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  932. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  933. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  934. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  935. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  936. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  937. #ifdef CONFIG_X86_64
  938. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  939. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  940. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  941. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  942. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  943. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  944. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  945. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  946. #endif
  947. default: BUG();
  948. }
  949. ctxt->ops->put_fpu(ctxt);
  950. }
  951. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  952. int reg)
  953. {
  954. ctxt->ops->get_fpu(ctxt);
  955. switch (reg) {
  956. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  957. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  958. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  959. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  960. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  961. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  962. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  963. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  964. #ifdef CONFIG_X86_64
  965. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  966. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  967. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  968. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  969. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  970. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  971. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  972. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  973. #endif
  974. default: BUG();
  975. }
  976. ctxt->ops->put_fpu(ctxt);
  977. }
  978. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  979. {
  980. ctxt->ops->get_fpu(ctxt);
  981. switch (reg) {
  982. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  983. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  984. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  985. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  986. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  987. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  988. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  989. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  990. default: BUG();
  991. }
  992. ctxt->ops->put_fpu(ctxt);
  993. }
  994. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  995. {
  996. ctxt->ops->get_fpu(ctxt);
  997. switch (reg) {
  998. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  999. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  1000. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  1001. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  1002. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  1003. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  1004. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  1005. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  1006. default: BUG();
  1007. }
  1008. ctxt->ops->put_fpu(ctxt);
  1009. }
  1010. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  1011. {
  1012. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1013. return emulate_nm(ctxt);
  1014. ctxt->ops->get_fpu(ctxt);
  1015. asm volatile("fninit");
  1016. ctxt->ops->put_fpu(ctxt);
  1017. return X86EMUL_CONTINUE;
  1018. }
  1019. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  1020. {
  1021. u16 fcw;
  1022. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1023. return emulate_nm(ctxt);
  1024. ctxt->ops->get_fpu(ctxt);
  1025. asm volatile("fnstcw %0": "+m"(fcw));
  1026. ctxt->ops->put_fpu(ctxt);
  1027. /* force 2 byte destination */
  1028. ctxt->dst.bytes = 2;
  1029. ctxt->dst.val = fcw;
  1030. return X86EMUL_CONTINUE;
  1031. }
  1032. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  1033. {
  1034. u16 fsw;
  1035. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1036. return emulate_nm(ctxt);
  1037. ctxt->ops->get_fpu(ctxt);
  1038. asm volatile("fnstsw %0": "+m"(fsw));
  1039. ctxt->ops->put_fpu(ctxt);
  1040. /* force 2 byte destination */
  1041. ctxt->dst.bytes = 2;
  1042. ctxt->dst.val = fsw;
  1043. return X86EMUL_CONTINUE;
  1044. }
  1045. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  1046. struct operand *op)
  1047. {
  1048. unsigned reg = ctxt->modrm_reg;
  1049. int highbyte_regs = ctxt->rex_prefix == 0;
  1050. if (!(ctxt->d & ModRM))
  1051. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  1052. if (ctxt->d & Sse) {
  1053. op->type = OP_XMM;
  1054. op->bytes = 16;
  1055. op->addr.xmm = reg;
  1056. read_sse_reg(ctxt, &op->vec_val, reg);
  1057. return;
  1058. }
  1059. if (ctxt->d & Mmx) {
  1060. reg &= 7;
  1061. op->type = OP_MM;
  1062. op->bytes = 8;
  1063. op->addr.mm = reg;
  1064. return;
  1065. }
  1066. op->type = OP_REG;
  1067. if (ctxt->d & ByteOp) {
  1068. op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
  1069. op->bytes = 1;
  1070. } else {
  1071. op->addr.reg = decode_register(ctxt, reg, 0);
  1072. op->bytes = ctxt->op_bytes;
  1073. }
  1074. fetch_register_operand(op);
  1075. op->orig_val = op->val;
  1076. }
  1077. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1078. {
  1079. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1080. ctxt->modrm_seg = VCPU_SREG_SS;
  1081. }
  1082. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1083. struct operand *op)
  1084. {
  1085. u8 sib;
  1086. int index_reg = 0, base_reg = 0, scale;
  1087. int rc = X86EMUL_CONTINUE;
  1088. ulong modrm_ea = 0;
  1089. if (ctxt->rex_prefix) {
  1090. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  1091. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  1092. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  1093. }
  1094. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  1095. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1096. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  1097. ctxt->modrm_seg = VCPU_SREG_DS;
  1098. if (ctxt->modrm_mod == 3) {
  1099. op->type = OP_REG;
  1100. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1101. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
  1102. if (ctxt->d & Sse) {
  1103. op->type = OP_XMM;
  1104. op->bytes = 16;
  1105. op->addr.xmm = ctxt->modrm_rm;
  1106. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1107. return rc;
  1108. }
  1109. if (ctxt->d & Mmx) {
  1110. op->type = OP_MM;
  1111. op->bytes = 8;
  1112. op->addr.xmm = ctxt->modrm_rm & 7;
  1113. return rc;
  1114. }
  1115. fetch_register_operand(op);
  1116. return rc;
  1117. }
  1118. op->type = OP_MEM;
  1119. if (ctxt->ad_bytes == 2) {
  1120. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1121. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1122. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1123. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1124. /* 16-bit ModR/M decode. */
  1125. switch (ctxt->modrm_mod) {
  1126. case 0:
  1127. if (ctxt->modrm_rm == 6)
  1128. modrm_ea += insn_fetch(u16, ctxt);
  1129. break;
  1130. case 1:
  1131. modrm_ea += insn_fetch(s8, ctxt);
  1132. break;
  1133. case 2:
  1134. modrm_ea += insn_fetch(u16, ctxt);
  1135. break;
  1136. }
  1137. switch (ctxt->modrm_rm) {
  1138. case 0:
  1139. modrm_ea += bx + si;
  1140. break;
  1141. case 1:
  1142. modrm_ea += bx + di;
  1143. break;
  1144. case 2:
  1145. modrm_ea += bp + si;
  1146. break;
  1147. case 3:
  1148. modrm_ea += bp + di;
  1149. break;
  1150. case 4:
  1151. modrm_ea += si;
  1152. break;
  1153. case 5:
  1154. modrm_ea += di;
  1155. break;
  1156. case 6:
  1157. if (ctxt->modrm_mod != 0)
  1158. modrm_ea += bp;
  1159. break;
  1160. case 7:
  1161. modrm_ea += bx;
  1162. break;
  1163. }
  1164. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1165. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1166. ctxt->modrm_seg = VCPU_SREG_SS;
  1167. modrm_ea = (u16)modrm_ea;
  1168. } else {
  1169. /* 32/64-bit ModR/M decode. */
  1170. if ((ctxt->modrm_rm & 7) == 4) {
  1171. sib = insn_fetch(u8, ctxt);
  1172. index_reg |= (sib >> 3) & 7;
  1173. base_reg |= sib & 7;
  1174. scale = sib >> 6;
  1175. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1176. modrm_ea += insn_fetch(s32, ctxt);
  1177. else {
  1178. modrm_ea += reg_read(ctxt, base_reg);
  1179. adjust_modrm_seg(ctxt, base_reg);
  1180. }
  1181. if (index_reg != 4)
  1182. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1183. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1184. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1185. ctxt->rip_relative = 1;
  1186. } else {
  1187. base_reg = ctxt->modrm_rm;
  1188. modrm_ea += reg_read(ctxt, base_reg);
  1189. adjust_modrm_seg(ctxt, base_reg);
  1190. }
  1191. switch (ctxt->modrm_mod) {
  1192. case 0:
  1193. if (ctxt->modrm_rm == 5)
  1194. modrm_ea += insn_fetch(s32, ctxt);
  1195. break;
  1196. case 1:
  1197. modrm_ea += insn_fetch(s8, ctxt);
  1198. break;
  1199. case 2:
  1200. modrm_ea += insn_fetch(s32, ctxt);
  1201. break;
  1202. }
  1203. }
  1204. op->addr.mem.ea = modrm_ea;
  1205. done:
  1206. return rc;
  1207. }
  1208. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1209. struct operand *op)
  1210. {
  1211. int rc = X86EMUL_CONTINUE;
  1212. op->type = OP_MEM;
  1213. switch (ctxt->ad_bytes) {
  1214. case 2:
  1215. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1216. break;
  1217. case 4:
  1218. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1219. break;
  1220. case 8:
  1221. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1222. break;
  1223. }
  1224. done:
  1225. return rc;
  1226. }
  1227. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1228. {
  1229. long sv = 0, mask;
  1230. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1231. mask = ~(ctxt->dst.bytes * 8 - 1);
  1232. if (ctxt->src.bytes == 2)
  1233. sv = (s16)ctxt->src.val & (s16)mask;
  1234. else if (ctxt->src.bytes == 4)
  1235. sv = (s32)ctxt->src.val & (s32)mask;
  1236. ctxt->dst.addr.mem.ea += (sv >> 3);
  1237. }
  1238. /* only subword offset */
  1239. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1240. }
  1241. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1242. unsigned long addr, void *dest, unsigned size)
  1243. {
  1244. int rc;
  1245. struct read_cache *mc = &ctxt->mem_read;
  1246. if (mc->pos < mc->end)
  1247. goto read_cached;
  1248. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1249. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1250. &ctxt->exception);
  1251. if (rc != X86EMUL_CONTINUE)
  1252. return rc;
  1253. mc->end += size;
  1254. read_cached:
  1255. memcpy(dest, mc->data + mc->pos, size);
  1256. mc->pos += size;
  1257. return X86EMUL_CONTINUE;
  1258. }
  1259. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1260. struct segmented_address addr,
  1261. void *data,
  1262. unsigned size)
  1263. {
  1264. int rc;
  1265. ulong linear;
  1266. rc = linearize(ctxt, addr, size, false, &linear);
  1267. if (rc != X86EMUL_CONTINUE)
  1268. return rc;
  1269. return read_emulated(ctxt, linear, data, size);
  1270. }
  1271. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1272. struct segmented_address addr,
  1273. const void *data,
  1274. unsigned size)
  1275. {
  1276. int rc;
  1277. ulong linear;
  1278. rc = linearize(ctxt, addr, size, true, &linear);
  1279. if (rc != X86EMUL_CONTINUE)
  1280. return rc;
  1281. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1282. &ctxt->exception);
  1283. }
  1284. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1285. struct segmented_address addr,
  1286. const void *orig_data, const void *data,
  1287. unsigned size)
  1288. {
  1289. int rc;
  1290. ulong linear;
  1291. rc = linearize(ctxt, addr, size, true, &linear);
  1292. if (rc != X86EMUL_CONTINUE)
  1293. return rc;
  1294. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1295. size, &ctxt->exception);
  1296. }
  1297. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1298. unsigned int size, unsigned short port,
  1299. void *dest)
  1300. {
  1301. struct read_cache *rc = &ctxt->io_read;
  1302. if (rc->pos == rc->end) { /* refill pio read ahead */
  1303. unsigned int in_page, n;
  1304. unsigned int count = ctxt->rep_prefix ?
  1305. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1306. in_page = (ctxt->eflags & EFLG_DF) ?
  1307. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1308. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1309. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1310. count);
  1311. if (n == 0)
  1312. n = 1;
  1313. rc->pos = rc->end = 0;
  1314. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1315. return 0;
  1316. rc->end = n * size;
  1317. }
  1318. if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
  1319. ctxt->dst.data = rc->data + rc->pos;
  1320. ctxt->dst.type = OP_MEM_STR;
  1321. ctxt->dst.count = (rc->end - rc->pos) / size;
  1322. rc->pos = rc->end;
  1323. } else {
  1324. memcpy(dest, rc->data + rc->pos, size);
  1325. rc->pos += size;
  1326. }
  1327. return 1;
  1328. }
  1329. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1330. u16 index, struct desc_struct *desc)
  1331. {
  1332. struct desc_ptr dt;
  1333. ulong addr;
  1334. ctxt->ops->get_idt(ctxt, &dt);
  1335. if (dt.size < index * 8 + 7)
  1336. return emulate_gp(ctxt, index << 3 | 0x2);
  1337. addr = dt.address + index * 8;
  1338. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1339. &ctxt->exception);
  1340. }
  1341. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1342. u16 selector, struct desc_ptr *dt)
  1343. {
  1344. const struct x86_emulate_ops *ops = ctxt->ops;
  1345. if (selector & 1 << 2) {
  1346. struct desc_struct desc;
  1347. u16 sel;
  1348. memset (dt, 0, sizeof *dt);
  1349. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1350. return;
  1351. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1352. dt->address = get_desc_base(&desc);
  1353. } else
  1354. ops->get_gdt(ctxt, dt);
  1355. }
  1356. /* allowed just for 8 bytes segments */
  1357. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1358. u16 selector, struct desc_struct *desc,
  1359. ulong *desc_addr_p)
  1360. {
  1361. struct desc_ptr dt;
  1362. u16 index = selector >> 3;
  1363. ulong addr;
  1364. get_descriptor_table_ptr(ctxt, selector, &dt);
  1365. if (dt.size < index * 8 + 7)
  1366. return emulate_gp(ctxt, selector & 0xfffc);
  1367. *desc_addr_p = addr = dt.address + index * 8;
  1368. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1369. &ctxt->exception);
  1370. }
  1371. /* allowed just for 8 bytes segments */
  1372. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1373. u16 selector, struct desc_struct *desc)
  1374. {
  1375. struct desc_ptr dt;
  1376. u16 index = selector >> 3;
  1377. ulong addr;
  1378. get_descriptor_table_ptr(ctxt, selector, &dt);
  1379. if (dt.size < index * 8 + 7)
  1380. return emulate_gp(ctxt, selector & 0xfffc);
  1381. addr = dt.address + index * 8;
  1382. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1383. &ctxt->exception);
  1384. }
  1385. /* Does not support long mode */
  1386. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1387. u16 selector, int seg)
  1388. {
  1389. struct desc_struct seg_desc, old_desc;
  1390. u8 dpl, rpl, cpl;
  1391. unsigned err_vec = GP_VECTOR;
  1392. u32 err_code = 0;
  1393. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1394. ulong desc_addr;
  1395. int ret;
  1396. u16 dummy;
  1397. memset(&seg_desc, 0, sizeof seg_desc);
  1398. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1399. /* set real mode segment descriptor (keep limit etc. for
  1400. * unreal mode) */
  1401. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1402. set_desc_base(&seg_desc, selector << 4);
  1403. goto load;
  1404. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1405. /* VM86 needs a clean new segment descriptor */
  1406. set_desc_base(&seg_desc, selector << 4);
  1407. set_desc_limit(&seg_desc, 0xffff);
  1408. seg_desc.type = 3;
  1409. seg_desc.p = 1;
  1410. seg_desc.s = 1;
  1411. seg_desc.dpl = 3;
  1412. goto load;
  1413. }
  1414. rpl = selector & 3;
  1415. cpl = ctxt->ops->cpl(ctxt);
  1416. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1417. if ((seg == VCPU_SREG_CS
  1418. || (seg == VCPU_SREG_SS
  1419. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1420. || seg == VCPU_SREG_TR)
  1421. && null_selector)
  1422. goto exception;
  1423. /* TR should be in GDT only */
  1424. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1425. goto exception;
  1426. if (null_selector) /* for NULL selector skip all following checks */
  1427. goto load;
  1428. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1429. if (ret != X86EMUL_CONTINUE)
  1430. return ret;
  1431. err_code = selector & 0xfffc;
  1432. err_vec = GP_VECTOR;
  1433. /* can't load system descriptor into segment selector */
  1434. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1435. goto exception;
  1436. if (!seg_desc.p) {
  1437. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1438. goto exception;
  1439. }
  1440. dpl = seg_desc.dpl;
  1441. switch (seg) {
  1442. case VCPU_SREG_SS:
  1443. /*
  1444. * segment is not a writable data segment or segment
  1445. * selector's RPL != CPL or segment selector's RPL != CPL
  1446. */
  1447. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1448. goto exception;
  1449. break;
  1450. case VCPU_SREG_CS:
  1451. if (!(seg_desc.type & 8))
  1452. goto exception;
  1453. if (seg_desc.type & 4) {
  1454. /* conforming */
  1455. if (dpl > cpl)
  1456. goto exception;
  1457. } else {
  1458. /* nonconforming */
  1459. if (rpl > cpl || dpl != cpl)
  1460. goto exception;
  1461. }
  1462. /* CS(RPL) <- CPL */
  1463. selector = (selector & 0xfffc) | cpl;
  1464. break;
  1465. case VCPU_SREG_TR:
  1466. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1467. goto exception;
  1468. old_desc = seg_desc;
  1469. seg_desc.type |= 2; /* busy */
  1470. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1471. sizeof(seg_desc), &ctxt->exception);
  1472. if (ret != X86EMUL_CONTINUE)
  1473. return ret;
  1474. break;
  1475. case VCPU_SREG_LDTR:
  1476. if (seg_desc.s || seg_desc.type != 2)
  1477. goto exception;
  1478. break;
  1479. default: /* DS, ES, FS, or GS */
  1480. /*
  1481. * segment is not a data or readable code segment or
  1482. * ((segment is a data or nonconforming code segment)
  1483. * and (both RPL and CPL > DPL))
  1484. */
  1485. if ((seg_desc.type & 0xa) == 0x8 ||
  1486. (((seg_desc.type & 0xc) != 0xc) &&
  1487. (rpl > dpl && cpl > dpl)))
  1488. goto exception;
  1489. break;
  1490. }
  1491. if (seg_desc.s) {
  1492. /* mark segment as accessed */
  1493. seg_desc.type |= 1;
  1494. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1495. if (ret != X86EMUL_CONTINUE)
  1496. return ret;
  1497. }
  1498. load:
  1499. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1500. return X86EMUL_CONTINUE;
  1501. exception:
  1502. emulate_exception(ctxt, err_vec, err_code, true);
  1503. return X86EMUL_PROPAGATE_FAULT;
  1504. }
  1505. static void write_register_operand(struct operand *op)
  1506. {
  1507. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1508. switch (op->bytes) {
  1509. case 1:
  1510. *(u8 *)op->addr.reg = (u8)op->val;
  1511. break;
  1512. case 2:
  1513. *(u16 *)op->addr.reg = (u16)op->val;
  1514. break;
  1515. case 4:
  1516. *op->addr.reg = (u32)op->val;
  1517. break; /* 64b: zero-extend */
  1518. case 8:
  1519. *op->addr.reg = op->val;
  1520. break;
  1521. }
  1522. }
  1523. static int writeback(struct x86_emulate_ctxt *ctxt)
  1524. {
  1525. int rc;
  1526. if (ctxt->d & NoWrite)
  1527. return X86EMUL_CONTINUE;
  1528. switch (ctxt->dst.type) {
  1529. case OP_REG:
  1530. write_register_operand(&ctxt->dst);
  1531. break;
  1532. case OP_MEM:
  1533. if (ctxt->lock_prefix)
  1534. rc = segmented_cmpxchg(ctxt,
  1535. ctxt->dst.addr.mem,
  1536. &ctxt->dst.orig_val,
  1537. &ctxt->dst.val,
  1538. ctxt->dst.bytes);
  1539. else
  1540. rc = segmented_write(ctxt,
  1541. ctxt->dst.addr.mem,
  1542. &ctxt->dst.val,
  1543. ctxt->dst.bytes);
  1544. if (rc != X86EMUL_CONTINUE)
  1545. return rc;
  1546. break;
  1547. case OP_MEM_STR:
  1548. rc = segmented_write(ctxt,
  1549. ctxt->dst.addr.mem,
  1550. ctxt->dst.data,
  1551. ctxt->dst.bytes * ctxt->dst.count);
  1552. if (rc != X86EMUL_CONTINUE)
  1553. return rc;
  1554. break;
  1555. case OP_XMM:
  1556. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1557. break;
  1558. case OP_MM:
  1559. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1560. break;
  1561. case OP_NONE:
  1562. /* no writeback */
  1563. break;
  1564. default:
  1565. break;
  1566. }
  1567. return X86EMUL_CONTINUE;
  1568. }
  1569. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1570. {
  1571. struct segmented_address addr;
  1572. rsp_increment(ctxt, -bytes);
  1573. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1574. addr.seg = VCPU_SREG_SS;
  1575. return segmented_write(ctxt, addr, data, bytes);
  1576. }
  1577. static int em_push(struct x86_emulate_ctxt *ctxt)
  1578. {
  1579. /* Disable writeback. */
  1580. ctxt->dst.type = OP_NONE;
  1581. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1582. }
  1583. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1584. void *dest, int len)
  1585. {
  1586. int rc;
  1587. struct segmented_address addr;
  1588. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1589. addr.seg = VCPU_SREG_SS;
  1590. rc = segmented_read(ctxt, addr, dest, len);
  1591. if (rc != X86EMUL_CONTINUE)
  1592. return rc;
  1593. rsp_increment(ctxt, len);
  1594. return rc;
  1595. }
  1596. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1597. {
  1598. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1599. }
  1600. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1601. void *dest, int len)
  1602. {
  1603. int rc;
  1604. unsigned long val, change_mask;
  1605. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1606. int cpl = ctxt->ops->cpl(ctxt);
  1607. rc = emulate_pop(ctxt, &val, len);
  1608. if (rc != X86EMUL_CONTINUE)
  1609. return rc;
  1610. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1611. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1612. switch(ctxt->mode) {
  1613. case X86EMUL_MODE_PROT64:
  1614. case X86EMUL_MODE_PROT32:
  1615. case X86EMUL_MODE_PROT16:
  1616. if (cpl == 0)
  1617. change_mask |= EFLG_IOPL;
  1618. if (cpl <= iopl)
  1619. change_mask |= EFLG_IF;
  1620. break;
  1621. case X86EMUL_MODE_VM86:
  1622. if (iopl < 3)
  1623. return emulate_gp(ctxt, 0);
  1624. change_mask |= EFLG_IF;
  1625. break;
  1626. default: /* real mode */
  1627. change_mask |= (EFLG_IOPL | EFLG_IF);
  1628. break;
  1629. }
  1630. *(unsigned long *)dest =
  1631. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1632. return rc;
  1633. }
  1634. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1635. {
  1636. ctxt->dst.type = OP_REG;
  1637. ctxt->dst.addr.reg = &ctxt->eflags;
  1638. ctxt->dst.bytes = ctxt->op_bytes;
  1639. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1640. }
  1641. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1642. {
  1643. int rc;
  1644. unsigned frame_size = ctxt->src.val;
  1645. unsigned nesting_level = ctxt->src2.val & 31;
  1646. ulong rbp;
  1647. if (nesting_level)
  1648. return X86EMUL_UNHANDLEABLE;
  1649. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1650. rc = push(ctxt, &rbp, stack_size(ctxt));
  1651. if (rc != X86EMUL_CONTINUE)
  1652. return rc;
  1653. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1654. stack_mask(ctxt));
  1655. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1656. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1657. stack_mask(ctxt));
  1658. return X86EMUL_CONTINUE;
  1659. }
  1660. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1661. {
  1662. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1663. stack_mask(ctxt));
  1664. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1665. }
  1666. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1667. {
  1668. int seg = ctxt->src2.val;
  1669. ctxt->src.val = get_segment_selector(ctxt, seg);
  1670. return em_push(ctxt);
  1671. }
  1672. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1673. {
  1674. int seg = ctxt->src2.val;
  1675. unsigned long selector;
  1676. int rc;
  1677. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1678. if (rc != X86EMUL_CONTINUE)
  1679. return rc;
  1680. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1681. return rc;
  1682. }
  1683. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1684. {
  1685. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1686. int rc = X86EMUL_CONTINUE;
  1687. int reg = VCPU_REGS_RAX;
  1688. while (reg <= VCPU_REGS_RDI) {
  1689. (reg == VCPU_REGS_RSP) ?
  1690. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1691. rc = em_push(ctxt);
  1692. if (rc != X86EMUL_CONTINUE)
  1693. return rc;
  1694. ++reg;
  1695. }
  1696. return rc;
  1697. }
  1698. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1699. {
  1700. ctxt->src.val = (unsigned long)ctxt->eflags;
  1701. return em_push(ctxt);
  1702. }
  1703. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1704. {
  1705. int rc = X86EMUL_CONTINUE;
  1706. int reg = VCPU_REGS_RDI;
  1707. while (reg >= VCPU_REGS_RAX) {
  1708. if (reg == VCPU_REGS_RSP) {
  1709. rsp_increment(ctxt, ctxt->op_bytes);
  1710. --reg;
  1711. }
  1712. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1713. if (rc != X86EMUL_CONTINUE)
  1714. break;
  1715. --reg;
  1716. }
  1717. return rc;
  1718. }
  1719. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1720. {
  1721. const struct x86_emulate_ops *ops = ctxt->ops;
  1722. int rc;
  1723. struct desc_ptr dt;
  1724. gva_t cs_addr;
  1725. gva_t eip_addr;
  1726. u16 cs, eip;
  1727. /* TODO: Add limit checks */
  1728. ctxt->src.val = ctxt->eflags;
  1729. rc = em_push(ctxt);
  1730. if (rc != X86EMUL_CONTINUE)
  1731. return rc;
  1732. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1733. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1734. rc = em_push(ctxt);
  1735. if (rc != X86EMUL_CONTINUE)
  1736. return rc;
  1737. ctxt->src.val = ctxt->_eip;
  1738. rc = em_push(ctxt);
  1739. if (rc != X86EMUL_CONTINUE)
  1740. return rc;
  1741. ops->get_idt(ctxt, &dt);
  1742. eip_addr = dt.address + (irq << 2);
  1743. cs_addr = dt.address + (irq << 2) + 2;
  1744. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1745. if (rc != X86EMUL_CONTINUE)
  1746. return rc;
  1747. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1748. if (rc != X86EMUL_CONTINUE)
  1749. return rc;
  1750. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1751. if (rc != X86EMUL_CONTINUE)
  1752. return rc;
  1753. ctxt->_eip = eip;
  1754. return rc;
  1755. }
  1756. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1757. {
  1758. int rc;
  1759. invalidate_registers(ctxt);
  1760. rc = __emulate_int_real(ctxt, irq);
  1761. if (rc == X86EMUL_CONTINUE)
  1762. writeback_registers(ctxt);
  1763. return rc;
  1764. }
  1765. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1766. {
  1767. switch(ctxt->mode) {
  1768. case X86EMUL_MODE_REAL:
  1769. return __emulate_int_real(ctxt, irq);
  1770. case X86EMUL_MODE_VM86:
  1771. case X86EMUL_MODE_PROT16:
  1772. case X86EMUL_MODE_PROT32:
  1773. case X86EMUL_MODE_PROT64:
  1774. default:
  1775. /* Protected mode interrupts unimplemented yet */
  1776. return X86EMUL_UNHANDLEABLE;
  1777. }
  1778. }
  1779. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1780. {
  1781. int rc = X86EMUL_CONTINUE;
  1782. unsigned long temp_eip = 0;
  1783. unsigned long temp_eflags = 0;
  1784. unsigned long cs = 0;
  1785. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1786. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1787. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1788. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1789. /* TODO: Add stack limit check */
  1790. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1791. if (rc != X86EMUL_CONTINUE)
  1792. return rc;
  1793. if (temp_eip & ~0xffff)
  1794. return emulate_gp(ctxt, 0);
  1795. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1796. if (rc != X86EMUL_CONTINUE)
  1797. return rc;
  1798. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1799. if (rc != X86EMUL_CONTINUE)
  1800. return rc;
  1801. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1802. if (rc != X86EMUL_CONTINUE)
  1803. return rc;
  1804. ctxt->_eip = temp_eip;
  1805. if (ctxt->op_bytes == 4)
  1806. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1807. else if (ctxt->op_bytes == 2) {
  1808. ctxt->eflags &= ~0xffff;
  1809. ctxt->eflags |= temp_eflags;
  1810. }
  1811. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1812. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1813. return rc;
  1814. }
  1815. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1816. {
  1817. switch(ctxt->mode) {
  1818. case X86EMUL_MODE_REAL:
  1819. return emulate_iret_real(ctxt);
  1820. case X86EMUL_MODE_VM86:
  1821. case X86EMUL_MODE_PROT16:
  1822. case X86EMUL_MODE_PROT32:
  1823. case X86EMUL_MODE_PROT64:
  1824. default:
  1825. /* iret from protected mode unimplemented yet */
  1826. return X86EMUL_UNHANDLEABLE;
  1827. }
  1828. }
  1829. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1830. {
  1831. int rc;
  1832. unsigned short sel;
  1833. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1834. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1835. if (rc != X86EMUL_CONTINUE)
  1836. return rc;
  1837. ctxt->_eip = 0;
  1838. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1839. return X86EMUL_CONTINUE;
  1840. }
  1841. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1842. {
  1843. u8 ex = 0;
  1844. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1845. return X86EMUL_CONTINUE;
  1846. }
  1847. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1848. {
  1849. u8 ex = 0;
  1850. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1851. return X86EMUL_CONTINUE;
  1852. }
  1853. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1854. {
  1855. u8 de = 0;
  1856. emulate_1op_rax_rdx(ctxt, "div", de);
  1857. if (de)
  1858. return emulate_de(ctxt);
  1859. return X86EMUL_CONTINUE;
  1860. }
  1861. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1862. {
  1863. u8 de = 0;
  1864. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1865. if (de)
  1866. return emulate_de(ctxt);
  1867. return X86EMUL_CONTINUE;
  1868. }
  1869. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1870. {
  1871. int rc = X86EMUL_CONTINUE;
  1872. switch (ctxt->modrm_reg) {
  1873. case 2: /* call near abs */ {
  1874. long int old_eip;
  1875. old_eip = ctxt->_eip;
  1876. ctxt->_eip = ctxt->src.val;
  1877. ctxt->src.val = old_eip;
  1878. rc = em_push(ctxt);
  1879. break;
  1880. }
  1881. case 4: /* jmp abs */
  1882. ctxt->_eip = ctxt->src.val;
  1883. break;
  1884. case 5: /* jmp far */
  1885. rc = em_jmp_far(ctxt);
  1886. break;
  1887. case 6: /* push */
  1888. rc = em_push(ctxt);
  1889. break;
  1890. }
  1891. return rc;
  1892. }
  1893. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1894. {
  1895. u64 old = ctxt->dst.orig_val64;
  1896. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1897. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1898. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1899. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1900. ctxt->eflags &= ~EFLG_ZF;
  1901. } else {
  1902. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1903. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1904. ctxt->eflags |= EFLG_ZF;
  1905. }
  1906. return X86EMUL_CONTINUE;
  1907. }
  1908. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1909. {
  1910. ctxt->dst.type = OP_REG;
  1911. ctxt->dst.addr.reg = &ctxt->_eip;
  1912. ctxt->dst.bytes = ctxt->op_bytes;
  1913. return em_pop(ctxt);
  1914. }
  1915. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1916. {
  1917. int rc;
  1918. unsigned long cs;
  1919. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1920. if (rc != X86EMUL_CONTINUE)
  1921. return rc;
  1922. if (ctxt->op_bytes == 4)
  1923. ctxt->_eip = (u32)ctxt->_eip;
  1924. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1925. if (rc != X86EMUL_CONTINUE)
  1926. return rc;
  1927. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1928. return rc;
  1929. }
  1930. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1931. {
  1932. /* Save real source value, then compare EAX against destination. */
  1933. ctxt->src.orig_val = ctxt->src.val;
  1934. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
  1935. fastop(ctxt, em_cmp);
  1936. if (ctxt->eflags & EFLG_ZF) {
  1937. /* Success: write back to memory. */
  1938. ctxt->dst.val = ctxt->src.orig_val;
  1939. } else {
  1940. /* Failure: write the value we saw to EAX. */
  1941. ctxt->dst.type = OP_REG;
  1942. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1943. }
  1944. return X86EMUL_CONTINUE;
  1945. }
  1946. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1947. {
  1948. int seg = ctxt->src2.val;
  1949. unsigned short sel;
  1950. int rc;
  1951. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1952. rc = load_segment_descriptor(ctxt, sel, seg);
  1953. if (rc != X86EMUL_CONTINUE)
  1954. return rc;
  1955. ctxt->dst.val = ctxt->src.val;
  1956. return rc;
  1957. }
  1958. static void
  1959. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1960. struct desc_struct *cs, struct desc_struct *ss)
  1961. {
  1962. cs->l = 0; /* will be adjusted later */
  1963. set_desc_base(cs, 0); /* flat segment */
  1964. cs->g = 1; /* 4kb granularity */
  1965. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1966. cs->type = 0x0b; /* Read, Execute, Accessed */
  1967. cs->s = 1;
  1968. cs->dpl = 0; /* will be adjusted later */
  1969. cs->p = 1;
  1970. cs->d = 1;
  1971. cs->avl = 0;
  1972. set_desc_base(ss, 0); /* flat segment */
  1973. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1974. ss->g = 1; /* 4kb granularity */
  1975. ss->s = 1;
  1976. ss->type = 0x03; /* Read/Write, Accessed */
  1977. ss->d = 1; /* 32bit stack segment */
  1978. ss->dpl = 0;
  1979. ss->p = 1;
  1980. ss->l = 0;
  1981. ss->avl = 0;
  1982. }
  1983. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1984. {
  1985. u32 eax, ebx, ecx, edx;
  1986. eax = ecx = 0;
  1987. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1988. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1989. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1990. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1991. }
  1992. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1993. {
  1994. const struct x86_emulate_ops *ops = ctxt->ops;
  1995. u32 eax, ebx, ecx, edx;
  1996. /*
  1997. * syscall should always be enabled in longmode - so only become
  1998. * vendor specific (cpuid) if other modes are active...
  1999. */
  2000. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2001. return true;
  2002. eax = 0x00000000;
  2003. ecx = 0x00000000;
  2004. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2005. /*
  2006. * Intel ("GenuineIntel")
  2007. * remark: Intel CPUs only support "syscall" in 64bit
  2008. * longmode. Also an 64bit guest with a
  2009. * 32bit compat-app running will #UD !! While this
  2010. * behaviour can be fixed (by emulating) into AMD
  2011. * response - CPUs of AMD can't behave like Intel.
  2012. */
  2013. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  2014. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  2015. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  2016. return false;
  2017. /* AMD ("AuthenticAMD") */
  2018. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  2019. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  2020. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  2021. return true;
  2022. /* AMD ("AMDisbetter!") */
  2023. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  2024. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  2025. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  2026. return true;
  2027. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  2028. return false;
  2029. }
  2030. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2031. {
  2032. const struct x86_emulate_ops *ops = ctxt->ops;
  2033. struct desc_struct cs, ss;
  2034. u64 msr_data;
  2035. u16 cs_sel, ss_sel;
  2036. u64 efer = 0;
  2037. /* syscall is not available in real mode */
  2038. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2039. ctxt->mode == X86EMUL_MODE_VM86)
  2040. return emulate_ud(ctxt);
  2041. if (!(em_syscall_is_enabled(ctxt)))
  2042. return emulate_ud(ctxt);
  2043. ops->get_msr(ctxt, MSR_EFER, &efer);
  2044. setup_syscalls_segments(ctxt, &cs, &ss);
  2045. if (!(efer & EFER_SCE))
  2046. return emulate_ud(ctxt);
  2047. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2048. msr_data >>= 32;
  2049. cs_sel = (u16)(msr_data & 0xfffc);
  2050. ss_sel = (u16)(msr_data + 8);
  2051. if (efer & EFER_LMA) {
  2052. cs.d = 0;
  2053. cs.l = 1;
  2054. }
  2055. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2056. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2057. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2058. if (efer & EFER_LMA) {
  2059. #ifdef CONFIG_X86_64
  2060. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
  2061. ops->get_msr(ctxt,
  2062. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2063. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2064. ctxt->_eip = msr_data;
  2065. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2066. ctxt->eflags &= ~(msr_data | EFLG_RF);
  2067. #endif
  2068. } else {
  2069. /* legacy mode */
  2070. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2071. ctxt->_eip = (u32)msr_data;
  2072. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2073. }
  2074. return X86EMUL_CONTINUE;
  2075. }
  2076. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2077. {
  2078. const struct x86_emulate_ops *ops = ctxt->ops;
  2079. struct desc_struct cs, ss;
  2080. u64 msr_data;
  2081. u16 cs_sel, ss_sel;
  2082. u64 efer = 0;
  2083. ops->get_msr(ctxt, MSR_EFER, &efer);
  2084. /* inject #GP if in real mode */
  2085. if (ctxt->mode == X86EMUL_MODE_REAL)
  2086. return emulate_gp(ctxt, 0);
  2087. /*
  2088. * Not recognized on AMD in compat mode (but is recognized in legacy
  2089. * mode).
  2090. */
  2091. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  2092. && !vendor_intel(ctxt))
  2093. return emulate_ud(ctxt);
  2094. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  2095. * Therefore, we inject an #UD.
  2096. */
  2097. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2098. return emulate_ud(ctxt);
  2099. setup_syscalls_segments(ctxt, &cs, &ss);
  2100. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2101. switch (ctxt->mode) {
  2102. case X86EMUL_MODE_PROT32:
  2103. if ((msr_data & 0xfffc) == 0x0)
  2104. return emulate_gp(ctxt, 0);
  2105. break;
  2106. case X86EMUL_MODE_PROT64:
  2107. if (msr_data == 0x0)
  2108. return emulate_gp(ctxt, 0);
  2109. break;
  2110. default:
  2111. break;
  2112. }
  2113. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2114. cs_sel = (u16)msr_data;
  2115. cs_sel &= ~SELECTOR_RPL_MASK;
  2116. ss_sel = cs_sel + 8;
  2117. ss_sel &= ~SELECTOR_RPL_MASK;
  2118. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  2119. cs.d = 0;
  2120. cs.l = 1;
  2121. }
  2122. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2123. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2124. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2125. ctxt->_eip = msr_data;
  2126. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2127. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  2128. return X86EMUL_CONTINUE;
  2129. }
  2130. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2131. {
  2132. const struct x86_emulate_ops *ops = ctxt->ops;
  2133. struct desc_struct cs, ss;
  2134. u64 msr_data;
  2135. int usermode;
  2136. u16 cs_sel = 0, ss_sel = 0;
  2137. /* inject #GP if in real mode or Virtual 8086 mode */
  2138. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2139. ctxt->mode == X86EMUL_MODE_VM86)
  2140. return emulate_gp(ctxt, 0);
  2141. setup_syscalls_segments(ctxt, &cs, &ss);
  2142. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2143. usermode = X86EMUL_MODE_PROT64;
  2144. else
  2145. usermode = X86EMUL_MODE_PROT32;
  2146. cs.dpl = 3;
  2147. ss.dpl = 3;
  2148. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2149. switch (usermode) {
  2150. case X86EMUL_MODE_PROT32:
  2151. cs_sel = (u16)(msr_data + 16);
  2152. if ((msr_data & 0xfffc) == 0x0)
  2153. return emulate_gp(ctxt, 0);
  2154. ss_sel = (u16)(msr_data + 24);
  2155. break;
  2156. case X86EMUL_MODE_PROT64:
  2157. cs_sel = (u16)(msr_data + 32);
  2158. if (msr_data == 0x0)
  2159. return emulate_gp(ctxt, 0);
  2160. ss_sel = cs_sel + 8;
  2161. cs.d = 0;
  2162. cs.l = 1;
  2163. break;
  2164. }
  2165. cs_sel |= SELECTOR_RPL_MASK;
  2166. ss_sel |= SELECTOR_RPL_MASK;
  2167. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2168. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2169. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  2170. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  2171. return X86EMUL_CONTINUE;
  2172. }
  2173. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2174. {
  2175. int iopl;
  2176. if (ctxt->mode == X86EMUL_MODE_REAL)
  2177. return false;
  2178. if (ctxt->mode == X86EMUL_MODE_VM86)
  2179. return true;
  2180. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2181. return ctxt->ops->cpl(ctxt) > iopl;
  2182. }
  2183. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2184. u16 port, u16 len)
  2185. {
  2186. const struct x86_emulate_ops *ops = ctxt->ops;
  2187. struct desc_struct tr_seg;
  2188. u32 base3;
  2189. int r;
  2190. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2191. unsigned mask = (1 << len) - 1;
  2192. unsigned long base;
  2193. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2194. if (!tr_seg.p)
  2195. return false;
  2196. if (desc_limit_scaled(&tr_seg) < 103)
  2197. return false;
  2198. base = get_desc_base(&tr_seg);
  2199. #ifdef CONFIG_X86_64
  2200. base |= ((u64)base3) << 32;
  2201. #endif
  2202. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2203. if (r != X86EMUL_CONTINUE)
  2204. return false;
  2205. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2206. return false;
  2207. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2208. if (r != X86EMUL_CONTINUE)
  2209. return false;
  2210. if ((perm >> bit_idx) & mask)
  2211. return false;
  2212. return true;
  2213. }
  2214. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2215. u16 port, u16 len)
  2216. {
  2217. if (ctxt->perm_ok)
  2218. return true;
  2219. if (emulator_bad_iopl(ctxt))
  2220. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2221. return false;
  2222. ctxt->perm_ok = true;
  2223. return true;
  2224. }
  2225. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2226. struct tss_segment_16 *tss)
  2227. {
  2228. tss->ip = ctxt->_eip;
  2229. tss->flag = ctxt->eflags;
  2230. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2231. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2232. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2233. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2234. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2235. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2236. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2237. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2238. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2239. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2240. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2241. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2242. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2243. }
  2244. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2245. struct tss_segment_16 *tss)
  2246. {
  2247. int ret;
  2248. ctxt->_eip = tss->ip;
  2249. ctxt->eflags = tss->flag | 2;
  2250. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2251. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2252. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2253. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2254. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2255. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2256. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2257. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2258. /*
  2259. * SDM says that segment selectors are loaded before segment
  2260. * descriptors
  2261. */
  2262. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2263. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2264. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2265. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2266. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2267. /*
  2268. * Now load segment descriptors. If fault happens at this stage
  2269. * it is handled in a context of new task
  2270. */
  2271. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2272. if (ret != X86EMUL_CONTINUE)
  2273. return ret;
  2274. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2275. if (ret != X86EMUL_CONTINUE)
  2276. return ret;
  2277. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2278. if (ret != X86EMUL_CONTINUE)
  2279. return ret;
  2280. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2281. if (ret != X86EMUL_CONTINUE)
  2282. return ret;
  2283. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2284. if (ret != X86EMUL_CONTINUE)
  2285. return ret;
  2286. return X86EMUL_CONTINUE;
  2287. }
  2288. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2289. u16 tss_selector, u16 old_tss_sel,
  2290. ulong old_tss_base, struct desc_struct *new_desc)
  2291. {
  2292. const struct x86_emulate_ops *ops = ctxt->ops;
  2293. struct tss_segment_16 tss_seg;
  2294. int ret;
  2295. u32 new_tss_base = get_desc_base(new_desc);
  2296. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2297. &ctxt->exception);
  2298. if (ret != X86EMUL_CONTINUE)
  2299. /* FIXME: need to provide precise fault address */
  2300. return ret;
  2301. save_state_to_tss16(ctxt, &tss_seg);
  2302. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2303. &ctxt->exception);
  2304. if (ret != X86EMUL_CONTINUE)
  2305. /* FIXME: need to provide precise fault address */
  2306. return ret;
  2307. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2308. &ctxt->exception);
  2309. if (ret != X86EMUL_CONTINUE)
  2310. /* FIXME: need to provide precise fault address */
  2311. return ret;
  2312. if (old_tss_sel != 0xffff) {
  2313. tss_seg.prev_task_link = old_tss_sel;
  2314. ret = ops->write_std(ctxt, new_tss_base,
  2315. &tss_seg.prev_task_link,
  2316. sizeof tss_seg.prev_task_link,
  2317. &ctxt->exception);
  2318. if (ret != X86EMUL_CONTINUE)
  2319. /* FIXME: need to provide precise fault address */
  2320. return ret;
  2321. }
  2322. return load_state_from_tss16(ctxt, &tss_seg);
  2323. }
  2324. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2325. struct tss_segment_32 *tss)
  2326. {
  2327. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2328. tss->eip = ctxt->_eip;
  2329. tss->eflags = ctxt->eflags;
  2330. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2331. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2332. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2333. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2334. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2335. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2336. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2337. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2338. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2339. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2340. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2341. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2342. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2343. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2344. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2345. }
  2346. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2347. struct tss_segment_32 *tss)
  2348. {
  2349. int ret;
  2350. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2351. return emulate_gp(ctxt, 0);
  2352. ctxt->_eip = tss->eip;
  2353. ctxt->eflags = tss->eflags | 2;
  2354. /* General purpose registers */
  2355. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2356. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2357. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2358. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2359. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2360. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2361. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2362. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2363. /*
  2364. * SDM says that segment selectors are loaded before segment
  2365. * descriptors
  2366. */
  2367. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2368. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2369. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2370. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2371. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2372. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2373. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2374. /*
  2375. * If we're switching between Protected Mode and VM86, we need to make
  2376. * sure to update the mode before loading the segment descriptors so
  2377. * that the selectors are interpreted correctly.
  2378. *
  2379. * Need to get rflags to the vcpu struct immediately because it
  2380. * influences the CPL which is checked at least when loading the segment
  2381. * descriptors and when pushing an error code to the new kernel stack.
  2382. *
  2383. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2384. */
  2385. if (ctxt->eflags & X86_EFLAGS_VM)
  2386. ctxt->mode = X86EMUL_MODE_VM86;
  2387. else
  2388. ctxt->mode = X86EMUL_MODE_PROT32;
  2389. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2390. /*
  2391. * Now load segment descriptors. If fault happenes at this stage
  2392. * it is handled in a context of new task
  2393. */
  2394. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2395. if (ret != X86EMUL_CONTINUE)
  2396. return ret;
  2397. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2398. if (ret != X86EMUL_CONTINUE)
  2399. return ret;
  2400. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2401. if (ret != X86EMUL_CONTINUE)
  2402. return ret;
  2403. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2404. if (ret != X86EMUL_CONTINUE)
  2405. return ret;
  2406. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2407. if (ret != X86EMUL_CONTINUE)
  2408. return ret;
  2409. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2410. if (ret != X86EMUL_CONTINUE)
  2411. return ret;
  2412. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2413. if (ret != X86EMUL_CONTINUE)
  2414. return ret;
  2415. return X86EMUL_CONTINUE;
  2416. }
  2417. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2418. u16 tss_selector, u16 old_tss_sel,
  2419. ulong old_tss_base, struct desc_struct *new_desc)
  2420. {
  2421. const struct x86_emulate_ops *ops = ctxt->ops;
  2422. struct tss_segment_32 tss_seg;
  2423. int ret;
  2424. u32 new_tss_base = get_desc_base(new_desc);
  2425. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2426. &ctxt->exception);
  2427. if (ret != X86EMUL_CONTINUE)
  2428. /* FIXME: need to provide precise fault address */
  2429. return ret;
  2430. save_state_to_tss32(ctxt, &tss_seg);
  2431. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2432. &ctxt->exception);
  2433. if (ret != X86EMUL_CONTINUE)
  2434. /* FIXME: need to provide precise fault address */
  2435. return ret;
  2436. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2437. &ctxt->exception);
  2438. if (ret != X86EMUL_CONTINUE)
  2439. /* FIXME: need to provide precise fault address */
  2440. return ret;
  2441. if (old_tss_sel != 0xffff) {
  2442. tss_seg.prev_task_link = old_tss_sel;
  2443. ret = ops->write_std(ctxt, new_tss_base,
  2444. &tss_seg.prev_task_link,
  2445. sizeof tss_seg.prev_task_link,
  2446. &ctxt->exception);
  2447. if (ret != X86EMUL_CONTINUE)
  2448. /* FIXME: need to provide precise fault address */
  2449. return ret;
  2450. }
  2451. return load_state_from_tss32(ctxt, &tss_seg);
  2452. }
  2453. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2454. u16 tss_selector, int idt_index, int reason,
  2455. bool has_error_code, u32 error_code)
  2456. {
  2457. const struct x86_emulate_ops *ops = ctxt->ops;
  2458. struct desc_struct curr_tss_desc, next_tss_desc;
  2459. int ret;
  2460. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2461. ulong old_tss_base =
  2462. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2463. u32 desc_limit;
  2464. ulong desc_addr;
  2465. /* FIXME: old_tss_base == ~0 ? */
  2466. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2467. if (ret != X86EMUL_CONTINUE)
  2468. return ret;
  2469. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2470. if (ret != X86EMUL_CONTINUE)
  2471. return ret;
  2472. /* FIXME: check that next_tss_desc is tss */
  2473. /*
  2474. * Check privileges. The three cases are task switch caused by...
  2475. *
  2476. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2477. * 2. Exception/IRQ/iret: No check is performed
  2478. * 3. jmp/call to TSS: Check against DPL of the TSS
  2479. */
  2480. if (reason == TASK_SWITCH_GATE) {
  2481. if (idt_index != -1) {
  2482. /* Software interrupts */
  2483. struct desc_struct task_gate_desc;
  2484. int dpl;
  2485. ret = read_interrupt_descriptor(ctxt, idt_index,
  2486. &task_gate_desc);
  2487. if (ret != X86EMUL_CONTINUE)
  2488. return ret;
  2489. dpl = task_gate_desc.dpl;
  2490. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2491. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2492. }
  2493. } else if (reason != TASK_SWITCH_IRET) {
  2494. int dpl = next_tss_desc.dpl;
  2495. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2496. return emulate_gp(ctxt, tss_selector);
  2497. }
  2498. desc_limit = desc_limit_scaled(&next_tss_desc);
  2499. if (!next_tss_desc.p ||
  2500. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2501. desc_limit < 0x2b)) {
  2502. emulate_ts(ctxt, tss_selector & 0xfffc);
  2503. return X86EMUL_PROPAGATE_FAULT;
  2504. }
  2505. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2506. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2507. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2508. }
  2509. if (reason == TASK_SWITCH_IRET)
  2510. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2511. /* set back link to prev task only if NT bit is set in eflags
  2512. note that old_tss_sel is not used after this point */
  2513. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2514. old_tss_sel = 0xffff;
  2515. if (next_tss_desc.type & 8)
  2516. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2517. old_tss_base, &next_tss_desc);
  2518. else
  2519. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2520. old_tss_base, &next_tss_desc);
  2521. if (ret != X86EMUL_CONTINUE)
  2522. return ret;
  2523. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2524. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2525. if (reason != TASK_SWITCH_IRET) {
  2526. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2527. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2528. }
  2529. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2530. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2531. if (has_error_code) {
  2532. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2533. ctxt->lock_prefix = 0;
  2534. ctxt->src.val = (unsigned long) error_code;
  2535. ret = em_push(ctxt);
  2536. }
  2537. return ret;
  2538. }
  2539. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2540. u16 tss_selector, int idt_index, int reason,
  2541. bool has_error_code, u32 error_code)
  2542. {
  2543. int rc;
  2544. invalidate_registers(ctxt);
  2545. ctxt->_eip = ctxt->eip;
  2546. ctxt->dst.type = OP_NONE;
  2547. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2548. has_error_code, error_code);
  2549. if (rc == X86EMUL_CONTINUE) {
  2550. ctxt->eip = ctxt->_eip;
  2551. writeback_registers(ctxt);
  2552. }
  2553. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2554. }
  2555. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2556. struct operand *op)
  2557. {
  2558. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2559. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2560. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2561. }
  2562. static int em_das(struct x86_emulate_ctxt *ctxt)
  2563. {
  2564. u8 al, old_al;
  2565. bool af, cf, old_cf;
  2566. cf = ctxt->eflags & X86_EFLAGS_CF;
  2567. al = ctxt->dst.val;
  2568. old_al = al;
  2569. old_cf = cf;
  2570. cf = false;
  2571. af = ctxt->eflags & X86_EFLAGS_AF;
  2572. if ((al & 0x0f) > 9 || af) {
  2573. al -= 6;
  2574. cf = old_cf | (al >= 250);
  2575. af = true;
  2576. } else {
  2577. af = false;
  2578. }
  2579. if (old_al > 0x99 || old_cf) {
  2580. al -= 0x60;
  2581. cf = true;
  2582. }
  2583. ctxt->dst.val = al;
  2584. /* Set PF, ZF, SF */
  2585. ctxt->src.type = OP_IMM;
  2586. ctxt->src.val = 0;
  2587. ctxt->src.bytes = 1;
  2588. fastop(ctxt, em_or);
  2589. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2590. if (cf)
  2591. ctxt->eflags |= X86_EFLAGS_CF;
  2592. if (af)
  2593. ctxt->eflags |= X86_EFLAGS_AF;
  2594. return X86EMUL_CONTINUE;
  2595. }
  2596. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2597. {
  2598. u8 al, ah;
  2599. if (ctxt->src.val == 0)
  2600. return emulate_de(ctxt);
  2601. al = ctxt->dst.val & 0xff;
  2602. ah = al / ctxt->src.val;
  2603. al %= ctxt->src.val;
  2604. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2605. /* Set PF, ZF, SF */
  2606. ctxt->src.type = OP_IMM;
  2607. ctxt->src.val = 0;
  2608. ctxt->src.bytes = 1;
  2609. fastop(ctxt, em_or);
  2610. return X86EMUL_CONTINUE;
  2611. }
  2612. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2613. {
  2614. u8 al = ctxt->dst.val & 0xff;
  2615. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2616. al = (al + (ah * ctxt->src.val)) & 0xff;
  2617. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2618. /* Set PF, ZF, SF */
  2619. ctxt->src.type = OP_IMM;
  2620. ctxt->src.val = 0;
  2621. ctxt->src.bytes = 1;
  2622. fastop(ctxt, em_or);
  2623. return X86EMUL_CONTINUE;
  2624. }
  2625. static int em_call(struct x86_emulate_ctxt *ctxt)
  2626. {
  2627. long rel = ctxt->src.val;
  2628. ctxt->src.val = (unsigned long)ctxt->_eip;
  2629. jmp_rel(ctxt, rel);
  2630. return em_push(ctxt);
  2631. }
  2632. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2633. {
  2634. u16 sel, old_cs;
  2635. ulong old_eip;
  2636. int rc;
  2637. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2638. old_eip = ctxt->_eip;
  2639. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2640. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2641. return X86EMUL_CONTINUE;
  2642. ctxt->_eip = 0;
  2643. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2644. ctxt->src.val = old_cs;
  2645. rc = em_push(ctxt);
  2646. if (rc != X86EMUL_CONTINUE)
  2647. return rc;
  2648. ctxt->src.val = old_eip;
  2649. return em_push(ctxt);
  2650. }
  2651. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2652. {
  2653. int rc;
  2654. ctxt->dst.type = OP_REG;
  2655. ctxt->dst.addr.reg = &ctxt->_eip;
  2656. ctxt->dst.bytes = ctxt->op_bytes;
  2657. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2658. if (rc != X86EMUL_CONTINUE)
  2659. return rc;
  2660. rsp_increment(ctxt, ctxt->src.val);
  2661. return X86EMUL_CONTINUE;
  2662. }
  2663. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2664. {
  2665. /* Write back the register source. */
  2666. ctxt->src.val = ctxt->dst.val;
  2667. write_register_operand(&ctxt->src);
  2668. /* Write back the memory destination with implicit LOCK prefix. */
  2669. ctxt->dst.val = ctxt->src.orig_val;
  2670. ctxt->lock_prefix = 1;
  2671. return X86EMUL_CONTINUE;
  2672. }
  2673. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2674. {
  2675. ctxt->dst.val = ctxt->src2.val;
  2676. return fastop(ctxt, em_imul);
  2677. }
  2678. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2679. {
  2680. ctxt->dst.type = OP_REG;
  2681. ctxt->dst.bytes = ctxt->src.bytes;
  2682. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2683. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2684. return X86EMUL_CONTINUE;
  2685. }
  2686. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2687. {
  2688. u64 tsc = 0;
  2689. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2690. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2691. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2692. return X86EMUL_CONTINUE;
  2693. }
  2694. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2695. {
  2696. u64 pmc;
  2697. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2698. return emulate_gp(ctxt, 0);
  2699. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2700. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2701. return X86EMUL_CONTINUE;
  2702. }
  2703. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2704. {
  2705. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2706. return X86EMUL_CONTINUE;
  2707. }
  2708. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2709. {
  2710. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2711. return emulate_gp(ctxt, 0);
  2712. /* Disable writeback. */
  2713. ctxt->dst.type = OP_NONE;
  2714. return X86EMUL_CONTINUE;
  2715. }
  2716. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2717. {
  2718. unsigned long val;
  2719. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2720. val = ctxt->src.val & ~0ULL;
  2721. else
  2722. val = ctxt->src.val & ~0U;
  2723. /* #UD condition is already handled. */
  2724. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2725. return emulate_gp(ctxt, 0);
  2726. /* Disable writeback. */
  2727. ctxt->dst.type = OP_NONE;
  2728. return X86EMUL_CONTINUE;
  2729. }
  2730. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2731. {
  2732. u64 msr_data;
  2733. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2734. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2735. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2736. return emulate_gp(ctxt, 0);
  2737. return X86EMUL_CONTINUE;
  2738. }
  2739. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2740. {
  2741. u64 msr_data;
  2742. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2743. return emulate_gp(ctxt, 0);
  2744. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2745. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2746. return X86EMUL_CONTINUE;
  2747. }
  2748. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2749. {
  2750. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2751. return emulate_ud(ctxt);
  2752. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2753. return X86EMUL_CONTINUE;
  2754. }
  2755. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2756. {
  2757. u16 sel = ctxt->src.val;
  2758. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2759. return emulate_ud(ctxt);
  2760. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2761. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2762. /* Disable writeback. */
  2763. ctxt->dst.type = OP_NONE;
  2764. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2765. }
  2766. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2767. {
  2768. u16 sel = ctxt->src.val;
  2769. /* Disable writeback. */
  2770. ctxt->dst.type = OP_NONE;
  2771. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2772. }
  2773. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2774. {
  2775. u16 sel = ctxt->src.val;
  2776. /* Disable writeback. */
  2777. ctxt->dst.type = OP_NONE;
  2778. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2779. }
  2780. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2781. {
  2782. int rc;
  2783. ulong linear;
  2784. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2785. if (rc == X86EMUL_CONTINUE)
  2786. ctxt->ops->invlpg(ctxt, linear);
  2787. /* Disable writeback. */
  2788. ctxt->dst.type = OP_NONE;
  2789. return X86EMUL_CONTINUE;
  2790. }
  2791. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2792. {
  2793. ulong cr0;
  2794. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2795. cr0 &= ~X86_CR0_TS;
  2796. ctxt->ops->set_cr(ctxt, 0, cr0);
  2797. return X86EMUL_CONTINUE;
  2798. }
  2799. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2800. {
  2801. int rc;
  2802. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2803. return X86EMUL_UNHANDLEABLE;
  2804. rc = ctxt->ops->fix_hypercall(ctxt);
  2805. if (rc != X86EMUL_CONTINUE)
  2806. return rc;
  2807. /* Let the processor re-execute the fixed hypercall */
  2808. ctxt->_eip = ctxt->eip;
  2809. /* Disable writeback. */
  2810. ctxt->dst.type = OP_NONE;
  2811. return X86EMUL_CONTINUE;
  2812. }
  2813. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2814. void (*get)(struct x86_emulate_ctxt *ctxt,
  2815. struct desc_ptr *ptr))
  2816. {
  2817. struct desc_ptr desc_ptr;
  2818. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2819. ctxt->op_bytes = 8;
  2820. get(ctxt, &desc_ptr);
  2821. if (ctxt->op_bytes == 2) {
  2822. ctxt->op_bytes = 4;
  2823. desc_ptr.address &= 0x00ffffff;
  2824. }
  2825. /* Disable writeback. */
  2826. ctxt->dst.type = OP_NONE;
  2827. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2828. &desc_ptr, 2 + ctxt->op_bytes);
  2829. }
  2830. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2831. {
  2832. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2833. }
  2834. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2835. {
  2836. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2837. }
  2838. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2839. {
  2840. struct desc_ptr desc_ptr;
  2841. int rc;
  2842. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2843. ctxt->op_bytes = 8;
  2844. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2845. &desc_ptr.size, &desc_ptr.address,
  2846. ctxt->op_bytes);
  2847. if (rc != X86EMUL_CONTINUE)
  2848. return rc;
  2849. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2850. /* Disable writeback. */
  2851. ctxt->dst.type = OP_NONE;
  2852. return X86EMUL_CONTINUE;
  2853. }
  2854. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2855. {
  2856. int rc;
  2857. rc = ctxt->ops->fix_hypercall(ctxt);
  2858. /* Disable writeback. */
  2859. ctxt->dst.type = OP_NONE;
  2860. return rc;
  2861. }
  2862. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2863. {
  2864. struct desc_ptr desc_ptr;
  2865. int rc;
  2866. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2867. ctxt->op_bytes = 8;
  2868. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2869. &desc_ptr.size, &desc_ptr.address,
  2870. ctxt->op_bytes);
  2871. if (rc != X86EMUL_CONTINUE)
  2872. return rc;
  2873. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2874. /* Disable writeback. */
  2875. ctxt->dst.type = OP_NONE;
  2876. return X86EMUL_CONTINUE;
  2877. }
  2878. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2879. {
  2880. ctxt->dst.bytes = 2;
  2881. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2882. return X86EMUL_CONTINUE;
  2883. }
  2884. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2885. {
  2886. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2887. | (ctxt->src.val & 0x0f));
  2888. ctxt->dst.type = OP_NONE;
  2889. return X86EMUL_CONTINUE;
  2890. }
  2891. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2892. {
  2893. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2894. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2895. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2896. jmp_rel(ctxt, ctxt->src.val);
  2897. return X86EMUL_CONTINUE;
  2898. }
  2899. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2900. {
  2901. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2902. jmp_rel(ctxt, ctxt->src.val);
  2903. return X86EMUL_CONTINUE;
  2904. }
  2905. static int em_in(struct x86_emulate_ctxt *ctxt)
  2906. {
  2907. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2908. &ctxt->dst.val))
  2909. return X86EMUL_IO_NEEDED;
  2910. return X86EMUL_CONTINUE;
  2911. }
  2912. static int em_out(struct x86_emulate_ctxt *ctxt)
  2913. {
  2914. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2915. &ctxt->src.val, 1);
  2916. /* Disable writeback. */
  2917. ctxt->dst.type = OP_NONE;
  2918. return X86EMUL_CONTINUE;
  2919. }
  2920. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2921. {
  2922. if (emulator_bad_iopl(ctxt))
  2923. return emulate_gp(ctxt, 0);
  2924. ctxt->eflags &= ~X86_EFLAGS_IF;
  2925. return X86EMUL_CONTINUE;
  2926. }
  2927. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2928. {
  2929. if (emulator_bad_iopl(ctxt))
  2930. return emulate_gp(ctxt, 0);
  2931. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2932. ctxt->eflags |= X86_EFLAGS_IF;
  2933. return X86EMUL_CONTINUE;
  2934. }
  2935. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2936. {
  2937. u32 eax, ebx, ecx, edx;
  2938. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2939. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2940. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2941. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2942. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2943. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2944. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2945. return X86EMUL_CONTINUE;
  2946. }
  2947. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2948. {
  2949. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2950. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2951. return X86EMUL_CONTINUE;
  2952. }
  2953. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2954. {
  2955. switch (ctxt->op_bytes) {
  2956. #ifdef CONFIG_X86_64
  2957. case 8:
  2958. asm("bswap %0" : "+r"(ctxt->dst.val));
  2959. break;
  2960. #endif
  2961. default:
  2962. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2963. break;
  2964. }
  2965. return X86EMUL_CONTINUE;
  2966. }
  2967. static bool valid_cr(int nr)
  2968. {
  2969. switch (nr) {
  2970. case 0:
  2971. case 2 ... 4:
  2972. case 8:
  2973. return true;
  2974. default:
  2975. return false;
  2976. }
  2977. }
  2978. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2979. {
  2980. if (!valid_cr(ctxt->modrm_reg))
  2981. return emulate_ud(ctxt);
  2982. return X86EMUL_CONTINUE;
  2983. }
  2984. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2985. {
  2986. u64 new_val = ctxt->src.val64;
  2987. int cr = ctxt->modrm_reg;
  2988. u64 efer = 0;
  2989. static u64 cr_reserved_bits[] = {
  2990. 0xffffffff00000000ULL,
  2991. 0, 0, 0, /* CR3 checked later */
  2992. CR4_RESERVED_BITS,
  2993. 0, 0, 0,
  2994. CR8_RESERVED_BITS,
  2995. };
  2996. if (!valid_cr(cr))
  2997. return emulate_ud(ctxt);
  2998. if (new_val & cr_reserved_bits[cr])
  2999. return emulate_gp(ctxt, 0);
  3000. switch (cr) {
  3001. case 0: {
  3002. u64 cr4;
  3003. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3004. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3005. return emulate_gp(ctxt, 0);
  3006. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3007. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3008. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3009. !(cr4 & X86_CR4_PAE))
  3010. return emulate_gp(ctxt, 0);
  3011. break;
  3012. }
  3013. case 3: {
  3014. u64 rsvd = 0;
  3015. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3016. if (efer & EFER_LMA)
  3017. rsvd = CR3_L_MODE_RESERVED_BITS;
  3018. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  3019. rsvd = CR3_PAE_RESERVED_BITS;
  3020. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  3021. rsvd = CR3_NONPAE_RESERVED_BITS;
  3022. if (new_val & rsvd)
  3023. return emulate_gp(ctxt, 0);
  3024. break;
  3025. }
  3026. case 4: {
  3027. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3028. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3029. return emulate_gp(ctxt, 0);
  3030. break;
  3031. }
  3032. }
  3033. return X86EMUL_CONTINUE;
  3034. }
  3035. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3036. {
  3037. unsigned long dr7;
  3038. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3039. /* Check if DR7.Global_Enable is set */
  3040. return dr7 & (1 << 13);
  3041. }
  3042. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3043. {
  3044. int dr = ctxt->modrm_reg;
  3045. u64 cr4;
  3046. if (dr > 7)
  3047. return emulate_ud(ctxt);
  3048. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3049. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3050. return emulate_ud(ctxt);
  3051. if (check_dr7_gd(ctxt))
  3052. return emulate_db(ctxt);
  3053. return X86EMUL_CONTINUE;
  3054. }
  3055. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3056. {
  3057. u64 new_val = ctxt->src.val64;
  3058. int dr = ctxt->modrm_reg;
  3059. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3060. return emulate_gp(ctxt, 0);
  3061. return check_dr_read(ctxt);
  3062. }
  3063. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3064. {
  3065. u64 efer;
  3066. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3067. if (!(efer & EFER_SVME))
  3068. return emulate_ud(ctxt);
  3069. return X86EMUL_CONTINUE;
  3070. }
  3071. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3072. {
  3073. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3074. /* Valid physical address? */
  3075. if (rax & 0xffff000000000000ULL)
  3076. return emulate_gp(ctxt, 0);
  3077. return check_svme(ctxt);
  3078. }
  3079. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3080. {
  3081. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3082. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3083. return emulate_ud(ctxt);
  3084. return X86EMUL_CONTINUE;
  3085. }
  3086. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3087. {
  3088. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3089. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3090. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3091. (rcx > 3))
  3092. return emulate_gp(ctxt, 0);
  3093. return X86EMUL_CONTINUE;
  3094. }
  3095. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3096. {
  3097. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3098. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3099. return emulate_gp(ctxt, 0);
  3100. return X86EMUL_CONTINUE;
  3101. }
  3102. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3103. {
  3104. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3105. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3106. return emulate_gp(ctxt, 0);
  3107. return X86EMUL_CONTINUE;
  3108. }
  3109. #define D(_y) { .flags = (_y) }
  3110. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  3111. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  3112. .check_perm = (_p) }
  3113. #define N D(NotImpl)
  3114. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3115. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3116. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3117. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3118. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3119. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3120. #define II(_f, _e, _i) \
  3121. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  3122. #define IIP(_f, _e, _i, _p) \
  3123. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  3124. .check_perm = (_p) }
  3125. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3126. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3127. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3128. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3129. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3130. #define I2bvIP(_f, _e, _i, _p) \
  3131. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3132. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3133. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3134. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3135. static const struct opcode group7_rm1[] = {
  3136. DI(SrcNone | Priv, monitor),
  3137. DI(SrcNone | Priv, mwait),
  3138. N, N, N, N, N, N,
  3139. };
  3140. static const struct opcode group7_rm3[] = {
  3141. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3142. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  3143. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3144. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3145. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3146. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3147. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3148. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3149. };
  3150. static const struct opcode group7_rm7[] = {
  3151. N,
  3152. DIP(SrcNone, rdtscp, check_rdtsc),
  3153. N, N, N, N, N, N,
  3154. };
  3155. static const struct opcode group1[] = {
  3156. F(Lock, em_add),
  3157. F(Lock | PageTable, em_or),
  3158. F(Lock, em_adc),
  3159. F(Lock, em_sbb),
  3160. F(Lock | PageTable, em_and),
  3161. F(Lock, em_sub),
  3162. F(Lock, em_xor),
  3163. F(NoWrite, em_cmp),
  3164. };
  3165. static const struct opcode group1A[] = {
  3166. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3167. };
  3168. static const struct opcode group2[] = {
  3169. F(DstMem | ModRM, em_rol),
  3170. F(DstMem | ModRM, em_ror),
  3171. F(DstMem | ModRM, em_rcl),
  3172. F(DstMem | ModRM, em_rcr),
  3173. F(DstMem | ModRM, em_shl),
  3174. F(DstMem | ModRM, em_shr),
  3175. F(DstMem | ModRM, em_shl),
  3176. F(DstMem | ModRM, em_sar),
  3177. };
  3178. static const struct opcode group3[] = {
  3179. F(DstMem | SrcImm | NoWrite, em_test),
  3180. F(DstMem | SrcImm | NoWrite, em_test),
  3181. F(DstMem | SrcNone | Lock, em_not),
  3182. F(DstMem | SrcNone | Lock, em_neg),
  3183. I(SrcMem, em_mul_ex),
  3184. I(SrcMem, em_imul_ex),
  3185. I(SrcMem, em_div_ex),
  3186. I(SrcMem, em_idiv_ex),
  3187. };
  3188. static const struct opcode group4[] = {
  3189. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3190. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3191. N, N, N, N, N, N,
  3192. };
  3193. static const struct opcode group5[] = {
  3194. F(DstMem | SrcNone | Lock, em_inc),
  3195. F(DstMem | SrcNone | Lock, em_dec),
  3196. I(SrcMem | Stack, em_grp45),
  3197. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3198. I(SrcMem | Stack, em_grp45),
  3199. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3200. I(SrcMem | Stack, em_grp45), D(Undefined),
  3201. };
  3202. static const struct opcode group6[] = {
  3203. DI(Prot, sldt),
  3204. DI(Prot, str),
  3205. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3206. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3207. N, N, N, N,
  3208. };
  3209. static const struct group_dual group7 = { {
  3210. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3211. II(Mov | DstMem | Priv, em_sidt, sidt),
  3212. II(SrcMem | Priv, em_lgdt, lgdt),
  3213. II(SrcMem | Priv, em_lidt, lidt),
  3214. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3215. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3216. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3217. }, {
  3218. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3219. EXT(0, group7_rm1),
  3220. N, EXT(0, group7_rm3),
  3221. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3222. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3223. EXT(0, group7_rm7),
  3224. } };
  3225. static const struct opcode group8[] = {
  3226. N, N, N, N,
  3227. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3228. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3229. F(DstMem | SrcImmByte | Lock, em_btr),
  3230. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3231. };
  3232. static const struct group_dual group9 = { {
  3233. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3234. }, {
  3235. N, N, N, N, N, N, N, N,
  3236. } };
  3237. static const struct opcode group11[] = {
  3238. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3239. X7(D(Undefined)),
  3240. };
  3241. static const struct gprefix pfx_0f_6f_0f_7f = {
  3242. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3243. };
  3244. static const struct gprefix pfx_vmovntpx = {
  3245. I(0, em_mov), N, N, N,
  3246. };
  3247. static const struct escape escape_d9 = { {
  3248. N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
  3249. }, {
  3250. /* 0xC0 - 0xC7 */
  3251. N, N, N, N, N, N, N, N,
  3252. /* 0xC8 - 0xCF */
  3253. N, N, N, N, N, N, N, N,
  3254. /* 0xD0 - 0xC7 */
  3255. N, N, N, N, N, N, N, N,
  3256. /* 0xD8 - 0xDF */
  3257. N, N, N, N, N, N, N, N,
  3258. /* 0xE0 - 0xE7 */
  3259. N, N, N, N, N, N, N, N,
  3260. /* 0xE8 - 0xEF */
  3261. N, N, N, N, N, N, N, N,
  3262. /* 0xF0 - 0xF7 */
  3263. N, N, N, N, N, N, N, N,
  3264. /* 0xF8 - 0xFF */
  3265. N, N, N, N, N, N, N, N,
  3266. } };
  3267. static const struct escape escape_db = { {
  3268. N, N, N, N, N, N, N, N,
  3269. }, {
  3270. /* 0xC0 - 0xC7 */
  3271. N, N, N, N, N, N, N, N,
  3272. /* 0xC8 - 0xCF */
  3273. N, N, N, N, N, N, N, N,
  3274. /* 0xD0 - 0xC7 */
  3275. N, N, N, N, N, N, N, N,
  3276. /* 0xD8 - 0xDF */
  3277. N, N, N, N, N, N, N, N,
  3278. /* 0xE0 - 0xE7 */
  3279. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3280. /* 0xE8 - 0xEF */
  3281. N, N, N, N, N, N, N, N,
  3282. /* 0xF0 - 0xF7 */
  3283. N, N, N, N, N, N, N, N,
  3284. /* 0xF8 - 0xFF */
  3285. N, N, N, N, N, N, N, N,
  3286. } };
  3287. static const struct escape escape_dd = { {
  3288. N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
  3289. }, {
  3290. /* 0xC0 - 0xC7 */
  3291. N, N, N, N, N, N, N, N,
  3292. /* 0xC8 - 0xCF */
  3293. N, N, N, N, N, N, N, N,
  3294. /* 0xD0 - 0xC7 */
  3295. N, N, N, N, N, N, N, N,
  3296. /* 0xD8 - 0xDF */
  3297. N, N, N, N, N, N, N, N,
  3298. /* 0xE0 - 0xE7 */
  3299. N, N, N, N, N, N, N, N,
  3300. /* 0xE8 - 0xEF */
  3301. N, N, N, N, N, N, N, N,
  3302. /* 0xF0 - 0xF7 */
  3303. N, N, N, N, N, N, N, N,
  3304. /* 0xF8 - 0xFF */
  3305. N, N, N, N, N, N, N, N,
  3306. } };
  3307. static const struct opcode opcode_table[256] = {
  3308. /* 0x00 - 0x07 */
  3309. F6ALU(Lock, em_add),
  3310. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3311. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3312. /* 0x08 - 0x0F */
  3313. F6ALU(Lock | PageTable, em_or),
  3314. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3315. N,
  3316. /* 0x10 - 0x17 */
  3317. F6ALU(Lock, em_adc),
  3318. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3319. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3320. /* 0x18 - 0x1F */
  3321. F6ALU(Lock, em_sbb),
  3322. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3323. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3324. /* 0x20 - 0x27 */
  3325. F6ALU(Lock | PageTable, em_and), N, N,
  3326. /* 0x28 - 0x2F */
  3327. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3328. /* 0x30 - 0x37 */
  3329. F6ALU(Lock, em_xor), N, N,
  3330. /* 0x38 - 0x3F */
  3331. F6ALU(NoWrite, em_cmp), N, N,
  3332. /* 0x40 - 0x4F */
  3333. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3334. /* 0x50 - 0x57 */
  3335. X8(I(SrcReg | Stack, em_push)),
  3336. /* 0x58 - 0x5F */
  3337. X8(I(DstReg | Stack, em_pop)),
  3338. /* 0x60 - 0x67 */
  3339. I(ImplicitOps | Stack | No64, em_pusha),
  3340. I(ImplicitOps | Stack | No64, em_popa),
  3341. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3342. N, N, N, N,
  3343. /* 0x68 - 0x6F */
  3344. I(SrcImm | Mov | Stack, em_push),
  3345. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3346. I(SrcImmByte | Mov | Stack, em_push),
  3347. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3348. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3349. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3350. /* 0x70 - 0x7F */
  3351. X16(D(SrcImmByte)),
  3352. /* 0x80 - 0x87 */
  3353. G(ByteOp | DstMem | SrcImm, group1),
  3354. G(DstMem | SrcImm, group1),
  3355. G(ByteOp | DstMem | SrcImm | No64, group1),
  3356. G(DstMem | SrcImmByte, group1),
  3357. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3358. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3359. /* 0x88 - 0x8F */
  3360. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3361. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3362. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3363. D(ModRM | SrcMem | NoAccess | DstReg),
  3364. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3365. G(0, group1A),
  3366. /* 0x90 - 0x97 */
  3367. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3368. /* 0x98 - 0x9F */
  3369. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3370. I(SrcImmFAddr | No64, em_call_far), N,
  3371. II(ImplicitOps | Stack, em_pushf, pushf),
  3372. II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
  3373. /* 0xA0 - 0xA7 */
  3374. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3375. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3376. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3377. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
  3378. /* 0xA8 - 0xAF */
  3379. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3380. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3381. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3382. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
  3383. /* 0xB0 - 0xB7 */
  3384. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3385. /* 0xB8 - 0xBF */
  3386. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3387. /* 0xC0 - 0xC7 */
  3388. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3389. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3390. I(ImplicitOps | Stack, em_ret),
  3391. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3392. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3393. G(ByteOp, group11), G(0, group11),
  3394. /* 0xC8 - 0xCF */
  3395. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3396. N, I(ImplicitOps | Stack, em_ret_far),
  3397. D(ImplicitOps), DI(SrcImmByte, intn),
  3398. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3399. /* 0xD0 - 0xD7 */
  3400. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3401. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3402. I(DstAcc | SrcImmUByte | No64, em_aam),
  3403. I(DstAcc | SrcImmUByte | No64, em_aad), N,
  3404. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3405. /* 0xD8 - 0xDF */
  3406. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3407. /* 0xE0 - 0xE7 */
  3408. X3(I(SrcImmByte, em_loop)),
  3409. I(SrcImmByte, em_jcxz),
  3410. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3411. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3412. /* 0xE8 - 0xEF */
  3413. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3414. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3415. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3416. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3417. /* 0xF0 - 0xF7 */
  3418. N, DI(ImplicitOps, icebp), N, N,
  3419. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3420. G(ByteOp, group3), G(0, group3),
  3421. /* 0xF8 - 0xFF */
  3422. D(ImplicitOps), D(ImplicitOps),
  3423. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3424. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3425. };
  3426. static const struct opcode twobyte_table[256] = {
  3427. /* 0x00 - 0x0F */
  3428. G(0, group6), GD(0, &group7), N, N,
  3429. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3430. II(ImplicitOps | Priv, em_clts, clts), N,
  3431. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3432. N, D(ImplicitOps | ModRM), N, N,
  3433. /* 0x10 - 0x1F */
  3434. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3435. /* 0x20 - 0x2F */
  3436. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3437. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3438. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3439. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3440. N, N, N, N,
  3441. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3442. N, N, N, N,
  3443. /* 0x30 - 0x3F */
  3444. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3445. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3446. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3447. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3448. I(ImplicitOps | VendorSpecific, em_sysenter),
  3449. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3450. N, N,
  3451. N, N, N, N, N, N, N, N,
  3452. /* 0x40 - 0x4F */
  3453. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3454. /* 0x50 - 0x5F */
  3455. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3456. /* 0x60 - 0x6F */
  3457. N, N, N, N,
  3458. N, N, N, N,
  3459. N, N, N, N,
  3460. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3461. /* 0x70 - 0x7F */
  3462. N, N, N, N,
  3463. N, N, N, N,
  3464. N, N, N, N,
  3465. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3466. /* 0x80 - 0x8F */
  3467. X16(D(SrcImm)),
  3468. /* 0x90 - 0x9F */
  3469. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3470. /* 0xA0 - 0xA7 */
  3471. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3472. II(ImplicitOps, em_cpuid, cpuid),
  3473. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3474. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3475. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3476. /* 0xA8 - 0xAF */
  3477. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3478. DI(ImplicitOps, rsm),
  3479. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3480. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3481. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3482. D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
  3483. /* 0xB0 - 0xB7 */
  3484. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3485. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3486. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3487. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3488. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3489. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3490. /* 0xB8 - 0xBF */
  3491. N, N,
  3492. G(BitOp, group8),
  3493. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3494. F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
  3495. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3496. /* 0xC0 - 0xC7 */
  3497. D2bv(DstMem | SrcReg | ModRM | Lock),
  3498. N, D(DstMem | SrcReg | ModRM | Mov),
  3499. N, N, N, GD(0, &group9),
  3500. /* 0xC8 - 0xCF */
  3501. X8(I(DstReg, em_bswap)),
  3502. /* 0xD0 - 0xDF */
  3503. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3504. /* 0xE0 - 0xEF */
  3505. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3506. /* 0xF0 - 0xFF */
  3507. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3508. };
  3509. #undef D
  3510. #undef N
  3511. #undef G
  3512. #undef GD
  3513. #undef I
  3514. #undef GP
  3515. #undef EXT
  3516. #undef D2bv
  3517. #undef D2bvIP
  3518. #undef I2bv
  3519. #undef I2bvIP
  3520. #undef I6ALU
  3521. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3522. {
  3523. unsigned size;
  3524. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3525. if (size == 8)
  3526. size = 4;
  3527. return size;
  3528. }
  3529. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3530. unsigned size, bool sign_extension)
  3531. {
  3532. int rc = X86EMUL_CONTINUE;
  3533. op->type = OP_IMM;
  3534. op->bytes = size;
  3535. op->addr.mem.ea = ctxt->_eip;
  3536. /* NB. Immediates are sign-extended as necessary. */
  3537. switch (op->bytes) {
  3538. case 1:
  3539. op->val = insn_fetch(s8, ctxt);
  3540. break;
  3541. case 2:
  3542. op->val = insn_fetch(s16, ctxt);
  3543. break;
  3544. case 4:
  3545. op->val = insn_fetch(s32, ctxt);
  3546. break;
  3547. case 8:
  3548. op->val = insn_fetch(s64, ctxt);
  3549. break;
  3550. }
  3551. if (!sign_extension) {
  3552. switch (op->bytes) {
  3553. case 1:
  3554. op->val &= 0xff;
  3555. break;
  3556. case 2:
  3557. op->val &= 0xffff;
  3558. break;
  3559. case 4:
  3560. op->val &= 0xffffffff;
  3561. break;
  3562. }
  3563. }
  3564. done:
  3565. return rc;
  3566. }
  3567. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3568. unsigned d)
  3569. {
  3570. int rc = X86EMUL_CONTINUE;
  3571. switch (d) {
  3572. case OpReg:
  3573. decode_register_operand(ctxt, op);
  3574. break;
  3575. case OpImmUByte:
  3576. rc = decode_imm(ctxt, op, 1, false);
  3577. break;
  3578. case OpMem:
  3579. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3580. mem_common:
  3581. *op = ctxt->memop;
  3582. ctxt->memopp = op;
  3583. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3584. fetch_bit_operand(ctxt);
  3585. op->orig_val = op->val;
  3586. break;
  3587. case OpMem64:
  3588. ctxt->memop.bytes = 8;
  3589. goto mem_common;
  3590. case OpAcc:
  3591. op->type = OP_REG;
  3592. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3593. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3594. fetch_register_operand(op);
  3595. op->orig_val = op->val;
  3596. break;
  3597. case OpDI:
  3598. op->type = OP_MEM;
  3599. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3600. op->addr.mem.ea =
  3601. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3602. op->addr.mem.seg = VCPU_SREG_ES;
  3603. op->val = 0;
  3604. op->count = 1;
  3605. break;
  3606. case OpDX:
  3607. op->type = OP_REG;
  3608. op->bytes = 2;
  3609. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3610. fetch_register_operand(op);
  3611. break;
  3612. case OpCL:
  3613. op->bytes = 1;
  3614. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3615. break;
  3616. case OpImmByte:
  3617. rc = decode_imm(ctxt, op, 1, true);
  3618. break;
  3619. case OpOne:
  3620. op->bytes = 1;
  3621. op->val = 1;
  3622. break;
  3623. case OpImm:
  3624. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3625. break;
  3626. case OpImm64:
  3627. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3628. break;
  3629. case OpMem8:
  3630. ctxt->memop.bytes = 1;
  3631. if (ctxt->memop.type == OP_REG) {
  3632. ctxt->memop.addr.reg = decode_register(ctxt, ctxt->modrm_rm, 1);
  3633. fetch_register_operand(&ctxt->memop);
  3634. }
  3635. goto mem_common;
  3636. case OpMem16:
  3637. ctxt->memop.bytes = 2;
  3638. goto mem_common;
  3639. case OpMem32:
  3640. ctxt->memop.bytes = 4;
  3641. goto mem_common;
  3642. case OpImmU16:
  3643. rc = decode_imm(ctxt, op, 2, false);
  3644. break;
  3645. case OpImmU:
  3646. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3647. break;
  3648. case OpSI:
  3649. op->type = OP_MEM;
  3650. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3651. op->addr.mem.ea =
  3652. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3653. op->addr.mem.seg = seg_override(ctxt);
  3654. op->val = 0;
  3655. op->count = 1;
  3656. break;
  3657. case OpXLat:
  3658. op->type = OP_MEM;
  3659. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3660. op->addr.mem.ea =
  3661. register_address(ctxt,
  3662. reg_read(ctxt, VCPU_REGS_RBX) +
  3663. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  3664. op->addr.mem.seg = seg_override(ctxt);
  3665. op->val = 0;
  3666. break;
  3667. case OpImmFAddr:
  3668. op->type = OP_IMM;
  3669. op->addr.mem.ea = ctxt->_eip;
  3670. op->bytes = ctxt->op_bytes + 2;
  3671. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3672. break;
  3673. case OpMemFAddr:
  3674. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3675. goto mem_common;
  3676. case OpES:
  3677. op->val = VCPU_SREG_ES;
  3678. break;
  3679. case OpCS:
  3680. op->val = VCPU_SREG_CS;
  3681. break;
  3682. case OpSS:
  3683. op->val = VCPU_SREG_SS;
  3684. break;
  3685. case OpDS:
  3686. op->val = VCPU_SREG_DS;
  3687. break;
  3688. case OpFS:
  3689. op->val = VCPU_SREG_FS;
  3690. break;
  3691. case OpGS:
  3692. op->val = VCPU_SREG_GS;
  3693. break;
  3694. case OpImplicit:
  3695. /* Special instructions do their own operand decoding. */
  3696. default:
  3697. op->type = OP_NONE; /* Disable writeback. */
  3698. break;
  3699. }
  3700. done:
  3701. return rc;
  3702. }
  3703. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3704. {
  3705. int rc = X86EMUL_CONTINUE;
  3706. int mode = ctxt->mode;
  3707. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3708. bool op_prefix = false;
  3709. struct opcode opcode;
  3710. ctxt->memop.type = OP_NONE;
  3711. ctxt->memopp = NULL;
  3712. ctxt->_eip = ctxt->eip;
  3713. ctxt->fetch.start = ctxt->_eip;
  3714. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3715. if (insn_len > 0)
  3716. memcpy(ctxt->fetch.data, insn, insn_len);
  3717. switch (mode) {
  3718. case X86EMUL_MODE_REAL:
  3719. case X86EMUL_MODE_VM86:
  3720. case X86EMUL_MODE_PROT16:
  3721. def_op_bytes = def_ad_bytes = 2;
  3722. break;
  3723. case X86EMUL_MODE_PROT32:
  3724. def_op_bytes = def_ad_bytes = 4;
  3725. break;
  3726. #ifdef CONFIG_X86_64
  3727. case X86EMUL_MODE_PROT64:
  3728. def_op_bytes = 4;
  3729. def_ad_bytes = 8;
  3730. break;
  3731. #endif
  3732. default:
  3733. return EMULATION_FAILED;
  3734. }
  3735. ctxt->op_bytes = def_op_bytes;
  3736. ctxt->ad_bytes = def_ad_bytes;
  3737. /* Legacy prefixes. */
  3738. for (;;) {
  3739. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3740. case 0x66: /* operand-size override */
  3741. op_prefix = true;
  3742. /* switch between 2/4 bytes */
  3743. ctxt->op_bytes = def_op_bytes ^ 6;
  3744. break;
  3745. case 0x67: /* address-size override */
  3746. if (mode == X86EMUL_MODE_PROT64)
  3747. /* switch between 4/8 bytes */
  3748. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3749. else
  3750. /* switch between 2/4 bytes */
  3751. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3752. break;
  3753. case 0x26: /* ES override */
  3754. case 0x2e: /* CS override */
  3755. case 0x36: /* SS override */
  3756. case 0x3e: /* DS override */
  3757. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3758. break;
  3759. case 0x64: /* FS override */
  3760. case 0x65: /* GS override */
  3761. set_seg_override(ctxt, ctxt->b & 7);
  3762. break;
  3763. case 0x40 ... 0x4f: /* REX */
  3764. if (mode != X86EMUL_MODE_PROT64)
  3765. goto done_prefixes;
  3766. ctxt->rex_prefix = ctxt->b;
  3767. continue;
  3768. case 0xf0: /* LOCK */
  3769. ctxt->lock_prefix = 1;
  3770. break;
  3771. case 0xf2: /* REPNE/REPNZ */
  3772. case 0xf3: /* REP/REPE/REPZ */
  3773. ctxt->rep_prefix = ctxt->b;
  3774. break;
  3775. default:
  3776. goto done_prefixes;
  3777. }
  3778. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3779. ctxt->rex_prefix = 0;
  3780. }
  3781. done_prefixes:
  3782. /* REX prefix. */
  3783. if (ctxt->rex_prefix & 8)
  3784. ctxt->op_bytes = 8; /* REX.W */
  3785. /* Opcode byte(s). */
  3786. opcode = opcode_table[ctxt->b];
  3787. /* Two-byte opcode? */
  3788. if (ctxt->b == 0x0f) {
  3789. ctxt->twobyte = 1;
  3790. ctxt->b = insn_fetch(u8, ctxt);
  3791. opcode = twobyte_table[ctxt->b];
  3792. }
  3793. ctxt->d = opcode.flags;
  3794. if (ctxt->d & ModRM)
  3795. ctxt->modrm = insn_fetch(u8, ctxt);
  3796. while (ctxt->d & GroupMask) {
  3797. switch (ctxt->d & GroupMask) {
  3798. case Group:
  3799. goffset = (ctxt->modrm >> 3) & 7;
  3800. opcode = opcode.u.group[goffset];
  3801. break;
  3802. case GroupDual:
  3803. goffset = (ctxt->modrm >> 3) & 7;
  3804. if ((ctxt->modrm >> 6) == 3)
  3805. opcode = opcode.u.gdual->mod3[goffset];
  3806. else
  3807. opcode = opcode.u.gdual->mod012[goffset];
  3808. break;
  3809. case RMExt:
  3810. goffset = ctxt->modrm & 7;
  3811. opcode = opcode.u.group[goffset];
  3812. break;
  3813. case Prefix:
  3814. if (ctxt->rep_prefix && op_prefix)
  3815. return EMULATION_FAILED;
  3816. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3817. switch (simd_prefix) {
  3818. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3819. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3820. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3821. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3822. }
  3823. break;
  3824. case Escape:
  3825. if (ctxt->modrm > 0xbf)
  3826. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  3827. else
  3828. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  3829. break;
  3830. default:
  3831. return EMULATION_FAILED;
  3832. }
  3833. ctxt->d &= ~(u64)GroupMask;
  3834. ctxt->d |= opcode.flags;
  3835. }
  3836. ctxt->execute = opcode.u.execute;
  3837. ctxt->check_perm = opcode.check_perm;
  3838. ctxt->intercept = opcode.intercept;
  3839. /* Unrecognised? */
  3840. if (ctxt->d == 0 || (ctxt->d & NotImpl))
  3841. return EMULATION_FAILED;
  3842. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3843. return EMULATION_FAILED;
  3844. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3845. ctxt->op_bytes = 8;
  3846. if (ctxt->d & Op3264) {
  3847. if (mode == X86EMUL_MODE_PROT64)
  3848. ctxt->op_bytes = 8;
  3849. else
  3850. ctxt->op_bytes = 4;
  3851. }
  3852. if (ctxt->d & Sse)
  3853. ctxt->op_bytes = 16;
  3854. else if (ctxt->d & Mmx)
  3855. ctxt->op_bytes = 8;
  3856. /* ModRM and SIB bytes. */
  3857. if (ctxt->d & ModRM) {
  3858. rc = decode_modrm(ctxt, &ctxt->memop);
  3859. if (!ctxt->has_seg_override)
  3860. set_seg_override(ctxt, ctxt->modrm_seg);
  3861. } else if (ctxt->d & MemAbs)
  3862. rc = decode_abs(ctxt, &ctxt->memop);
  3863. if (rc != X86EMUL_CONTINUE)
  3864. goto done;
  3865. if (!ctxt->has_seg_override)
  3866. set_seg_override(ctxt, VCPU_SREG_DS);
  3867. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3868. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3869. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3870. /*
  3871. * Decode and fetch the source operand: register, memory
  3872. * or immediate.
  3873. */
  3874. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3875. if (rc != X86EMUL_CONTINUE)
  3876. goto done;
  3877. /*
  3878. * Decode and fetch the second source operand: register, memory
  3879. * or immediate.
  3880. */
  3881. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3882. if (rc != X86EMUL_CONTINUE)
  3883. goto done;
  3884. /* Decode and fetch the destination operand: register or memory. */
  3885. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3886. done:
  3887. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3888. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3889. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3890. }
  3891. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3892. {
  3893. return ctxt->d & PageTable;
  3894. }
  3895. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3896. {
  3897. /* The second termination condition only applies for REPE
  3898. * and REPNE. Test if the repeat string operation prefix is
  3899. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3900. * corresponding termination condition according to:
  3901. * - if REPE/REPZ and ZF = 0 then done
  3902. * - if REPNE/REPNZ and ZF = 1 then done
  3903. */
  3904. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3905. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3906. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3907. ((ctxt->eflags & EFLG_ZF) == 0))
  3908. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3909. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3910. return true;
  3911. return false;
  3912. }
  3913. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3914. {
  3915. bool fault = false;
  3916. ctxt->ops->get_fpu(ctxt);
  3917. asm volatile("1: fwait \n\t"
  3918. "2: \n\t"
  3919. ".pushsection .fixup,\"ax\" \n\t"
  3920. "3: \n\t"
  3921. "movb $1, %[fault] \n\t"
  3922. "jmp 2b \n\t"
  3923. ".popsection \n\t"
  3924. _ASM_EXTABLE(1b, 3b)
  3925. : [fault]"+qm"(fault));
  3926. ctxt->ops->put_fpu(ctxt);
  3927. if (unlikely(fault))
  3928. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3929. return X86EMUL_CONTINUE;
  3930. }
  3931. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3932. struct operand *op)
  3933. {
  3934. if (op->type == OP_MM)
  3935. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3936. }
  3937. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  3938. {
  3939. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  3940. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  3941. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  3942. : "+a"(ctxt->dst.val), "+b"(ctxt->src.val), [flags]"+D"(flags)
  3943. : "c"(ctxt->src2.val), [fastop]"S"(fop));
  3944. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  3945. return X86EMUL_CONTINUE;
  3946. }
  3947. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3948. {
  3949. const struct x86_emulate_ops *ops = ctxt->ops;
  3950. int rc = X86EMUL_CONTINUE;
  3951. int saved_dst_type = ctxt->dst.type;
  3952. ctxt->mem_read.pos = 0;
  3953. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  3954. (ctxt->d & Undefined)) {
  3955. rc = emulate_ud(ctxt);
  3956. goto done;
  3957. }
  3958. /* LOCK prefix is allowed only with some instructions */
  3959. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3960. rc = emulate_ud(ctxt);
  3961. goto done;
  3962. }
  3963. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3964. rc = emulate_ud(ctxt);
  3965. goto done;
  3966. }
  3967. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3968. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3969. rc = emulate_ud(ctxt);
  3970. goto done;
  3971. }
  3972. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3973. rc = emulate_nm(ctxt);
  3974. goto done;
  3975. }
  3976. if (ctxt->d & Mmx) {
  3977. rc = flush_pending_x87_faults(ctxt);
  3978. if (rc != X86EMUL_CONTINUE)
  3979. goto done;
  3980. /*
  3981. * Now that we know the fpu is exception safe, we can fetch
  3982. * operands from it.
  3983. */
  3984. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3985. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3986. if (!(ctxt->d & Mov))
  3987. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3988. }
  3989. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3990. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3991. X86_ICPT_PRE_EXCEPT);
  3992. if (rc != X86EMUL_CONTINUE)
  3993. goto done;
  3994. }
  3995. /* Privileged instruction can be executed only in CPL=0 */
  3996. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3997. rc = emulate_gp(ctxt, 0);
  3998. goto done;
  3999. }
  4000. /* Instruction can only be executed in protected mode */
  4001. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4002. rc = emulate_ud(ctxt);
  4003. goto done;
  4004. }
  4005. /* Do instruction specific permission checks */
  4006. if (ctxt->check_perm) {
  4007. rc = ctxt->check_perm(ctxt);
  4008. if (rc != X86EMUL_CONTINUE)
  4009. goto done;
  4010. }
  4011. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  4012. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4013. X86_ICPT_POST_EXCEPT);
  4014. if (rc != X86EMUL_CONTINUE)
  4015. goto done;
  4016. }
  4017. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4018. /* All REP prefixes have the same first termination condition */
  4019. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4020. ctxt->eip = ctxt->_eip;
  4021. goto done;
  4022. }
  4023. }
  4024. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4025. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4026. ctxt->src.valptr, ctxt->src.bytes);
  4027. if (rc != X86EMUL_CONTINUE)
  4028. goto done;
  4029. ctxt->src.orig_val64 = ctxt->src.val64;
  4030. }
  4031. if (ctxt->src2.type == OP_MEM) {
  4032. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4033. &ctxt->src2.val, ctxt->src2.bytes);
  4034. if (rc != X86EMUL_CONTINUE)
  4035. goto done;
  4036. }
  4037. if ((ctxt->d & DstMask) == ImplicitOps)
  4038. goto special_insn;
  4039. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4040. /* optimisation - avoid slow emulated read if Mov */
  4041. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4042. &ctxt->dst.val, ctxt->dst.bytes);
  4043. if (rc != X86EMUL_CONTINUE)
  4044. goto done;
  4045. }
  4046. ctxt->dst.orig_val = ctxt->dst.val;
  4047. special_insn:
  4048. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  4049. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4050. X86_ICPT_POST_MEMACCESS);
  4051. if (rc != X86EMUL_CONTINUE)
  4052. goto done;
  4053. }
  4054. if (ctxt->execute) {
  4055. if (ctxt->d & Fastop) {
  4056. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4057. rc = fastop(ctxt, fop);
  4058. if (rc != X86EMUL_CONTINUE)
  4059. goto done;
  4060. goto writeback;
  4061. }
  4062. rc = ctxt->execute(ctxt);
  4063. if (rc != X86EMUL_CONTINUE)
  4064. goto done;
  4065. goto writeback;
  4066. }
  4067. if (ctxt->twobyte)
  4068. goto twobyte_insn;
  4069. switch (ctxt->b) {
  4070. case 0x63: /* movsxd */
  4071. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4072. goto cannot_emulate;
  4073. ctxt->dst.val = (s32) ctxt->src.val;
  4074. break;
  4075. case 0x70 ... 0x7f: /* jcc (short) */
  4076. if (test_cc(ctxt->b, ctxt->eflags))
  4077. jmp_rel(ctxt, ctxt->src.val);
  4078. break;
  4079. case 0x8d: /* lea r16/r32, m */
  4080. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4081. break;
  4082. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4083. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4084. break;
  4085. rc = em_xchg(ctxt);
  4086. break;
  4087. case 0x98: /* cbw/cwde/cdqe */
  4088. switch (ctxt->op_bytes) {
  4089. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4090. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4091. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4092. }
  4093. break;
  4094. case 0xcc: /* int3 */
  4095. rc = emulate_int(ctxt, 3);
  4096. break;
  4097. case 0xcd: /* int n */
  4098. rc = emulate_int(ctxt, ctxt->src.val);
  4099. break;
  4100. case 0xce: /* into */
  4101. if (ctxt->eflags & EFLG_OF)
  4102. rc = emulate_int(ctxt, 4);
  4103. break;
  4104. case 0xe9: /* jmp rel */
  4105. case 0xeb: /* jmp rel short */
  4106. jmp_rel(ctxt, ctxt->src.val);
  4107. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4108. break;
  4109. case 0xf4: /* hlt */
  4110. ctxt->ops->halt(ctxt);
  4111. break;
  4112. case 0xf5: /* cmc */
  4113. /* complement carry flag from eflags reg */
  4114. ctxt->eflags ^= EFLG_CF;
  4115. break;
  4116. case 0xf8: /* clc */
  4117. ctxt->eflags &= ~EFLG_CF;
  4118. break;
  4119. case 0xf9: /* stc */
  4120. ctxt->eflags |= EFLG_CF;
  4121. break;
  4122. case 0xfc: /* cld */
  4123. ctxt->eflags &= ~EFLG_DF;
  4124. break;
  4125. case 0xfd: /* std */
  4126. ctxt->eflags |= EFLG_DF;
  4127. break;
  4128. default:
  4129. goto cannot_emulate;
  4130. }
  4131. if (rc != X86EMUL_CONTINUE)
  4132. goto done;
  4133. writeback:
  4134. rc = writeback(ctxt);
  4135. if (rc != X86EMUL_CONTINUE)
  4136. goto done;
  4137. /*
  4138. * restore dst type in case the decoding will be reused
  4139. * (happens for string instruction )
  4140. */
  4141. ctxt->dst.type = saved_dst_type;
  4142. if ((ctxt->d & SrcMask) == SrcSI)
  4143. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4144. if ((ctxt->d & DstMask) == DstDI)
  4145. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4146. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4147. unsigned int count;
  4148. struct read_cache *r = &ctxt->io_read;
  4149. if ((ctxt->d & SrcMask) == SrcSI)
  4150. count = ctxt->src.count;
  4151. else
  4152. count = ctxt->dst.count;
  4153. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  4154. -count);
  4155. if (!string_insn_completed(ctxt)) {
  4156. /*
  4157. * Re-enter guest when pio read ahead buffer is empty
  4158. * or, if it is not used, after each 1024 iteration.
  4159. */
  4160. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4161. (r->end == 0 || r->end != r->pos)) {
  4162. /*
  4163. * Reset read cache. Usually happens before
  4164. * decode, but since instruction is restarted
  4165. * we have to do it here.
  4166. */
  4167. ctxt->mem_read.end = 0;
  4168. writeback_registers(ctxt);
  4169. return EMULATION_RESTART;
  4170. }
  4171. goto done; /* skip rip writeback */
  4172. }
  4173. }
  4174. ctxt->eip = ctxt->_eip;
  4175. done:
  4176. if (rc == X86EMUL_PROPAGATE_FAULT)
  4177. ctxt->have_exception = true;
  4178. if (rc == X86EMUL_INTERCEPTED)
  4179. return EMULATION_INTERCEPTED;
  4180. if (rc == X86EMUL_CONTINUE)
  4181. writeback_registers(ctxt);
  4182. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4183. twobyte_insn:
  4184. switch (ctxt->b) {
  4185. case 0x09: /* wbinvd */
  4186. (ctxt->ops->wbinvd)(ctxt);
  4187. break;
  4188. case 0x08: /* invd */
  4189. case 0x0d: /* GrpP (prefetch) */
  4190. case 0x18: /* Grp16 (prefetch/nop) */
  4191. break;
  4192. case 0x20: /* mov cr, reg */
  4193. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4194. break;
  4195. case 0x21: /* mov from dr to reg */
  4196. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4197. break;
  4198. case 0x40 ... 0x4f: /* cmov */
  4199. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  4200. if (!test_cc(ctxt->b, ctxt->eflags))
  4201. ctxt->dst.type = OP_NONE; /* no writeback */
  4202. break;
  4203. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4204. if (test_cc(ctxt->b, ctxt->eflags))
  4205. jmp_rel(ctxt, ctxt->src.val);
  4206. break;
  4207. case 0x90 ... 0x9f: /* setcc r/m8 */
  4208. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4209. break;
  4210. case 0xae: /* clflush */
  4211. break;
  4212. case 0xb6 ... 0xb7: /* movzx */
  4213. ctxt->dst.bytes = ctxt->op_bytes;
  4214. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4215. : (u16) ctxt->src.val;
  4216. break;
  4217. case 0xbe ... 0xbf: /* movsx */
  4218. ctxt->dst.bytes = ctxt->op_bytes;
  4219. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4220. (s16) ctxt->src.val;
  4221. break;
  4222. case 0xc0 ... 0xc1: /* xadd */
  4223. fastop(ctxt, em_add);
  4224. /* Write back the register source. */
  4225. ctxt->src.val = ctxt->dst.orig_val;
  4226. write_register_operand(&ctxt->src);
  4227. break;
  4228. case 0xc3: /* movnti */
  4229. ctxt->dst.bytes = ctxt->op_bytes;
  4230. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4231. (u64) ctxt->src.val;
  4232. break;
  4233. default:
  4234. goto cannot_emulate;
  4235. }
  4236. if (rc != X86EMUL_CONTINUE)
  4237. goto done;
  4238. goto writeback;
  4239. cannot_emulate:
  4240. return EMULATION_FAILED;
  4241. }
  4242. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4243. {
  4244. invalidate_registers(ctxt);
  4245. }
  4246. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4247. {
  4248. writeback_registers(ctxt);
  4249. }