pinctrl-sunxi.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234
  1. /*
  2. * Allwinner A1X SoCs pinctrl driver.
  3. *
  4. * Copyright (C) 2012 Maxime Ripard
  5. *
  6. * Maxime Ripard <maxime.ripard@free-electrons.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/io.h>
  13. #include <linux/clk.h>
  14. #include <linux/gpio.h>
  15. #include <linux/irqdomain.h>
  16. #include <linux/module.h>
  17. #include <linux/of.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_device.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/pinctrl/consumer.h>
  22. #include <linux/pinctrl/machine.h>
  23. #include <linux/pinctrl/pinctrl.h>
  24. #include <linux/pinctrl/pinconf-generic.h>
  25. #include <linux/pinctrl/pinmux.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/slab.h>
  28. #include "core.h"
  29. #include "pinctrl-sunxi.h"
  30. static const struct sunxi_desc_pin sun4i_a10_pins[] = {
  31. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA0,
  32. SUNXI_FUNCTION(0x0, "gpio_in"),
  33. SUNXI_FUNCTION(0x1, "gpio_out"),
  34. SUNXI_FUNCTION(0x2, "emac"), /* ERXD3 */
  35. SUNXI_FUNCTION(0x3, "spi1"), /* CS0 */
  36. SUNXI_FUNCTION(0x4, "uart2")), /* RTS */
  37. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA1,
  38. SUNXI_FUNCTION(0x0, "gpio_in"),
  39. SUNXI_FUNCTION(0x1, "gpio_out"),
  40. SUNXI_FUNCTION(0x2, "emac"), /* ERXD2 */
  41. SUNXI_FUNCTION(0x3, "spi1"), /* CLK */
  42. SUNXI_FUNCTION(0x4, "uart2")), /* CTS */
  43. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA2,
  44. SUNXI_FUNCTION(0x0, "gpio_in"),
  45. SUNXI_FUNCTION(0x1, "gpio_out"),
  46. SUNXI_FUNCTION(0x2, "emac"), /* ERXD1 */
  47. SUNXI_FUNCTION(0x3, "spi1"), /* MOSI */
  48. SUNXI_FUNCTION(0x4, "uart2")), /* TX */
  49. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA3,
  50. SUNXI_FUNCTION(0x0, "gpio_in"),
  51. SUNXI_FUNCTION(0x1, "gpio_out"),
  52. SUNXI_FUNCTION(0x2, "emac"), /* ERXD0 */
  53. SUNXI_FUNCTION(0x3, "spi1"), /* MISO */
  54. SUNXI_FUNCTION(0x4, "uart2")), /* RX */
  55. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA4,
  56. SUNXI_FUNCTION(0x0, "gpio_in"),
  57. SUNXI_FUNCTION(0x1, "gpio_out"),
  58. SUNXI_FUNCTION(0x2, "emac"), /* ETXD3 */
  59. SUNXI_FUNCTION(0x3, "spi1")), /* CS1 */
  60. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA5,
  61. SUNXI_FUNCTION(0x0, "gpio_in"),
  62. SUNXI_FUNCTION(0x1, "gpio_out"),
  63. SUNXI_FUNCTION(0x2, "emac"), /* ETXD2 */
  64. SUNXI_FUNCTION(0x3, "spi3")), /* CS0 */
  65. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA6,
  66. SUNXI_FUNCTION(0x0, "gpio_in"),
  67. SUNXI_FUNCTION(0x1, "gpio_out"),
  68. SUNXI_FUNCTION(0x2, "emac"), /* ETXD1 */
  69. SUNXI_FUNCTION(0x3, "spi3")), /* CLK */
  70. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA7,
  71. SUNXI_FUNCTION(0x0, "gpio_in"),
  72. SUNXI_FUNCTION(0x1, "gpio_out"),
  73. SUNXI_FUNCTION(0x2, "emac"), /* ETXD0 */
  74. SUNXI_FUNCTION(0x3, "spi3")), /* MOSI */
  75. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA8,
  76. SUNXI_FUNCTION(0x0, "gpio_in"),
  77. SUNXI_FUNCTION(0x1, "gpio_out"),
  78. SUNXI_FUNCTION(0x2, "emac"), /* ERXCK */
  79. SUNXI_FUNCTION(0x3, "spi3")), /* MISO */
  80. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA9,
  81. SUNXI_FUNCTION(0x0, "gpio_in"),
  82. SUNXI_FUNCTION(0x1, "gpio_out"),
  83. SUNXI_FUNCTION(0x2, "emac"), /* ERXERR */
  84. SUNXI_FUNCTION(0x3, "spi3")), /* CS1 */
  85. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA10,
  86. SUNXI_FUNCTION(0x0, "gpio_in"),
  87. SUNXI_FUNCTION(0x1, "gpio_out"),
  88. SUNXI_FUNCTION(0x2, "emac"), /* ERXDV */
  89. SUNXI_FUNCTION(0x4, "uart1")), /* TX */
  90. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA11,
  91. SUNXI_FUNCTION(0x0, "gpio_in"),
  92. SUNXI_FUNCTION(0x1, "gpio_out"),
  93. SUNXI_FUNCTION(0x2, "emac"), /* EMDC */
  94. SUNXI_FUNCTION(0x4, "uart1")), /* RX */
  95. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA12,
  96. SUNXI_FUNCTION(0x0, "gpio_in"),
  97. SUNXI_FUNCTION(0x1, "gpio_out"),
  98. SUNXI_FUNCTION(0x2, "emac"), /* EMDIO */
  99. SUNXI_FUNCTION(0x3, "uart6"), /* TX */
  100. SUNXI_FUNCTION(0x4, "uart1")), /* RTS */
  101. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA13,
  102. SUNXI_FUNCTION(0x0, "gpio_in"),
  103. SUNXI_FUNCTION(0x1, "gpio_out"),
  104. SUNXI_FUNCTION(0x2, "emac"), /* ETXEN */
  105. SUNXI_FUNCTION(0x3, "uart6"), /* RX */
  106. SUNXI_FUNCTION(0x4, "uart1")), /* CTS */
  107. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA14,
  108. SUNXI_FUNCTION(0x0, "gpio_in"),
  109. SUNXI_FUNCTION(0x1, "gpio_out"),
  110. SUNXI_FUNCTION(0x2, "emac"), /* ETXCK */
  111. SUNXI_FUNCTION(0x3, "uart7"), /* TX */
  112. SUNXI_FUNCTION(0x4, "uart1")), /* DTR */
  113. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA15,
  114. SUNXI_FUNCTION(0x0, "gpio_in"),
  115. SUNXI_FUNCTION(0x1, "gpio_out"),
  116. SUNXI_FUNCTION(0x2, "emac"), /* ECRS */
  117. SUNXI_FUNCTION(0x3, "uart7"), /* RX */
  118. SUNXI_FUNCTION(0x4, "uart1")), /* DSR */
  119. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA16,
  120. SUNXI_FUNCTION(0x0, "gpio_in"),
  121. SUNXI_FUNCTION(0x1, "gpio_out"),
  122. SUNXI_FUNCTION(0x2, "emac"), /* ECOL */
  123. SUNXI_FUNCTION(0x3, "can"), /* TX */
  124. SUNXI_FUNCTION(0x4, "uart1")), /* DCD */
  125. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA17,
  126. SUNXI_FUNCTION(0x0, "gpio_in"),
  127. SUNXI_FUNCTION(0x1, "gpio_out"),
  128. SUNXI_FUNCTION(0x2, "emac"), /* ETXERR */
  129. SUNXI_FUNCTION(0x3, "can"), /* RX */
  130. SUNXI_FUNCTION(0x4, "uart1")), /* RING */
  131. /* Hole */
  132. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB0,
  133. SUNXI_FUNCTION(0x0, "gpio_in"),
  134. SUNXI_FUNCTION(0x1, "gpio_out"),
  135. SUNXI_FUNCTION(0x2, "i2c0")), /* SCK */
  136. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB1,
  137. SUNXI_FUNCTION(0x0, "gpio_in"),
  138. SUNXI_FUNCTION(0x1, "gpio_out"),
  139. SUNXI_FUNCTION(0x2, "i2c0")), /* SDA */
  140. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB2,
  141. SUNXI_FUNCTION(0x0, "gpio_in"),
  142. SUNXI_FUNCTION(0x1, "gpio_out"),
  143. SUNXI_FUNCTION(0x2, "pwm")), /* PWM0 */
  144. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB3,
  145. SUNXI_FUNCTION(0x0, "gpio_in"),
  146. SUNXI_FUNCTION(0x1, "gpio_out"),
  147. SUNXI_FUNCTION(0x2, "ir0")), /* TX */
  148. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB4,
  149. SUNXI_FUNCTION(0x0, "gpio_in"),
  150. SUNXI_FUNCTION(0x1, "gpio_out"),
  151. SUNXI_FUNCTION(0x2, "ir0")), /* RX */
  152. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB5,
  153. SUNXI_FUNCTION(0x0, "gpio_in"),
  154. SUNXI_FUNCTION(0x1, "gpio_out"),
  155. SUNXI_FUNCTION(0x2, "i2s"), /* MCLK */
  156. SUNXI_FUNCTION(0x3, "ac97")), /* MCLK */
  157. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB6,
  158. SUNXI_FUNCTION(0x0, "gpio_in"),
  159. SUNXI_FUNCTION(0x1, "gpio_out"),
  160. SUNXI_FUNCTION(0x2, "i2s"), /* BCLK */
  161. SUNXI_FUNCTION(0x3, "ac97")), /* BCLK */
  162. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB7,
  163. SUNXI_FUNCTION(0x0, "gpio_in"),
  164. SUNXI_FUNCTION(0x1, "gpio_out"),
  165. SUNXI_FUNCTION(0x2, "i2s"), /* LRCK */
  166. SUNXI_FUNCTION(0x3, "ac97")), /* SYNC */
  167. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB8,
  168. SUNXI_FUNCTION(0x0, "gpio_in"),
  169. SUNXI_FUNCTION(0x1, "gpio_out"),
  170. SUNXI_FUNCTION(0x2, "i2s"), /* DO0 */
  171. SUNXI_FUNCTION(0x3, "ac97")), /* DO */
  172. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB9,
  173. SUNXI_FUNCTION(0x0, "gpio_in"),
  174. SUNXI_FUNCTION(0x1, "gpio_out"),
  175. SUNXI_FUNCTION(0x2, "i2s")), /* DO1 */
  176. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB10,
  177. SUNXI_FUNCTION(0x0, "gpio_in"),
  178. SUNXI_FUNCTION(0x1, "gpio_out"),
  179. SUNXI_FUNCTION(0x2, "i2s")), /* DO2 */
  180. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB11,
  181. SUNXI_FUNCTION(0x0, "gpio_in"),
  182. SUNXI_FUNCTION(0x1, "gpio_out"),
  183. SUNXI_FUNCTION(0x2, "i2s")), /* DO3 */
  184. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB12,
  185. SUNXI_FUNCTION(0x0, "gpio_in"),
  186. SUNXI_FUNCTION(0x1, "gpio_out"),
  187. SUNXI_FUNCTION(0x2, "i2s"), /* DI */
  188. SUNXI_FUNCTION(0x3, "ac97")), /* DI */
  189. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB13,
  190. SUNXI_FUNCTION(0x0, "gpio_in"),
  191. SUNXI_FUNCTION(0x1, "gpio_out"),
  192. SUNXI_FUNCTION(0x2, "spi2")), /* CS1 */
  193. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB14,
  194. SUNXI_FUNCTION(0x0, "gpio_in"),
  195. SUNXI_FUNCTION(0x1, "gpio_out"),
  196. SUNXI_FUNCTION(0x2, "spi2"), /* CS0 */
  197. SUNXI_FUNCTION(0x3, "jtag")), /* MS0 */
  198. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB15,
  199. SUNXI_FUNCTION(0x0, "gpio_in"),
  200. SUNXI_FUNCTION(0x1, "gpio_out"),
  201. SUNXI_FUNCTION(0x2, "spi2"), /* CLK */
  202. SUNXI_FUNCTION(0x3, "jtag")), /* CK0 */
  203. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB16,
  204. SUNXI_FUNCTION(0x0, "gpio_in"),
  205. SUNXI_FUNCTION(0x1, "gpio_out"),
  206. SUNXI_FUNCTION(0x2, "spi2"), /* MOSI */
  207. SUNXI_FUNCTION(0x3, "jtag")), /* DO0 */
  208. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB17,
  209. SUNXI_FUNCTION(0x0, "gpio_in"),
  210. SUNXI_FUNCTION(0x1, "gpio_out"),
  211. SUNXI_FUNCTION(0x2, "spi2"), /* MISO */
  212. SUNXI_FUNCTION(0x3, "jtag")), /* DI0 */
  213. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB18,
  214. SUNXI_FUNCTION(0x0, "gpio_in"),
  215. SUNXI_FUNCTION(0x1, "gpio_out"),
  216. SUNXI_FUNCTION(0x2, "i2c1")), /* SCK */
  217. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB19,
  218. SUNXI_FUNCTION(0x0, "gpio_in"),
  219. SUNXI_FUNCTION(0x1, "gpio_out"),
  220. SUNXI_FUNCTION(0x2, "i2c1")), /* SDA */
  221. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB20,
  222. SUNXI_FUNCTION(0x0, "gpio_in"),
  223. SUNXI_FUNCTION(0x1, "gpio_out"),
  224. SUNXI_FUNCTION(0x2, "i2c2")), /* SCK */
  225. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB21,
  226. SUNXI_FUNCTION(0x0, "gpio_in"),
  227. SUNXI_FUNCTION(0x1, "gpio_out"),
  228. SUNXI_FUNCTION(0x2, "i2c2")), /* SDA */
  229. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB22,
  230. SUNXI_FUNCTION(0x0, "gpio_in"),
  231. SUNXI_FUNCTION(0x1, "gpio_out"),
  232. SUNXI_FUNCTION(0x2, "uart0"), /* TX */
  233. SUNXI_FUNCTION(0x3, "ir1")), /* TX */
  234. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB23,
  235. SUNXI_FUNCTION(0x0, "gpio_in"),
  236. SUNXI_FUNCTION(0x1, "gpio_out"),
  237. SUNXI_FUNCTION(0x2, "uart0"), /* RX */
  238. SUNXI_FUNCTION(0x3, "ir1")), /* RX */
  239. /* Hole */
  240. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC0,
  241. SUNXI_FUNCTION(0x0, "gpio_in"),
  242. SUNXI_FUNCTION(0x1, "gpio_out"),
  243. SUNXI_FUNCTION(0x2, "nand0"), /* NWE */
  244. SUNXI_FUNCTION(0x3, "spi0")), /* MOSI */
  245. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC1,
  246. SUNXI_FUNCTION(0x0, "gpio_in"),
  247. SUNXI_FUNCTION(0x1, "gpio_out"),
  248. SUNXI_FUNCTION(0x2, "nand0"), /* NALE */
  249. SUNXI_FUNCTION(0x3, "spi0")), /* MISO */
  250. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC2,
  251. SUNXI_FUNCTION(0x0, "gpio_in"),
  252. SUNXI_FUNCTION(0x1, "gpio_out"),
  253. SUNXI_FUNCTION(0x2, "nand0"), /* NCLE */
  254. SUNXI_FUNCTION(0x3, "spi0")), /* SCK */
  255. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC3,
  256. SUNXI_FUNCTION(0x0, "gpio_in"),
  257. SUNXI_FUNCTION(0x1, "gpio_out"),
  258. SUNXI_FUNCTION(0x2, "nand0")), /* NCE1 */
  259. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC4,
  260. SUNXI_FUNCTION(0x0, "gpio_in"),
  261. SUNXI_FUNCTION(0x1, "gpio_out"),
  262. SUNXI_FUNCTION(0x2, "nand0")), /* NCE0 */
  263. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC5,
  264. SUNXI_FUNCTION(0x0, "gpio_in"),
  265. SUNXI_FUNCTION(0x1, "gpio_out"),
  266. SUNXI_FUNCTION(0x2, "nand0")), /* NRE# */
  267. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC6,
  268. SUNXI_FUNCTION(0x0, "gpio_in"),
  269. SUNXI_FUNCTION(0x1, "gpio_out"),
  270. SUNXI_FUNCTION(0x2, "nand0"), /* NRB0 */
  271. SUNXI_FUNCTION(0x3, "mmc2")), /* CMD */
  272. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC7,
  273. SUNXI_FUNCTION(0x0, "gpio_in"),
  274. SUNXI_FUNCTION(0x1, "gpio_out"),
  275. SUNXI_FUNCTION(0x2, "nand0"), /* NRB1 */
  276. SUNXI_FUNCTION(0x3, "mmc2")), /* CLK */
  277. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC8,
  278. SUNXI_FUNCTION(0x0, "gpio_in"),
  279. SUNXI_FUNCTION(0x1, "gpio_out"),
  280. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ0 */
  281. SUNXI_FUNCTION(0x3, "mmc2")), /* D0 */
  282. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC9,
  283. SUNXI_FUNCTION(0x0, "gpio_in"),
  284. SUNXI_FUNCTION(0x1, "gpio_out"),
  285. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ1 */
  286. SUNXI_FUNCTION(0x3, "mmc2")), /* D1 */
  287. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC10,
  288. SUNXI_FUNCTION(0x0, "gpio_in"),
  289. SUNXI_FUNCTION(0x1, "gpio_out"),
  290. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ2 */
  291. SUNXI_FUNCTION(0x3, "mmc2")), /* D2 */
  292. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC11,
  293. SUNXI_FUNCTION(0x0, "gpio_in"),
  294. SUNXI_FUNCTION(0x1, "gpio_out"),
  295. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ3 */
  296. SUNXI_FUNCTION(0x3, "mmc2")), /* D3 */
  297. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC12,
  298. SUNXI_FUNCTION(0x0, "gpio_in"),
  299. SUNXI_FUNCTION(0x1, "gpio_out"),
  300. SUNXI_FUNCTION(0x2, "nand0")), /* NDQ4 */
  301. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC13,
  302. SUNXI_FUNCTION(0x0, "gpio_in"),
  303. SUNXI_FUNCTION(0x1, "gpio_out"),
  304. SUNXI_FUNCTION(0x2, "nand0")), /* NDQ5 */
  305. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC14,
  306. SUNXI_FUNCTION(0x0, "gpio_in"),
  307. SUNXI_FUNCTION(0x1, "gpio_out"),
  308. SUNXI_FUNCTION(0x2, "nand0")), /* NDQ6 */
  309. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC15,
  310. SUNXI_FUNCTION(0x0, "gpio_in"),
  311. SUNXI_FUNCTION(0x1, "gpio_out"),
  312. SUNXI_FUNCTION(0x2, "nand0")), /* NDQ7 */
  313. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC16,
  314. SUNXI_FUNCTION(0x0, "gpio_in"),
  315. SUNXI_FUNCTION(0x1, "gpio_out"),
  316. SUNXI_FUNCTION(0x2, "nand0")), /* NWP */
  317. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC17,
  318. SUNXI_FUNCTION(0x0, "gpio_in"),
  319. SUNXI_FUNCTION(0x1, "gpio_out"),
  320. SUNXI_FUNCTION(0x2, "nand0")), /* NCE2 */
  321. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC18,
  322. SUNXI_FUNCTION(0x0, "gpio_in"),
  323. SUNXI_FUNCTION(0x1, "gpio_out"),
  324. SUNXI_FUNCTION(0x2, "nand0")), /* NCE3 */
  325. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC19,
  326. SUNXI_FUNCTION(0x0, "gpio_in"),
  327. SUNXI_FUNCTION(0x1, "gpio_out"),
  328. SUNXI_FUNCTION(0x2, "nand0"), /* NCE4 */
  329. SUNXI_FUNCTION(0x3, "spi2")), /* CS0 */
  330. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC20,
  331. SUNXI_FUNCTION(0x0, "gpio_in"),
  332. SUNXI_FUNCTION(0x1, "gpio_out"),
  333. SUNXI_FUNCTION(0x2, "nand0"), /* NCE5 */
  334. SUNXI_FUNCTION(0x3, "spi2")), /* CLK */
  335. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC21,
  336. SUNXI_FUNCTION(0x0, "gpio_in"),
  337. SUNXI_FUNCTION(0x1, "gpio_out"),
  338. SUNXI_FUNCTION(0x2, "nand0"), /* NCE6 */
  339. SUNXI_FUNCTION(0x3, "spi2")), /* MOSI */
  340. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC22,
  341. SUNXI_FUNCTION(0x0, "gpio_in"),
  342. SUNXI_FUNCTION(0x1, "gpio_out"),
  343. SUNXI_FUNCTION(0x2, "nand0"), /* NCE7 */
  344. SUNXI_FUNCTION(0x3, "spi2")), /* MISO */
  345. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC23,
  346. SUNXI_FUNCTION(0x0, "gpio_in"),
  347. SUNXI_FUNCTION(0x1, "gpio_out"),
  348. SUNXI_FUNCTION(0x3, "spi0")), /* CS0 */
  349. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC24,
  350. SUNXI_FUNCTION(0x0, "gpio_in"),
  351. SUNXI_FUNCTION(0x1, "gpio_out"),
  352. SUNXI_FUNCTION(0x2, "nand0")), /* NDQS */
  353. /* Hole */
  354. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD0,
  355. SUNXI_FUNCTION(0x0, "gpio_in"),
  356. SUNXI_FUNCTION(0x1, "gpio_out"),
  357. SUNXI_FUNCTION(0x2, "lcd0"), /* D0 */
  358. SUNXI_FUNCTION(0x3, "lvds0")), /* VP0 */
  359. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD1,
  360. SUNXI_FUNCTION(0x0, "gpio_in"),
  361. SUNXI_FUNCTION(0x1, "gpio_out"),
  362. SUNXI_FUNCTION(0x2, "lcd0"), /* D1 */
  363. SUNXI_FUNCTION(0x3, "lvds0")), /* VN0 */
  364. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD2,
  365. SUNXI_FUNCTION(0x0, "gpio_in"),
  366. SUNXI_FUNCTION(0x1, "gpio_out"),
  367. SUNXI_FUNCTION(0x2, "lcd0"), /* D2 */
  368. SUNXI_FUNCTION(0x3, "lvds0")), /* VP1 */
  369. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD3,
  370. SUNXI_FUNCTION(0x0, "gpio_in"),
  371. SUNXI_FUNCTION(0x1, "gpio_out"),
  372. SUNXI_FUNCTION(0x2, "lcd0"), /* D3 */
  373. SUNXI_FUNCTION(0x3, "lvds0")), /* VN1 */
  374. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD4,
  375. SUNXI_FUNCTION(0x0, "gpio_in"),
  376. SUNXI_FUNCTION(0x1, "gpio_out"),
  377. SUNXI_FUNCTION(0x2, "lcd0"), /* D4 */
  378. SUNXI_FUNCTION(0x3, "lvds0")), /* VP2 */
  379. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD5,
  380. SUNXI_FUNCTION(0x0, "gpio_in"),
  381. SUNXI_FUNCTION(0x1, "gpio_out"),
  382. SUNXI_FUNCTION(0x2, "lcd0"), /* D5 */
  383. SUNXI_FUNCTION(0x3, "lvds0")), /* VN2 */
  384. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD6,
  385. SUNXI_FUNCTION(0x0, "gpio_in"),
  386. SUNXI_FUNCTION(0x1, "gpio_out"),
  387. SUNXI_FUNCTION(0x2, "lcd0"), /* D6 */
  388. SUNXI_FUNCTION(0x3, "lvds0")), /* VPC */
  389. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD7,
  390. SUNXI_FUNCTION(0x0, "gpio_in"),
  391. SUNXI_FUNCTION(0x1, "gpio_out"),
  392. SUNXI_FUNCTION(0x2, "lcd0"), /* D7 */
  393. SUNXI_FUNCTION(0x3, "lvds0")), /* VNC */
  394. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD8,
  395. SUNXI_FUNCTION(0x0, "gpio_in"),
  396. SUNXI_FUNCTION(0x1, "gpio_out"),
  397. SUNXI_FUNCTION(0x2, "lcd0"), /* D8 */
  398. SUNXI_FUNCTION(0x3, "lvds0")), /* VP3 */
  399. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD9,
  400. SUNXI_FUNCTION(0x0, "gpio_in"),
  401. SUNXI_FUNCTION(0x1, "gpio_out"),
  402. SUNXI_FUNCTION(0x2, "lcd0"), /* D9 */
  403. SUNXI_FUNCTION(0x3, "lvds0")), /* VM3 */
  404. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD10,
  405. SUNXI_FUNCTION(0x0, "gpio_in"),
  406. SUNXI_FUNCTION(0x1, "gpio_out"),
  407. SUNXI_FUNCTION(0x2, "lcd0"), /* D10 */
  408. SUNXI_FUNCTION(0x3, "lvds1")), /* VP0 */
  409. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD11,
  410. SUNXI_FUNCTION(0x0, "gpio_in"),
  411. SUNXI_FUNCTION(0x1, "gpio_out"),
  412. SUNXI_FUNCTION(0x2, "lcd0"), /* D11 */
  413. SUNXI_FUNCTION(0x3, "lvds1")), /* VN0 */
  414. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD12,
  415. SUNXI_FUNCTION(0x0, "gpio_in"),
  416. SUNXI_FUNCTION(0x1, "gpio_out"),
  417. SUNXI_FUNCTION(0x2, "lcd0"), /* D12 */
  418. SUNXI_FUNCTION(0x3, "lvds1")), /* VP1 */
  419. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD13,
  420. SUNXI_FUNCTION(0x0, "gpio_in"),
  421. SUNXI_FUNCTION(0x1, "gpio_out"),
  422. SUNXI_FUNCTION(0x2, "lcd0"), /* D13 */
  423. SUNXI_FUNCTION(0x3, "lvds1")), /* VN1 */
  424. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD14,
  425. SUNXI_FUNCTION(0x0, "gpio_in"),
  426. SUNXI_FUNCTION(0x1, "gpio_out"),
  427. SUNXI_FUNCTION(0x2, "lcd0"), /* D14 */
  428. SUNXI_FUNCTION(0x3, "lvds1")), /* VP2 */
  429. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD15,
  430. SUNXI_FUNCTION(0x0, "gpio_in"),
  431. SUNXI_FUNCTION(0x1, "gpio_out"),
  432. SUNXI_FUNCTION(0x2, "lcd0"), /* D15 */
  433. SUNXI_FUNCTION(0x3, "lvds1")), /* VN2 */
  434. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD16,
  435. SUNXI_FUNCTION(0x0, "gpio_in"),
  436. SUNXI_FUNCTION(0x1, "gpio_out"),
  437. SUNXI_FUNCTION(0x2, "lcd0"), /* D16 */
  438. SUNXI_FUNCTION(0x3, "lvds1")), /* VPC */
  439. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD17,
  440. SUNXI_FUNCTION(0x0, "gpio_in"),
  441. SUNXI_FUNCTION(0x1, "gpio_out"),
  442. SUNXI_FUNCTION(0x2, "lcd0"), /* D17 */
  443. SUNXI_FUNCTION(0x3, "lvds1")), /* VNC */
  444. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD18,
  445. SUNXI_FUNCTION(0x0, "gpio_in"),
  446. SUNXI_FUNCTION(0x1, "gpio_out"),
  447. SUNXI_FUNCTION(0x2, "lcd0"), /* D18 */
  448. SUNXI_FUNCTION(0x3, "lvds1")), /* VP3 */
  449. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD19,
  450. SUNXI_FUNCTION(0x0, "gpio_in"),
  451. SUNXI_FUNCTION(0x1, "gpio_out"),
  452. SUNXI_FUNCTION(0x2, "lcd0"), /* D19 */
  453. SUNXI_FUNCTION(0x3, "lvds1")), /* VN3 */
  454. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD20,
  455. SUNXI_FUNCTION(0x0, "gpio_in"),
  456. SUNXI_FUNCTION(0x1, "gpio_out"),
  457. SUNXI_FUNCTION(0x2, "lcd0"), /* D20 */
  458. SUNXI_FUNCTION(0x3, "csi1")), /* MCLK */
  459. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD21,
  460. SUNXI_FUNCTION(0x0, "gpio_in"),
  461. SUNXI_FUNCTION(0x1, "gpio_out"),
  462. SUNXI_FUNCTION(0x2, "lcd0"), /* D21 */
  463. SUNXI_FUNCTION(0x3, "sim")), /* VPPEN */
  464. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD22,
  465. SUNXI_FUNCTION(0x0, "gpio_in"),
  466. SUNXI_FUNCTION(0x1, "gpio_out"),
  467. SUNXI_FUNCTION(0x2, "lcd0"), /* D22 */
  468. SUNXI_FUNCTION(0x3, "sim")), /* VPPPP */
  469. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD23,
  470. SUNXI_FUNCTION(0x0, "gpio_in"),
  471. SUNXI_FUNCTION(0x1, "gpio_out"),
  472. SUNXI_FUNCTION(0x2, "lcd0"), /* D23 */
  473. SUNXI_FUNCTION(0x3, "sim")), /* DET */
  474. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD24,
  475. SUNXI_FUNCTION(0x0, "gpio_in"),
  476. SUNXI_FUNCTION(0x1, "gpio_out"),
  477. SUNXI_FUNCTION(0x2, "lcd0"), /* CLK */
  478. SUNXI_FUNCTION(0x3, "sim")), /* VCCEN */
  479. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD25,
  480. SUNXI_FUNCTION(0x0, "gpio_in"),
  481. SUNXI_FUNCTION(0x1, "gpio_out"),
  482. SUNXI_FUNCTION(0x2, "lcd0"), /* DE */
  483. SUNXI_FUNCTION(0x3, "sim")), /* RST */
  484. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD26,
  485. SUNXI_FUNCTION(0x0, "gpio_in"),
  486. SUNXI_FUNCTION(0x1, "gpio_out"),
  487. SUNXI_FUNCTION(0x2, "lcd0"), /* HSYNC */
  488. SUNXI_FUNCTION(0x3, "sim")), /* SCK */
  489. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD27,
  490. SUNXI_FUNCTION(0x0, "gpio_in"),
  491. SUNXI_FUNCTION(0x1, "gpio_out"),
  492. SUNXI_FUNCTION(0x2, "lcd0"), /* VSYNC */
  493. SUNXI_FUNCTION(0x3, "sim")), /* SDA */
  494. /* Hole */
  495. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE0,
  496. SUNXI_FUNCTION(0x0, "gpio_in"),
  497. SUNXI_FUNCTION(0x1, "gpio_out"),
  498. SUNXI_FUNCTION(0x2, "ts0"), /* CLK */
  499. SUNXI_FUNCTION(0x3, "csi0")), /* PCK */
  500. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE1,
  501. SUNXI_FUNCTION(0x0, "gpio_in"),
  502. SUNXI_FUNCTION(0x1, "gpio_out"),
  503. SUNXI_FUNCTION(0x2, "ts0"), /* ERR */
  504. SUNXI_FUNCTION(0x3, "csi0")), /* CK */
  505. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE2,
  506. SUNXI_FUNCTION(0x0, "gpio_in"),
  507. SUNXI_FUNCTION(0x1, "gpio_out"),
  508. SUNXI_FUNCTION(0x2, "ts0"), /* SYNC */
  509. SUNXI_FUNCTION(0x3, "csi0")), /* HSYNC */
  510. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE3,
  511. SUNXI_FUNCTION(0x0, "gpio_in"),
  512. SUNXI_FUNCTION(0x1, "gpio_out"),
  513. SUNXI_FUNCTION(0x2, "ts0"), /* DVLD */
  514. SUNXI_FUNCTION(0x3, "csi0")), /* VSYNC */
  515. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE4,
  516. SUNXI_FUNCTION(0x0, "gpio_in"),
  517. SUNXI_FUNCTION(0x1, "gpio_out"),
  518. SUNXI_FUNCTION(0x2, "ts0"), /* D0 */
  519. SUNXI_FUNCTION(0x3, "csi0")), /* D0 */
  520. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE5,
  521. SUNXI_FUNCTION(0x0, "gpio_in"),
  522. SUNXI_FUNCTION(0x1, "gpio_out"),
  523. SUNXI_FUNCTION(0x2, "ts0"), /* D1 */
  524. SUNXI_FUNCTION(0x3, "csi0"), /* D1 */
  525. SUNXI_FUNCTION(0x4, "sim")), /* VPPEN */
  526. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE6,
  527. SUNXI_FUNCTION(0x0, "gpio_in"),
  528. SUNXI_FUNCTION(0x1, "gpio_out"),
  529. SUNXI_FUNCTION(0x2, "ts0"), /* D2 */
  530. SUNXI_FUNCTION(0x3, "csi0")), /* D2 */
  531. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE7,
  532. SUNXI_FUNCTION(0x0, "gpio_in"),
  533. SUNXI_FUNCTION(0x1, "gpio_out"),
  534. SUNXI_FUNCTION(0x2, "ts0"), /* D3 */
  535. SUNXI_FUNCTION(0x3, "csi0")), /* D3 */
  536. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE8,
  537. SUNXI_FUNCTION(0x0, "gpio_in"),
  538. SUNXI_FUNCTION(0x1, "gpio_out"),
  539. SUNXI_FUNCTION(0x2, "ts0"), /* D4 */
  540. SUNXI_FUNCTION(0x3, "csi0")), /* D4 */
  541. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE9,
  542. SUNXI_FUNCTION(0x0, "gpio_in"),
  543. SUNXI_FUNCTION(0x1, "gpio_out"),
  544. SUNXI_FUNCTION(0x2, "ts0"), /* D5 */
  545. SUNXI_FUNCTION(0x3, "csi0")), /* D5 */
  546. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE10,
  547. SUNXI_FUNCTION(0x0, "gpio_in"),
  548. SUNXI_FUNCTION(0x1, "gpio_out"),
  549. SUNXI_FUNCTION(0x2, "ts0"), /* D6 */
  550. SUNXI_FUNCTION(0x3, "csi0")), /* D6 */
  551. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE11,
  552. SUNXI_FUNCTION(0x0, "gpio_in"),
  553. SUNXI_FUNCTION(0x1, "gpio_out"),
  554. SUNXI_FUNCTION(0x2, "ts0"), /* D7 */
  555. SUNXI_FUNCTION(0x3, "csi0")), /* D7 */
  556. /* Hole */
  557. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF0,
  558. SUNXI_FUNCTION(0x0, "gpio_in"),
  559. SUNXI_FUNCTION(0x1, "gpio_out"),
  560. SUNXI_FUNCTION(0x2, "mmc0"), /* D1 */
  561. SUNXI_FUNCTION(0x4, "jtag")), /* MSI */
  562. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF1,
  563. SUNXI_FUNCTION(0x0, "gpio_in"),
  564. SUNXI_FUNCTION(0x1, "gpio_out"),
  565. SUNXI_FUNCTION(0x2, "mmc0"), /* D0 */
  566. SUNXI_FUNCTION(0x4, "jtag")), /* DI1 */
  567. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF2,
  568. SUNXI_FUNCTION(0x0, "gpio_in"),
  569. SUNXI_FUNCTION(0x1, "gpio_out"),
  570. SUNXI_FUNCTION(0x2, "mmc0"), /* CLK */
  571. SUNXI_FUNCTION(0x4, "uart0")), /* TX */
  572. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF3,
  573. SUNXI_FUNCTION(0x0, "gpio_in"),
  574. SUNXI_FUNCTION(0x1, "gpio_out"),
  575. SUNXI_FUNCTION(0x2, "mmc0"), /* CMD */
  576. SUNXI_FUNCTION(0x4, "jtag")), /* DO1 */
  577. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF4,
  578. SUNXI_FUNCTION(0x0, "gpio_in"),
  579. SUNXI_FUNCTION(0x1, "gpio_out"),
  580. SUNXI_FUNCTION(0x2, "mmc0"), /* D3 */
  581. SUNXI_FUNCTION(0x4, "uart0")), /* RX */
  582. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF5,
  583. SUNXI_FUNCTION(0x0, "gpio_in"),
  584. SUNXI_FUNCTION(0x1, "gpio_out"),
  585. SUNXI_FUNCTION(0x2, "mmc0"), /* D2 */
  586. SUNXI_FUNCTION(0x4, "jtag")), /* CK1 */
  587. /* Hole */
  588. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG0,
  589. SUNXI_FUNCTION(0x0, "gpio_in"),
  590. SUNXI_FUNCTION(0x1, "gpio_out"),
  591. SUNXI_FUNCTION(0x2, "ts1"), /* CLK */
  592. SUNXI_FUNCTION(0x3, "csi1"), /* PCK */
  593. SUNXI_FUNCTION(0x4, "mmc1")), /* CMD */
  594. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG1,
  595. SUNXI_FUNCTION(0x0, "gpio_in"),
  596. SUNXI_FUNCTION(0x1, "gpio_out"),
  597. SUNXI_FUNCTION(0x2, "ts1"), /* ERR */
  598. SUNXI_FUNCTION(0x3, "csi1"), /* CK */
  599. SUNXI_FUNCTION(0x4, "mmc1")), /* CLK */
  600. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG2,
  601. SUNXI_FUNCTION(0x0, "gpio_in"),
  602. SUNXI_FUNCTION(0x1, "gpio_out"),
  603. SUNXI_FUNCTION(0x2, "ts1"), /* SYNC */
  604. SUNXI_FUNCTION(0x3, "csi1"), /* HSYNC */
  605. SUNXI_FUNCTION(0x4, "mmc1")), /* D0 */
  606. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG3,
  607. SUNXI_FUNCTION(0x0, "gpio_in"),
  608. SUNXI_FUNCTION(0x1, "gpio_out"),
  609. SUNXI_FUNCTION(0x2, "ts1"), /* DVLD */
  610. SUNXI_FUNCTION(0x3, "csi1"), /* VSYNC */
  611. SUNXI_FUNCTION(0x4, "mmc1")), /* D1 */
  612. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG4,
  613. SUNXI_FUNCTION(0x0, "gpio_in"),
  614. SUNXI_FUNCTION(0x1, "gpio_out"),
  615. SUNXI_FUNCTION(0x2, "ts1"), /* D0 */
  616. SUNXI_FUNCTION(0x3, "csi1"), /* D0 */
  617. SUNXI_FUNCTION(0x4, "mmc1"), /* D2 */
  618. SUNXI_FUNCTION(0x5, "csi0")), /* D8 */
  619. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG5,
  620. SUNXI_FUNCTION(0x0, "gpio_in"),
  621. SUNXI_FUNCTION(0x1, "gpio_out"),
  622. SUNXI_FUNCTION(0x2, "ts1"), /* D1 */
  623. SUNXI_FUNCTION(0x3, "csi1"), /* D1 */
  624. SUNXI_FUNCTION(0x4, "mmc1"), /* D3 */
  625. SUNXI_FUNCTION(0x5, "csi0")), /* D9 */
  626. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG6,
  627. SUNXI_FUNCTION(0x0, "gpio_in"),
  628. SUNXI_FUNCTION(0x1, "gpio_out"),
  629. SUNXI_FUNCTION(0x2, "ts1"), /* D2 */
  630. SUNXI_FUNCTION(0x3, "csi1"), /* D2 */
  631. SUNXI_FUNCTION(0x4, "uart3"), /* TX */
  632. SUNXI_FUNCTION(0x5, "csi0")), /* D10 */
  633. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG7,
  634. SUNXI_FUNCTION(0x0, "gpio_in"),
  635. SUNXI_FUNCTION(0x1, "gpio_out"),
  636. SUNXI_FUNCTION(0x2, "ts1"), /* D3 */
  637. SUNXI_FUNCTION(0x3, "csi1"), /* D3 */
  638. SUNXI_FUNCTION(0x4, "uart3"), /* RX */
  639. SUNXI_FUNCTION(0x5, "csi0")), /* D11 */
  640. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG8,
  641. SUNXI_FUNCTION(0x0, "gpio_in"),
  642. SUNXI_FUNCTION(0x1, "gpio_out"),
  643. SUNXI_FUNCTION(0x2, "ts1"), /* D4 */
  644. SUNXI_FUNCTION(0x3, "csi1"), /* D4 */
  645. SUNXI_FUNCTION(0x4, "uart3"), /* RTS */
  646. SUNXI_FUNCTION(0x5, "csi0")), /* D12 */
  647. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG9,
  648. SUNXI_FUNCTION(0x0, "gpio_in"),
  649. SUNXI_FUNCTION(0x1, "gpio_out"),
  650. SUNXI_FUNCTION(0x2, "ts1"), /* D5 */
  651. SUNXI_FUNCTION(0x3, "csi1"), /* D5 */
  652. SUNXI_FUNCTION(0x4, "uart3"), /* CTS */
  653. SUNXI_FUNCTION(0x5, "csi0")), /* D13 */
  654. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG10,
  655. SUNXI_FUNCTION(0x0, "gpio_in"),
  656. SUNXI_FUNCTION(0x1, "gpio_out"),
  657. SUNXI_FUNCTION(0x2, "ts1"), /* D6 */
  658. SUNXI_FUNCTION(0x3, "csi1"), /* D6 */
  659. SUNXI_FUNCTION(0x4, "uart4"), /* TX */
  660. SUNXI_FUNCTION(0x5, "csi0")), /* D14 */
  661. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG11,
  662. SUNXI_FUNCTION(0x0, "gpio_in"),
  663. SUNXI_FUNCTION(0x1, "gpio_out"),
  664. SUNXI_FUNCTION(0x2, "ts1"), /* D7 */
  665. SUNXI_FUNCTION(0x3, "csi1"), /* D7 */
  666. SUNXI_FUNCTION(0x4, "uart4"), /* RX */
  667. SUNXI_FUNCTION(0x5, "csi0")), /* D15 */
  668. /* Hole */
  669. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH0,
  670. SUNXI_FUNCTION(0x0, "gpio_in"),
  671. SUNXI_FUNCTION(0x1, "gpio_out"),
  672. SUNXI_FUNCTION(0x2, "lcd1"), /* D0 */
  673. SUNXI_FUNCTION(0x3, "pata"), /* ATAA0 */
  674. SUNXI_FUNCTION(0x4, "uart3"), /* TX */
  675. SUNXI_FUNCTION_IRQ(0x6, 0), /* EINT0 */
  676. SUNXI_FUNCTION(0x7, "csi1")), /* D0 */
  677. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH1,
  678. SUNXI_FUNCTION(0x0, "gpio_in"),
  679. SUNXI_FUNCTION(0x1, "gpio_out"),
  680. SUNXI_FUNCTION(0x2, "lcd1"), /* D1 */
  681. SUNXI_FUNCTION(0x3, "pata"), /* ATAA1 */
  682. SUNXI_FUNCTION(0x4, "uart3"), /* RX */
  683. SUNXI_FUNCTION_IRQ(0x6, 1), /* EINT1 */
  684. SUNXI_FUNCTION(0x7, "csi1")), /* D1 */
  685. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH2,
  686. SUNXI_FUNCTION(0x0, "gpio_in"),
  687. SUNXI_FUNCTION(0x1, "gpio_out"),
  688. SUNXI_FUNCTION(0x2, "lcd1"), /* D2 */
  689. SUNXI_FUNCTION(0x3, "pata"), /* ATAA2 */
  690. SUNXI_FUNCTION(0x4, "uart3"), /* RTS */
  691. SUNXI_FUNCTION_IRQ(0x6, 2), /* EINT2 */
  692. SUNXI_FUNCTION(0x7, "csi1")), /* D2 */
  693. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH3,
  694. SUNXI_FUNCTION(0x0, "gpio_in"),
  695. SUNXI_FUNCTION(0x1, "gpio_out"),
  696. SUNXI_FUNCTION(0x2, "lcd1"), /* D3 */
  697. SUNXI_FUNCTION(0x3, "pata"), /* ATAIRQ */
  698. SUNXI_FUNCTION(0x4, "uart3"), /* CTS */
  699. SUNXI_FUNCTION_IRQ(0x6, 3), /* EINT3 */
  700. SUNXI_FUNCTION(0x7, "csi1")), /* D3 */
  701. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH4,
  702. SUNXI_FUNCTION(0x0, "gpio_in"),
  703. SUNXI_FUNCTION(0x1, "gpio_out"),
  704. SUNXI_FUNCTION(0x2, "lcd1"), /* D4 */
  705. SUNXI_FUNCTION(0x3, "pata"), /* ATAD0 */
  706. SUNXI_FUNCTION(0x4, "uart4"), /* TX */
  707. SUNXI_FUNCTION_IRQ(0x6, 4), /* EINT4 */
  708. SUNXI_FUNCTION(0x7, "csi1")), /* D4 */
  709. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH5,
  710. SUNXI_FUNCTION(0x0, "gpio_in"),
  711. SUNXI_FUNCTION(0x1, "gpio_out"),
  712. SUNXI_FUNCTION(0x2, "lcd1"), /* D5 */
  713. SUNXI_FUNCTION(0x3, "pata"), /* ATAD1 */
  714. SUNXI_FUNCTION(0x4, "uart4"), /* RX */
  715. SUNXI_FUNCTION_IRQ(0x6, 5), /* EINT5 */
  716. SUNXI_FUNCTION(0x7, "csi1")), /* D5 */
  717. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH6,
  718. SUNXI_FUNCTION(0x0, "gpio_in"),
  719. SUNXI_FUNCTION(0x1, "gpio_out"),
  720. SUNXI_FUNCTION(0x2, "lcd1"), /* D6 */
  721. SUNXI_FUNCTION(0x3, "pata"), /* ATAD2 */
  722. SUNXI_FUNCTION(0x4, "uart5"), /* TX */
  723. SUNXI_FUNCTION(0x5, "ms"), /* BS */
  724. SUNXI_FUNCTION_IRQ(0x6, 6), /* EINT6 */
  725. SUNXI_FUNCTION(0x7, "csi1")), /* D6 */
  726. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH7,
  727. SUNXI_FUNCTION(0x0, "gpio_in"),
  728. SUNXI_FUNCTION(0x1, "gpio_out"),
  729. SUNXI_FUNCTION(0x2, "lcd1"), /* D7 */
  730. SUNXI_FUNCTION(0x3, "pata"), /* ATAD3 */
  731. SUNXI_FUNCTION(0x4, "uart5"), /* RX */
  732. SUNXI_FUNCTION(0x5, "ms"), /* CLK */
  733. SUNXI_FUNCTION_IRQ(0x6, 7), /* EINT7 */
  734. SUNXI_FUNCTION(0x7, "csi1")), /* D7 */
  735. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH8,
  736. SUNXI_FUNCTION(0x0, "gpio_in"),
  737. SUNXI_FUNCTION(0x1, "gpio_out"),
  738. SUNXI_FUNCTION(0x2, "lcd1"), /* D8 */
  739. SUNXI_FUNCTION(0x3, "pata"), /* ATAD4 */
  740. SUNXI_FUNCTION(0x4, "keypad"), /* IN0 */
  741. SUNXI_FUNCTION(0x5, "ms"), /* D0 */
  742. SUNXI_FUNCTION_IRQ(0x6, 8), /* EINT8 */
  743. SUNXI_FUNCTION(0x7, "csi1")), /* D8 */
  744. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH9,
  745. SUNXI_FUNCTION(0x0, "gpio_in"),
  746. SUNXI_FUNCTION(0x1, "gpio_out"),
  747. SUNXI_FUNCTION(0x2, "lcd1"), /* D9 */
  748. SUNXI_FUNCTION(0x3, "pata"), /* ATAD5 */
  749. SUNXI_FUNCTION(0x4, "keypad"), /* IN1 */
  750. SUNXI_FUNCTION(0x5, "ms"), /* D1 */
  751. SUNXI_FUNCTION_IRQ(0x6, 9), /* EINT9 */
  752. SUNXI_FUNCTION(0x7, "csi1")), /* D9 */
  753. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH10,
  754. SUNXI_FUNCTION(0x0, "gpio_in"),
  755. SUNXI_FUNCTION(0x1, "gpio_out"),
  756. SUNXI_FUNCTION(0x2, "lcd1"), /* D10 */
  757. SUNXI_FUNCTION(0x3, "pata"), /* ATAD6 */
  758. SUNXI_FUNCTION(0x4, "keypad"), /* IN2 */
  759. SUNXI_FUNCTION(0x5, "ms"), /* D2 */
  760. SUNXI_FUNCTION_IRQ(0x6, 10), /* EINT10 */
  761. SUNXI_FUNCTION(0x7, "csi1")), /* D10 */
  762. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH11,
  763. SUNXI_FUNCTION(0x0, "gpio_in"),
  764. SUNXI_FUNCTION(0x1, "gpio_out"),
  765. SUNXI_FUNCTION(0x2, "lcd1"), /* D11 */
  766. SUNXI_FUNCTION(0x3, "pata"), /* ATAD7 */
  767. SUNXI_FUNCTION(0x4, "keypad"), /* IN3 */
  768. SUNXI_FUNCTION(0x5, "ms"), /* D3 */
  769. SUNXI_FUNCTION_IRQ(0x6, 11), /* EINT11 */
  770. SUNXI_FUNCTION(0x7, "csi1")), /* D11 */
  771. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH12,
  772. SUNXI_FUNCTION(0x0, "gpio_in"),
  773. SUNXI_FUNCTION(0x1, "gpio_out"),
  774. SUNXI_FUNCTION(0x2, "lcd1"), /* D12 */
  775. SUNXI_FUNCTION(0x3, "pata"), /* ATAD8 */
  776. SUNXI_FUNCTION(0x4, "ps2"), /* SCK1 */
  777. SUNXI_FUNCTION_IRQ(0x6, 12), /* EINT12 */
  778. SUNXI_FUNCTION(0x7, "csi1")), /* D12 */
  779. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH13,
  780. SUNXI_FUNCTION(0x0, "gpio_in"),
  781. SUNXI_FUNCTION(0x1, "gpio_out"),
  782. SUNXI_FUNCTION(0x2, "lcd1"), /* D13 */
  783. SUNXI_FUNCTION(0x3, "pata"), /* ATAD9 */
  784. SUNXI_FUNCTION(0x4, "ps2"), /* SDA1 */
  785. SUNXI_FUNCTION(0x5, "sim"), /* RST */
  786. SUNXI_FUNCTION_IRQ(0x6, 13), /* EINT13 */
  787. SUNXI_FUNCTION(0x7, "csi1")), /* D13 */
  788. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH14,
  789. SUNXI_FUNCTION(0x0, "gpio_in"),
  790. SUNXI_FUNCTION(0x1, "gpio_out"),
  791. SUNXI_FUNCTION(0x2, "lcd1"), /* D14 */
  792. SUNXI_FUNCTION(0x3, "pata"), /* ATAD10 */
  793. SUNXI_FUNCTION(0x4, "keypad"), /* IN4 */
  794. SUNXI_FUNCTION(0x5, "sim"), /* VPPEN */
  795. SUNXI_FUNCTION_IRQ(0x6, 14), /* EINT14 */
  796. SUNXI_FUNCTION(0x7, "csi1")), /* D14 */
  797. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH15,
  798. SUNXI_FUNCTION(0x0, "gpio_in"),
  799. SUNXI_FUNCTION(0x1, "gpio_out"),
  800. SUNXI_FUNCTION(0x2, "lcd1"), /* D15 */
  801. SUNXI_FUNCTION(0x3, "pata"), /* ATAD11 */
  802. SUNXI_FUNCTION(0x4, "keypad"), /* IN5 */
  803. SUNXI_FUNCTION(0x5, "sim"), /* VPPPP */
  804. SUNXI_FUNCTION_IRQ(0x6, 15), /* EINT15 */
  805. SUNXI_FUNCTION(0x7, "csi1")), /* D15 */
  806. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH16,
  807. SUNXI_FUNCTION(0x0, "gpio_in"),
  808. SUNXI_FUNCTION(0x1, "gpio_out"),
  809. SUNXI_FUNCTION(0x2, "lcd1"), /* D16 */
  810. SUNXI_FUNCTION(0x3, "pata"), /* ATAD12 */
  811. SUNXI_FUNCTION(0x4, "keypad"), /* IN6 */
  812. SUNXI_FUNCTION_IRQ(0x6, 16), /* EINT16 */
  813. SUNXI_FUNCTION(0x7, "csi1")), /* D16 */
  814. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH17,
  815. SUNXI_FUNCTION(0x0, "gpio_in"),
  816. SUNXI_FUNCTION(0x1, "gpio_out"),
  817. SUNXI_FUNCTION(0x2, "lcd1"), /* D17 */
  818. SUNXI_FUNCTION(0x3, "pata"), /* ATAD13 */
  819. SUNXI_FUNCTION(0x4, "keypad"), /* IN7 */
  820. SUNXI_FUNCTION(0x5, "sim"), /* VCCEN */
  821. SUNXI_FUNCTION_IRQ(0x6, 17), /* EINT17 */
  822. SUNXI_FUNCTION(0x7, "csi1")), /* D17 */
  823. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH18,
  824. SUNXI_FUNCTION(0x0, "gpio_in"),
  825. SUNXI_FUNCTION(0x1, "gpio_out"),
  826. SUNXI_FUNCTION(0x2, "lcd1"), /* D18 */
  827. SUNXI_FUNCTION(0x3, "pata"), /* ATAD14 */
  828. SUNXI_FUNCTION(0x4, "keypad"), /* OUT0 */
  829. SUNXI_FUNCTION(0x5, "sim"), /* SCK */
  830. SUNXI_FUNCTION_IRQ(0x6, 18), /* EINT18 */
  831. SUNXI_FUNCTION(0x7, "csi1")), /* D18 */
  832. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH19,
  833. SUNXI_FUNCTION(0x0, "gpio_in"),
  834. SUNXI_FUNCTION(0x1, "gpio_out"),
  835. SUNXI_FUNCTION(0x2, "lcd1"), /* D19 */
  836. SUNXI_FUNCTION(0x3, "pata"), /* ATAD15 */
  837. SUNXI_FUNCTION(0x4, "keypad"), /* OUT1 */
  838. SUNXI_FUNCTION(0x5, "sim"), /* SDA */
  839. SUNXI_FUNCTION_IRQ(0x6, 19), /* EINT19 */
  840. SUNXI_FUNCTION(0x7, "csi1")), /* D19 */
  841. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH20,
  842. SUNXI_FUNCTION(0x0, "gpio_in"),
  843. SUNXI_FUNCTION(0x1, "gpio_out"),
  844. SUNXI_FUNCTION(0x2, "lcd1"), /* D20 */
  845. SUNXI_FUNCTION(0x3, "pata"), /* ATAOE */
  846. SUNXI_FUNCTION(0x4, "can"), /* TX */
  847. SUNXI_FUNCTION_IRQ(0x6, 20), /* EINT20 */
  848. SUNXI_FUNCTION(0x7, "csi1")), /* D20 */
  849. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH21,
  850. SUNXI_FUNCTION(0x0, "gpio_in"),
  851. SUNXI_FUNCTION(0x1, "gpio_out"),
  852. SUNXI_FUNCTION(0x2, "lcd1"), /* D21 */
  853. SUNXI_FUNCTION(0x3, "pata"), /* ATADREQ */
  854. SUNXI_FUNCTION(0x4, "can"), /* RX */
  855. SUNXI_FUNCTION_IRQ(0x6, 21), /* EINT21 */
  856. SUNXI_FUNCTION(0x7, "csi1")), /* D21 */
  857. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH22,
  858. SUNXI_FUNCTION(0x0, "gpio_in"),
  859. SUNXI_FUNCTION(0x1, "gpio_out"),
  860. SUNXI_FUNCTION(0x2, "lcd1"), /* D22 */
  861. SUNXI_FUNCTION(0x3, "pata"), /* ATADACK */
  862. SUNXI_FUNCTION(0x4, "keypad"), /* OUT2 */
  863. SUNXI_FUNCTION(0x5, "mmc1"), /* CMD */
  864. SUNXI_FUNCTION(0x7, "csi1")), /* D22 */
  865. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH23,
  866. SUNXI_FUNCTION(0x0, "gpio_in"),
  867. SUNXI_FUNCTION(0x1, "gpio_out"),
  868. SUNXI_FUNCTION(0x2, "lcd1"), /* D23 */
  869. SUNXI_FUNCTION(0x3, "pata"), /* ATACS0 */
  870. SUNXI_FUNCTION(0x4, "keypad"), /* OUT3 */
  871. SUNXI_FUNCTION(0x5, "mmc1"), /* CLK */
  872. SUNXI_FUNCTION(0x7, "csi1")), /* D23 */
  873. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH24,
  874. SUNXI_FUNCTION(0x0, "gpio_in"),
  875. SUNXI_FUNCTION(0x1, "gpio_out"),
  876. SUNXI_FUNCTION(0x2, "lcd1"), /* CLK */
  877. SUNXI_FUNCTION(0x3, "pata"), /* ATACS1 */
  878. SUNXI_FUNCTION(0x4, "keypad"), /* OUT4 */
  879. SUNXI_FUNCTION(0x5, "mmc1"), /* D0 */
  880. SUNXI_FUNCTION(0x7, "csi1")), /* PCLK */
  881. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH25,
  882. SUNXI_FUNCTION(0x0, "gpio_in"),
  883. SUNXI_FUNCTION(0x1, "gpio_out"),
  884. SUNXI_FUNCTION(0x2, "lcd1"), /* DE */
  885. SUNXI_FUNCTION(0x3, "pata"), /* ATAIORDY */
  886. SUNXI_FUNCTION(0x4, "keypad"), /* OUT5 */
  887. SUNXI_FUNCTION(0x5, "mmc1"), /* D1 */
  888. SUNXI_FUNCTION(0x7, "csi1")), /* FIELD */
  889. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH26,
  890. SUNXI_FUNCTION(0x0, "gpio_in"),
  891. SUNXI_FUNCTION(0x1, "gpio_out"),
  892. SUNXI_FUNCTION(0x2, "lcd1"), /* HSYNC */
  893. SUNXI_FUNCTION(0x3, "pata"), /* ATAIOR */
  894. SUNXI_FUNCTION(0x4, "keypad"), /* OUT6 */
  895. SUNXI_FUNCTION(0x5, "mmc1"), /* D2 */
  896. SUNXI_FUNCTION(0x7, "csi1")), /* HSYNC */
  897. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH27,
  898. SUNXI_FUNCTION(0x0, "gpio_in"),
  899. SUNXI_FUNCTION(0x1, "gpio_out"),
  900. SUNXI_FUNCTION(0x2, "lcd1"), /* VSYNC */
  901. SUNXI_FUNCTION(0x3, "pata"), /* ATAIOW */
  902. SUNXI_FUNCTION(0x4, "keypad"), /* OUT7 */
  903. SUNXI_FUNCTION(0x5, "mmc1"), /* D3 */
  904. SUNXI_FUNCTION(0x7, "csi1")), /* VSYNC */
  905. /* Hole */
  906. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI0,
  907. SUNXI_FUNCTION(0x0, "gpio_in"),
  908. SUNXI_FUNCTION(0x1, "gpio_out")),
  909. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI1,
  910. SUNXI_FUNCTION(0x0, "gpio_in"),
  911. SUNXI_FUNCTION(0x1, "gpio_out")),
  912. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI2,
  913. SUNXI_FUNCTION(0x0, "gpio_in"),
  914. SUNXI_FUNCTION(0x1, "gpio_out")),
  915. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI3,
  916. SUNXI_FUNCTION(0x0, "gpio_in"),
  917. SUNXI_FUNCTION(0x1, "gpio_out"),
  918. SUNXI_FUNCTION(0x2, "pwm")), /* PWM1 */
  919. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI4,
  920. SUNXI_FUNCTION(0x0, "gpio_in"),
  921. SUNXI_FUNCTION(0x1, "gpio_out"),
  922. SUNXI_FUNCTION(0x2, "mmc3")), /* CMD */
  923. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI5,
  924. SUNXI_FUNCTION(0x0, "gpio_in"),
  925. SUNXI_FUNCTION(0x1, "gpio_out"),
  926. SUNXI_FUNCTION(0x2, "mmc3")), /* CLK */
  927. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI6,
  928. SUNXI_FUNCTION(0x0, "gpio_in"),
  929. SUNXI_FUNCTION(0x1, "gpio_out"),
  930. SUNXI_FUNCTION(0x2, "mmc3")), /* D0 */
  931. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI7,
  932. SUNXI_FUNCTION(0x0, "gpio_in"),
  933. SUNXI_FUNCTION(0x1, "gpio_out"),
  934. SUNXI_FUNCTION(0x2, "mmc3")), /* D1 */
  935. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI8,
  936. SUNXI_FUNCTION(0x0, "gpio_in"),
  937. SUNXI_FUNCTION(0x1, "gpio_out"),
  938. SUNXI_FUNCTION(0x2, "mmc3")), /* D2 */
  939. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI9,
  940. SUNXI_FUNCTION(0x0, "gpio_in"),
  941. SUNXI_FUNCTION(0x1, "gpio_out"),
  942. SUNXI_FUNCTION(0x2, "mmc3")), /* D3 */
  943. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI10,
  944. SUNXI_FUNCTION(0x0, "gpio_in"),
  945. SUNXI_FUNCTION(0x1, "gpio_out"),
  946. SUNXI_FUNCTION(0x2, "spi0"), /* CS0 */
  947. SUNXI_FUNCTION(0x3, "uart5"), /* TX */
  948. SUNXI_FUNCTION_IRQ(0x6, 22)), /* EINT22 */
  949. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI11,
  950. SUNXI_FUNCTION(0x0, "gpio_in"),
  951. SUNXI_FUNCTION(0x1, "gpio_out"),
  952. SUNXI_FUNCTION(0x2, "spi0"), /* CLK */
  953. SUNXI_FUNCTION(0x3, "uart5"), /* RX */
  954. SUNXI_FUNCTION_IRQ(0x6, 23)), /* EINT23 */
  955. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI12,
  956. SUNXI_FUNCTION(0x0, "gpio_in"),
  957. SUNXI_FUNCTION(0x1, "gpio_out"),
  958. SUNXI_FUNCTION(0x2, "spi0"), /* MOSI */
  959. SUNXI_FUNCTION(0x3, "uart6"), /* TX */
  960. SUNXI_FUNCTION_IRQ(0x6, 24)), /* EINT24 */
  961. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI13,
  962. SUNXI_FUNCTION(0x0, "gpio_in"),
  963. SUNXI_FUNCTION(0x1, "gpio_out"),
  964. SUNXI_FUNCTION(0x2, "spi0"), /* MISO */
  965. SUNXI_FUNCTION(0x3, "uart6"), /* RX */
  966. SUNXI_FUNCTION_IRQ(0x6, 25)), /* EINT25 */
  967. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI14,
  968. SUNXI_FUNCTION(0x0, "gpio_in"),
  969. SUNXI_FUNCTION(0x1, "gpio_out"),
  970. SUNXI_FUNCTION(0x2, "spi0"), /* CS1 */
  971. SUNXI_FUNCTION(0x3, "ps2"), /* SCK1 */
  972. SUNXI_FUNCTION(0x4, "timer4"), /* TCLKIN0 */
  973. SUNXI_FUNCTION_IRQ(0x6, 26)), /* EINT26 */
  974. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI15,
  975. SUNXI_FUNCTION(0x0, "gpio_in"),
  976. SUNXI_FUNCTION(0x1, "gpio_out"),
  977. SUNXI_FUNCTION(0x2, "spi1"), /* CS1 */
  978. SUNXI_FUNCTION(0x3, "ps2"), /* SDA1 */
  979. SUNXI_FUNCTION(0x4, "timer5"), /* TCLKIN1 */
  980. SUNXI_FUNCTION_IRQ(0x6, 27)), /* EINT27 */
  981. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI16,
  982. SUNXI_FUNCTION(0x0, "gpio_in"),
  983. SUNXI_FUNCTION(0x1, "gpio_out"),
  984. SUNXI_FUNCTION(0x2, "spi1"), /* CS0 */
  985. SUNXI_FUNCTION(0x3, "uart2"), /* RTS */
  986. SUNXI_FUNCTION_IRQ(0x6, 28)), /* EINT28 */
  987. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI17,
  988. SUNXI_FUNCTION(0x0, "gpio_in"),
  989. SUNXI_FUNCTION(0x1, "gpio_out"),
  990. SUNXI_FUNCTION(0x2, "spi1"), /* CLK */
  991. SUNXI_FUNCTION(0x3, "uart2"), /* CTS */
  992. SUNXI_FUNCTION_IRQ(0x6, 29)), /* EINT29 */
  993. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI18,
  994. SUNXI_FUNCTION(0x0, "gpio_in"),
  995. SUNXI_FUNCTION(0x1, "gpio_out"),
  996. SUNXI_FUNCTION(0x2, "spi1"), /* MOSI */
  997. SUNXI_FUNCTION(0x3, "uart2"), /* TX */
  998. SUNXI_FUNCTION_IRQ(0x6, 30)), /* EINT30 */
  999. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI19,
  1000. SUNXI_FUNCTION(0x0, "gpio_in"),
  1001. SUNXI_FUNCTION(0x1, "gpio_out"),
  1002. SUNXI_FUNCTION(0x2, "spi1"), /* MISO */
  1003. SUNXI_FUNCTION(0x3, "uart2"), /* RX */
  1004. SUNXI_FUNCTION_IRQ(0x6, 31)), /* EINT31 */
  1005. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI20,
  1006. SUNXI_FUNCTION(0x0, "gpio_in"),
  1007. SUNXI_FUNCTION(0x1, "gpio_out"),
  1008. SUNXI_FUNCTION(0x2, "ps2"), /* SCK0 */
  1009. SUNXI_FUNCTION(0x3, "uart7"), /* TX */
  1010. SUNXI_FUNCTION(0x4, "hdmi")), /* HSCL */
  1011. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI21,
  1012. SUNXI_FUNCTION(0x0, "gpio_in"),
  1013. SUNXI_FUNCTION(0x1, "gpio_out"),
  1014. SUNXI_FUNCTION(0x2, "ps2"), /* SDA0 */
  1015. SUNXI_FUNCTION(0x3, "uart7"), /* RX */
  1016. SUNXI_FUNCTION(0x4, "hdmi")), /* HSDA */
  1017. };
  1018. static const struct sunxi_desc_pin sun5i_a13_pins[] = {
  1019. /* Hole */
  1020. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB0,
  1021. SUNXI_FUNCTION(0x0, "gpio_in"),
  1022. SUNXI_FUNCTION(0x1, "gpio_out"),
  1023. SUNXI_FUNCTION(0x2, "i2c0")), /* SCK */
  1024. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB1,
  1025. SUNXI_FUNCTION(0x0, "gpio_in"),
  1026. SUNXI_FUNCTION(0x1, "gpio_out"),
  1027. SUNXI_FUNCTION(0x2, "i2c0")), /* SDA */
  1028. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB2,
  1029. SUNXI_FUNCTION(0x0, "gpio_in"),
  1030. SUNXI_FUNCTION(0x1, "gpio_out"),
  1031. SUNXI_FUNCTION(0x2, "pwm"),
  1032. SUNXI_FUNCTION_IRQ(0x6, 16)), /* EINT16 */
  1033. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB3,
  1034. SUNXI_FUNCTION(0x0, "gpio_in"),
  1035. SUNXI_FUNCTION(0x1, "gpio_out"),
  1036. SUNXI_FUNCTION(0x2, "ir0"), /* TX */
  1037. SUNXI_FUNCTION_IRQ(0x6, 17)), /* EINT17 */
  1038. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB4,
  1039. SUNXI_FUNCTION(0x0, "gpio_in"),
  1040. SUNXI_FUNCTION(0x1, "gpio_out"),
  1041. SUNXI_FUNCTION(0x2, "ir0"), /* RX */
  1042. SUNXI_FUNCTION_IRQ(0x6, 18)), /* EINT18 */
  1043. /* Hole */
  1044. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB10,
  1045. SUNXI_FUNCTION(0x0, "gpio_in"),
  1046. SUNXI_FUNCTION(0x1, "gpio_out"),
  1047. SUNXI_FUNCTION(0x2, "spi2"), /* CS1 */
  1048. SUNXI_FUNCTION_IRQ(0x6, 24)), /* EINT24 */
  1049. /* Hole */
  1050. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB15,
  1051. SUNXI_FUNCTION(0x0, "gpio_in"),
  1052. SUNXI_FUNCTION(0x1, "gpio_out"),
  1053. SUNXI_FUNCTION(0x2, "i2c1")), /* SCK */
  1054. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB16,
  1055. SUNXI_FUNCTION(0x0, "gpio_in"),
  1056. SUNXI_FUNCTION(0x1, "gpio_out"),
  1057. SUNXI_FUNCTION(0x2, "i2c1")), /* SDA */
  1058. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB17,
  1059. SUNXI_FUNCTION(0x0, "gpio_in"),
  1060. SUNXI_FUNCTION(0x1, "gpio_out"),
  1061. SUNXI_FUNCTION(0x2, "i2c2")), /* SCK */
  1062. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB18,
  1063. SUNXI_FUNCTION(0x0, "gpio_in"),
  1064. SUNXI_FUNCTION(0x1, "gpio_out"),
  1065. SUNXI_FUNCTION(0x2, "i2c2")), /* SDA */
  1066. /* Hole */
  1067. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC0,
  1068. SUNXI_FUNCTION(0x0, "gpio_in"),
  1069. SUNXI_FUNCTION(0x1, "gpio_out"),
  1070. SUNXI_FUNCTION(0x2, "nand0"), /* NWE */
  1071. SUNXI_FUNCTION(0x3, "spi0")), /* MOSI */
  1072. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC1,
  1073. SUNXI_FUNCTION(0x0, "gpio_in"),
  1074. SUNXI_FUNCTION(0x1, "gpio_out"),
  1075. SUNXI_FUNCTION(0x2, "nand0"), /* NALE */
  1076. SUNXI_FUNCTION(0x3, "spi0")), /* MISO */
  1077. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC2,
  1078. SUNXI_FUNCTION(0x0, "gpio_in"),
  1079. SUNXI_FUNCTION(0x1, "gpio_out"),
  1080. SUNXI_FUNCTION(0x2, "nand0"), /* NCLE */
  1081. SUNXI_FUNCTION(0x3, "spi0")), /* CLK */
  1082. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC3,
  1083. SUNXI_FUNCTION(0x0, "gpio_in"),
  1084. SUNXI_FUNCTION(0x1, "gpio_out"),
  1085. SUNXI_FUNCTION(0x2, "nand0"), /* NCE1 */
  1086. SUNXI_FUNCTION(0x3, "spi0")), /* CS0 */
  1087. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC4,
  1088. SUNXI_FUNCTION(0x0, "gpio_in"),
  1089. SUNXI_FUNCTION(0x1, "gpio_out"),
  1090. SUNXI_FUNCTION(0x2, "nand0")), /* NCE0 */
  1091. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC5,
  1092. SUNXI_FUNCTION(0x0, "gpio_in"),
  1093. SUNXI_FUNCTION(0x1, "gpio_out"),
  1094. SUNXI_FUNCTION(0x2, "nand0")), /* NRE */
  1095. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC6,
  1096. SUNXI_FUNCTION(0x0, "gpio_in"),
  1097. SUNXI_FUNCTION(0x1, "gpio_out"),
  1098. SUNXI_FUNCTION(0x2, "nand0"), /* NRB0 */
  1099. SUNXI_FUNCTION(0x3, "mmc2")), /* CMD */
  1100. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC7,
  1101. SUNXI_FUNCTION(0x0, "gpio_in"),
  1102. SUNXI_FUNCTION(0x1, "gpio_out"),
  1103. SUNXI_FUNCTION(0x2, "nand0"), /* NRB1 */
  1104. SUNXI_FUNCTION(0x3, "mmc2")), /* CLK */
  1105. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC8,
  1106. SUNXI_FUNCTION(0x0, "gpio_in"),
  1107. SUNXI_FUNCTION(0x1, "gpio_out"),
  1108. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ0 */
  1109. SUNXI_FUNCTION(0x3, "mmc2")), /* D0 */
  1110. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC9,
  1111. SUNXI_FUNCTION(0x0, "gpio_in"),
  1112. SUNXI_FUNCTION(0x1, "gpio_out"),
  1113. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ1 */
  1114. SUNXI_FUNCTION(0x3, "mmc2")), /* D1 */
  1115. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC10,
  1116. SUNXI_FUNCTION(0x0, "gpio_in"),
  1117. SUNXI_FUNCTION(0x1, "gpio_out"),
  1118. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ2 */
  1119. SUNXI_FUNCTION(0x3, "mmc2")), /* D2 */
  1120. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC11,
  1121. SUNXI_FUNCTION(0x0, "gpio_in"),
  1122. SUNXI_FUNCTION(0x1, "gpio_out"),
  1123. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ3 */
  1124. SUNXI_FUNCTION(0x3, "mmc2")), /* D3 */
  1125. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC12,
  1126. SUNXI_FUNCTION(0x0, "gpio_in"),
  1127. SUNXI_FUNCTION(0x1, "gpio_out"),
  1128. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ4 */
  1129. SUNXI_FUNCTION(0x3, "mmc2")), /* D4 */
  1130. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC13,
  1131. SUNXI_FUNCTION(0x0, "gpio_in"),
  1132. SUNXI_FUNCTION(0x1, "gpio_out"),
  1133. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ5 */
  1134. SUNXI_FUNCTION(0x3, "mmc2")), /* D5 */
  1135. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC14,
  1136. SUNXI_FUNCTION(0x0, "gpio_in"),
  1137. SUNXI_FUNCTION(0x1, "gpio_out"),
  1138. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ6 */
  1139. SUNXI_FUNCTION(0x3, "mmc2")), /* D6 */
  1140. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC15,
  1141. SUNXI_FUNCTION(0x0, "gpio_in"),
  1142. SUNXI_FUNCTION(0x1, "gpio_out"),
  1143. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ7 */
  1144. SUNXI_FUNCTION(0x3, "mmc2")), /* D7 */
  1145. /* Hole */
  1146. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC19,
  1147. SUNXI_FUNCTION(0x0, "gpio_in"),
  1148. SUNXI_FUNCTION(0x1, "gpio_out"),
  1149. SUNXI_FUNCTION(0x2, "nand0"), /* NDQS */
  1150. SUNXI_FUNCTION(0x4, "uart3")), /* RTS */
  1151. /* Hole */
  1152. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD2,
  1153. SUNXI_FUNCTION(0x0, "gpio_in"),
  1154. SUNXI_FUNCTION(0x1, "gpio_out"),
  1155. SUNXI_FUNCTION(0x2, "lcd0")), /* D2 */
  1156. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD3,
  1157. SUNXI_FUNCTION(0x0, "gpio_in"),
  1158. SUNXI_FUNCTION(0x1, "gpio_out"),
  1159. SUNXI_FUNCTION(0x2, "lcd0")), /* D3 */
  1160. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD4,
  1161. SUNXI_FUNCTION(0x0, "gpio_in"),
  1162. SUNXI_FUNCTION(0x1, "gpio_out"),
  1163. SUNXI_FUNCTION(0x2, "lcd0")), /* D4 */
  1164. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD5,
  1165. SUNXI_FUNCTION(0x0, "gpio_in"),
  1166. SUNXI_FUNCTION(0x1, "gpio_out"),
  1167. SUNXI_FUNCTION(0x2, "lcd0")), /* D5 */
  1168. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD6,
  1169. SUNXI_FUNCTION(0x0, "gpio_in"),
  1170. SUNXI_FUNCTION(0x1, "gpio_out"),
  1171. SUNXI_FUNCTION(0x2, "lcd0")), /* D6 */
  1172. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD7,
  1173. SUNXI_FUNCTION(0x0, "gpio_in"),
  1174. SUNXI_FUNCTION(0x1, "gpio_out"),
  1175. SUNXI_FUNCTION(0x2, "lcd0")), /* D7 */
  1176. /* Hole */
  1177. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD10,
  1178. SUNXI_FUNCTION(0x0, "gpio_in"),
  1179. SUNXI_FUNCTION(0x1, "gpio_out"),
  1180. SUNXI_FUNCTION(0x2, "lcd0")), /* D10 */
  1181. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD11,
  1182. SUNXI_FUNCTION(0x0, "gpio_in"),
  1183. SUNXI_FUNCTION(0x1, "gpio_out"),
  1184. SUNXI_FUNCTION(0x2, "lcd0")), /* D11 */
  1185. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD12,
  1186. SUNXI_FUNCTION(0x0, "gpio_in"),
  1187. SUNXI_FUNCTION(0x1, "gpio_out"),
  1188. SUNXI_FUNCTION(0x2, "lcd0")), /* D12 */
  1189. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD13,
  1190. SUNXI_FUNCTION(0x0, "gpio_in"),
  1191. SUNXI_FUNCTION(0x1, "gpio_out"),
  1192. SUNXI_FUNCTION(0x2, "lcd0")), /* D13 */
  1193. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD14,
  1194. SUNXI_FUNCTION(0x0, "gpio_in"),
  1195. SUNXI_FUNCTION(0x1, "gpio_out"),
  1196. SUNXI_FUNCTION(0x2, "lcd0")), /* D14 */
  1197. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD15,
  1198. SUNXI_FUNCTION(0x0, "gpio_in"),
  1199. SUNXI_FUNCTION(0x1, "gpio_out"),
  1200. SUNXI_FUNCTION(0x2, "lcd0")), /* D15 */
  1201. /* Hole */
  1202. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD18,
  1203. SUNXI_FUNCTION(0x0, "gpio_in"),
  1204. SUNXI_FUNCTION(0x1, "gpio_out"),
  1205. SUNXI_FUNCTION(0x2, "lcd0")), /* D18 */
  1206. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD19,
  1207. SUNXI_FUNCTION(0x0, "gpio_in"),
  1208. SUNXI_FUNCTION(0x1, "gpio_out"),
  1209. SUNXI_FUNCTION(0x2, "lcd0")), /* D19 */
  1210. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD20,
  1211. SUNXI_FUNCTION(0x0, "gpio_in"),
  1212. SUNXI_FUNCTION(0x1, "gpio_out"),
  1213. SUNXI_FUNCTION(0x2, "lcd0")), /* D20 */
  1214. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD21,
  1215. SUNXI_FUNCTION(0x0, "gpio_in"),
  1216. SUNXI_FUNCTION(0x1, "gpio_out"),
  1217. SUNXI_FUNCTION(0x2, "lcd0")), /* D21 */
  1218. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD22,
  1219. SUNXI_FUNCTION(0x0, "gpio_in"),
  1220. SUNXI_FUNCTION(0x1, "gpio_out"),
  1221. SUNXI_FUNCTION(0x2, "lcd0")), /* D22 */
  1222. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD23,
  1223. SUNXI_FUNCTION(0x0, "gpio_in"),
  1224. SUNXI_FUNCTION(0x1, "gpio_out"),
  1225. SUNXI_FUNCTION(0x2, "lcd0")), /* D23 */
  1226. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD24,
  1227. SUNXI_FUNCTION(0x0, "gpio_in"),
  1228. SUNXI_FUNCTION(0x1, "gpio_out"),
  1229. SUNXI_FUNCTION(0x2, "lcd0")), /* CLK */
  1230. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD25,
  1231. SUNXI_FUNCTION(0x0, "gpio_in"),
  1232. SUNXI_FUNCTION(0x1, "gpio_out"),
  1233. SUNXI_FUNCTION(0x2, "lcd0")), /* DE */
  1234. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD26,
  1235. SUNXI_FUNCTION(0x0, "gpio_in"),
  1236. SUNXI_FUNCTION(0x1, "gpio_out"),
  1237. SUNXI_FUNCTION(0x2, "lcd0")), /* HSYNC */
  1238. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD27,
  1239. SUNXI_FUNCTION(0x0, "gpio_in"),
  1240. SUNXI_FUNCTION(0x1, "gpio_out"),
  1241. SUNXI_FUNCTION(0x2, "lcd0")), /* VSYNC */
  1242. /* Hole */
  1243. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE0,
  1244. SUNXI_FUNCTION(0x0, "gpio_in"),
  1245. SUNXI_FUNCTION(0x3, "csi0"), /* PCLK */
  1246. SUNXI_FUNCTION(0x4, "spi2"), /* CS0 */
  1247. SUNXI_FUNCTION_IRQ(0x6, 14)), /* EINT14 */
  1248. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE1,
  1249. SUNXI_FUNCTION(0x0, "gpio_in"),
  1250. SUNXI_FUNCTION(0x3, "csi0"), /* MCLK */
  1251. SUNXI_FUNCTION(0x4, "spi2"), /* CLK */
  1252. SUNXI_FUNCTION_IRQ(0x6, 15)), /* EINT15 */
  1253. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE2,
  1254. SUNXI_FUNCTION(0x0, "gpio_in"),
  1255. SUNXI_FUNCTION(0x3, "csi0"), /* HSYNC */
  1256. SUNXI_FUNCTION(0x4, "spi2")), /* MOSI */
  1257. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE3,
  1258. SUNXI_FUNCTION(0x0, "gpio_in"),
  1259. SUNXI_FUNCTION(0x1, "gpio_out"),
  1260. SUNXI_FUNCTION(0x3, "csi0"), /* VSYNC */
  1261. SUNXI_FUNCTION(0x4, "spi2")), /* MISO */
  1262. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE4,
  1263. SUNXI_FUNCTION(0x0, "gpio_in"),
  1264. SUNXI_FUNCTION(0x1, "gpio_out"),
  1265. SUNXI_FUNCTION(0x3, "csi0"), /* D0 */
  1266. SUNXI_FUNCTION(0x4, "mmc2")), /* D0 */
  1267. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE5,
  1268. SUNXI_FUNCTION(0x0, "gpio_in"),
  1269. SUNXI_FUNCTION(0x1, "gpio_out"),
  1270. SUNXI_FUNCTION(0x3, "csi0"), /* D1 */
  1271. SUNXI_FUNCTION(0x4, "mmc2")), /* D1 */
  1272. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE6,
  1273. SUNXI_FUNCTION(0x0, "gpio_in"),
  1274. SUNXI_FUNCTION(0x1, "gpio_out"),
  1275. SUNXI_FUNCTION(0x3, "csi0"), /* D2 */
  1276. SUNXI_FUNCTION(0x4, "mmc2")), /* D2 */
  1277. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE7,
  1278. SUNXI_FUNCTION(0x0, "gpio_in"),
  1279. SUNXI_FUNCTION(0x1, "gpio_out"),
  1280. SUNXI_FUNCTION(0x3, "csi0"), /* D3 */
  1281. SUNXI_FUNCTION(0x4, "mmc2")), /* D3 */
  1282. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE8,
  1283. SUNXI_FUNCTION(0x0, "gpio_in"),
  1284. SUNXI_FUNCTION(0x1, "gpio_out"),
  1285. SUNXI_FUNCTION(0x3, "csi0"), /* D4 */
  1286. SUNXI_FUNCTION(0x4, "mmc2")), /* CMD */
  1287. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE9,
  1288. SUNXI_FUNCTION(0x0, "gpio_in"),
  1289. SUNXI_FUNCTION(0x1, "gpio_out"),
  1290. SUNXI_FUNCTION(0x3, "csi0"), /* D5 */
  1291. SUNXI_FUNCTION(0x4, "mmc2")), /* CLK */
  1292. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE10,
  1293. SUNXI_FUNCTION(0x0, "gpio_in"),
  1294. SUNXI_FUNCTION(0x1, "gpio_out"),
  1295. SUNXI_FUNCTION(0x3, "csi0"), /* D6 */
  1296. SUNXI_FUNCTION(0x4, "uart1")), /* TX */
  1297. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE11,
  1298. SUNXI_FUNCTION(0x0, "gpio_in"),
  1299. SUNXI_FUNCTION(0x1, "gpio_out"),
  1300. SUNXI_FUNCTION(0x3, "csi0"), /* D7 */
  1301. SUNXI_FUNCTION(0x4, "uart1")), /* RX */
  1302. /* Hole */
  1303. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF0,
  1304. SUNXI_FUNCTION(0x0, "gpio_in"),
  1305. SUNXI_FUNCTION(0x1, "gpio_out"),
  1306. SUNXI_FUNCTION(0x4, "mmc0")), /* D1 */
  1307. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF1,
  1308. SUNXI_FUNCTION(0x0, "gpio_in"),
  1309. SUNXI_FUNCTION(0x1, "gpio_out"),
  1310. SUNXI_FUNCTION(0x4, "mmc0")), /* D0 */
  1311. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF2,
  1312. SUNXI_FUNCTION(0x0, "gpio_in"),
  1313. SUNXI_FUNCTION(0x1, "gpio_out"),
  1314. SUNXI_FUNCTION(0x4, "mmc0")), /* CLK */
  1315. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF3,
  1316. SUNXI_FUNCTION(0x0, "gpio_in"),
  1317. SUNXI_FUNCTION(0x1, "gpio_out"),
  1318. SUNXI_FUNCTION(0x4, "mmc0")), /* CMD */
  1319. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF4,
  1320. SUNXI_FUNCTION(0x0, "gpio_in"),
  1321. SUNXI_FUNCTION(0x1, "gpio_out"),
  1322. SUNXI_FUNCTION(0x4, "mmc0")), /* D3 */
  1323. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF5,
  1324. SUNXI_FUNCTION(0x0, "gpio_in"),
  1325. SUNXI_FUNCTION(0x1, "gpio_out"),
  1326. SUNXI_FUNCTION(0x4, "mmc0")), /* D2 */
  1327. /* Hole */
  1328. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG0,
  1329. SUNXI_FUNCTION(0x0, "gpio_in"),
  1330. SUNXI_FUNCTION(0x1, "gpio_out"),
  1331. SUNXI_FUNCTION_IRQ(0x6, 0)), /* EINT0 */
  1332. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG1,
  1333. SUNXI_FUNCTION(0x0, "gpio_in"),
  1334. SUNXI_FUNCTION(0x1, "gpio_out"),
  1335. SUNXI_FUNCTION_IRQ(0x6, 1)), /* EINT1 */
  1336. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG2,
  1337. SUNXI_FUNCTION(0x0, "gpio_in"),
  1338. SUNXI_FUNCTION(0x1, "gpio_out"),
  1339. SUNXI_FUNCTION_IRQ(0x6, 2)), /* EINT2 */
  1340. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG3,
  1341. SUNXI_FUNCTION(0x0, "gpio_in"),
  1342. SUNXI_FUNCTION(0x1, "gpio_out"),
  1343. SUNXI_FUNCTION(0x2, "mmc1"), /* CMD */
  1344. SUNXI_FUNCTION(0x4, "uart1"), /* TX */
  1345. SUNXI_FUNCTION_IRQ(0x6, 3)), /* EINT3 */
  1346. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG4,
  1347. SUNXI_FUNCTION(0x0, "gpio_in"),
  1348. SUNXI_FUNCTION(0x1, "gpio_out"),
  1349. SUNXI_FUNCTION(0x2, "mmc1"), /* CLK */
  1350. SUNXI_FUNCTION(0x4, "uart1"), /* RX */
  1351. SUNXI_FUNCTION_IRQ(0x6, 4)), /* EINT4 */
  1352. /* Hole */
  1353. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG9,
  1354. SUNXI_FUNCTION(0x0, "gpio_in"),
  1355. SUNXI_FUNCTION(0x1, "gpio_out"),
  1356. SUNXI_FUNCTION(0x2, "spi1"), /* CS0 */
  1357. SUNXI_FUNCTION(0x3, "uart3"), /* TX */
  1358. SUNXI_FUNCTION_IRQ(0x6, 9)), /* EINT9 */
  1359. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG10,
  1360. SUNXI_FUNCTION(0x0, "gpio_in"),
  1361. SUNXI_FUNCTION(0x1, "gpio_out"),
  1362. SUNXI_FUNCTION(0x2, "spi1"), /* CLK */
  1363. SUNXI_FUNCTION(0x3, "uart3"), /* RX */
  1364. SUNXI_FUNCTION_IRQ(0x6, 10)), /* EINT10 */
  1365. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG11,
  1366. SUNXI_FUNCTION(0x0, "gpio_in"),
  1367. SUNXI_FUNCTION(0x1, "gpio_out"),
  1368. SUNXI_FUNCTION(0x2, "spi1"), /* MOSI */
  1369. SUNXI_FUNCTION(0x3, "uart3"), /* CTS */
  1370. SUNXI_FUNCTION_IRQ(0x6, 11)), /* EINT11 */
  1371. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG12,
  1372. SUNXI_FUNCTION(0x0, "gpio_in"),
  1373. SUNXI_FUNCTION(0x1, "gpio_out"),
  1374. SUNXI_FUNCTION(0x2, "spi1"), /* MISO */
  1375. SUNXI_FUNCTION(0x3, "uart3"), /* RTS */
  1376. SUNXI_FUNCTION_IRQ(0x6, 12)), /* EINT12 */
  1377. };
  1378. static const struct sunxi_pinctrl_desc sun4i_a10_pinctrl_data = {
  1379. .pins = sun4i_a10_pins,
  1380. .npins = ARRAY_SIZE(sun4i_a10_pins),
  1381. };
  1382. static const struct sunxi_pinctrl_desc sun5i_a13_pinctrl_data = {
  1383. .pins = sun5i_a13_pins,
  1384. .npins = ARRAY_SIZE(sun5i_a13_pins),
  1385. };
  1386. static struct sunxi_pinctrl_group *
  1387. sunxi_pinctrl_find_group_by_name(struct sunxi_pinctrl *pctl, const char *group)
  1388. {
  1389. int i;
  1390. for (i = 0; i < pctl->ngroups; i++) {
  1391. struct sunxi_pinctrl_group *grp = pctl->groups + i;
  1392. if (!strcmp(grp->name, group))
  1393. return grp;
  1394. }
  1395. return NULL;
  1396. }
  1397. static struct sunxi_pinctrl_function *
  1398. sunxi_pinctrl_find_function_by_name(struct sunxi_pinctrl *pctl,
  1399. const char *name)
  1400. {
  1401. struct sunxi_pinctrl_function *func = pctl->functions;
  1402. int i;
  1403. for (i = 0; i < pctl->nfunctions; i++) {
  1404. if (!func[i].name)
  1405. break;
  1406. if (!strcmp(func[i].name, name))
  1407. return func + i;
  1408. }
  1409. return NULL;
  1410. }
  1411. static struct sunxi_desc_function *
  1412. sunxi_pinctrl_desc_find_function_by_name(struct sunxi_pinctrl *pctl,
  1413. const char *pin_name,
  1414. const char *func_name)
  1415. {
  1416. int i;
  1417. for (i = 0; i < pctl->desc->npins; i++) {
  1418. const struct sunxi_desc_pin *pin = pctl->desc->pins + i;
  1419. if (!strcmp(pin->pin.name, pin_name)) {
  1420. struct sunxi_desc_function *func = pin->functions;
  1421. while (func->name) {
  1422. if (!strcmp(func->name, func_name))
  1423. return func;
  1424. func++;
  1425. }
  1426. }
  1427. }
  1428. return NULL;
  1429. }
  1430. static struct sunxi_desc_function *
  1431. sunxi_pinctrl_desc_find_function_by_pin(struct sunxi_pinctrl *pctl,
  1432. const u16 pin_num,
  1433. const char *func_name)
  1434. {
  1435. int i;
  1436. for (i = 0; i < pctl->desc->npins; i++) {
  1437. const struct sunxi_desc_pin *pin = pctl->desc->pins + i;
  1438. if (pin->pin.number == pin_num) {
  1439. struct sunxi_desc_function *func = pin->functions;
  1440. while (func->name) {
  1441. if (!strcmp(func->name, func_name))
  1442. return func;
  1443. func++;
  1444. }
  1445. }
  1446. }
  1447. return NULL;
  1448. }
  1449. static int sunxi_pctrl_get_groups_count(struct pinctrl_dev *pctldev)
  1450. {
  1451. struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  1452. return pctl->ngroups;
  1453. }
  1454. static const char *sunxi_pctrl_get_group_name(struct pinctrl_dev *pctldev,
  1455. unsigned group)
  1456. {
  1457. struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  1458. return pctl->groups[group].name;
  1459. }
  1460. static int sunxi_pctrl_get_group_pins(struct pinctrl_dev *pctldev,
  1461. unsigned group,
  1462. const unsigned **pins,
  1463. unsigned *num_pins)
  1464. {
  1465. struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  1466. *pins = (unsigned *)&pctl->groups[group].pin;
  1467. *num_pins = 1;
  1468. return 0;
  1469. }
  1470. static int sunxi_pctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
  1471. struct device_node *node,
  1472. struct pinctrl_map **map,
  1473. unsigned *num_maps)
  1474. {
  1475. struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  1476. unsigned long *pinconfig;
  1477. struct property *prop;
  1478. const char *function;
  1479. const char *group;
  1480. int ret, nmaps, i = 0;
  1481. u32 val;
  1482. *map = NULL;
  1483. *num_maps = 0;
  1484. ret = of_property_read_string(node, "allwinner,function", &function);
  1485. if (ret) {
  1486. dev_err(pctl->dev,
  1487. "missing allwinner,function property in node %s\n",
  1488. node->name);
  1489. return -EINVAL;
  1490. }
  1491. nmaps = of_property_count_strings(node, "allwinner,pins") * 2;
  1492. if (nmaps < 0) {
  1493. dev_err(pctl->dev,
  1494. "missing allwinner,pins property in node %s\n",
  1495. node->name);
  1496. return -EINVAL;
  1497. }
  1498. *map = kmalloc(nmaps * sizeof(struct pinctrl_map), GFP_KERNEL);
  1499. if (!map)
  1500. return -ENOMEM;
  1501. of_property_for_each_string(node, "allwinner,pins", prop, group) {
  1502. struct sunxi_pinctrl_group *grp =
  1503. sunxi_pinctrl_find_group_by_name(pctl, group);
  1504. int j = 0, configlen = 0;
  1505. if (!grp) {
  1506. dev_err(pctl->dev, "unknown pin %s", group);
  1507. continue;
  1508. }
  1509. if (!sunxi_pinctrl_desc_find_function_by_name(pctl,
  1510. grp->name,
  1511. function)) {
  1512. dev_err(pctl->dev, "unsupported function %s on pin %s",
  1513. function, group);
  1514. continue;
  1515. }
  1516. (*map)[i].type = PIN_MAP_TYPE_MUX_GROUP;
  1517. (*map)[i].data.mux.group = group;
  1518. (*map)[i].data.mux.function = function;
  1519. i++;
  1520. (*map)[i].type = PIN_MAP_TYPE_CONFIGS_GROUP;
  1521. (*map)[i].data.configs.group_or_pin = group;
  1522. if (of_find_property(node, "allwinner,drive", NULL))
  1523. configlen++;
  1524. if (of_find_property(node, "allwinner,pull", NULL))
  1525. configlen++;
  1526. pinconfig = kzalloc(configlen * sizeof(*pinconfig), GFP_KERNEL);
  1527. if (!of_property_read_u32(node, "allwinner,drive", &val)) {
  1528. u16 strength = (val + 1) * 10;
  1529. pinconfig[j++] =
  1530. pinconf_to_config_packed(PIN_CONFIG_DRIVE_STRENGTH,
  1531. strength);
  1532. }
  1533. if (!of_property_read_u32(node, "allwinner,pull", &val)) {
  1534. enum pin_config_param pull = PIN_CONFIG_END;
  1535. if (val == 1)
  1536. pull = PIN_CONFIG_BIAS_PULL_UP;
  1537. else if (val == 2)
  1538. pull = PIN_CONFIG_BIAS_PULL_DOWN;
  1539. pinconfig[j++] = pinconf_to_config_packed(pull, 0);
  1540. }
  1541. (*map)[i].data.configs.configs = pinconfig;
  1542. (*map)[i].data.configs.num_configs = configlen;
  1543. i++;
  1544. }
  1545. *num_maps = nmaps;
  1546. return 0;
  1547. }
  1548. static void sunxi_pctrl_dt_free_map(struct pinctrl_dev *pctldev,
  1549. struct pinctrl_map *map,
  1550. unsigned num_maps)
  1551. {
  1552. int i;
  1553. for (i = 0; i < num_maps; i++) {
  1554. if (map[i].type == PIN_MAP_TYPE_CONFIGS_GROUP)
  1555. kfree(map[i].data.configs.configs);
  1556. }
  1557. kfree(map);
  1558. }
  1559. static const struct pinctrl_ops sunxi_pctrl_ops = {
  1560. .dt_node_to_map = sunxi_pctrl_dt_node_to_map,
  1561. .dt_free_map = sunxi_pctrl_dt_free_map,
  1562. .get_groups_count = sunxi_pctrl_get_groups_count,
  1563. .get_group_name = sunxi_pctrl_get_group_name,
  1564. .get_group_pins = sunxi_pctrl_get_group_pins,
  1565. };
  1566. static int sunxi_pconf_group_get(struct pinctrl_dev *pctldev,
  1567. unsigned group,
  1568. unsigned long *config)
  1569. {
  1570. struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  1571. *config = pctl->groups[group].config;
  1572. return 0;
  1573. }
  1574. static int sunxi_pconf_group_set(struct pinctrl_dev *pctldev,
  1575. unsigned group,
  1576. unsigned long config)
  1577. {
  1578. struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  1579. struct sunxi_pinctrl_group *g = &pctl->groups[group];
  1580. u32 val, mask;
  1581. u16 strength;
  1582. u8 dlevel;
  1583. switch (pinconf_to_config_param(config)) {
  1584. case PIN_CONFIG_DRIVE_STRENGTH:
  1585. strength = pinconf_to_config_argument(config);
  1586. if (strength > 40)
  1587. return -EINVAL;
  1588. /*
  1589. * We convert from mA to what the register expects:
  1590. * 0: 10mA
  1591. * 1: 20mA
  1592. * 2: 30mA
  1593. * 3: 40mA
  1594. */
  1595. dlevel = strength / 10 - 1;
  1596. val = readl(pctl->membase + sunxi_dlevel_reg(g->pin));
  1597. mask = DLEVEL_PINS_MASK << sunxi_dlevel_offset(g->pin);
  1598. writel((val & ~mask) | dlevel << sunxi_dlevel_offset(g->pin),
  1599. pctl->membase + sunxi_dlevel_reg(g->pin));
  1600. break;
  1601. case PIN_CONFIG_BIAS_PULL_UP:
  1602. val = readl(pctl->membase + sunxi_pull_reg(g->pin));
  1603. mask = PULL_PINS_MASK << sunxi_pull_offset(g->pin);
  1604. writel((val & ~mask) | 1 << sunxi_pull_offset(g->pin),
  1605. pctl->membase + sunxi_pull_reg(g->pin));
  1606. break;
  1607. case PIN_CONFIG_BIAS_PULL_DOWN:
  1608. val = readl(pctl->membase + sunxi_pull_reg(g->pin));
  1609. mask = PULL_PINS_MASK << sunxi_pull_offset(g->pin);
  1610. writel((val & ~mask) | 2 << sunxi_pull_offset(g->pin),
  1611. pctl->membase + sunxi_pull_reg(g->pin));
  1612. break;
  1613. default:
  1614. break;
  1615. }
  1616. /* cache the config value */
  1617. g->config = config;
  1618. return 0;
  1619. }
  1620. static const struct pinconf_ops sunxi_pconf_ops = {
  1621. .pin_config_group_get = sunxi_pconf_group_get,
  1622. .pin_config_group_set = sunxi_pconf_group_set,
  1623. };
  1624. static int sunxi_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev)
  1625. {
  1626. struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  1627. return pctl->nfunctions;
  1628. }
  1629. static const char *sunxi_pmx_get_func_name(struct pinctrl_dev *pctldev,
  1630. unsigned function)
  1631. {
  1632. struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  1633. return pctl->functions[function].name;
  1634. }
  1635. static int sunxi_pmx_get_func_groups(struct pinctrl_dev *pctldev,
  1636. unsigned function,
  1637. const char * const **groups,
  1638. unsigned * const num_groups)
  1639. {
  1640. struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  1641. *groups = pctl->functions[function].groups;
  1642. *num_groups = pctl->functions[function].ngroups;
  1643. return 0;
  1644. }
  1645. static void sunxi_pmx_set(struct pinctrl_dev *pctldev,
  1646. unsigned pin,
  1647. u8 config)
  1648. {
  1649. struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  1650. u32 val = readl(pctl->membase + sunxi_mux_reg(pin));
  1651. u32 mask = MUX_PINS_MASK << sunxi_mux_offset(pin);
  1652. writel((val & ~mask) | config << sunxi_mux_offset(pin),
  1653. pctl->membase + sunxi_mux_reg(pin));
  1654. }
  1655. static int sunxi_pmx_enable(struct pinctrl_dev *pctldev,
  1656. unsigned function,
  1657. unsigned group)
  1658. {
  1659. struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  1660. struct sunxi_pinctrl_group *g = pctl->groups + group;
  1661. struct sunxi_pinctrl_function *func = pctl->functions + function;
  1662. struct sunxi_desc_function *desc =
  1663. sunxi_pinctrl_desc_find_function_by_name(pctl,
  1664. g->name,
  1665. func->name);
  1666. if (!desc)
  1667. return -EINVAL;
  1668. sunxi_pmx_set(pctldev, g->pin, desc->muxval);
  1669. return 0;
  1670. }
  1671. static int
  1672. sunxi_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  1673. struct pinctrl_gpio_range *range,
  1674. unsigned offset,
  1675. bool input)
  1676. {
  1677. struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  1678. struct sunxi_desc_function *desc;
  1679. const char *func;
  1680. if (input)
  1681. func = "gpio_in";
  1682. else
  1683. func = "gpio_out";
  1684. desc = sunxi_pinctrl_desc_find_function_by_pin(pctl, offset, func);
  1685. if (!desc)
  1686. return -EINVAL;
  1687. sunxi_pmx_set(pctldev, offset, desc->muxval);
  1688. return 0;
  1689. }
  1690. static const struct pinmux_ops sunxi_pmx_ops = {
  1691. .get_functions_count = sunxi_pmx_get_funcs_cnt,
  1692. .get_function_name = sunxi_pmx_get_func_name,
  1693. .get_function_groups = sunxi_pmx_get_func_groups,
  1694. .enable = sunxi_pmx_enable,
  1695. .gpio_set_direction = sunxi_pmx_gpio_set_direction,
  1696. };
  1697. static struct pinctrl_desc sunxi_pctrl_desc = {
  1698. .confops = &sunxi_pconf_ops,
  1699. .pctlops = &sunxi_pctrl_ops,
  1700. .pmxops = &sunxi_pmx_ops,
  1701. };
  1702. static int sunxi_pinctrl_gpio_request(struct gpio_chip *chip, unsigned offset)
  1703. {
  1704. return pinctrl_request_gpio(chip->base + offset);
  1705. }
  1706. static void sunxi_pinctrl_gpio_free(struct gpio_chip *chip, unsigned offset)
  1707. {
  1708. pinctrl_free_gpio(chip->base + offset);
  1709. }
  1710. static int sunxi_pinctrl_gpio_direction_input(struct gpio_chip *chip,
  1711. unsigned offset)
  1712. {
  1713. return pinctrl_gpio_direction_input(chip->base + offset);
  1714. }
  1715. static int sunxi_pinctrl_gpio_get(struct gpio_chip *chip, unsigned offset)
  1716. {
  1717. struct sunxi_pinctrl *pctl = dev_get_drvdata(chip->dev);
  1718. u32 reg = sunxi_data_reg(offset);
  1719. u8 index = sunxi_data_offset(offset);
  1720. u32 val = (readl(pctl->membase + reg) >> index) & DATA_PINS_MASK;
  1721. return val;
  1722. }
  1723. static int sunxi_pinctrl_gpio_direction_output(struct gpio_chip *chip,
  1724. unsigned offset, int value)
  1725. {
  1726. return pinctrl_gpio_direction_output(chip->base + offset);
  1727. }
  1728. static void sunxi_pinctrl_gpio_set(struct gpio_chip *chip,
  1729. unsigned offset, int value)
  1730. {
  1731. struct sunxi_pinctrl *pctl = dev_get_drvdata(chip->dev);
  1732. u32 reg = sunxi_data_reg(offset);
  1733. u8 index = sunxi_data_offset(offset);
  1734. writel((value & DATA_PINS_MASK) << index, pctl->membase + reg);
  1735. }
  1736. static int sunxi_pinctrl_gpio_of_xlate(struct gpio_chip *gc,
  1737. const struct of_phandle_args *gpiospec,
  1738. u32 *flags)
  1739. {
  1740. int pin, base;
  1741. base = PINS_PER_BANK * gpiospec->args[0];
  1742. pin = base + gpiospec->args[1];
  1743. if (pin > (gc->base + gc->ngpio))
  1744. return -EINVAL;
  1745. if (flags)
  1746. *flags = gpiospec->args[2];
  1747. return pin;
  1748. }
  1749. static int sunxi_pinctrl_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  1750. {
  1751. struct sunxi_pinctrl *pctl = dev_get_drvdata(chip->dev);
  1752. struct sunxi_desc_function *desc;
  1753. if (offset > chip->ngpio)
  1754. return -ENXIO;
  1755. desc = sunxi_pinctrl_desc_find_function_by_pin(pctl, offset, "irq");
  1756. if (!desc)
  1757. return -EINVAL;
  1758. pctl->irq_array[desc->irqnum] = offset;
  1759. dev_dbg(chip->dev, "%s: request IRQ for GPIO %d, return %d\n",
  1760. chip->label, offset + chip->base, desc->irqnum);
  1761. return irq_find_mapping(pctl->domain, desc->irqnum);
  1762. }
  1763. static struct gpio_chip sunxi_pinctrl_gpio_chip = {
  1764. .owner = THIS_MODULE,
  1765. .request = sunxi_pinctrl_gpio_request,
  1766. .free = sunxi_pinctrl_gpio_free,
  1767. .direction_input = sunxi_pinctrl_gpio_direction_input,
  1768. .direction_output = sunxi_pinctrl_gpio_direction_output,
  1769. .get = sunxi_pinctrl_gpio_get,
  1770. .set = sunxi_pinctrl_gpio_set,
  1771. .of_xlate = sunxi_pinctrl_gpio_of_xlate,
  1772. .to_irq = sunxi_pinctrl_gpio_to_irq,
  1773. .of_gpio_n_cells = 3,
  1774. .can_sleep = 0,
  1775. };
  1776. static int sunxi_pinctrl_irq_set_type(struct irq_data *d,
  1777. unsigned int type)
  1778. {
  1779. struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d);
  1780. u32 reg = sunxi_irq_cfg_reg(d->hwirq);
  1781. u8 index = sunxi_irq_cfg_offset(d->hwirq);
  1782. u8 mode;
  1783. switch (type) {
  1784. case IRQ_TYPE_EDGE_RISING:
  1785. mode = IRQ_EDGE_RISING;
  1786. break;
  1787. case IRQ_TYPE_EDGE_FALLING:
  1788. mode = IRQ_EDGE_FALLING;
  1789. break;
  1790. case IRQ_TYPE_EDGE_BOTH:
  1791. mode = IRQ_EDGE_BOTH;
  1792. break;
  1793. case IRQ_TYPE_LEVEL_HIGH:
  1794. mode = IRQ_LEVEL_HIGH;
  1795. break;
  1796. case IRQ_TYPE_LEVEL_LOW:
  1797. mode = IRQ_LEVEL_LOW;
  1798. break;
  1799. default:
  1800. return -EINVAL;
  1801. }
  1802. writel((mode & IRQ_CFG_IRQ_MASK) << index, pctl->membase + reg);
  1803. return 0;
  1804. }
  1805. static void sunxi_pinctrl_irq_mask_ack(struct irq_data *d)
  1806. {
  1807. struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d);
  1808. u32 ctrl_reg = sunxi_irq_ctrl_reg(d->hwirq);
  1809. u8 ctrl_idx = sunxi_irq_ctrl_offset(d->hwirq);
  1810. u32 status_reg = sunxi_irq_status_reg(d->hwirq);
  1811. u8 status_idx = sunxi_irq_status_offset(d->hwirq);
  1812. u32 val;
  1813. /* Mask the IRQ */
  1814. val = readl(pctl->membase + ctrl_reg);
  1815. writel(val & ~(1 << ctrl_idx), pctl->membase + ctrl_reg);
  1816. /* Clear the IRQ */
  1817. writel(1 << status_idx, pctl->membase + status_reg);
  1818. }
  1819. static void sunxi_pinctrl_irq_mask(struct irq_data *d)
  1820. {
  1821. struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d);
  1822. u32 reg = sunxi_irq_ctrl_reg(d->hwirq);
  1823. u8 idx = sunxi_irq_ctrl_offset(d->hwirq);
  1824. u32 val;
  1825. /* Mask the IRQ */
  1826. val = readl(pctl->membase + reg);
  1827. writel(val & ~(1 << idx), pctl->membase + reg);
  1828. }
  1829. static void sunxi_pinctrl_irq_unmask(struct irq_data *d)
  1830. {
  1831. struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d);
  1832. struct sunxi_desc_function *func;
  1833. u32 reg = sunxi_irq_ctrl_reg(d->hwirq);
  1834. u8 idx = sunxi_irq_ctrl_offset(d->hwirq);
  1835. u32 val;
  1836. func = sunxi_pinctrl_desc_find_function_by_pin(pctl,
  1837. pctl->irq_array[d->hwirq],
  1838. "irq");
  1839. /* Change muxing to INT mode */
  1840. sunxi_pmx_set(pctl->pctl_dev, pctl->irq_array[d->hwirq], func->muxval);
  1841. /* Unmask the IRQ */
  1842. val = readl(pctl->membase + reg);
  1843. writel(val | (1 << idx), pctl->membase + reg);
  1844. }
  1845. static struct irq_chip sunxi_pinctrl_irq_chip = {
  1846. .irq_mask = sunxi_pinctrl_irq_mask,
  1847. .irq_mask_ack = sunxi_pinctrl_irq_mask_ack,
  1848. .irq_unmask = sunxi_pinctrl_irq_unmask,
  1849. .irq_set_type = sunxi_pinctrl_irq_set_type,
  1850. };
  1851. static void sunxi_pinctrl_irq_handler(unsigned irq, struct irq_desc *desc)
  1852. {
  1853. struct sunxi_pinctrl *pctl = irq_get_handler_data(irq);
  1854. const unsigned long reg = readl(pctl->membase + IRQ_STATUS_REG);
  1855. /* Clear all interrupts */
  1856. writel(reg, pctl->membase + IRQ_STATUS_REG);
  1857. if (reg) {
  1858. int irqoffset;
  1859. for_each_set_bit(irqoffset, &reg, SUNXI_IRQ_NUMBER) {
  1860. int pin_irq = irq_find_mapping(pctl->domain, irqoffset);
  1861. generic_handle_irq(pin_irq);
  1862. }
  1863. }
  1864. }
  1865. static struct of_device_id sunxi_pinctrl_match[] = {
  1866. { .compatible = "allwinner,sun4i-a10-pinctrl", .data = (void *)&sun4i_a10_pinctrl_data },
  1867. { .compatible = "allwinner,sun5i-a13-pinctrl", .data = (void *)&sun5i_a13_pinctrl_data },
  1868. {}
  1869. };
  1870. MODULE_DEVICE_TABLE(of, sunxi_pinctrl_match);
  1871. static int sunxi_pinctrl_add_function(struct sunxi_pinctrl *pctl,
  1872. const char *name)
  1873. {
  1874. struct sunxi_pinctrl_function *func = pctl->functions;
  1875. while (func->name) {
  1876. /* function already there */
  1877. if (strcmp(func->name, name) == 0) {
  1878. func->ngroups++;
  1879. return -EEXIST;
  1880. }
  1881. func++;
  1882. }
  1883. func->name = name;
  1884. func->ngroups = 1;
  1885. pctl->nfunctions++;
  1886. return 0;
  1887. }
  1888. static int sunxi_pinctrl_build_state(struct platform_device *pdev)
  1889. {
  1890. struct sunxi_pinctrl *pctl = platform_get_drvdata(pdev);
  1891. int i;
  1892. pctl->ngroups = pctl->desc->npins;
  1893. /* Allocate groups */
  1894. pctl->groups = devm_kzalloc(&pdev->dev,
  1895. pctl->ngroups * sizeof(*pctl->groups),
  1896. GFP_KERNEL);
  1897. if (!pctl->groups)
  1898. return -ENOMEM;
  1899. for (i = 0; i < pctl->desc->npins; i++) {
  1900. const struct sunxi_desc_pin *pin = pctl->desc->pins + i;
  1901. struct sunxi_pinctrl_group *group = pctl->groups + i;
  1902. group->name = pin->pin.name;
  1903. group->pin = pin->pin.number;
  1904. }
  1905. /*
  1906. * We suppose that we won't have any more functions than pins,
  1907. * we'll reallocate that later anyway
  1908. */
  1909. pctl->functions = devm_kzalloc(&pdev->dev,
  1910. pctl->desc->npins * sizeof(*pctl->functions),
  1911. GFP_KERNEL);
  1912. if (!pctl->functions)
  1913. return -ENOMEM;
  1914. /* Count functions and their associated groups */
  1915. for (i = 0; i < pctl->desc->npins; i++) {
  1916. const struct sunxi_desc_pin *pin = pctl->desc->pins + i;
  1917. struct sunxi_desc_function *func = pin->functions;
  1918. while (func->name) {
  1919. sunxi_pinctrl_add_function(pctl, func->name);
  1920. func++;
  1921. }
  1922. }
  1923. pctl->functions = krealloc(pctl->functions,
  1924. pctl->nfunctions * sizeof(*pctl->functions),
  1925. GFP_KERNEL);
  1926. for (i = 0; i < pctl->desc->npins; i++) {
  1927. const struct sunxi_desc_pin *pin = pctl->desc->pins + i;
  1928. struct sunxi_desc_function *func = pin->functions;
  1929. while (func->name) {
  1930. struct sunxi_pinctrl_function *func_item;
  1931. const char **func_grp;
  1932. func_item = sunxi_pinctrl_find_function_by_name(pctl,
  1933. func->name);
  1934. if (!func_item)
  1935. return -EINVAL;
  1936. if (!func_item->groups) {
  1937. func_item->groups =
  1938. devm_kzalloc(&pdev->dev,
  1939. func_item->ngroups * sizeof(*func_item->groups),
  1940. GFP_KERNEL);
  1941. if (!func_item->groups)
  1942. return -ENOMEM;
  1943. }
  1944. func_grp = func_item->groups;
  1945. while (*func_grp)
  1946. func_grp++;
  1947. *func_grp = pin->pin.name;
  1948. func++;
  1949. }
  1950. }
  1951. return 0;
  1952. }
  1953. static int sunxi_pinctrl_probe(struct platform_device *pdev)
  1954. {
  1955. struct device_node *node = pdev->dev.of_node;
  1956. const struct of_device_id *device;
  1957. struct pinctrl_pin_desc *pins;
  1958. struct sunxi_pinctrl *pctl;
  1959. int i, ret, last_pin;
  1960. struct clk *clk;
  1961. pctl = devm_kzalloc(&pdev->dev, sizeof(*pctl), GFP_KERNEL);
  1962. if (!pctl)
  1963. return -ENOMEM;
  1964. platform_set_drvdata(pdev, pctl);
  1965. pctl->membase = of_iomap(node, 0);
  1966. if (!pctl->membase)
  1967. return -ENOMEM;
  1968. device = of_match_device(sunxi_pinctrl_match, &pdev->dev);
  1969. if (!device)
  1970. return -ENODEV;
  1971. pctl->desc = (struct sunxi_pinctrl_desc *)device->data;
  1972. ret = sunxi_pinctrl_build_state(pdev);
  1973. if (ret) {
  1974. dev_err(&pdev->dev, "dt probe failed: %d\n", ret);
  1975. return ret;
  1976. }
  1977. pins = devm_kzalloc(&pdev->dev,
  1978. pctl->desc->npins * sizeof(*pins),
  1979. GFP_KERNEL);
  1980. if (!pins)
  1981. return -ENOMEM;
  1982. for (i = 0; i < pctl->desc->npins; i++)
  1983. pins[i] = pctl->desc->pins[i].pin;
  1984. sunxi_pctrl_desc.name = dev_name(&pdev->dev);
  1985. sunxi_pctrl_desc.owner = THIS_MODULE;
  1986. sunxi_pctrl_desc.pins = pins;
  1987. sunxi_pctrl_desc.npins = pctl->desc->npins;
  1988. pctl->dev = &pdev->dev;
  1989. pctl->pctl_dev = pinctrl_register(&sunxi_pctrl_desc,
  1990. &pdev->dev, pctl);
  1991. if (!pctl->pctl_dev) {
  1992. dev_err(&pdev->dev, "couldn't register pinctrl driver\n");
  1993. return -EINVAL;
  1994. }
  1995. pctl->chip = devm_kzalloc(&pdev->dev, sizeof(*pctl->chip), GFP_KERNEL);
  1996. if (!pctl->chip) {
  1997. ret = -ENOMEM;
  1998. goto pinctrl_error;
  1999. }
  2000. last_pin = pctl->desc->pins[pctl->desc->npins - 1].pin.number;
  2001. pctl->chip = &sunxi_pinctrl_gpio_chip;
  2002. pctl->chip->ngpio = round_up(last_pin, PINS_PER_BANK);
  2003. pctl->chip->label = dev_name(&pdev->dev);
  2004. pctl->chip->dev = &pdev->dev;
  2005. pctl->chip->base = 0;
  2006. ret = gpiochip_add(pctl->chip);
  2007. if (ret)
  2008. goto pinctrl_error;
  2009. for (i = 0; i < pctl->desc->npins; i++) {
  2010. const struct sunxi_desc_pin *pin = pctl->desc->pins + i;
  2011. ret = gpiochip_add_pin_range(pctl->chip, dev_name(&pdev->dev),
  2012. pin->pin.number,
  2013. pin->pin.number, 1);
  2014. if (ret)
  2015. goto gpiochip_error;
  2016. }
  2017. clk = devm_clk_get(&pdev->dev, NULL);
  2018. if (IS_ERR(clk)) {
  2019. ret = PTR_ERR(clk);
  2020. goto gpiochip_error;
  2021. }
  2022. clk_prepare_enable(clk);
  2023. pctl->irq = irq_of_parse_and_map(node, 0);
  2024. if (!pctl->irq) {
  2025. ret = -EINVAL;
  2026. goto gpiochip_error;
  2027. }
  2028. pctl->domain = irq_domain_add_linear(node, SUNXI_IRQ_NUMBER,
  2029. &irq_domain_simple_ops, NULL);
  2030. if (!pctl->domain) {
  2031. dev_err(&pdev->dev, "Couldn't register IRQ domain\n");
  2032. ret = -ENOMEM;
  2033. goto gpiochip_error;
  2034. }
  2035. for (i = 0; i < SUNXI_IRQ_NUMBER; i++) {
  2036. int irqno = irq_create_mapping(pctl->domain, i);
  2037. irq_set_chip_and_handler(irqno, &sunxi_pinctrl_irq_chip,
  2038. handle_simple_irq);
  2039. irq_set_chip_data(irqno, pctl);
  2040. };
  2041. irq_set_chained_handler(pctl->irq, sunxi_pinctrl_irq_handler);
  2042. irq_set_handler_data(pctl->irq, pctl);
  2043. dev_info(&pdev->dev, "initialized sunXi PIO driver\n");
  2044. return 0;
  2045. gpiochip_error:
  2046. if (gpiochip_remove(pctl->chip))
  2047. dev_err(&pdev->dev, "failed to remove gpio chip\n");
  2048. pinctrl_error:
  2049. pinctrl_unregister(pctl->pctl_dev);
  2050. return ret;
  2051. }
  2052. static struct platform_driver sunxi_pinctrl_driver = {
  2053. .probe = sunxi_pinctrl_probe,
  2054. .driver = {
  2055. .name = "sunxi-pinctrl",
  2056. .owner = THIS_MODULE,
  2057. .of_match_table = sunxi_pinctrl_match,
  2058. },
  2059. };
  2060. module_platform_driver(sunxi_pinctrl_driver);
  2061. MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com");
  2062. MODULE_DESCRIPTION("Allwinner A1X pinctrl driver");
  2063. MODULE_LICENSE("GPL");