r600_cs.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "r600d.h"
  31. #include "r600_reg_safe.h"
  32. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  33. struct radeon_cs_reloc **cs_reloc);
  34. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  35. struct radeon_cs_reloc **cs_reloc);
  36. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  37. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  38. extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
  39. struct r600_cs_track {
  40. /* configuration we miror so that we use same code btw kms/ums */
  41. u32 group_size;
  42. u32 nbanks;
  43. u32 npipes;
  44. /* value we track */
  45. u32 sq_config;
  46. u32 nsamples;
  47. u32 cb_color_base_last[8];
  48. struct radeon_bo *cb_color_bo[8];
  49. u32 cb_color_bo_offset[8];
  50. struct radeon_bo *cb_color_frag_bo[8];
  51. struct radeon_bo *cb_color_tile_bo[8];
  52. u32 cb_color_info[8];
  53. u32 cb_color_size_idx[8];
  54. u32 cb_target_mask;
  55. u32 cb_shader_mask;
  56. u32 cb_color_size[8];
  57. u32 vgt_strmout_en;
  58. u32 vgt_strmout_buffer_en;
  59. u32 db_depth_control;
  60. u32 db_depth_info;
  61. u32 db_depth_size_idx;
  62. u32 db_depth_view;
  63. u32 db_depth_size;
  64. u32 db_offset;
  65. struct radeon_bo *db_bo;
  66. };
  67. static inline int r600_bpe_from_format(u32 *bpe, u32 format)
  68. {
  69. switch (format) {
  70. case V_038004_COLOR_8:
  71. case V_038004_COLOR_4_4:
  72. case V_038004_COLOR_3_3_2:
  73. case V_038004_FMT_1:
  74. *bpe = 1;
  75. break;
  76. case V_038004_COLOR_16:
  77. case V_038004_COLOR_16_FLOAT:
  78. case V_038004_COLOR_8_8:
  79. case V_038004_COLOR_5_6_5:
  80. case V_038004_COLOR_6_5_5:
  81. case V_038004_COLOR_1_5_5_5:
  82. case V_038004_COLOR_4_4_4_4:
  83. case V_038004_COLOR_5_5_5_1:
  84. *bpe = 2;
  85. break;
  86. case V_038004_FMT_8_8_8:
  87. *bpe = 3;
  88. break;
  89. case V_038004_COLOR_32:
  90. case V_038004_COLOR_32_FLOAT:
  91. case V_038004_COLOR_16_16:
  92. case V_038004_COLOR_16_16_FLOAT:
  93. case V_038004_COLOR_8_24:
  94. case V_038004_COLOR_8_24_FLOAT:
  95. case V_038004_COLOR_24_8:
  96. case V_038004_COLOR_24_8_FLOAT:
  97. case V_038004_COLOR_10_11_11:
  98. case V_038004_COLOR_10_11_11_FLOAT:
  99. case V_038004_COLOR_11_11_10:
  100. case V_038004_COLOR_11_11_10_FLOAT:
  101. case V_038004_COLOR_2_10_10_10:
  102. case V_038004_COLOR_8_8_8_8:
  103. case V_038004_COLOR_10_10_10_2:
  104. case V_038004_FMT_5_9_9_9_SHAREDEXP:
  105. case V_038004_FMT_32_AS_8:
  106. case V_038004_FMT_32_AS_8_8:
  107. *bpe = 4;
  108. break;
  109. case V_038004_COLOR_X24_8_32_FLOAT:
  110. case V_038004_COLOR_32_32:
  111. case V_038004_COLOR_32_32_FLOAT:
  112. case V_038004_COLOR_16_16_16_16:
  113. case V_038004_COLOR_16_16_16_16_FLOAT:
  114. *bpe = 8;
  115. break;
  116. case V_038004_FMT_16_16_16:
  117. case V_038004_FMT_16_16_16_FLOAT:
  118. *bpe = 6;
  119. break;
  120. case V_038004_FMT_32_32_32:
  121. case V_038004_FMT_32_32_32_FLOAT:
  122. *bpe = 12;
  123. break;
  124. case V_038004_COLOR_32_32_32_32:
  125. case V_038004_COLOR_32_32_32_32_FLOAT:
  126. *bpe = 16;
  127. break;
  128. case V_038004_FMT_GB_GR:
  129. case V_038004_FMT_BG_RG:
  130. case V_038004_COLOR_INVALID:
  131. *bpe = 16;
  132. return -EINVAL;
  133. }
  134. return 0;
  135. }
  136. static void r600_cs_track_init(struct r600_cs_track *track)
  137. {
  138. int i;
  139. /* assume DX9 mode */
  140. track->sq_config = DX9_CONSTS;
  141. for (i = 0; i < 8; i++) {
  142. track->cb_color_base_last[i] = 0;
  143. track->cb_color_size[i] = 0;
  144. track->cb_color_size_idx[i] = 0;
  145. track->cb_color_info[i] = 0;
  146. track->cb_color_bo[i] = NULL;
  147. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  148. }
  149. track->cb_target_mask = 0xFFFFFFFF;
  150. track->cb_shader_mask = 0xFFFFFFFF;
  151. track->db_bo = NULL;
  152. /* assume the biggest format and that htile is enabled */
  153. track->db_depth_info = 7 | (1 << 25);
  154. track->db_depth_view = 0xFFFFC000;
  155. track->db_depth_size = 0xFFFFFFFF;
  156. track->db_depth_size_idx = 0;
  157. track->db_depth_control = 0xFFFFFFFF;
  158. }
  159. static inline int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
  160. {
  161. struct r600_cs_track *track = p->track;
  162. u32 bpe = 0, pitch, slice_tile_max, size, tmp, height;
  163. volatile u32 *ib = p->ib->ptr;
  164. if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
  165. dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
  166. return -EINVAL;
  167. }
  168. size = radeon_bo_size(track->cb_color_bo[i]);
  169. if (r600_bpe_from_format(&bpe, G_0280A0_FORMAT(track->cb_color_info[i]))) {
  170. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
  171. __func__, __LINE__, G_0280A0_FORMAT(track->cb_color_info[i]),
  172. i, track->cb_color_info[i]);
  173. return -EINVAL;
  174. }
  175. pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) << 3;
  176. slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
  177. if (!pitch) {
  178. dev_warn(p->dev, "%s:%d cb pitch (%d) for %d invalid (0x%08X)\n",
  179. __func__, __LINE__, pitch, i, track->cb_color_size[i]);
  180. return -EINVAL;
  181. }
  182. height = size / (pitch * bpe);
  183. if (height > 8192)
  184. height = 8192;
  185. switch (G_0280A0_ARRAY_MODE(track->cb_color_info[i])) {
  186. case V_0280A0_ARRAY_LINEAR_GENERAL:
  187. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  188. if (pitch & 0x3f) {
  189. dev_warn(p->dev, "%s:%d cb pitch (%d x %d = %d) invalid\n",
  190. __func__, __LINE__, pitch, bpe, pitch * bpe);
  191. return -EINVAL;
  192. }
  193. if ((pitch * bpe) & (track->group_size - 1)) {
  194. dev_warn(p->dev, "%s:%d cb pitch (%d) invalid\n",
  195. __func__, __LINE__, pitch);
  196. return -EINVAL;
  197. }
  198. break;
  199. case V_0280A0_ARRAY_1D_TILED_THIN1:
  200. if ((pitch * 8 * bpe * track->nsamples) & (track->group_size - 1)) {
  201. dev_warn(p->dev, "%s:%d cb pitch (%d) invalid\n",
  202. __func__, __LINE__, pitch);
  203. return -EINVAL;
  204. }
  205. height &= ~0x7;
  206. if (!height)
  207. height = 8;
  208. break;
  209. case V_0280A0_ARRAY_2D_TILED_THIN1:
  210. if (pitch & ((8 * track->nbanks) - 1)) {
  211. dev_warn(p->dev, "%s:%d cb pitch (%d) invalid\n",
  212. __func__, __LINE__, pitch);
  213. return -EINVAL;
  214. }
  215. tmp = pitch * 8 * bpe * track->nsamples;
  216. tmp = tmp / track->nbanks;
  217. if (tmp & (track->group_size - 1)) {
  218. dev_warn(p->dev, "%s:%d cb pitch (%d) invalid\n",
  219. __func__, __LINE__, pitch);
  220. return -EINVAL;
  221. }
  222. height &= ~((16 * track->npipes) - 1);
  223. if (!height)
  224. height = 16 * track->npipes;
  225. break;
  226. default:
  227. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  228. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  229. track->cb_color_info[i]);
  230. return -EINVAL;
  231. }
  232. /* check offset */
  233. tmp = height * pitch;
  234. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  235. dev_warn(p->dev, "%s offset[%d] %d to big\n", __func__, i, track->cb_color_bo_offset[i]);
  236. return -EINVAL;
  237. }
  238. /* limit max tile */
  239. tmp = (height * pitch) >> 6;
  240. if (tmp < slice_tile_max)
  241. slice_tile_max = tmp;
  242. tmp = S_028060_PITCH_TILE_MAX((pitch >> 3) - 1) |
  243. S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
  244. ib[track->cb_color_size_idx[i]] = tmp;
  245. return 0;
  246. }
  247. static int r600_cs_track_check(struct radeon_cs_parser *p)
  248. {
  249. struct r600_cs_track *track = p->track;
  250. u32 tmp;
  251. int r, i;
  252. volatile u32 *ib = p->ib->ptr;
  253. /* on legacy kernel we don't perform advanced check */
  254. if (p->rdev == NULL)
  255. return 0;
  256. /* we don't support out buffer yet */
  257. if (track->vgt_strmout_en || track->vgt_strmout_buffer_en) {
  258. dev_warn(p->dev, "this kernel doesn't support SMX output buffer\n");
  259. return -EINVAL;
  260. }
  261. /* check that we have a cb for each enabled target, we don't check
  262. * shader_mask because it seems mesa isn't always setting it :(
  263. */
  264. tmp = track->cb_target_mask;
  265. for (i = 0; i < 8; i++) {
  266. if ((tmp >> (i * 4)) & 0xF) {
  267. /* at least one component is enabled */
  268. if (track->cb_color_bo[i] == NULL) {
  269. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  270. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  271. return -EINVAL;
  272. }
  273. /* perform rewrite of CB_COLOR[0-7]_SIZE */
  274. r = r600_cs_track_validate_cb(p, i);
  275. if (r)
  276. return r;
  277. }
  278. }
  279. /* Check depth buffer */
  280. if (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
  281. G_028800_Z_ENABLE(track->db_depth_control)) {
  282. u32 nviews, bpe, ntiles;
  283. if (track->db_bo == NULL) {
  284. dev_warn(p->dev, "z/stencil with no depth buffer\n");
  285. return -EINVAL;
  286. }
  287. if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
  288. dev_warn(p->dev, "this kernel doesn't support z/stencil htile\n");
  289. return -EINVAL;
  290. }
  291. switch (G_028010_FORMAT(track->db_depth_info)) {
  292. case V_028010_DEPTH_16:
  293. bpe = 2;
  294. break;
  295. case V_028010_DEPTH_X8_24:
  296. case V_028010_DEPTH_8_24:
  297. case V_028010_DEPTH_X8_24_FLOAT:
  298. case V_028010_DEPTH_8_24_FLOAT:
  299. case V_028010_DEPTH_32_FLOAT:
  300. bpe = 4;
  301. break;
  302. case V_028010_DEPTH_X24_8_32_FLOAT:
  303. bpe = 8;
  304. break;
  305. default:
  306. dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
  307. return -EINVAL;
  308. }
  309. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  310. if (!track->db_depth_size_idx) {
  311. dev_warn(p->dev, "z/stencil buffer size not set\n");
  312. return -EINVAL;
  313. }
  314. printk_once(KERN_WARNING "You have old & broken userspace please consider updating mesa\n");
  315. tmp = radeon_bo_size(track->db_bo) - track->db_offset;
  316. tmp = (tmp / bpe) >> 6;
  317. if (!tmp) {
  318. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
  319. track->db_depth_size, bpe, track->db_offset,
  320. radeon_bo_size(track->db_bo));
  321. return -EINVAL;
  322. }
  323. ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
  324. } else {
  325. ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  326. nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
  327. tmp = ntiles * bpe * 64 * nviews;
  328. if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
  329. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %d -> %d have %ld)\n",
  330. track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
  331. radeon_bo_size(track->db_bo));
  332. return -EINVAL;
  333. }
  334. }
  335. }
  336. return 0;
  337. }
  338. /**
  339. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  340. * @parser: parser structure holding parsing context.
  341. * @pkt: where to store packet informations
  342. *
  343. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  344. * if packet is bigger than remaining ib size. or if packets is unknown.
  345. **/
  346. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  347. struct radeon_cs_packet *pkt,
  348. unsigned idx)
  349. {
  350. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  351. uint32_t header;
  352. if (idx >= ib_chunk->length_dw) {
  353. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  354. idx, ib_chunk->length_dw);
  355. return -EINVAL;
  356. }
  357. header = radeon_get_ib_value(p, idx);
  358. pkt->idx = idx;
  359. pkt->type = CP_PACKET_GET_TYPE(header);
  360. pkt->count = CP_PACKET_GET_COUNT(header);
  361. pkt->one_reg_wr = 0;
  362. switch (pkt->type) {
  363. case PACKET_TYPE0:
  364. pkt->reg = CP_PACKET0_GET_REG(header);
  365. break;
  366. case PACKET_TYPE3:
  367. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  368. break;
  369. case PACKET_TYPE2:
  370. pkt->count = -1;
  371. break;
  372. default:
  373. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  374. return -EINVAL;
  375. }
  376. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  377. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  378. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  379. return -EINVAL;
  380. }
  381. return 0;
  382. }
  383. /**
  384. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  385. * @parser: parser structure holding parsing context.
  386. * @data: pointer to relocation data
  387. * @offset_start: starting offset
  388. * @offset_mask: offset mask (to align start offset on)
  389. * @reloc: reloc informations
  390. *
  391. * Check next packet is relocation packet3, do bo validation and compute
  392. * GPU offset using the provided start.
  393. **/
  394. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  395. struct radeon_cs_reloc **cs_reloc)
  396. {
  397. struct radeon_cs_chunk *relocs_chunk;
  398. struct radeon_cs_packet p3reloc;
  399. unsigned idx;
  400. int r;
  401. if (p->chunk_relocs_idx == -1) {
  402. DRM_ERROR("No relocation chunk !\n");
  403. return -EINVAL;
  404. }
  405. *cs_reloc = NULL;
  406. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  407. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  408. if (r) {
  409. return r;
  410. }
  411. p->idx += p3reloc.count + 2;
  412. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  413. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  414. p3reloc.idx);
  415. return -EINVAL;
  416. }
  417. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  418. if (idx >= relocs_chunk->length_dw) {
  419. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  420. idx, relocs_chunk->length_dw);
  421. return -EINVAL;
  422. }
  423. /* FIXME: we assume reloc size is 4 dwords */
  424. *cs_reloc = p->relocs_ptr[(idx / 4)];
  425. return 0;
  426. }
  427. /**
  428. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  429. * @parser: parser structure holding parsing context.
  430. * @data: pointer to relocation data
  431. * @offset_start: starting offset
  432. * @offset_mask: offset mask (to align start offset on)
  433. * @reloc: reloc informations
  434. *
  435. * Check next packet is relocation packet3, do bo validation and compute
  436. * GPU offset using the provided start.
  437. **/
  438. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  439. struct radeon_cs_reloc **cs_reloc)
  440. {
  441. struct radeon_cs_chunk *relocs_chunk;
  442. struct radeon_cs_packet p3reloc;
  443. unsigned idx;
  444. int r;
  445. if (p->chunk_relocs_idx == -1) {
  446. DRM_ERROR("No relocation chunk !\n");
  447. return -EINVAL;
  448. }
  449. *cs_reloc = NULL;
  450. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  451. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  452. if (r) {
  453. return r;
  454. }
  455. p->idx += p3reloc.count + 2;
  456. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  457. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  458. p3reloc.idx);
  459. return -EINVAL;
  460. }
  461. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  462. if (idx >= relocs_chunk->length_dw) {
  463. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  464. idx, relocs_chunk->length_dw);
  465. return -EINVAL;
  466. }
  467. *cs_reloc = p->relocs;
  468. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  469. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  470. return 0;
  471. }
  472. /**
  473. * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
  474. * @parser: parser structure holding parsing context.
  475. *
  476. * Check next packet is relocation packet3, do bo validation and compute
  477. * GPU offset using the provided start.
  478. **/
  479. static inline int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  480. {
  481. struct radeon_cs_packet p3reloc;
  482. int r;
  483. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  484. if (r) {
  485. return 0;
  486. }
  487. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  488. return 0;
  489. }
  490. return 1;
  491. }
  492. /**
  493. * r600_cs_packet_next_vline() - parse userspace VLINE packet
  494. * @parser: parser structure holding parsing context.
  495. *
  496. * Userspace sends a special sequence for VLINE waits.
  497. * PACKET0 - VLINE_START_END + value
  498. * PACKET3 - WAIT_REG_MEM poll vline status reg
  499. * RELOC (P3) - crtc_id in reloc.
  500. *
  501. * This function parses this and relocates the VLINE START END
  502. * and WAIT_REG_MEM packets to the correct crtc.
  503. * It also detects a switched off crtc and nulls out the
  504. * wait in that case.
  505. */
  506. static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
  507. {
  508. struct drm_mode_object *obj;
  509. struct drm_crtc *crtc;
  510. struct radeon_crtc *radeon_crtc;
  511. struct radeon_cs_packet p3reloc, wait_reg_mem;
  512. int crtc_id;
  513. int r;
  514. uint32_t header, h_idx, reg, wait_reg_mem_info;
  515. volatile uint32_t *ib;
  516. ib = p->ib->ptr;
  517. /* parse the WAIT_REG_MEM */
  518. r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
  519. if (r)
  520. return r;
  521. /* check its a WAIT_REG_MEM */
  522. if (wait_reg_mem.type != PACKET_TYPE3 ||
  523. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  524. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  525. r = -EINVAL;
  526. return r;
  527. }
  528. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  529. /* bit 4 is reg (0) or mem (1) */
  530. if (wait_reg_mem_info & 0x10) {
  531. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  532. r = -EINVAL;
  533. return r;
  534. }
  535. /* waiting for value to be equal */
  536. if ((wait_reg_mem_info & 0x7) != 0x3) {
  537. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  538. r = -EINVAL;
  539. return r;
  540. }
  541. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
  542. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  543. r = -EINVAL;
  544. return r;
  545. }
  546. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
  547. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  548. r = -EINVAL;
  549. return r;
  550. }
  551. /* jump over the NOP */
  552. r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  553. if (r)
  554. return r;
  555. h_idx = p->idx - 2;
  556. p->idx += wait_reg_mem.count + 2;
  557. p->idx += p3reloc.count + 2;
  558. header = radeon_get_ib_value(p, h_idx);
  559. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  560. reg = CP_PACKET0_GET_REG(header);
  561. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  562. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  563. if (!obj) {
  564. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  565. r = -EINVAL;
  566. goto out;
  567. }
  568. crtc = obj_to_crtc(obj);
  569. radeon_crtc = to_radeon_crtc(crtc);
  570. crtc_id = radeon_crtc->crtc_id;
  571. if (!crtc->enabled) {
  572. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  573. ib[h_idx + 2] = PACKET2(0);
  574. ib[h_idx + 3] = PACKET2(0);
  575. ib[h_idx + 4] = PACKET2(0);
  576. ib[h_idx + 5] = PACKET2(0);
  577. ib[h_idx + 6] = PACKET2(0);
  578. ib[h_idx + 7] = PACKET2(0);
  579. ib[h_idx + 8] = PACKET2(0);
  580. } else if (crtc_id == 1) {
  581. switch (reg) {
  582. case AVIVO_D1MODE_VLINE_START_END:
  583. header &= ~R600_CP_PACKET0_REG_MASK;
  584. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  585. break;
  586. default:
  587. DRM_ERROR("unknown crtc reloc\n");
  588. r = -EINVAL;
  589. goto out;
  590. }
  591. ib[h_idx] = header;
  592. ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
  593. }
  594. out:
  595. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  596. return r;
  597. }
  598. static int r600_packet0_check(struct radeon_cs_parser *p,
  599. struct radeon_cs_packet *pkt,
  600. unsigned idx, unsigned reg)
  601. {
  602. int r;
  603. switch (reg) {
  604. case AVIVO_D1MODE_VLINE_START_END:
  605. r = r600_cs_packet_parse_vline(p);
  606. if (r) {
  607. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  608. idx, reg);
  609. return r;
  610. }
  611. break;
  612. default:
  613. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  614. reg, idx);
  615. return -EINVAL;
  616. }
  617. return 0;
  618. }
  619. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  620. struct radeon_cs_packet *pkt)
  621. {
  622. unsigned reg, i;
  623. unsigned idx;
  624. int r;
  625. idx = pkt->idx + 1;
  626. reg = pkt->reg;
  627. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  628. r = r600_packet0_check(p, pkt, idx, reg);
  629. if (r) {
  630. return r;
  631. }
  632. }
  633. return 0;
  634. }
  635. /**
  636. * r600_cs_check_reg() - check if register is authorized or not
  637. * @parser: parser structure holding parsing context
  638. * @reg: register we are testing
  639. * @idx: index into the cs buffer
  640. *
  641. * This function will test against r600_reg_safe_bm and return 0
  642. * if register is safe. If register is not flag as safe this function
  643. * will test it against a list of register needind special handling.
  644. */
  645. static inline int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  646. {
  647. struct r600_cs_track *track = (struct r600_cs_track *)p->track;
  648. struct radeon_cs_reloc *reloc;
  649. u32 last_reg = ARRAY_SIZE(r600_reg_safe_bm);
  650. u32 m, i, tmp, *ib;
  651. int r;
  652. i = (reg >> 7);
  653. if (i > last_reg) {
  654. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  655. return -EINVAL;
  656. }
  657. m = 1 << ((reg >> 2) & 31);
  658. if (!(r600_reg_safe_bm[i] & m))
  659. return 0;
  660. ib = p->ib->ptr;
  661. switch (reg) {
  662. /* force following reg to 0 in an attemp to disable out buffer
  663. * which will need us to better understand how it works to perform
  664. * security check on it (Jerome)
  665. */
  666. case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
  667. case R_008C44_SQ_ESGS_RING_SIZE:
  668. case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
  669. case R_008C54_SQ_ESTMP_RING_SIZE:
  670. case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
  671. case R_008C74_SQ_FBUF_RING_SIZE:
  672. case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
  673. case R_008C5C_SQ_GSTMP_RING_SIZE:
  674. case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
  675. case R_008C4C_SQ_GSVS_RING_SIZE:
  676. case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
  677. case R_008C6C_SQ_PSTMP_RING_SIZE:
  678. case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
  679. case R_008C7C_SQ_REDUC_RING_SIZE:
  680. case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
  681. case R_008C64_SQ_VSTMP_RING_SIZE:
  682. case R_0288C8_SQ_GS_VERT_ITEMSIZE:
  683. /* get value to populate the IB don't remove */
  684. tmp =radeon_get_ib_value(p, idx);
  685. ib[idx] = 0;
  686. break;
  687. case SQ_CONFIG:
  688. track->sq_config = radeon_get_ib_value(p, idx);
  689. break;
  690. case R_028800_DB_DEPTH_CONTROL:
  691. track->db_depth_control = radeon_get_ib_value(p, idx);
  692. break;
  693. case R_028010_DB_DEPTH_INFO:
  694. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  695. r = r600_cs_packet_next_reloc(p, &reloc);
  696. if (r) {
  697. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  698. "0x%04X\n", reg);
  699. return -EINVAL;
  700. }
  701. track->db_depth_info = radeon_get_ib_value(p, idx);
  702. ib[idx] &= C_028010_ARRAY_MODE;
  703. track->db_depth_info &= C_028010_ARRAY_MODE;
  704. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  705. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  706. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  707. } else {
  708. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  709. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  710. }
  711. } else
  712. track->db_depth_info = radeon_get_ib_value(p, idx);
  713. break;
  714. case R_028004_DB_DEPTH_VIEW:
  715. track->db_depth_view = radeon_get_ib_value(p, idx);
  716. break;
  717. case R_028000_DB_DEPTH_SIZE:
  718. track->db_depth_size = radeon_get_ib_value(p, idx);
  719. track->db_depth_size_idx = idx;
  720. break;
  721. case R_028AB0_VGT_STRMOUT_EN:
  722. track->vgt_strmout_en = radeon_get_ib_value(p, idx);
  723. break;
  724. case R_028B20_VGT_STRMOUT_BUFFER_EN:
  725. track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
  726. break;
  727. case R_028238_CB_TARGET_MASK:
  728. track->cb_target_mask = radeon_get_ib_value(p, idx);
  729. break;
  730. case R_02823C_CB_SHADER_MASK:
  731. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  732. break;
  733. case R_028C04_PA_SC_AA_CONFIG:
  734. tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
  735. track->nsamples = 1 << tmp;
  736. break;
  737. case R_0280A0_CB_COLOR0_INFO:
  738. case R_0280A4_CB_COLOR1_INFO:
  739. case R_0280A8_CB_COLOR2_INFO:
  740. case R_0280AC_CB_COLOR3_INFO:
  741. case R_0280B0_CB_COLOR4_INFO:
  742. case R_0280B4_CB_COLOR5_INFO:
  743. case R_0280B8_CB_COLOR6_INFO:
  744. case R_0280BC_CB_COLOR7_INFO:
  745. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  746. r = r600_cs_packet_next_reloc(p, &reloc);
  747. if (r) {
  748. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  749. return -EINVAL;
  750. }
  751. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  752. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  753. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  754. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  755. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  756. } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  757. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  758. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  759. }
  760. } else {
  761. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  762. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  763. }
  764. break;
  765. case R_028060_CB_COLOR0_SIZE:
  766. case R_028064_CB_COLOR1_SIZE:
  767. case R_028068_CB_COLOR2_SIZE:
  768. case R_02806C_CB_COLOR3_SIZE:
  769. case R_028070_CB_COLOR4_SIZE:
  770. case R_028074_CB_COLOR5_SIZE:
  771. case R_028078_CB_COLOR6_SIZE:
  772. case R_02807C_CB_COLOR7_SIZE:
  773. tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
  774. track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
  775. track->cb_color_size_idx[tmp] = idx;
  776. break;
  777. /* This register were added late, there is userspace
  778. * which does provide relocation for those but set
  779. * 0 offset. In order to avoid breaking old userspace
  780. * we detect this and set address to point to last
  781. * CB_COLOR0_BASE, note that if userspace doesn't set
  782. * CB_COLOR0_BASE before this register we will report
  783. * error. Old userspace always set CB_COLOR0_BASE
  784. * before any of this.
  785. */
  786. case R_0280E0_CB_COLOR0_FRAG:
  787. case R_0280E4_CB_COLOR1_FRAG:
  788. case R_0280E8_CB_COLOR2_FRAG:
  789. case R_0280EC_CB_COLOR3_FRAG:
  790. case R_0280F0_CB_COLOR4_FRAG:
  791. case R_0280F4_CB_COLOR5_FRAG:
  792. case R_0280F8_CB_COLOR6_FRAG:
  793. case R_0280FC_CB_COLOR7_FRAG:
  794. tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
  795. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  796. if (!track->cb_color_base_last[tmp]) {
  797. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  798. return -EINVAL;
  799. }
  800. ib[idx] = track->cb_color_base_last[tmp];
  801. printk_once(KERN_WARNING "You have old & broken userspace "
  802. "please consider updating mesa & xf86-video-ati\n");
  803. track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
  804. } else {
  805. r = r600_cs_packet_next_reloc(p, &reloc);
  806. if (r) {
  807. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  808. return -EINVAL;
  809. }
  810. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  811. track->cb_color_frag_bo[tmp] = reloc->robj;
  812. }
  813. break;
  814. case R_0280C0_CB_COLOR0_TILE:
  815. case R_0280C4_CB_COLOR1_TILE:
  816. case R_0280C8_CB_COLOR2_TILE:
  817. case R_0280CC_CB_COLOR3_TILE:
  818. case R_0280D0_CB_COLOR4_TILE:
  819. case R_0280D4_CB_COLOR5_TILE:
  820. case R_0280D8_CB_COLOR6_TILE:
  821. case R_0280DC_CB_COLOR7_TILE:
  822. tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
  823. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  824. if (!track->cb_color_base_last[tmp]) {
  825. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  826. return -EINVAL;
  827. }
  828. ib[idx] = track->cb_color_base_last[tmp];
  829. printk_once(KERN_WARNING "You have old & broken userspace "
  830. "please consider updating mesa & xf86-video-ati\n");
  831. track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
  832. } else {
  833. r = r600_cs_packet_next_reloc(p, &reloc);
  834. if (r) {
  835. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  836. return -EINVAL;
  837. }
  838. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  839. track->cb_color_tile_bo[tmp] = reloc->robj;
  840. }
  841. break;
  842. case CB_COLOR0_BASE:
  843. case CB_COLOR1_BASE:
  844. case CB_COLOR2_BASE:
  845. case CB_COLOR3_BASE:
  846. case CB_COLOR4_BASE:
  847. case CB_COLOR5_BASE:
  848. case CB_COLOR6_BASE:
  849. case CB_COLOR7_BASE:
  850. r = r600_cs_packet_next_reloc(p, &reloc);
  851. if (r) {
  852. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  853. "0x%04X\n", reg);
  854. return -EINVAL;
  855. }
  856. tmp = (reg - CB_COLOR0_BASE) / 4;
  857. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  858. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  859. track->cb_color_base_last[tmp] = ib[idx];
  860. track->cb_color_bo[tmp] = reloc->robj;
  861. break;
  862. case DB_DEPTH_BASE:
  863. r = r600_cs_packet_next_reloc(p, &reloc);
  864. if (r) {
  865. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  866. "0x%04X\n", reg);
  867. return -EINVAL;
  868. }
  869. track->db_offset = radeon_get_ib_value(p, idx);
  870. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  871. track->db_bo = reloc->robj;
  872. break;
  873. case DB_HTILE_DATA_BASE:
  874. case SQ_PGM_START_FS:
  875. case SQ_PGM_START_ES:
  876. case SQ_PGM_START_VS:
  877. case SQ_PGM_START_GS:
  878. case SQ_PGM_START_PS:
  879. case SQ_ALU_CONST_CACHE_GS_0:
  880. case SQ_ALU_CONST_CACHE_GS_1:
  881. case SQ_ALU_CONST_CACHE_GS_2:
  882. case SQ_ALU_CONST_CACHE_GS_3:
  883. case SQ_ALU_CONST_CACHE_GS_4:
  884. case SQ_ALU_CONST_CACHE_GS_5:
  885. case SQ_ALU_CONST_CACHE_GS_6:
  886. case SQ_ALU_CONST_CACHE_GS_7:
  887. case SQ_ALU_CONST_CACHE_GS_8:
  888. case SQ_ALU_CONST_CACHE_GS_9:
  889. case SQ_ALU_CONST_CACHE_GS_10:
  890. case SQ_ALU_CONST_CACHE_GS_11:
  891. case SQ_ALU_CONST_CACHE_GS_12:
  892. case SQ_ALU_CONST_CACHE_GS_13:
  893. case SQ_ALU_CONST_CACHE_GS_14:
  894. case SQ_ALU_CONST_CACHE_GS_15:
  895. case SQ_ALU_CONST_CACHE_PS_0:
  896. case SQ_ALU_CONST_CACHE_PS_1:
  897. case SQ_ALU_CONST_CACHE_PS_2:
  898. case SQ_ALU_CONST_CACHE_PS_3:
  899. case SQ_ALU_CONST_CACHE_PS_4:
  900. case SQ_ALU_CONST_CACHE_PS_5:
  901. case SQ_ALU_CONST_CACHE_PS_6:
  902. case SQ_ALU_CONST_CACHE_PS_7:
  903. case SQ_ALU_CONST_CACHE_PS_8:
  904. case SQ_ALU_CONST_CACHE_PS_9:
  905. case SQ_ALU_CONST_CACHE_PS_10:
  906. case SQ_ALU_CONST_CACHE_PS_11:
  907. case SQ_ALU_CONST_CACHE_PS_12:
  908. case SQ_ALU_CONST_CACHE_PS_13:
  909. case SQ_ALU_CONST_CACHE_PS_14:
  910. case SQ_ALU_CONST_CACHE_PS_15:
  911. case SQ_ALU_CONST_CACHE_VS_0:
  912. case SQ_ALU_CONST_CACHE_VS_1:
  913. case SQ_ALU_CONST_CACHE_VS_2:
  914. case SQ_ALU_CONST_CACHE_VS_3:
  915. case SQ_ALU_CONST_CACHE_VS_4:
  916. case SQ_ALU_CONST_CACHE_VS_5:
  917. case SQ_ALU_CONST_CACHE_VS_6:
  918. case SQ_ALU_CONST_CACHE_VS_7:
  919. case SQ_ALU_CONST_CACHE_VS_8:
  920. case SQ_ALU_CONST_CACHE_VS_9:
  921. case SQ_ALU_CONST_CACHE_VS_10:
  922. case SQ_ALU_CONST_CACHE_VS_11:
  923. case SQ_ALU_CONST_CACHE_VS_12:
  924. case SQ_ALU_CONST_CACHE_VS_13:
  925. case SQ_ALU_CONST_CACHE_VS_14:
  926. case SQ_ALU_CONST_CACHE_VS_15:
  927. r = r600_cs_packet_next_reloc(p, &reloc);
  928. if (r) {
  929. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  930. "0x%04X\n", reg);
  931. return -EINVAL;
  932. }
  933. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  934. break;
  935. default:
  936. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  937. return -EINVAL;
  938. }
  939. return 0;
  940. }
  941. static inline unsigned minify(unsigned size, unsigned levels)
  942. {
  943. size = size >> levels;
  944. if (size < 1)
  945. size = 1;
  946. return size;
  947. }
  948. static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned nlevels,
  949. unsigned w0, unsigned h0, unsigned d0, unsigned bpe,
  950. unsigned *l0_size, unsigned *mipmap_size)
  951. {
  952. unsigned offset, i, level, face;
  953. unsigned width, height, depth, rowstride, size;
  954. w0 = minify(w0, 0);
  955. h0 = minify(h0, 0);
  956. d0 = minify(d0, 0);
  957. for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
  958. width = minify(w0, i);
  959. height = minify(h0, i);
  960. depth = minify(d0, i);
  961. for(face = 0; face < nfaces; face++) {
  962. rowstride = ((width * bpe) + 255) & ~255;
  963. size = height * rowstride * depth;
  964. offset += size;
  965. offset = (offset + 0x1f) & ~0x1f;
  966. }
  967. }
  968. *l0_size = (((w0 * bpe) + 255) & ~255) * h0 * d0;
  969. *mipmap_size = offset;
  970. if (!blevel)
  971. *mipmap_size -= *l0_size;
  972. if (!nlevels)
  973. *mipmap_size = *l0_size;
  974. }
  975. /**
  976. * r600_check_texture_resource() - check if register is authorized or not
  977. * @p: parser structure holding parsing context
  978. * @idx: index into the cs buffer
  979. * @texture: texture's bo structure
  980. * @mipmap: mipmap's bo structure
  981. *
  982. * This function will check that the resource has valid field and that
  983. * the texture and mipmap bo object are big enough to cover this resource.
  984. */
  985. static inline int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
  986. struct radeon_bo *texture,
  987. struct radeon_bo *mipmap,
  988. u32 tiling_flags)
  989. {
  990. u32 nfaces, nlevels, blevel, w0, h0, d0, bpe = 0;
  991. u32 word0, word1, l0_size, mipmap_size;
  992. /* on legacy kernel we don't perform advanced check */
  993. if (p->rdev == NULL)
  994. return 0;
  995. word0 = radeon_get_ib_value(p, idx + 0);
  996. if (tiling_flags & RADEON_TILING_MACRO)
  997. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  998. else if (tiling_flags & RADEON_TILING_MICRO)
  999. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1000. word1 = radeon_get_ib_value(p, idx + 1);
  1001. w0 = G_038000_TEX_WIDTH(word0) + 1;
  1002. h0 = G_038004_TEX_HEIGHT(word1) + 1;
  1003. d0 = G_038004_TEX_DEPTH(word1);
  1004. nfaces = 1;
  1005. switch (G_038000_DIM(word0)) {
  1006. case V_038000_SQ_TEX_DIM_1D:
  1007. case V_038000_SQ_TEX_DIM_2D:
  1008. case V_038000_SQ_TEX_DIM_3D:
  1009. break;
  1010. case V_038000_SQ_TEX_DIM_CUBEMAP:
  1011. nfaces = 6;
  1012. break;
  1013. case V_038000_SQ_TEX_DIM_1D_ARRAY:
  1014. case V_038000_SQ_TEX_DIM_2D_ARRAY:
  1015. case V_038000_SQ_TEX_DIM_2D_MSAA:
  1016. case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  1017. default:
  1018. dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
  1019. return -EINVAL;
  1020. }
  1021. if (r600_bpe_from_format(&bpe, G_038004_DATA_FORMAT(word1))) {
  1022. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  1023. __func__, __LINE__, G_038004_DATA_FORMAT(word1));
  1024. return -EINVAL;
  1025. }
  1026. word0 = radeon_get_ib_value(p, idx + 4);
  1027. word1 = radeon_get_ib_value(p, idx + 5);
  1028. blevel = G_038010_BASE_LEVEL(word0);
  1029. nlevels = G_038014_LAST_LEVEL(word1);
  1030. r600_texture_size(nfaces, blevel, nlevels, w0, h0, d0, bpe, &l0_size, &mipmap_size);
  1031. /* using get ib will give us the offset into the texture bo */
  1032. word0 = radeon_get_ib_value(p, idx + 2);
  1033. if ((l0_size + word0) > radeon_bo_size(texture)) {
  1034. dev_warn(p->dev, "texture bo too small (%d %d %d %d -> %d have %ld)\n",
  1035. w0, h0, bpe, word0, l0_size, radeon_bo_size(texture));
  1036. return -EINVAL;
  1037. }
  1038. /* using get ib will give us the offset into the mipmap bo */
  1039. word0 = radeon_get_ib_value(p, idx + 3);
  1040. if ((mipmap_size + word0) > radeon_bo_size(mipmap)) {
  1041. dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
  1042. w0, h0, bpe, blevel, nlevels, word0, mipmap_size, radeon_bo_size(texture));
  1043. return -EINVAL;
  1044. }
  1045. return 0;
  1046. }
  1047. static int r600_packet3_check(struct radeon_cs_parser *p,
  1048. struct radeon_cs_packet *pkt)
  1049. {
  1050. struct radeon_cs_reloc *reloc;
  1051. struct r600_cs_track *track;
  1052. volatile u32 *ib;
  1053. unsigned idx;
  1054. unsigned i;
  1055. unsigned start_reg, end_reg, reg;
  1056. int r;
  1057. u32 idx_value;
  1058. track = (struct r600_cs_track *)p->track;
  1059. ib = p->ib->ptr;
  1060. idx = pkt->idx + 1;
  1061. idx_value = radeon_get_ib_value(p, idx);
  1062. switch (pkt->opcode) {
  1063. case PACKET3_START_3D_CMDBUF:
  1064. if (p->family >= CHIP_RV770 || pkt->count) {
  1065. DRM_ERROR("bad START_3D\n");
  1066. return -EINVAL;
  1067. }
  1068. break;
  1069. case PACKET3_CONTEXT_CONTROL:
  1070. if (pkt->count != 1) {
  1071. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1072. return -EINVAL;
  1073. }
  1074. break;
  1075. case PACKET3_INDEX_TYPE:
  1076. case PACKET3_NUM_INSTANCES:
  1077. if (pkt->count) {
  1078. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  1079. return -EINVAL;
  1080. }
  1081. break;
  1082. case PACKET3_DRAW_INDEX:
  1083. if (pkt->count != 3) {
  1084. DRM_ERROR("bad DRAW_INDEX\n");
  1085. return -EINVAL;
  1086. }
  1087. r = r600_cs_packet_next_reloc(p, &reloc);
  1088. if (r) {
  1089. DRM_ERROR("bad DRAW_INDEX\n");
  1090. return -EINVAL;
  1091. }
  1092. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1093. ib[idx+1] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1094. r = r600_cs_track_check(p);
  1095. if (r) {
  1096. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1097. return r;
  1098. }
  1099. break;
  1100. case PACKET3_DRAW_INDEX_AUTO:
  1101. if (pkt->count != 1) {
  1102. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1103. return -EINVAL;
  1104. }
  1105. r = r600_cs_track_check(p);
  1106. if (r) {
  1107. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1108. return r;
  1109. }
  1110. break;
  1111. case PACKET3_DRAW_INDEX_IMMD_BE:
  1112. case PACKET3_DRAW_INDEX_IMMD:
  1113. if (pkt->count < 2) {
  1114. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1115. return -EINVAL;
  1116. }
  1117. r = r600_cs_track_check(p);
  1118. if (r) {
  1119. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1120. return r;
  1121. }
  1122. break;
  1123. case PACKET3_WAIT_REG_MEM:
  1124. if (pkt->count != 5) {
  1125. DRM_ERROR("bad WAIT_REG_MEM\n");
  1126. return -EINVAL;
  1127. }
  1128. /* bit 4 is reg (0) or mem (1) */
  1129. if (idx_value & 0x10) {
  1130. r = r600_cs_packet_next_reloc(p, &reloc);
  1131. if (r) {
  1132. DRM_ERROR("bad WAIT_REG_MEM\n");
  1133. return -EINVAL;
  1134. }
  1135. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1136. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1137. }
  1138. break;
  1139. case PACKET3_SURFACE_SYNC:
  1140. if (pkt->count != 3) {
  1141. DRM_ERROR("bad SURFACE_SYNC\n");
  1142. return -EINVAL;
  1143. }
  1144. /* 0xffffffff/0x0 is flush all cache flag */
  1145. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1146. radeon_get_ib_value(p, idx + 2) != 0) {
  1147. r = r600_cs_packet_next_reloc(p, &reloc);
  1148. if (r) {
  1149. DRM_ERROR("bad SURFACE_SYNC\n");
  1150. return -EINVAL;
  1151. }
  1152. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1153. }
  1154. break;
  1155. case PACKET3_EVENT_WRITE:
  1156. if (pkt->count != 2 && pkt->count != 0) {
  1157. DRM_ERROR("bad EVENT_WRITE\n");
  1158. return -EINVAL;
  1159. }
  1160. if (pkt->count) {
  1161. r = r600_cs_packet_next_reloc(p, &reloc);
  1162. if (r) {
  1163. DRM_ERROR("bad EVENT_WRITE\n");
  1164. return -EINVAL;
  1165. }
  1166. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1167. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1168. }
  1169. break;
  1170. case PACKET3_EVENT_WRITE_EOP:
  1171. if (pkt->count != 4) {
  1172. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1173. return -EINVAL;
  1174. }
  1175. r = r600_cs_packet_next_reloc(p, &reloc);
  1176. if (r) {
  1177. DRM_ERROR("bad EVENT_WRITE\n");
  1178. return -EINVAL;
  1179. }
  1180. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1181. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1182. break;
  1183. case PACKET3_SET_CONFIG_REG:
  1184. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  1185. end_reg = 4 * pkt->count + start_reg - 4;
  1186. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  1187. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1188. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1189. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1190. return -EINVAL;
  1191. }
  1192. for (i = 0; i < pkt->count; i++) {
  1193. reg = start_reg + (4 * i);
  1194. r = r600_cs_check_reg(p, reg, idx+1+i);
  1195. if (r)
  1196. return r;
  1197. }
  1198. break;
  1199. case PACKET3_SET_CONTEXT_REG:
  1200. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  1201. end_reg = 4 * pkt->count + start_reg - 4;
  1202. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  1203. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1204. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1205. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1206. return -EINVAL;
  1207. }
  1208. for (i = 0; i < pkt->count; i++) {
  1209. reg = start_reg + (4 * i);
  1210. r = r600_cs_check_reg(p, reg, idx+1+i);
  1211. if (r)
  1212. return r;
  1213. }
  1214. break;
  1215. case PACKET3_SET_RESOURCE:
  1216. if (pkt->count % 7) {
  1217. DRM_ERROR("bad SET_RESOURCE\n");
  1218. return -EINVAL;
  1219. }
  1220. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  1221. end_reg = 4 * pkt->count + start_reg - 4;
  1222. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  1223. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  1224. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  1225. DRM_ERROR("bad SET_RESOURCE\n");
  1226. return -EINVAL;
  1227. }
  1228. for (i = 0; i < (pkt->count / 7); i++) {
  1229. struct radeon_bo *texture, *mipmap;
  1230. u32 size, offset;
  1231. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  1232. case SQ_TEX_VTX_VALID_TEXTURE:
  1233. /* tex base */
  1234. r = r600_cs_packet_next_reloc(p, &reloc);
  1235. if (r) {
  1236. DRM_ERROR("bad SET_RESOURCE\n");
  1237. return -EINVAL;
  1238. }
  1239. ib[idx+1+(i*7)+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1240. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1241. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1242. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1243. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1244. texture = reloc->robj;
  1245. /* tex mip base */
  1246. r = r600_cs_packet_next_reloc(p, &reloc);
  1247. if (r) {
  1248. DRM_ERROR("bad SET_RESOURCE\n");
  1249. return -EINVAL;
  1250. }
  1251. ib[idx+1+(i*7)+3] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1252. mipmap = reloc->robj;
  1253. r = r600_check_texture_resource(p, idx+(i*7)+1,
  1254. texture, mipmap, reloc->lobj.tiling_flags);
  1255. if (r)
  1256. return r;
  1257. break;
  1258. case SQ_TEX_VTX_VALID_BUFFER:
  1259. /* vtx base */
  1260. r = r600_cs_packet_next_reloc(p, &reloc);
  1261. if (r) {
  1262. DRM_ERROR("bad SET_RESOURCE\n");
  1263. return -EINVAL;
  1264. }
  1265. offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
  1266. size = radeon_get_ib_value(p, idx+1+(i*7)+1);
  1267. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  1268. /* force size to size of the buffer */
  1269. dev_warn(p->dev, "vbo resource seems too big for the bo\n");
  1270. ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj);
  1271. }
  1272. ib[idx+1+(i*7)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
  1273. ib[idx+1+(i*7)+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1274. break;
  1275. case SQ_TEX_VTX_INVALID_TEXTURE:
  1276. case SQ_TEX_VTX_INVALID_BUFFER:
  1277. default:
  1278. DRM_ERROR("bad SET_RESOURCE\n");
  1279. return -EINVAL;
  1280. }
  1281. }
  1282. break;
  1283. case PACKET3_SET_ALU_CONST:
  1284. if (track->sq_config & DX9_CONSTS) {
  1285. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  1286. end_reg = 4 * pkt->count + start_reg - 4;
  1287. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  1288. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  1289. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  1290. DRM_ERROR("bad SET_ALU_CONST\n");
  1291. return -EINVAL;
  1292. }
  1293. }
  1294. break;
  1295. case PACKET3_SET_BOOL_CONST:
  1296. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  1297. end_reg = 4 * pkt->count + start_reg - 4;
  1298. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  1299. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  1300. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  1301. DRM_ERROR("bad SET_BOOL_CONST\n");
  1302. return -EINVAL;
  1303. }
  1304. break;
  1305. case PACKET3_SET_LOOP_CONST:
  1306. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  1307. end_reg = 4 * pkt->count + start_reg - 4;
  1308. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  1309. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  1310. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  1311. DRM_ERROR("bad SET_LOOP_CONST\n");
  1312. return -EINVAL;
  1313. }
  1314. break;
  1315. case PACKET3_SET_CTL_CONST:
  1316. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  1317. end_reg = 4 * pkt->count + start_reg - 4;
  1318. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  1319. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  1320. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  1321. DRM_ERROR("bad SET_CTL_CONST\n");
  1322. return -EINVAL;
  1323. }
  1324. break;
  1325. case PACKET3_SET_SAMPLER:
  1326. if (pkt->count % 3) {
  1327. DRM_ERROR("bad SET_SAMPLER\n");
  1328. return -EINVAL;
  1329. }
  1330. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  1331. end_reg = 4 * pkt->count + start_reg - 4;
  1332. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  1333. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  1334. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  1335. DRM_ERROR("bad SET_SAMPLER\n");
  1336. return -EINVAL;
  1337. }
  1338. break;
  1339. case PACKET3_SURFACE_BASE_UPDATE:
  1340. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  1341. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1342. return -EINVAL;
  1343. }
  1344. if (pkt->count) {
  1345. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1346. return -EINVAL;
  1347. }
  1348. break;
  1349. case PACKET3_NOP:
  1350. break;
  1351. default:
  1352. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1353. return -EINVAL;
  1354. }
  1355. return 0;
  1356. }
  1357. int r600_cs_parse(struct radeon_cs_parser *p)
  1358. {
  1359. struct radeon_cs_packet pkt;
  1360. struct r600_cs_track *track;
  1361. int r;
  1362. if (p->track == NULL) {
  1363. /* initialize tracker, we are in kms */
  1364. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1365. if (track == NULL)
  1366. return -ENOMEM;
  1367. r600_cs_track_init(track);
  1368. if (p->rdev->family < CHIP_RV770) {
  1369. track->npipes = p->rdev->config.r600.tiling_npipes;
  1370. track->nbanks = p->rdev->config.r600.tiling_nbanks;
  1371. track->group_size = p->rdev->config.r600.tiling_group_size;
  1372. } else if (p->rdev->family <= CHIP_RV740) {
  1373. track->npipes = p->rdev->config.rv770.tiling_npipes;
  1374. track->nbanks = p->rdev->config.rv770.tiling_nbanks;
  1375. track->group_size = p->rdev->config.rv770.tiling_group_size;
  1376. }
  1377. p->track = track;
  1378. }
  1379. do {
  1380. r = r600_cs_packet_parse(p, &pkt, p->idx);
  1381. if (r) {
  1382. kfree(p->track);
  1383. p->track = NULL;
  1384. return r;
  1385. }
  1386. p->idx += pkt.count + 2;
  1387. switch (pkt.type) {
  1388. case PACKET_TYPE0:
  1389. r = r600_cs_parse_packet0(p, &pkt);
  1390. break;
  1391. case PACKET_TYPE2:
  1392. break;
  1393. case PACKET_TYPE3:
  1394. r = r600_packet3_check(p, &pkt);
  1395. break;
  1396. default:
  1397. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1398. kfree(p->track);
  1399. p->track = NULL;
  1400. return -EINVAL;
  1401. }
  1402. if (r) {
  1403. kfree(p->track);
  1404. p->track = NULL;
  1405. return r;
  1406. }
  1407. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1408. #if 0
  1409. for (r = 0; r < p->ib->length_dw; r++) {
  1410. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  1411. mdelay(1);
  1412. }
  1413. #endif
  1414. kfree(p->track);
  1415. p->track = NULL;
  1416. return 0;
  1417. }
  1418. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  1419. {
  1420. if (p->chunk_relocs_idx == -1) {
  1421. return 0;
  1422. }
  1423. p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  1424. if (p->relocs == NULL) {
  1425. return -ENOMEM;
  1426. }
  1427. return 0;
  1428. }
  1429. /**
  1430. * cs_parser_fini() - clean parser states
  1431. * @parser: parser structure holding parsing context.
  1432. * @error: error number
  1433. *
  1434. * If error is set than unvalidate buffer, otherwise just free memory
  1435. * used by parsing context.
  1436. **/
  1437. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  1438. {
  1439. unsigned i;
  1440. kfree(parser->relocs);
  1441. for (i = 0; i < parser->nchunks; i++) {
  1442. kfree(parser->chunks[i].kdata);
  1443. kfree(parser->chunks[i].kpage[0]);
  1444. kfree(parser->chunks[i].kpage[1]);
  1445. }
  1446. kfree(parser->chunks);
  1447. kfree(parser->chunks_array);
  1448. }
  1449. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  1450. unsigned family, u32 *ib, int *l)
  1451. {
  1452. struct radeon_cs_parser parser;
  1453. struct radeon_cs_chunk *ib_chunk;
  1454. struct radeon_ib fake_ib;
  1455. struct r600_cs_track *track;
  1456. int r;
  1457. /* initialize tracker */
  1458. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1459. if (track == NULL)
  1460. return -ENOMEM;
  1461. r600_cs_track_init(track);
  1462. r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
  1463. /* initialize parser */
  1464. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  1465. parser.filp = filp;
  1466. parser.dev = &dev->pdev->dev;
  1467. parser.rdev = NULL;
  1468. parser.family = family;
  1469. parser.ib = &fake_ib;
  1470. parser.track = track;
  1471. fake_ib.ptr = ib;
  1472. r = radeon_cs_parser_init(&parser, data);
  1473. if (r) {
  1474. DRM_ERROR("Failed to initialize parser !\n");
  1475. r600_cs_parser_fini(&parser, r);
  1476. return r;
  1477. }
  1478. r = r600_cs_parser_relocs_legacy(&parser);
  1479. if (r) {
  1480. DRM_ERROR("Failed to parse relocation !\n");
  1481. r600_cs_parser_fini(&parser, r);
  1482. return r;
  1483. }
  1484. /* Copy the packet into the IB, the parser will read from the
  1485. * input memory (cached) and write to the IB (which can be
  1486. * uncached). */
  1487. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  1488. parser.ib->length_dw = ib_chunk->length_dw;
  1489. *l = parser.ib->length_dw;
  1490. r = r600_cs_parse(&parser);
  1491. if (r) {
  1492. DRM_ERROR("Invalid command stream !\n");
  1493. r600_cs_parser_fini(&parser, r);
  1494. return r;
  1495. }
  1496. r = radeon_cs_finish_pages(&parser);
  1497. if (r) {
  1498. DRM_ERROR("Invalid command stream !\n");
  1499. r600_cs_parser_fini(&parser, r);
  1500. return r;
  1501. }
  1502. r600_cs_parser_fini(&parser, r);
  1503. return r;
  1504. }
  1505. void r600_cs_legacy_init(void)
  1506. {
  1507. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  1508. }