sky2.c 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/mii.h>
  41. #include <asm/irq.h>
  42. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  43. #define SKY2_VLAN_TAG_USED 1
  44. #endif
  45. #include "sky2.h"
  46. #define DRV_NAME "sky2"
  47. #define DRV_VERSION "1.11.1"
  48. #define PFX DRV_NAME " "
  49. /*
  50. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  51. * that are organized into three (receive, transmit, status) different rings
  52. * similar to Tigon3.
  53. */
  54. #define RX_LE_SIZE 1024
  55. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  56. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  57. #define RX_DEF_PENDING RX_MAX_PENDING
  58. #define RX_SKB_ALIGN 8
  59. #define RX_BUF_WRITE 16
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  70. static const u32 default_msg =
  71. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  72. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  73. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  74. static int debug = -1; /* defaults above */
  75. module_param(debug, int, 0);
  76. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  77. static int copybreak __read_mostly = 128;
  78. module_param(copybreak, int, 0);
  79. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  80. static int disable_msi = 0;
  81. module_param(disable_msi, int, 0);
  82. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  83. static int idle_timeout = 0;
  84. module_param(idle_timeout, int, 0);
  85. MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
  86. static const struct pci_device_id sky2_id_table[] = {
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  113. { 0 }
  114. };
  115. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  116. /* Avoid conditionals by using array */
  117. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  118. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  119. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  120. /* This driver supports yukon2 chipset only */
  121. static const char *yukon2_name[] = {
  122. "XL", /* 0xb3 */
  123. "EC Ultra", /* 0xb4 */
  124. "UNKNOWN", /* 0xb5 */
  125. "EC", /* 0xb6 */
  126. "FE", /* 0xb7 */
  127. };
  128. /* Access to external PHY */
  129. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  130. {
  131. int i;
  132. gma_write16(hw, port, GM_SMI_DATA, val);
  133. gma_write16(hw, port, GM_SMI_CTRL,
  134. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  135. for (i = 0; i < PHY_RETRIES; i++) {
  136. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  137. return 0;
  138. udelay(1);
  139. }
  140. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  141. return -ETIMEDOUT;
  142. }
  143. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  144. {
  145. int i;
  146. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  147. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  148. for (i = 0; i < PHY_RETRIES; i++) {
  149. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  150. *val = gma_read16(hw, port, GM_SMI_DATA);
  151. return 0;
  152. }
  153. udelay(1);
  154. }
  155. return -ETIMEDOUT;
  156. }
  157. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  158. {
  159. u16 v;
  160. if (__gm_phy_read(hw, port, reg, &v) != 0)
  161. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  162. return v;
  163. }
  164. static void sky2_power_on(struct sky2_hw *hw)
  165. {
  166. /* switch power to VCC (WA for VAUX problem) */
  167. sky2_write8(hw, B0_POWER_CTRL,
  168. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  169. /* disable Core Clock Division, */
  170. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  171. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  172. /* enable bits are inverted */
  173. sky2_write8(hw, B2_Y2_CLK_GATE,
  174. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  175. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  176. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  177. else
  178. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  179. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  180. u32 reg1;
  181. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  182. reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
  183. reg1 &= P_ASPM_CONTROL_MSK;
  184. sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
  185. sky2_pci_write32(hw, PCI_DEV_REG5, 0);
  186. }
  187. }
  188. static void sky2_power_aux(struct sky2_hw *hw)
  189. {
  190. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  191. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  192. else
  193. /* enable bits are inverted */
  194. sky2_write8(hw, B2_Y2_CLK_GATE,
  195. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  196. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  197. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  198. /* switch power to VAUX */
  199. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  200. sky2_write8(hw, B0_POWER_CTRL,
  201. (PC_VAUX_ENA | PC_VCC_ENA |
  202. PC_VAUX_ON | PC_VCC_OFF));
  203. }
  204. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  205. {
  206. u16 reg;
  207. /* disable all GMAC IRQ's */
  208. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  209. /* disable PHY IRQs */
  210. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  211. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  212. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  213. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  214. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  215. reg = gma_read16(hw, port, GM_RX_CTRL);
  216. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  217. gma_write16(hw, port, GM_RX_CTRL, reg);
  218. }
  219. /* flow control to advertise bits */
  220. static const u16 copper_fc_adv[] = {
  221. [FC_NONE] = 0,
  222. [FC_TX] = PHY_M_AN_ASP,
  223. [FC_RX] = PHY_M_AN_PC,
  224. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  225. };
  226. /* flow control to advertise bits when using 1000BaseX */
  227. static const u16 fiber_fc_adv[] = {
  228. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  229. [FC_TX] = PHY_M_P_ASYM_MD_X,
  230. [FC_RX] = PHY_M_P_SYM_MD_X,
  231. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  232. };
  233. /* flow control to GMA disable bits */
  234. static const u16 gm_fc_disable[] = {
  235. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  236. [FC_TX] = GM_GPCR_FC_RX_DIS,
  237. [FC_RX] = GM_GPCR_FC_TX_DIS,
  238. [FC_BOTH] = 0,
  239. };
  240. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  241. {
  242. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  243. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  244. if (sky2->autoneg == AUTONEG_ENABLE &&
  245. !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
  246. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  247. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  248. PHY_M_EC_MAC_S_MSK);
  249. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  250. if (hw->chip_id == CHIP_ID_YUKON_EC)
  251. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  252. else
  253. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  254. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  255. }
  256. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  257. if (sky2_is_copper(hw)) {
  258. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  259. /* enable automatic crossover */
  260. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  261. } else {
  262. /* disable energy detect */
  263. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  264. /* enable automatic crossover */
  265. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  266. if (sky2->autoneg == AUTONEG_ENABLE &&
  267. (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
  268. ctrl &= ~PHY_M_PC_DSC_MSK;
  269. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  270. }
  271. }
  272. } else {
  273. /* workaround for deviation #4.88 (CRC errors) */
  274. /* disable Automatic Crossover */
  275. ctrl &= ~PHY_M_PC_MDIX_MSK;
  276. }
  277. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  278. /* special setup for PHY 88E1112 Fiber */
  279. if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
  280. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  281. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  282. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  283. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  284. ctrl &= ~PHY_M_MAC_MD_MSK;
  285. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  286. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  287. if (hw->pmd_type == 'P') {
  288. /* select page 1 to access Fiber registers */
  289. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  290. /* for SFP-module set SIGDET polarity to low */
  291. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  292. ctrl |= PHY_M_FIB_SIGD_POL;
  293. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  294. }
  295. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  296. }
  297. ctrl = PHY_CT_RESET;
  298. ct1000 = 0;
  299. adv = PHY_AN_CSMA;
  300. reg = 0;
  301. if (sky2->autoneg == AUTONEG_ENABLE) {
  302. if (sky2_is_copper(hw)) {
  303. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  304. ct1000 |= PHY_M_1000C_AFD;
  305. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  306. ct1000 |= PHY_M_1000C_AHD;
  307. if (sky2->advertising & ADVERTISED_100baseT_Full)
  308. adv |= PHY_M_AN_100_FD;
  309. if (sky2->advertising & ADVERTISED_100baseT_Half)
  310. adv |= PHY_M_AN_100_HD;
  311. if (sky2->advertising & ADVERTISED_10baseT_Full)
  312. adv |= PHY_M_AN_10_FD;
  313. if (sky2->advertising & ADVERTISED_10baseT_Half)
  314. adv |= PHY_M_AN_10_HD;
  315. adv |= copper_fc_adv[sky2->flow_mode];
  316. } else { /* special defines for FIBER (88E1040S only) */
  317. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  318. adv |= PHY_M_AN_1000X_AFD;
  319. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  320. adv |= PHY_M_AN_1000X_AHD;
  321. adv |= fiber_fc_adv[sky2->flow_mode];
  322. }
  323. /* Restart Auto-negotiation */
  324. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  325. } else {
  326. /* forced speed/duplex settings */
  327. ct1000 = PHY_M_1000C_MSE;
  328. /* Disable auto update for duplex flow control and speed */
  329. reg |= GM_GPCR_AU_ALL_DIS;
  330. switch (sky2->speed) {
  331. case SPEED_1000:
  332. ctrl |= PHY_CT_SP1000;
  333. reg |= GM_GPCR_SPEED_1000;
  334. break;
  335. case SPEED_100:
  336. ctrl |= PHY_CT_SP100;
  337. reg |= GM_GPCR_SPEED_100;
  338. break;
  339. }
  340. if (sky2->duplex == DUPLEX_FULL) {
  341. reg |= GM_GPCR_DUP_FULL;
  342. ctrl |= PHY_CT_DUP_MD;
  343. } else if (sky2->speed < SPEED_1000)
  344. sky2->flow_mode = FC_NONE;
  345. reg |= gm_fc_disable[sky2->flow_mode];
  346. /* Forward pause packets to GMAC? */
  347. if (sky2->flow_mode & FC_RX)
  348. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  349. else
  350. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  351. }
  352. gma_write16(hw, port, GM_GP_CTRL, reg);
  353. if (hw->chip_id != CHIP_ID_YUKON_FE)
  354. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  355. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  356. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  357. /* Setup Phy LED's */
  358. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  359. ledover = 0;
  360. switch (hw->chip_id) {
  361. case CHIP_ID_YUKON_FE:
  362. /* on 88E3082 these bits are at 11..9 (shifted left) */
  363. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  364. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  365. /* delete ACT LED control bits */
  366. ctrl &= ~PHY_M_FELP_LED1_MSK;
  367. /* change ACT LED control to blink mode */
  368. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  369. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  370. break;
  371. case CHIP_ID_YUKON_XL:
  372. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  373. /* select page 3 to access LED control register */
  374. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  375. /* set LED Function Control register */
  376. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  377. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  378. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  379. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  380. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  381. /* set Polarity Control register */
  382. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  383. (PHY_M_POLC_LS1_P_MIX(4) |
  384. PHY_M_POLC_IS0_P_MIX(4) |
  385. PHY_M_POLC_LOS_CTRL(2) |
  386. PHY_M_POLC_INIT_CTRL(2) |
  387. PHY_M_POLC_STA1_CTRL(2) |
  388. PHY_M_POLC_STA0_CTRL(2)));
  389. /* restore page register */
  390. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  391. break;
  392. case CHIP_ID_YUKON_EC_U:
  393. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  394. /* select page 3 to access LED control register */
  395. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  396. /* set LED Function Control register */
  397. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  398. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  399. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  400. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  401. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  402. /* set Blink Rate in LED Timer Control Register */
  403. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  404. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  405. /* restore page register */
  406. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  407. break;
  408. default:
  409. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  410. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  411. /* turn off the Rx LED (LED_RX) */
  412. ledover &= ~PHY_M_LED_MO_RX;
  413. }
  414. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  415. /* apply fixes in PHY AFE */
  416. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  417. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  418. /* increase differential signal amplitude in 10BASE-T */
  419. gm_phy_write(hw, port, 0x18, 0xaa99);
  420. gm_phy_write(hw, port, 0x17, 0x2011);
  421. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  422. gm_phy_write(hw, port, 0x18, 0xa204);
  423. gm_phy_write(hw, port, 0x17, 0x2002);
  424. /* set page register to 0 */
  425. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  426. } else {
  427. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  428. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  429. /* turn on 100 Mbps LED (LED_LINK100) */
  430. ledover |= PHY_M_LED_MO_100;
  431. }
  432. if (ledover)
  433. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  434. }
  435. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  436. if (sky2->autoneg == AUTONEG_ENABLE)
  437. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  438. else
  439. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  440. }
  441. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  442. {
  443. u32 reg1;
  444. static const u32 phy_power[]
  445. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  446. /* looks like this XL is back asswards .. */
  447. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  448. onoff = !onoff;
  449. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  450. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  451. if (onoff)
  452. /* Turn off phy power saving */
  453. reg1 &= ~phy_power[port];
  454. else
  455. reg1 |= phy_power[port];
  456. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  457. sky2_pci_read32(hw, PCI_DEV_REG1);
  458. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  459. udelay(100);
  460. }
  461. /* Force a renegotiation */
  462. static void sky2_phy_reinit(struct sky2_port *sky2)
  463. {
  464. spin_lock_bh(&sky2->phy_lock);
  465. sky2_phy_init(sky2->hw, sky2->port);
  466. spin_unlock_bh(&sky2->phy_lock);
  467. }
  468. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  469. {
  470. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  471. u16 reg;
  472. int i;
  473. const u8 *addr = hw->dev[port]->dev_addr;
  474. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  475. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  476. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  477. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  478. /* WA DEV_472 -- looks like crossed wires on port 2 */
  479. /* clear GMAC 1 Control reset */
  480. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  481. do {
  482. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  483. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  484. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  485. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  486. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  487. }
  488. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  489. /* Enable Transmit FIFO Underrun */
  490. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  491. spin_lock_bh(&sky2->phy_lock);
  492. sky2_phy_init(hw, port);
  493. spin_unlock_bh(&sky2->phy_lock);
  494. /* MIB clear */
  495. reg = gma_read16(hw, port, GM_PHY_ADDR);
  496. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  497. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  498. gma_read16(hw, port, i);
  499. gma_write16(hw, port, GM_PHY_ADDR, reg);
  500. /* transmit control */
  501. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  502. /* receive control reg: unicast + multicast + no FCS */
  503. gma_write16(hw, port, GM_RX_CTRL,
  504. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  505. /* transmit flow control */
  506. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  507. /* transmit parameter */
  508. gma_write16(hw, port, GM_TX_PARAM,
  509. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  510. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  511. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  512. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  513. /* serial mode register */
  514. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  515. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  516. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  517. reg |= GM_SMOD_JUMBO_ENA;
  518. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  519. /* virtual address for data */
  520. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  521. /* physical address: used for pause frames */
  522. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  523. /* ignore counter overflows */
  524. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  525. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  526. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  527. /* Configure Rx MAC FIFO */
  528. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  529. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  530. GMF_OPER_ON | GMF_RX_F_FL_ON);
  531. /* Flush Rx MAC FIFO on any flow control or error */
  532. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  533. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  534. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  535. /* Configure Tx MAC FIFO */
  536. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  537. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  538. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  539. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  540. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  541. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  542. /* set Tx GMAC FIFO Almost Empty Threshold */
  543. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  544. /* Disable Store & Forward mode for TX */
  545. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  546. }
  547. }
  548. }
  549. /* Assign Ram Buffer allocation to queue */
  550. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  551. {
  552. u32 end;
  553. /* convert from K bytes to qwords used for hw register */
  554. start *= 1024/8;
  555. space *= 1024/8;
  556. end = start + space - 1;
  557. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  558. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  559. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  560. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  561. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  562. if (q == Q_R1 || q == Q_R2) {
  563. u32 tp = space - space/4;
  564. /* On receive queue's set the thresholds
  565. * give receiver priority when > 3/4 full
  566. * send pause when down to 2K
  567. */
  568. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  569. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  570. tp = space - 2048/8;
  571. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  572. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  573. } else {
  574. /* Enable store & forward on Tx queue's because
  575. * Tx FIFO is only 1K on Yukon
  576. */
  577. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  578. }
  579. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  580. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  581. }
  582. /* Setup Bus Memory Interface */
  583. static void sky2_qset(struct sky2_hw *hw, u16 q)
  584. {
  585. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  586. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  587. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  588. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  589. }
  590. /* Setup prefetch unit registers. This is the interface between
  591. * hardware and driver list elements
  592. */
  593. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  594. u64 addr, u32 last)
  595. {
  596. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  597. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  598. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  599. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  600. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  601. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  602. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  603. }
  604. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  605. {
  606. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  607. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  608. le->ctrl = 0;
  609. return le;
  610. }
  611. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  612. struct sky2_tx_le *le)
  613. {
  614. return sky2->tx_ring + (le - sky2->tx_le);
  615. }
  616. /* Update chip's next pointer */
  617. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  618. {
  619. q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
  620. wmb();
  621. sky2_write16(hw, q, idx);
  622. sky2_read16(hw, q);
  623. }
  624. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  625. {
  626. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  627. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  628. le->ctrl = 0;
  629. return le;
  630. }
  631. /* Return high part of DMA address (could be 32 or 64 bit) */
  632. static inline u32 high32(dma_addr_t a)
  633. {
  634. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  635. }
  636. /* Build description to hardware for one receive segment */
  637. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  638. dma_addr_t map, unsigned len)
  639. {
  640. struct sky2_rx_le *le;
  641. u32 hi = high32(map);
  642. if (sky2->rx_addr64 != hi) {
  643. le = sky2_next_rx(sky2);
  644. le->addr = cpu_to_le32(hi);
  645. le->opcode = OP_ADDR64 | HW_OWNER;
  646. sky2->rx_addr64 = high32(map + len);
  647. }
  648. le = sky2_next_rx(sky2);
  649. le->addr = cpu_to_le32((u32) map);
  650. le->length = cpu_to_le16(len);
  651. le->opcode = op | HW_OWNER;
  652. }
  653. /* Build description to hardware for one possibly fragmented skb */
  654. static void sky2_rx_submit(struct sky2_port *sky2,
  655. const struct rx_ring_info *re)
  656. {
  657. int i;
  658. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  659. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  660. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  661. }
  662. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  663. unsigned size)
  664. {
  665. struct sk_buff *skb = re->skb;
  666. int i;
  667. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  668. pci_unmap_len_set(re, data_size, size);
  669. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  670. re->frag_addr[i] = pci_map_page(pdev,
  671. skb_shinfo(skb)->frags[i].page,
  672. skb_shinfo(skb)->frags[i].page_offset,
  673. skb_shinfo(skb)->frags[i].size,
  674. PCI_DMA_FROMDEVICE);
  675. }
  676. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  677. {
  678. struct sk_buff *skb = re->skb;
  679. int i;
  680. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  681. PCI_DMA_FROMDEVICE);
  682. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  683. pci_unmap_page(pdev, re->frag_addr[i],
  684. skb_shinfo(skb)->frags[i].size,
  685. PCI_DMA_FROMDEVICE);
  686. }
  687. /* Tell chip where to start receive checksum.
  688. * Actually has two checksums, but set both same to avoid possible byte
  689. * order problems.
  690. */
  691. static void rx_set_checksum(struct sky2_port *sky2)
  692. {
  693. struct sky2_rx_le *le;
  694. le = sky2_next_rx(sky2);
  695. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  696. le->ctrl = 0;
  697. le->opcode = OP_TCPSTART | HW_OWNER;
  698. sky2_write32(sky2->hw,
  699. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  700. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  701. }
  702. /*
  703. * The RX Stop command will not work for Yukon-2 if the BMU does not
  704. * reach the end of packet and since we can't make sure that we have
  705. * incoming data, we must reset the BMU while it is not doing a DMA
  706. * transfer. Since it is possible that the RX path is still active,
  707. * the RX RAM buffer will be stopped first, so any possible incoming
  708. * data will not trigger a DMA. After the RAM buffer is stopped, the
  709. * BMU is polled until any DMA in progress is ended and only then it
  710. * will be reset.
  711. */
  712. static void sky2_rx_stop(struct sky2_port *sky2)
  713. {
  714. struct sky2_hw *hw = sky2->hw;
  715. unsigned rxq = rxqaddr[sky2->port];
  716. int i;
  717. /* disable the RAM Buffer receive queue */
  718. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  719. for (i = 0; i < 0xffff; i++)
  720. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  721. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  722. goto stopped;
  723. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  724. sky2->netdev->name);
  725. stopped:
  726. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  727. /* reset the Rx prefetch unit */
  728. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  729. }
  730. /* Clean out receive buffer area, assumes receiver hardware stopped */
  731. static void sky2_rx_clean(struct sky2_port *sky2)
  732. {
  733. unsigned i;
  734. memset(sky2->rx_le, 0, RX_LE_BYTES);
  735. for (i = 0; i < sky2->rx_pending; i++) {
  736. struct rx_ring_info *re = sky2->rx_ring + i;
  737. if (re->skb) {
  738. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  739. kfree_skb(re->skb);
  740. re->skb = NULL;
  741. }
  742. }
  743. }
  744. /* Basic MII support */
  745. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  746. {
  747. struct mii_ioctl_data *data = if_mii(ifr);
  748. struct sky2_port *sky2 = netdev_priv(dev);
  749. struct sky2_hw *hw = sky2->hw;
  750. int err = -EOPNOTSUPP;
  751. if (!netif_running(dev))
  752. return -ENODEV; /* Phy still in reset */
  753. switch (cmd) {
  754. case SIOCGMIIPHY:
  755. data->phy_id = PHY_ADDR_MARV;
  756. /* fallthru */
  757. case SIOCGMIIREG: {
  758. u16 val = 0;
  759. spin_lock_bh(&sky2->phy_lock);
  760. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  761. spin_unlock_bh(&sky2->phy_lock);
  762. data->val_out = val;
  763. break;
  764. }
  765. case SIOCSMIIREG:
  766. if (!capable(CAP_NET_ADMIN))
  767. return -EPERM;
  768. spin_lock_bh(&sky2->phy_lock);
  769. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  770. data->val_in);
  771. spin_unlock_bh(&sky2->phy_lock);
  772. break;
  773. }
  774. return err;
  775. }
  776. #ifdef SKY2_VLAN_TAG_USED
  777. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  778. {
  779. struct sky2_port *sky2 = netdev_priv(dev);
  780. struct sky2_hw *hw = sky2->hw;
  781. u16 port = sky2->port;
  782. netif_tx_lock_bh(dev);
  783. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  784. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  785. sky2->vlgrp = grp;
  786. netif_tx_unlock_bh(dev);
  787. }
  788. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  789. {
  790. struct sky2_port *sky2 = netdev_priv(dev);
  791. struct sky2_hw *hw = sky2->hw;
  792. u16 port = sky2->port;
  793. netif_tx_lock_bh(dev);
  794. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  795. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  796. if (sky2->vlgrp)
  797. sky2->vlgrp->vlan_devices[vid] = NULL;
  798. netif_tx_unlock_bh(dev);
  799. }
  800. #endif
  801. /*
  802. * Allocate an skb for receiving. If the MTU is large enough
  803. * make the skb non-linear with a fragment list of pages.
  804. *
  805. * It appears the hardware has a bug in the FIFO logic that
  806. * cause it to hang if the FIFO gets overrun and the receive buffer
  807. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  808. * aligned except if slab debugging is enabled.
  809. */
  810. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  811. {
  812. struct sk_buff *skb;
  813. unsigned long p;
  814. int i;
  815. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  816. if (!skb)
  817. goto nomem;
  818. p = (unsigned long) skb->data;
  819. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  820. for (i = 0; i < sky2->rx_nfrags; i++) {
  821. struct page *page = alloc_page(GFP_ATOMIC);
  822. if (!page)
  823. goto free_partial;
  824. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  825. }
  826. return skb;
  827. free_partial:
  828. kfree_skb(skb);
  829. nomem:
  830. return NULL;
  831. }
  832. /*
  833. * Allocate and setup receiver buffer pool.
  834. * Normal case this ends up creating one list element for skb
  835. * in the receive ring. Worst case if using large MTU and each
  836. * allocation falls on a different 64 bit region, that results
  837. * in 6 list elements per ring entry.
  838. * One element is used for checksum enable/disable, and one
  839. * extra to avoid wrap.
  840. */
  841. static int sky2_rx_start(struct sky2_port *sky2)
  842. {
  843. struct sky2_hw *hw = sky2->hw;
  844. struct rx_ring_info *re;
  845. unsigned rxq = rxqaddr[sky2->port];
  846. unsigned i, size, space, thresh;
  847. sky2->rx_put = sky2->rx_next = 0;
  848. sky2_qset(hw, rxq);
  849. /* On PCI express lowering the watermark gives better performance */
  850. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  851. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  852. /* These chips have no ram buffer?
  853. * MAC Rx RAM Read is controlled by hardware */
  854. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  855. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  856. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  857. sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
  858. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  859. rx_set_checksum(sky2);
  860. /* Space needed for frame data + headers rounded up */
  861. size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
  862. + 8;
  863. /* Stopping point for hardware truncation */
  864. thresh = (size - 8) / sizeof(u32);
  865. /* Account for overhead of skb - to avoid order > 0 allocation */
  866. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  867. + sizeof(struct skb_shared_info);
  868. sky2->rx_nfrags = space >> PAGE_SHIFT;
  869. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  870. if (sky2->rx_nfrags != 0) {
  871. /* Compute residue after pages */
  872. space = sky2->rx_nfrags << PAGE_SHIFT;
  873. if (space < size)
  874. size -= space;
  875. else
  876. size = 0;
  877. /* Optimize to handle small packets and headers */
  878. if (size < copybreak)
  879. size = copybreak;
  880. if (size < ETH_HLEN)
  881. size = ETH_HLEN;
  882. }
  883. sky2->rx_data_size = size;
  884. /* Fill Rx ring */
  885. for (i = 0; i < sky2->rx_pending; i++) {
  886. re = sky2->rx_ring + i;
  887. re->skb = sky2_rx_alloc(sky2);
  888. if (!re->skb)
  889. goto nomem;
  890. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  891. sky2_rx_submit(sky2, re);
  892. }
  893. /*
  894. * The receiver hangs if it receives frames larger than the
  895. * packet buffer. As a workaround, truncate oversize frames, but
  896. * the register is limited to 9 bits, so if you do frames > 2052
  897. * you better get the MTU right!
  898. */
  899. if (thresh > 0x1ff)
  900. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  901. else {
  902. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  903. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  904. }
  905. /* Tell chip about available buffers */
  906. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  907. return 0;
  908. nomem:
  909. sky2_rx_clean(sky2);
  910. return -ENOMEM;
  911. }
  912. /* Bring up network interface. */
  913. static int sky2_up(struct net_device *dev)
  914. {
  915. struct sky2_port *sky2 = netdev_priv(dev);
  916. struct sky2_hw *hw = sky2->hw;
  917. unsigned port = sky2->port;
  918. u32 ramsize, imask;
  919. int cap, err = -ENOMEM;
  920. struct net_device *otherdev = hw->dev[sky2->port^1];
  921. /*
  922. * On dual port PCI-X card, there is an problem where status
  923. * can be received out of order due to split transactions
  924. */
  925. if (otherdev && netif_running(otherdev) &&
  926. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  927. struct sky2_port *osky2 = netdev_priv(otherdev);
  928. u16 cmd;
  929. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  930. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  931. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  932. sky2->rx_csum = 0;
  933. osky2->rx_csum = 0;
  934. }
  935. if (netif_msg_ifup(sky2))
  936. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  937. /* must be power of 2 */
  938. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  939. TX_RING_SIZE *
  940. sizeof(struct sky2_tx_le),
  941. &sky2->tx_le_map);
  942. if (!sky2->tx_le)
  943. goto err_out;
  944. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  945. GFP_KERNEL);
  946. if (!sky2->tx_ring)
  947. goto err_out;
  948. sky2->tx_prod = sky2->tx_cons = 0;
  949. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  950. &sky2->rx_le_map);
  951. if (!sky2->rx_le)
  952. goto err_out;
  953. memset(sky2->rx_le, 0, RX_LE_BYTES);
  954. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  955. GFP_KERNEL);
  956. if (!sky2->rx_ring)
  957. goto err_out;
  958. sky2_phy_power(hw, port, 1);
  959. sky2_mac_init(hw, port);
  960. /* Register is number of 4K blocks on internal RAM buffer. */
  961. ramsize = sky2_read8(hw, B2_E_0) * 4;
  962. printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  963. if (ramsize > 0) {
  964. u32 rxspace;
  965. if (ramsize < 16)
  966. rxspace = ramsize / 2;
  967. else
  968. rxspace = 8 + (2*(ramsize - 16))/3;
  969. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  970. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  971. /* Make sure SyncQ is disabled */
  972. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  973. RB_RST_SET);
  974. }
  975. sky2_qset(hw, txqaddr[port]);
  976. /* Set almost empty threshold */
  977. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  978. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  979. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  980. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  981. TX_RING_SIZE - 1);
  982. err = sky2_rx_start(sky2);
  983. if (err)
  984. goto err_out;
  985. /* Enable interrupts from phy/mac for port */
  986. imask = sky2_read32(hw, B0_IMSK);
  987. imask |= portirq_msk[port];
  988. sky2_write32(hw, B0_IMSK, imask);
  989. return 0;
  990. err_out:
  991. if (sky2->rx_le) {
  992. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  993. sky2->rx_le, sky2->rx_le_map);
  994. sky2->rx_le = NULL;
  995. }
  996. if (sky2->tx_le) {
  997. pci_free_consistent(hw->pdev,
  998. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  999. sky2->tx_le, sky2->tx_le_map);
  1000. sky2->tx_le = NULL;
  1001. }
  1002. kfree(sky2->tx_ring);
  1003. kfree(sky2->rx_ring);
  1004. sky2->tx_ring = NULL;
  1005. sky2->rx_ring = NULL;
  1006. return err;
  1007. }
  1008. /* Modular subtraction in ring */
  1009. static inline int tx_dist(unsigned tail, unsigned head)
  1010. {
  1011. return (head - tail) & (TX_RING_SIZE - 1);
  1012. }
  1013. /* Number of list elements available for next tx */
  1014. static inline int tx_avail(const struct sky2_port *sky2)
  1015. {
  1016. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1017. }
  1018. /* Estimate of number of transmit list elements required */
  1019. static unsigned tx_le_req(const struct sk_buff *skb)
  1020. {
  1021. unsigned count;
  1022. count = sizeof(dma_addr_t) / sizeof(u32);
  1023. count += skb_shinfo(skb)->nr_frags * count;
  1024. if (skb_is_gso(skb))
  1025. ++count;
  1026. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1027. ++count;
  1028. return count;
  1029. }
  1030. /*
  1031. * Put one packet in ring for transmit.
  1032. * A single packet can generate multiple list elements, and
  1033. * the number of ring elements will probably be less than the number
  1034. * of list elements used.
  1035. */
  1036. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1037. {
  1038. struct sky2_port *sky2 = netdev_priv(dev);
  1039. struct sky2_hw *hw = sky2->hw;
  1040. struct sky2_tx_le *le = NULL;
  1041. struct tx_ring_info *re;
  1042. unsigned i, len;
  1043. dma_addr_t mapping;
  1044. u32 addr64;
  1045. u16 mss;
  1046. u8 ctrl;
  1047. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1048. return NETDEV_TX_BUSY;
  1049. if (unlikely(netif_msg_tx_queued(sky2)))
  1050. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1051. dev->name, sky2->tx_prod, skb->len);
  1052. len = skb_headlen(skb);
  1053. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1054. addr64 = high32(mapping);
  1055. /* Send high bits if changed or crosses boundary */
  1056. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  1057. le = get_tx_le(sky2);
  1058. le->addr = cpu_to_le32(addr64);
  1059. le->opcode = OP_ADDR64 | HW_OWNER;
  1060. sky2->tx_addr64 = high32(mapping + len);
  1061. }
  1062. /* Check for TCP Segmentation Offload */
  1063. mss = skb_shinfo(skb)->gso_size;
  1064. if (mss != 0) {
  1065. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  1066. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  1067. mss += ETH_HLEN;
  1068. if (mss != sky2->tx_last_mss) {
  1069. le = get_tx_le(sky2);
  1070. le->addr = cpu_to_le32(mss);
  1071. le->opcode = OP_LRGLEN | HW_OWNER;
  1072. sky2->tx_last_mss = mss;
  1073. }
  1074. }
  1075. ctrl = 0;
  1076. #ifdef SKY2_VLAN_TAG_USED
  1077. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1078. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1079. if (!le) {
  1080. le = get_tx_le(sky2);
  1081. le->addr = 0;
  1082. le->opcode = OP_VLAN|HW_OWNER;
  1083. } else
  1084. le->opcode |= OP_VLAN;
  1085. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1086. ctrl |= INS_VLAN;
  1087. }
  1088. #endif
  1089. /* Handle TCP checksum offload */
  1090. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1091. unsigned offset = skb->h.raw - skb->data;
  1092. u32 tcpsum;
  1093. tcpsum = offset << 16; /* sum start */
  1094. tcpsum |= offset + skb->csum_offset; /* sum write */
  1095. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1096. if (skb->nh.iph->protocol == IPPROTO_UDP)
  1097. ctrl |= UDPTCP;
  1098. if (tcpsum != sky2->tx_tcpsum) {
  1099. sky2->tx_tcpsum = tcpsum;
  1100. le = get_tx_le(sky2);
  1101. le->addr = cpu_to_le32(tcpsum);
  1102. le->length = 0; /* initial checksum value */
  1103. le->ctrl = 1; /* one packet */
  1104. le->opcode = OP_TCPLISW | HW_OWNER;
  1105. }
  1106. }
  1107. le = get_tx_le(sky2);
  1108. le->addr = cpu_to_le32((u32) mapping);
  1109. le->length = cpu_to_le16(len);
  1110. le->ctrl = ctrl;
  1111. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1112. re = tx_le_re(sky2, le);
  1113. re->skb = skb;
  1114. pci_unmap_addr_set(re, mapaddr, mapping);
  1115. pci_unmap_len_set(re, maplen, len);
  1116. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1117. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1118. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1119. frag->size, PCI_DMA_TODEVICE);
  1120. addr64 = high32(mapping);
  1121. if (addr64 != sky2->tx_addr64) {
  1122. le = get_tx_le(sky2);
  1123. le->addr = cpu_to_le32(addr64);
  1124. le->ctrl = 0;
  1125. le->opcode = OP_ADDR64 | HW_OWNER;
  1126. sky2->tx_addr64 = addr64;
  1127. }
  1128. le = get_tx_le(sky2);
  1129. le->addr = cpu_to_le32((u32) mapping);
  1130. le->length = cpu_to_le16(frag->size);
  1131. le->ctrl = ctrl;
  1132. le->opcode = OP_BUFFER | HW_OWNER;
  1133. re = tx_le_re(sky2, le);
  1134. re->skb = skb;
  1135. pci_unmap_addr_set(re, mapaddr, mapping);
  1136. pci_unmap_len_set(re, maplen, frag->size);
  1137. }
  1138. le->ctrl |= EOP;
  1139. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1140. netif_stop_queue(dev);
  1141. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1142. dev->trans_start = jiffies;
  1143. return NETDEV_TX_OK;
  1144. }
  1145. /*
  1146. * Free ring elements from starting at tx_cons until "done"
  1147. *
  1148. * NB: the hardware will tell us about partial completion of multi-part
  1149. * buffers so make sure not to free skb to early.
  1150. */
  1151. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1152. {
  1153. struct net_device *dev = sky2->netdev;
  1154. struct pci_dev *pdev = sky2->hw->pdev;
  1155. unsigned idx;
  1156. BUG_ON(done >= TX_RING_SIZE);
  1157. for (idx = sky2->tx_cons; idx != done;
  1158. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1159. struct sky2_tx_le *le = sky2->tx_le + idx;
  1160. struct tx_ring_info *re = sky2->tx_ring + idx;
  1161. switch(le->opcode & ~HW_OWNER) {
  1162. case OP_LARGESEND:
  1163. case OP_PACKET:
  1164. pci_unmap_single(pdev,
  1165. pci_unmap_addr(re, mapaddr),
  1166. pci_unmap_len(re, maplen),
  1167. PCI_DMA_TODEVICE);
  1168. break;
  1169. case OP_BUFFER:
  1170. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1171. pci_unmap_len(re, maplen),
  1172. PCI_DMA_TODEVICE);
  1173. break;
  1174. }
  1175. if (le->ctrl & EOP) {
  1176. if (unlikely(netif_msg_tx_done(sky2)))
  1177. printk(KERN_DEBUG "%s: tx done %u\n",
  1178. dev->name, idx);
  1179. sky2->net_stats.tx_packets++;
  1180. sky2->net_stats.tx_bytes += re->skb->len;
  1181. dev_kfree_skb_any(re->skb);
  1182. }
  1183. le->opcode = 0; /* paranoia */
  1184. }
  1185. sky2->tx_cons = idx;
  1186. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1187. netif_wake_queue(dev);
  1188. }
  1189. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1190. static void sky2_tx_clean(struct net_device *dev)
  1191. {
  1192. struct sky2_port *sky2 = netdev_priv(dev);
  1193. netif_tx_lock_bh(dev);
  1194. sky2_tx_complete(sky2, sky2->tx_prod);
  1195. netif_tx_unlock_bh(dev);
  1196. }
  1197. /* Network shutdown */
  1198. static int sky2_down(struct net_device *dev)
  1199. {
  1200. struct sky2_port *sky2 = netdev_priv(dev);
  1201. struct sky2_hw *hw = sky2->hw;
  1202. unsigned port = sky2->port;
  1203. u16 ctrl;
  1204. u32 imask;
  1205. /* Never really got started! */
  1206. if (!sky2->tx_le)
  1207. return 0;
  1208. if (netif_msg_ifdown(sky2))
  1209. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1210. /* Stop more packets from being queued */
  1211. netif_stop_queue(dev);
  1212. /* Disable port IRQ */
  1213. imask = sky2_read32(hw, B0_IMSK);
  1214. imask &= ~portirq_msk[port];
  1215. sky2_write32(hw, B0_IMSK, imask);
  1216. /*
  1217. * Both ports share the NAPI poll on port 0, so if necessary undo the
  1218. * the disable that is done in dev_close.
  1219. */
  1220. if (sky2->port == 0 && hw->ports > 1)
  1221. netif_poll_enable(dev);
  1222. sky2_gmac_reset(hw, port);
  1223. /* Stop transmitter */
  1224. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1225. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1226. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1227. RB_RST_SET | RB_DIS_OP_MD);
  1228. /* WA for dev. #4.209 */
  1229. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1230. && (hw->chip_rev == CHIP_REV_YU_EC_U_A1 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1231. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1232. sky2->speed != SPEED_1000 ?
  1233. TX_STFW_ENA : TX_STFW_DIS);
  1234. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1235. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1236. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1237. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1238. /* Workaround shared GMAC reset */
  1239. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1240. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1241. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1242. /* Disable Force Sync bit and Enable Alloc bit */
  1243. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1244. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1245. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1246. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1247. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1248. /* Reset the PCI FIFO of the async Tx queue */
  1249. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1250. BMU_RST_SET | BMU_FIFO_RST);
  1251. /* Reset the Tx prefetch units */
  1252. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1253. PREF_UNIT_RST_SET);
  1254. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1255. sky2_rx_stop(sky2);
  1256. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1257. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1258. sky2_phy_power(hw, port, 0);
  1259. /* turn off LED's */
  1260. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1261. synchronize_irq(hw->pdev->irq);
  1262. sky2_tx_clean(dev);
  1263. sky2_rx_clean(sky2);
  1264. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1265. sky2->rx_le, sky2->rx_le_map);
  1266. kfree(sky2->rx_ring);
  1267. pci_free_consistent(hw->pdev,
  1268. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1269. sky2->tx_le, sky2->tx_le_map);
  1270. kfree(sky2->tx_ring);
  1271. sky2->tx_le = NULL;
  1272. sky2->rx_le = NULL;
  1273. sky2->rx_ring = NULL;
  1274. sky2->tx_ring = NULL;
  1275. return 0;
  1276. }
  1277. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1278. {
  1279. if (!sky2_is_copper(hw))
  1280. return SPEED_1000;
  1281. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1282. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1283. switch (aux & PHY_M_PS_SPEED_MSK) {
  1284. case PHY_M_PS_SPEED_1000:
  1285. return SPEED_1000;
  1286. case PHY_M_PS_SPEED_100:
  1287. return SPEED_100;
  1288. default:
  1289. return SPEED_10;
  1290. }
  1291. }
  1292. static void sky2_link_up(struct sky2_port *sky2)
  1293. {
  1294. struct sky2_hw *hw = sky2->hw;
  1295. unsigned port = sky2->port;
  1296. u16 reg;
  1297. static const char *fc_name[] = {
  1298. [FC_NONE] = "none",
  1299. [FC_TX] = "tx",
  1300. [FC_RX] = "rx",
  1301. [FC_BOTH] = "both",
  1302. };
  1303. /* enable Rx/Tx */
  1304. reg = gma_read16(hw, port, GM_GP_CTRL);
  1305. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1306. gma_write16(hw, port, GM_GP_CTRL, reg);
  1307. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1308. netif_carrier_on(sky2->netdev);
  1309. netif_wake_queue(sky2->netdev);
  1310. /* Turn on link LED */
  1311. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1312. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1313. if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
  1314. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1315. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1316. switch(sky2->speed) {
  1317. case SPEED_10:
  1318. led |= PHY_M_LEDC_INIT_CTRL(7);
  1319. break;
  1320. case SPEED_100:
  1321. led |= PHY_M_LEDC_STA1_CTRL(7);
  1322. break;
  1323. case SPEED_1000:
  1324. led |= PHY_M_LEDC_STA0_CTRL(7);
  1325. break;
  1326. }
  1327. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1328. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1329. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1330. }
  1331. if (netif_msg_link(sky2))
  1332. printk(KERN_INFO PFX
  1333. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1334. sky2->netdev->name, sky2->speed,
  1335. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1336. fc_name[sky2->flow_status]);
  1337. }
  1338. static void sky2_link_down(struct sky2_port *sky2)
  1339. {
  1340. struct sky2_hw *hw = sky2->hw;
  1341. unsigned port = sky2->port;
  1342. u16 reg;
  1343. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1344. reg = gma_read16(hw, port, GM_GP_CTRL);
  1345. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1346. gma_write16(hw, port, GM_GP_CTRL, reg);
  1347. if (sky2->flow_status == FC_RX) {
  1348. /* restore Asymmetric Pause bit */
  1349. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1350. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1351. | PHY_M_AN_ASP);
  1352. }
  1353. netif_carrier_off(sky2->netdev);
  1354. netif_stop_queue(sky2->netdev);
  1355. /* Turn on link LED */
  1356. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1357. if (netif_msg_link(sky2))
  1358. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1359. sky2_phy_init(hw, port);
  1360. }
  1361. static enum flow_control sky2_flow(int rx, int tx)
  1362. {
  1363. if (rx)
  1364. return tx ? FC_BOTH : FC_RX;
  1365. else
  1366. return tx ? FC_TX : FC_NONE;
  1367. }
  1368. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1369. {
  1370. struct sky2_hw *hw = sky2->hw;
  1371. unsigned port = sky2->port;
  1372. u16 lpa;
  1373. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1374. if (lpa & PHY_M_AN_RF) {
  1375. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1376. return -1;
  1377. }
  1378. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1379. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1380. sky2->netdev->name);
  1381. return -1;
  1382. }
  1383. sky2->speed = sky2_phy_speed(hw, aux);
  1384. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1385. /* Pause bits are offset (9..8) */
  1386. if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
  1387. aux >>= 6;
  1388. sky2->flow_status = sky2_flow(aux & PHY_M_PS_RX_P_EN,
  1389. aux & PHY_M_PS_TX_P_EN);
  1390. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1391. && hw->chip_id != CHIP_ID_YUKON_EC_U)
  1392. sky2->flow_status = FC_NONE;
  1393. if (aux & PHY_M_PS_RX_P_EN)
  1394. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1395. else
  1396. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1397. return 0;
  1398. }
  1399. /* Interrupt from PHY */
  1400. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1401. {
  1402. struct net_device *dev = hw->dev[port];
  1403. struct sky2_port *sky2 = netdev_priv(dev);
  1404. u16 istatus, phystat;
  1405. if (!netif_running(dev))
  1406. return;
  1407. spin_lock(&sky2->phy_lock);
  1408. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1409. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1410. if (netif_msg_intr(sky2))
  1411. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1412. sky2->netdev->name, istatus, phystat);
  1413. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1414. if (sky2_autoneg_done(sky2, phystat) == 0)
  1415. sky2_link_up(sky2);
  1416. goto out;
  1417. }
  1418. if (istatus & PHY_M_IS_LSP_CHANGE)
  1419. sky2->speed = sky2_phy_speed(hw, phystat);
  1420. if (istatus & PHY_M_IS_DUP_CHANGE)
  1421. sky2->duplex =
  1422. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1423. if (istatus & PHY_M_IS_LST_CHANGE) {
  1424. if (phystat & PHY_M_PS_LINK_UP)
  1425. sky2_link_up(sky2);
  1426. else
  1427. sky2_link_down(sky2);
  1428. }
  1429. out:
  1430. spin_unlock(&sky2->phy_lock);
  1431. }
  1432. /* Transmit timeout is only called if we are running, carries is up
  1433. * and tx queue is full (stopped).
  1434. */
  1435. static void sky2_tx_timeout(struct net_device *dev)
  1436. {
  1437. struct sky2_port *sky2 = netdev_priv(dev);
  1438. struct sky2_hw *hw = sky2->hw;
  1439. unsigned txq = txqaddr[sky2->port];
  1440. u16 report, done;
  1441. if (netif_msg_timer(sky2))
  1442. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1443. report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
  1444. done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
  1445. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1446. dev->name,
  1447. sky2->tx_cons, sky2->tx_prod, report, done);
  1448. if (report != done) {
  1449. printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
  1450. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1451. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1452. } else if (report != sky2->tx_cons) {
  1453. printk(KERN_INFO PFX "status report lost?\n");
  1454. netif_tx_lock_bh(dev);
  1455. sky2_tx_complete(sky2, report);
  1456. netif_tx_unlock_bh(dev);
  1457. } else {
  1458. printk(KERN_INFO PFX "hardware hung? flushing\n");
  1459. sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
  1460. sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1461. sky2_tx_clean(dev);
  1462. sky2_qset(hw, txq);
  1463. sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
  1464. }
  1465. }
  1466. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1467. {
  1468. struct sky2_port *sky2 = netdev_priv(dev);
  1469. struct sky2_hw *hw = sky2->hw;
  1470. int err;
  1471. u16 ctl, mode;
  1472. u32 imask;
  1473. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1474. return -EINVAL;
  1475. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1476. return -EINVAL;
  1477. if (!netif_running(dev)) {
  1478. dev->mtu = new_mtu;
  1479. return 0;
  1480. }
  1481. imask = sky2_read32(hw, B0_IMSK);
  1482. sky2_write32(hw, B0_IMSK, 0);
  1483. dev->trans_start = jiffies; /* prevent tx timeout */
  1484. netif_stop_queue(dev);
  1485. netif_poll_disable(hw->dev[0]);
  1486. synchronize_irq(hw->pdev->irq);
  1487. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1488. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1489. sky2_rx_stop(sky2);
  1490. sky2_rx_clean(sky2);
  1491. dev->mtu = new_mtu;
  1492. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1493. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1494. if (dev->mtu > ETH_DATA_LEN)
  1495. mode |= GM_SMOD_JUMBO_ENA;
  1496. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1497. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1498. err = sky2_rx_start(sky2);
  1499. sky2_write32(hw, B0_IMSK, imask);
  1500. if (err)
  1501. dev_close(dev);
  1502. else {
  1503. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1504. netif_poll_enable(hw->dev[0]);
  1505. netif_wake_queue(dev);
  1506. }
  1507. return err;
  1508. }
  1509. /* For small just reuse existing skb for next receive */
  1510. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1511. const struct rx_ring_info *re,
  1512. unsigned length)
  1513. {
  1514. struct sk_buff *skb;
  1515. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1516. if (likely(skb)) {
  1517. skb_reserve(skb, 2);
  1518. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1519. length, PCI_DMA_FROMDEVICE);
  1520. memcpy(skb->data, re->skb->data, length);
  1521. skb->ip_summed = re->skb->ip_summed;
  1522. skb->csum = re->skb->csum;
  1523. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1524. length, PCI_DMA_FROMDEVICE);
  1525. re->skb->ip_summed = CHECKSUM_NONE;
  1526. skb_put(skb, length);
  1527. }
  1528. return skb;
  1529. }
  1530. /* Adjust length of skb with fragments to match received data */
  1531. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1532. unsigned int length)
  1533. {
  1534. int i, num_frags;
  1535. unsigned int size;
  1536. /* put header into skb */
  1537. size = min(length, hdr_space);
  1538. skb->tail += size;
  1539. skb->len += size;
  1540. length -= size;
  1541. num_frags = skb_shinfo(skb)->nr_frags;
  1542. for (i = 0; i < num_frags; i++) {
  1543. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1544. if (length == 0) {
  1545. /* don't need this page */
  1546. __free_page(frag->page);
  1547. --skb_shinfo(skb)->nr_frags;
  1548. } else {
  1549. size = min(length, (unsigned) PAGE_SIZE);
  1550. frag->size = size;
  1551. skb->data_len += size;
  1552. skb->truesize += size;
  1553. skb->len += size;
  1554. length -= size;
  1555. }
  1556. }
  1557. }
  1558. /* Normal packet - take skb from ring element and put in a new one */
  1559. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1560. struct rx_ring_info *re,
  1561. unsigned int length)
  1562. {
  1563. struct sk_buff *skb, *nskb;
  1564. unsigned hdr_space = sky2->rx_data_size;
  1565. pr_debug(PFX "receive new length=%d\n", length);
  1566. /* Don't be tricky about reusing pages (yet) */
  1567. nskb = sky2_rx_alloc(sky2);
  1568. if (unlikely(!nskb))
  1569. return NULL;
  1570. skb = re->skb;
  1571. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1572. prefetch(skb->data);
  1573. re->skb = nskb;
  1574. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1575. if (skb_shinfo(skb)->nr_frags)
  1576. skb_put_frags(skb, hdr_space, length);
  1577. else
  1578. skb_put(skb, length);
  1579. return skb;
  1580. }
  1581. /*
  1582. * Receive one packet.
  1583. * For larger packets, get new buffer.
  1584. */
  1585. static struct sk_buff *sky2_receive(struct net_device *dev,
  1586. u16 length, u32 status)
  1587. {
  1588. struct sky2_port *sky2 = netdev_priv(dev);
  1589. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1590. struct sk_buff *skb = NULL;
  1591. if (unlikely(netif_msg_rx_status(sky2)))
  1592. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1593. dev->name, sky2->rx_next, status, length);
  1594. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1595. prefetch(sky2->rx_ring + sky2->rx_next);
  1596. if (status & GMR_FS_ANY_ERR)
  1597. goto error;
  1598. if (!(status & GMR_FS_RX_OK))
  1599. goto resubmit;
  1600. if (length > dev->mtu + ETH_HLEN)
  1601. goto oversize;
  1602. if (length < copybreak)
  1603. skb = receive_copy(sky2, re, length);
  1604. else
  1605. skb = receive_new(sky2, re, length);
  1606. resubmit:
  1607. sky2_rx_submit(sky2, re);
  1608. return skb;
  1609. oversize:
  1610. ++sky2->net_stats.rx_over_errors;
  1611. goto resubmit;
  1612. error:
  1613. ++sky2->net_stats.rx_errors;
  1614. if (status & GMR_FS_RX_FF_OV) {
  1615. sky2->net_stats.rx_fifo_errors++;
  1616. goto resubmit;
  1617. }
  1618. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1619. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1620. dev->name, status, length);
  1621. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1622. sky2->net_stats.rx_length_errors++;
  1623. if (status & GMR_FS_FRAGMENT)
  1624. sky2->net_stats.rx_frame_errors++;
  1625. if (status & GMR_FS_CRC_ERR)
  1626. sky2->net_stats.rx_crc_errors++;
  1627. goto resubmit;
  1628. }
  1629. /* Transmit complete */
  1630. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1631. {
  1632. struct sky2_port *sky2 = netdev_priv(dev);
  1633. if (netif_running(dev)) {
  1634. netif_tx_lock(dev);
  1635. sky2_tx_complete(sky2, last);
  1636. netif_tx_unlock(dev);
  1637. }
  1638. }
  1639. /* Process status response ring */
  1640. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1641. {
  1642. struct sky2_port *sky2;
  1643. int work_done = 0;
  1644. unsigned buf_write[2] = { 0, 0 };
  1645. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1646. rmb();
  1647. while (hw->st_idx != hwidx) {
  1648. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1649. struct net_device *dev;
  1650. struct sk_buff *skb;
  1651. u32 status;
  1652. u16 length;
  1653. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1654. BUG_ON(le->link >= 2);
  1655. dev = hw->dev[le->link];
  1656. sky2 = netdev_priv(dev);
  1657. length = le16_to_cpu(le->length);
  1658. status = le32_to_cpu(le->status);
  1659. switch (le->opcode & ~HW_OWNER) {
  1660. case OP_RXSTAT:
  1661. skb = sky2_receive(dev, length, status);
  1662. if (!skb)
  1663. goto force_update;
  1664. skb->protocol = eth_type_trans(skb, dev);
  1665. sky2->net_stats.rx_packets++;
  1666. sky2->net_stats.rx_bytes += skb->len;
  1667. dev->last_rx = jiffies;
  1668. #ifdef SKY2_VLAN_TAG_USED
  1669. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1670. vlan_hwaccel_receive_skb(skb,
  1671. sky2->vlgrp,
  1672. be16_to_cpu(sky2->rx_tag));
  1673. } else
  1674. #endif
  1675. netif_receive_skb(skb);
  1676. /* Update receiver after 16 frames */
  1677. if (++buf_write[le->link] == RX_BUF_WRITE) {
  1678. force_update:
  1679. sky2_put_idx(hw, rxqaddr[le->link], sky2->rx_put);
  1680. buf_write[le->link] = 0;
  1681. }
  1682. /* Stop after net poll weight */
  1683. if (++work_done >= to_do)
  1684. goto exit_loop;
  1685. break;
  1686. #ifdef SKY2_VLAN_TAG_USED
  1687. case OP_RXVLAN:
  1688. sky2->rx_tag = length;
  1689. break;
  1690. case OP_RXCHKSVLAN:
  1691. sky2->rx_tag = length;
  1692. /* fall through */
  1693. #endif
  1694. case OP_RXCHKS:
  1695. skb = sky2->rx_ring[sky2->rx_next].skb;
  1696. skb->ip_summed = CHECKSUM_COMPLETE;
  1697. skb->csum = status & 0xffff;
  1698. break;
  1699. case OP_TXINDEXLE:
  1700. /* TX index reports status for both ports */
  1701. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1702. sky2_tx_done(hw->dev[0], status & 0xfff);
  1703. if (hw->dev[1])
  1704. sky2_tx_done(hw->dev[1],
  1705. ((status >> 24) & 0xff)
  1706. | (u16)(length & 0xf) << 8);
  1707. break;
  1708. default:
  1709. if (net_ratelimit())
  1710. printk(KERN_WARNING PFX
  1711. "unknown status opcode 0x%x\n", le->opcode);
  1712. goto exit_loop;
  1713. }
  1714. }
  1715. /* Fully processed status ring so clear irq */
  1716. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1717. exit_loop:
  1718. if (buf_write[0]) {
  1719. sky2 = netdev_priv(hw->dev[0]);
  1720. sky2_put_idx(hw, Q_R1, sky2->rx_put);
  1721. }
  1722. if (buf_write[1]) {
  1723. sky2 = netdev_priv(hw->dev[1]);
  1724. sky2_put_idx(hw, Q_R2, sky2->rx_put);
  1725. }
  1726. return work_done;
  1727. }
  1728. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1729. {
  1730. struct net_device *dev = hw->dev[port];
  1731. if (net_ratelimit())
  1732. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1733. dev->name, status);
  1734. if (status & Y2_IS_PAR_RD1) {
  1735. if (net_ratelimit())
  1736. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1737. dev->name);
  1738. /* Clear IRQ */
  1739. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1740. }
  1741. if (status & Y2_IS_PAR_WR1) {
  1742. if (net_ratelimit())
  1743. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1744. dev->name);
  1745. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1746. }
  1747. if (status & Y2_IS_PAR_MAC1) {
  1748. if (net_ratelimit())
  1749. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1750. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1751. }
  1752. if (status & Y2_IS_PAR_RX1) {
  1753. if (net_ratelimit())
  1754. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1755. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1756. }
  1757. if (status & Y2_IS_TCP_TXA1) {
  1758. if (net_ratelimit())
  1759. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1760. dev->name);
  1761. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1762. }
  1763. }
  1764. static void sky2_hw_intr(struct sky2_hw *hw)
  1765. {
  1766. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1767. if (status & Y2_IS_TIST_OV)
  1768. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1769. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1770. u16 pci_err;
  1771. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1772. if (net_ratelimit())
  1773. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1774. pci_name(hw->pdev), pci_err);
  1775. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1776. sky2_pci_write16(hw, PCI_STATUS,
  1777. pci_err | PCI_STATUS_ERROR_BITS);
  1778. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1779. }
  1780. if (status & Y2_IS_PCI_EXP) {
  1781. /* PCI-Express uncorrectable Error occurred */
  1782. u32 pex_err;
  1783. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1784. if (net_ratelimit())
  1785. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1786. pci_name(hw->pdev), pex_err);
  1787. /* clear the interrupt */
  1788. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1789. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1790. 0xffffffffUL);
  1791. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1792. if (pex_err & PEX_FATAL_ERRORS) {
  1793. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1794. hwmsk &= ~Y2_IS_PCI_EXP;
  1795. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1796. }
  1797. }
  1798. if (status & Y2_HWE_L1_MASK)
  1799. sky2_hw_error(hw, 0, status);
  1800. status >>= 8;
  1801. if (status & Y2_HWE_L1_MASK)
  1802. sky2_hw_error(hw, 1, status);
  1803. }
  1804. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1805. {
  1806. struct net_device *dev = hw->dev[port];
  1807. struct sky2_port *sky2 = netdev_priv(dev);
  1808. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1809. if (netif_msg_intr(sky2))
  1810. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1811. dev->name, status);
  1812. if (status & GM_IS_RX_FF_OR) {
  1813. ++sky2->net_stats.rx_fifo_errors;
  1814. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1815. }
  1816. if (status & GM_IS_TX_FF_UR) {
  1817. ++sky2->net_stats.tx_fifo_errors;
  1818. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1819. }
  1820. }
  1821. /* This should never happen it is a fatal situation */
  1822. static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
  1823. const char *rxtx, u32 mask)
  1824. {
  1825. struct net_device *dev = hw->dev[port];
  1826. struct sky2_port *sky2 = netdev_priv(dev);
  1827. u32 imask;
  1828. printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
  1829. dev ? dev->name : "<not registered>", rxtx);
  1830. imask = sky2_read32(hw, B0_IMSK);
  1831. imask &= ~mask;
  1832. sky2_write32(hw, B0_IMSK, imask);
  1833. if (dev) {
  1834. spin_lock(&sky2->phy_lock);
  1835. sky2_link_down(sky2);
  1836. spin_unlock(&sky2->phy_lock);
  1837. }
  1838. }
  1839. /* If idle then force a fake soft NAPI poll once a second
  1840. * to work around cases where sharing an edge triggered interrupt.
  1841. */
  1842. static inline void sky2_idle_start(struct sky2_hw *hw)
  1843. {
  1844. if (idle_timeout > 0)
  1845. mod_timer(&hw->idle_timer,
  1846. jiffies + msecs_to_jiffies(idle_timeout));
  1847. }
  1848. static void sky2_idle(unsigned long arg)
  1849. {
  1850. struct sky2_hw *hw = (struct sky2_hw *) arg;
  1851. struct net_device *dev = hw->dev[0];
  1852. if (__netif_rx_schedule_prep(dev))
  1853. __netif_rx_schedule(dev);
  1854. mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
  1855. }
  1856. static int sky2_poll(struct net_device *dev0, int *budget)
  1857. {
  1858. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1859. int work_limit = min(dev0->quota, *budget);
  1860. int work_done = 0;
  1861. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  1862. if (status & Y2_IS_HW_ERR)
  1863. sky2_hw_intr(hw);
  1864. if (status & Y2_IS_IRQ_PHY1)
  1865. sky2_phy_intr(hw, 0);
  1866. if (status & Y2_IS_IRQ_PHY2)
  1867. sky2_phy_intr(hw, 1);
  1868. if (status & Y2_IS_IRQ_MAC1)
  1869. sky2_mac_intr(hw, 0);
  1870. if (status & Y2_IS_IRQ_MAC2)
  1871. sky2_mac_intr(hw, 1);
  1872. if (status & Y2_IS_CHK_RX1)
  1873. sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
  1874. if (status & Y2_IS_CHK_RX2)
  1875. sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
  1876. if (status & Y2_IS_CHK_TXA1)
  1877. sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
  1878. if (status & Y2_IS_CHK_TXA2)
  1879. sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
  1880. work_done = sky2_status_intr(hw, work_limit);
  1881. if (work_done < work_limit) {
  1882. netif_rx_complete(dev0);
  1883. sky2_read32(hw, B0_Y2_SP_LISR);
  1884. return 0;
  1885. } else {
  1886. *budget -= work_done;
  1887. dev0->quota -= work_done;
  1888. return 1;
  1889. }
  1890. }
  1891. static irqreturn_t sky2_intr(int irq, void *dev_id)
  1892. {
  1893. struct sky2_hw *hw = dev_id;
  1894. struct net_device *dev0 = hw->dev[0];
  1895. u32 status;
  1896. /* Reading this mask interrupts as side effect */
  1897. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1898. if (status == 0 || status == ~0)
  1899. return IRQ_NONE;
  1900. prefetch(&hw->st_le[hw->st_idx]);
  1901. if (likely(__netif_rx_schedule_prep(dev0)))
  1902. __netif_rx_schedule(dev0);
  1903. return IRQ_HANDLED;
  1904. }
  1905. #ifdef CONFIG_NET_POLL_CONTROLLER
  1906. static void sky2_netpoll(struct net_device *dev)
  1907. {
  1908. struct sky2_port *sky2 = netdev_priv(dev);
  1909. struct net_device *dev0 = sky2->hw->dev[0];
  1910. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  1911. __netif_rx_schedule(dev0);
  1912. }
  1913. #endif
  1914. /* Chip internal frequency for clock calculations */
  1915. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1916. {
  1917. switch (hw->chip_id) {
  1918. case CHIP_ID_YUKON_EC:
  1919. case CHIP_ID_YUKON_EC_U:
  1920. return 125; /* 125 Mhz */
  1921. case CHIP_ID_YUKON_FE:
  1922. return 100; /* 100 Mhz */
  1923. default: /* YUKON_XL */
  1924. return 156; /* 156 Mhz */
  1925. }
  1926. }
  1927. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1928. {
  1929. return sky2_mhz(hw) * us;
  1930. }
  1931. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  1932. {
  1933. return clk / sky2_mhz(hw);
  1934. }
  1935. static int sky2_reset(struct sky2_hw *hw)
  1936. {
  1937. u16 status;
  1938. u8 t8;
  1939. int i;
  1940. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1941. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1942. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1943. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1944. pci_name(hw->pdev), hw->chip_id);
  1945. return -EOPNOTSUPP;
  1946. }
  1947. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1948. /* This rev is really old, and requires untested workarounds */
  1949. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  1950. printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
  1951. pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  1952. hw->chip_id, hw->chip_rev);
  1953. return -EOPNOTSUPP;
  1954. }
  1955. /* disable ASF */
  1956. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1957. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1958. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1959. }
  1960. /* do a SW reset */
  1961. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1962. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1963. /* clear PCI errors, if any */
  1964. status = sky2_pci_read16(hw, PCI_STATUS);
  1965. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1966. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  1967. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1968. /* clear any PEX errors */
  1969. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1970. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  1971. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1972. hw->ports = 1;
  1973. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1974. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1975. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1976. ++hw->ports;
  1977. }
  1978. sky2_power_on(hw);
  1979. for (i = 0; i < hw->ports; i++) {
  1980. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1981. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1982. }
  1983. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1984. /* Clear I2C IRQ noise */
  1985. sky2_write32(hw, B2_I2C_IRQ, 1);
  1986. /* turn off hardware timer (unused) */
  1987. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1988. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1989. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1990. /* Turn off descriptor polling */
  1991. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  1992. /* Turn off receive timestamp */
  1993. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1994. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1995. /* enable the Tx Arbiters */
  1996. for (i = 0; i < hw->ports; i++)
  1997. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1998. /* Initialize ram interface */
  1999. for (i = 0; i < hw->ports; i++) {
  2000. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2001. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2002. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2003. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2004. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2005. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2006. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2007. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2008. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2009. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2010. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2011. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2012. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2013. }
  2014. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  2015. for (i = 0; i < hw->ports; i++)
  2016. sky2_gmac_reset(hw, i);
  2017. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2018. hw->st_idx = 0;
  2019. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2020. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2021. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2022. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2023. /* Set the list last index */
  2024. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2025. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2026. sky2_write8(hw, STAT_FIFO_WM, 16);
  2027. /* set Status-FIFO ISR watermark */
  2028. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2029. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2030. else
  2031. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2032. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2033. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2034. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2035. /* enable status unit */
  2036. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2037. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2038. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2039. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2040. return 0;
  2041. }
  2042. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2043. {
  2044. if (sky2_is_copper(hw)) {
  2045. u32 modes = SUPPORTED_10baseT_Half
  2046. | SUPPORTED_10baseT_Full
  2047. | SUPPORTED_100baseT_Half
  2048. | SUPPORTED_100baseT_Full
  2049. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2050. if (hw->chip_id != CHIP_ID_YUKON_FE)
  2051. modes |= SUPPORTED_1000baseT_Half
  2052. | SUPPORTED_1000baseT_Full;
  2053. return modes;
  2054. } else
  2055. return SUPPORTED_1000baseT_Half
  2056. | SUPPORTED_1000baseT_Full
  2057. | SUPPORTED_Autoneg
  2058. | SUPPORTED_FIBRE;
  2059. }
  2060. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2061. {
  2062. struct sky2_port *sky2 = netdev_priv(dev);
  2063. struct sky2_hw *hw = sky2->hw;
  2064. ecmd->transceiver = XCVR_INTERNAL;
  2065. ecmd->supported = sky2_supported_modes(hw);
  2066. ecmd->phy_address = PHY_ADDR_MARV;
  2067. if (sky2_is_copper(hw)) {
  2068. ecmd->supported = SUPPORTED_10baseT_Half
  2069. | SUPPORTED_10baseT_Full
  2070. | SUPPORTED_100baseT_Half
  2071. | SUPPORTED_100baseT_Full
  2072. | SUPPORTED_1000baseT_Half
  2073. | SUPPORTED_1000baseT_Full
  2074. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2075. ecmd->port = PORT_TP;
  2076. ecmd->speed = sky2->speed;
  2077. } else {
  2078. ecmd->speed = SPEED_1000;
  2079. ecmd->port = PORT_FIBRE;
  2080. }
  2081. ecmd->advertising = sky2->advertising;
  2082. ecmd->autoneg = sky2->autoneg;
  2083. ecmd->duplex = sky2->duplex;
  2084. return 0;
  2085. }
  2086. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2087. {
  2088. struct sky2_port *sky2 = netdev_priv(dev);
  2089. const struct sky2_hw *hw = sky2->hw;
  2090. u32 supported = sky2_supported_modes(hw);
  2091. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2092. ecmd->advertising = supported;
  2093. sky2->duplex = -1;
  2094. sky2->speed = -1;
  2095. } else {
  2096. u32 setting;
  2097. switch (ecmd->speed) {
  2098. case SPEED_1000:
  2099. if (ecmd->duplex == DUPLEX_FULL)
  2100. setting = SUPPORTED_1000baseT_Full;
  2101. else if (ecmd->duplex == DUPLEX_HALF)
  2102. setting = SUPPORTED_1000baseT_Half;
  2103. else
  2104. return -EINVAL;
  2105. break;
  2106. case SPEED_100:
  2107. if (ecmd->duplex == DUPLEX_FULL)
  2108. setting = SUPPORTED_100baseT_Full;
  2109. else if (ecmd->duplex == DUPLEX_HALF)
  2110. setting = SUPPORTED_100baseT_Half;
  2111. else
  2112. return -EINVAL;
  2113. break;
  2114. case SPEED_10:
  2115. if (ecmd->duplex == DUPLEX_FULL)
  2116. setting = SUPPORTED_10baseT_Full;
  2117. else if (ecmd->duplex == DUPLEX_HALF)
  2118. setting = SUPPORTED_10baseT_Half;
  2119. else
  2120. return -EINVAL;
  2121. break;
  2122. default:
  2123. return -EINVAL;
  2124. }
  2125. if ((setting & supported) == 0)
  2126. return -EINVAL;
  2127. sky2->speed = ecmd->speed;
  2128. sky2->duplex = ecmd->duplex;
  2129. }
  2130. sky2->autoneg = ecmd->autoneg;
  2131. sky2->advertising = ecmd->advertising;
  2132. if (netif_running(dev))
  2133. sky2_phy_reinit(sky2);
  2134. return 0;
  2135. }
  2136. static void sky2_get_drvinfo(struct net_device *dev,
  2137. struct ethtool_drvinfo *info)
  2138. {
  2139. struct sky2_port *sky2 = netdev_priv(dev);
  2140. strcpy(info->driver, DRV_NAME);
  2141. strcpy(info->version, DRV_VERSION);
  2142. strcpy(info->fw_version, "N/A");
  2143. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2144. }
  2145. static const struct sky2_stat {
  2146. char name[ETH_GSTRING_LEN];
  2147. u16 offset;
  2148. } sky2_stats[] = {
  2149. { "tx_bytes", GM_TXO_OK_HI },
  2150. { "rx_bytes", GM_RXO_OK_HI },
  2151. { "tx_broadcast", GM_TXF_BC_OK },
  2152. { "rx_broadcast", GM_RXF_BC_OK },
  2153. { "tx_multicast", GM_TXF_MC_OK },
  2154. { "rx_multicast", GM_RXF_MC_OK },
  2155. { "tx_unicast", GM_TXF_UC_OK },
  2156. { "rx_unicast", GM_RXF_UC_OK },
  2157. { "tx_mac_pause", GM_TXF_MPAUSE },
  2158. { "rx_mac_pause", GM_RXF_MPAUSE },
  2159. { "collisions", GM_TXF_COL },
  2160. { "late_collision",GM_TXF_LAT_COL },
  2161. { "aborted", GM_TXF_ABO_COL },
  2162. { "single_collisions", GM_TXF_SNG_COL },
  2163. { "multi_collisions", GM_TXF_MUL_COL },
  2164. { "rx_short", GM_RXF_SHT },
  2165. { "rx_runt", GM_RXE_FRAG },
  2166. { "rx_64_byte_packets", GM_RXF_64B },
  2167. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2168. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2169. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2170. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2171. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2172. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2173. { "rx_too_long", GM_RXF_LNG_ERR },
  2174. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2175. { "rx_jabber", GM_RXF_JAB_PKT },
  2176. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2177. { "tx_64_byte_packets", GM_TXF_64B },
  2178. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2179. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2180. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2181. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2182. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2183. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2184. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2185. };
  2186. static u32 sky2_get_rx_csum(struct net_device *dev)
  2187. {
  2188. struct sky2_port *sky2 = netdev_priv(dev);
  2189. return sky2->rx_csum;
  2190. }
  2191. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2192. {
  2193. struct sky2_port *sky2 = netdev_priv(dev);
  2194. sky2->rx_csum = data;
  2195. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2196. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2197. return 0;
  2198. }
  2199. static u32 sky2_get_msglevel(struct net_device *netdev)
  2200. {
  2201. struct sky2_port *sky2 = netdev_priv(netdev);
  2202. return sky2->msg_enable;
  2203. }
  2204. static int sky2_nway_reset(struct net_device *dev)
  2205. {
  2206. struct sky2_port *sky2 = netdev_priv(dev);
  2207. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2208. return -EINVAL;
  2209. sky2_phy_reinit(sky2);
  2210. return 0;
  2211. }
  2212. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2213. {
  2214. struct sky2_hw *hw = sky2->hw;
  2215. unsigned port = sky2->port;
  2216. int i;
  2217. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2218. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2219. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2220. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2221. for (i = 2; i < count; i++)
  2222. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2223. }
  2224. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2225. {
  2226. struct sky2_port *sky2 = netdev_priv(netdev);
  2227. sky2->msg_enable = value;
  2228. }
  2229. static int sky2_get_stats_count(struct net_device *dev)
  2230. {
  2231. return ARRAY_SIZE(sky2_stats);
  2232. }
  2233. static void sky2_get_ethtool_stats(struct net_device *dev,
  2234. struct ethtool_stats *stats, u64 * data)
  2235. {
  2236. struct sky2_port *sky2 = netdev_priv(dev);
  2237. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2238. }
  2239. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2240. {
  2241. int i;
  2242. switch (stringset) {
  2243. case ETH_SS_STATS:
  2244. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2245. memcpy(data + i * ETH_GSTRING_LEN,
  2246. sky2_stats[i].name, ETH_GSTRING_LEN);
  2247. break;
  2248. }
  2249. }
  2250. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2251. {
  2252. struct sky2_port *sky2 = netdev_priv(dev);
  2253. return &sky2->net_stats;
  2254. }
  2255. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2256. {
  2257. struct sky2_port *sky2 = netdev_priv(dev);
  2258. struct sky2_hw *hw = sky2->hw;
  2259. unsigned port = sky2->port;
  2260. const struct sockaddr *addr = p;
  2261. if (!is_valid_ether_addr(addr->sa_data))
  2262. return -EADDRNOTAVAIL;
  2263. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2264. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2265. dev->dev_addr, ETH_ALEN);
  2266. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2267. dev->dev_addr, ETH_ALEN);
  2268. /* virtual address for data */
  2269. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2270. /* physical address: used for pause frames */
  2271. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2272. return 0;
  2273. }
  2274. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2275. {
  2276. u32 bit;
  2277. bit = ether_crc(ETH_ALEN, addr) & 63;
  2278. filter[bit >> 3] |= 1 << (bit & 7);
  2279. }
  2280. static void sky2_set_multicast(struct net_device *dev)
  2281. {
  2282. struct sky2_port *sky2 = netdev_priv(dev);
  2283. struct sky2_hw *hw = sky2->hw;
  2284. unsigned port = sky2->port;
  2285. struct dev_mc_list *list = dev->mc_list;
  2286. u16 reg;
  2287. u8 filter[8];
  2288. int rx_pause;
  2289. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2290. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2291. memset(filter, 0, sizeof(filter));
  2292. reg = gma_read16(hw, port, GM_RX_CTRL);
  2293. reg |= GM_RXCR_UCF_ENA;
  2294. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2295. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2296. else if (dev->flags & IFF_ALLMULTI)
  2297. memset(filter, 0xff, sizeof(filter));
  2298. else if (dev->mc_count == 0 && !rx_pause)
  2299. reg &= ~GM_RXCR_MCF_ENA;
  2300. else {
  2301. int i;
  2302. reg |= GM_RXCR_MCF_ENA;
  2303. if (rx_pause)
  2304. sky2_add_filter(filter, pause_mc_addr);
  2305. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2306. sky2_add_filter(filter, list->dmi_addr);
  2307. }
  2308. gma_write16(hw, port, GM_MC_ADDR_H1,
  2309. (u16) filter[0] | ((u16) filter[1] << 8));
  2310. gma_write16(hw, port, GM_MC_ADDR_H2,
  2311. (u16) filter[2] | ((u16) filter[3] << 8));
  2312. gma_write16(hw, port, GM_MC_ADDR_H3,
  2313. (u16) filter[4] | ((u16) filter[5] << 8));
  2314. gma_write16(hw, port, GM_MC_ADDR_H4,
  2315. (u16) filter[6] | ((u16) filter[7] << 8));
  2316. gma_write16(hw, port, GM_RX_CTRL, reg);
  2317. }
  2318. /* Can have one global because blinking is controlled by
  2319. * ethtool and that is always under RTNL mutex
  2320. */
  2321. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2322. {
  2323. u16 pg;
  2324. switch (hw->chip_id) {
  2325. case CHIP_ID_YUKON_XL:
  2326. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2327. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2328. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2329. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2330. PHY_M_LEDC_INIT_CTRL(7) |
  2331. PHY_M_LEDC_STA1_CTRL(7) |
  2332. PHY_M_LEDC_STA0_CTRL(7))
  2333. : 0);
  2334. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2335. break;
  2336. default:
  2337. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2338. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2339. on ? PHY_M_LED_ALL : 0);
  2340. }
  2341. }
  2342. /* blink LED's for finding board */
  2343. static int sky2_phys_id(struct net_device *dev, u32 data)
  2344. {
  2345. struct sky2_port *sky2 = netdev_priv(dev);
  2346. struct sky2_hw *hw = sky2->hw;
  2347. unsigned port = sky2->port;
  2348. u16 ledctrl, ledover = 0;
  2349. long ms;
  2350. int interrupted;
  2351. int onoff = 1;
  2352. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2353. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2354. else
  2355. ms = data * 1000;
  2356. /* save initial values */
  2357. spin_lock_bh(&sky2->phy_lock);
  2358. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2359. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2360. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2361. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2362. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2363. } else {
  2364. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2365. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2366. }
  2367. interrupted = 0;
  2368. while (!interrupted && ms > 0) {
  2369. sky2_led(hw, port, onoff);
  2370. onoff = !onoff;
  2371. spin_unlock_bh(&sky2->phy_lock);
  2372. interrupted = msleep_interruptible(250);
  2373. spin_lock_bh(&sky2->phy_lock);
  2374. ms -= 250;
  2375. }
  2376. /* resume regularly scheduled programming */
  2377. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2378. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2379. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2380. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2381. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2382. } else {
  2383. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2384. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2385. }
  2386. spin_unlock_bh(&sky2->phy_lock);
  2387. return 0;
  2388. }
  2389. static void sky2_get_pauseparam(struct net_device *dev,
  2390. struct ethtool_pauseparam *ecmd)
  2391. {
  2392. struct sky2_port *sky2 = netdev_priv(dev);
  2393. switch (sky2->flow_mode) {
  2394. case FC_NONE:
  2395. ecmd->tx_pause = ecmd->rx_pause = 0;
  2396. break;
  2397. case FC_TX:
  2398. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2399. break;
  2400. case FC_RX:
  2401. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2402. break;
  2403. case FC_BOTH:
  2404. ecmd->tx_pause = ecmd->rx_pause = 1;
  2405. }
  2406. ecmd->autoneg = sky2->autoneg;
  2407. }
  2408. static int sky2_set_pauseparam(struct net_device *dev,
  2409. struct ethtool_pauseparam *ecmd)
  2410. {
  2411. struct sky2_port *sky2 = netdev_priv(dev);
  2412. sky2->autoneg = ecmd->autoneg;
  2413. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2414. if (netif_running(dev))
  2415. sky2_phy_reinit(sky2);
  2416. return 0;
  2417. }
  2418. static int sky2_get_coalesce(struct net_device *dev,
  2419. struct ethtool_coalesce *ecmd)
  2420. {
  2421. struct sky2_port *sky2 = netdev_priv(dev);
  2422. struct sky2_hw *hw = sky2->hw;
  2423. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2424. ecmd->tx_coalesce_usecs = 0;
  2425. else {
  2426. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2427. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2428. }
  2429. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2430. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2431. ecmd->rx_coalesce_usecs = 0;
  2432. else {
  2433. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2434. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2435. }
  2436. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2437. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2438. ecmd->rx_coalesce_usecs_irq = 0;
  2439. else {
  2440. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2441. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2442. }
  2443. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2444. return 0;
  2445. }
  2446. /* Note: this affect both ports */
  2447. static int sky2_set_coalesce(struct net_device *dev,
  2448. struct ethtool_coalesce *ecmd)
  2449. {
  2450. struct sky2_port *sky2 = netdev_priv(dev);
  2451. struct sky2_hw *hw = sky2->hw;
  2452. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2453. if (ecmd->tx_coalesce_usecs > tmax ||
  2454. ecmd->rx_coalesce_usecs > tmax ||
  2455. ecmd->rx_coalesce_usecs_irq > tmax)
  2456. return -EINVAL;
  2457. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2458. return -EINVAL;
  2459. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2460. return -EINVAL;
  2461. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2462. return -EINVAL;
  2463. if (ecmd->tx_coalesce_usecs == 0)
  2464. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2465. else {
  2466. sky2_write32(hw, STAT_TX_TIMER_INI,
  2467. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2468. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2469. }
  2470. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2471. if (ecmd->rx_coalesce_usecs == 0)
  2472. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2473. else {
  2474. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2475. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2476. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2477. }
  2478. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2479. if (ecmd->rx_coalesce_usecs_irq == 0)
  2480. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2481. else {
  2482. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2483. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2484. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2485. }
  2486. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2487. return 0;
  2488. }
  2489. static void sky2_get_ringparam(struct net_device *dev,
  2490. struct ethtool_ringparam *ering)
  2491. {
  2492. struct sky2_port *sky2 = netdev_priv(dev);
  2493. ering->rx_max_pending = RX_MAX_PENDING;
  2494. ering->rx_mini_max_pending = 0;
  2495. ering->rx_jumbo_max_pending = 0;
  2496. ering->tx_max_pending = TX_RING_SIZE - 1;
  2497. ering->rx_pending = sky2->rx_pending;
  2498. ering->rx_mini_pending = 0;
  2499. ering->rx_jumbo_pending = 0;
  2500. ering->tx_pending = sky2->tx_pending;
  2501. }
  2502. static int sky2_set_ringparam(struct net_device *dev,
  2503. struct ethtool_ringparam *ering)
  2504. {
  2505. struct sky2_port *sky2 = netdev_priv(dev);
  2506. int err = 0;
  2507. if (ering->rx_pending > RX_MAX_PENDING ||
  2508. ering->rx_pending < 8 ||
  2509. ering->tx_pending < MAX_SKB_TX_LE ||
  2510. ering->tx_pending > TX_RING_SIZE - 1)
  2511. return -EINVAL;
  2512. if (netif_running(dev))
  2513. sky2_down(dev);
  2514. sky2->rx_pending = ering->rx_pending;
  2515. sky2->tx_pending = ering->tx_pending;
  2516. if (netif_running(dev)) {
  2517. err = sky2_up(dev);
  2518. if (err)
  2519. dev_close(dev);
  2520. else
  2521. sky2_set_multicast(dev);
  2522. }
  2523. return err;
  2524. }
  2525. static int sky2_get_regs_len(struct net_device *dev)
  2526. {
  2527. return 0x4000;
  2528. }
  2529. /*
  2530. * Returns copy of control register region
  2531. * Note: access to the RAM address register set will cause timeouts.
  2532. */
  2533. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2534. void *p)
  2535. {
  2536. const struct sky2_port *sky2 = netdev_priv(dev);
  2537. const void __iomem *io = sky2->hw->regs;
  2538. BUG_ON(regs->len < B3_RI_WTO_R1);
  2539. regs->version = 1;
  2540. memset(p, 0, regs->len);
  2541. memcpy_fromio(p, io, B3_RAM_ADDR);
  2542. memcpy_fromio(p + B3_RI_WTO_R1,
  2543. io + B3_RI_WTO_R1,
  2544. regs->len - B3_RI_WTO_R1);
  2545. }
  2546. static const struct ethtool_ops sky2_ethtool_ops = {
  2547. .get_settings = sky2_get_settings,
  2548. .set_settings = sky2_set_settings,
  2549. .get_drvinfo = sky2_get_drvinfo,
  2550. .get_msglevel = sky2_get_msglevel,
  2551. .set_msglevel = sky2_set_msglevel,
  2552. .nway_reset = sky2_nway_reset,
  2553. .get_regs_len = sky2_get_regs_len,
  2554. .get_regs = sky2_get_regs,
  2555. .get_link = ethtool_op_get_link,
  2556. .get_sg = ethtool_op_get_sg,
  2557. .set_sg = ethtool_op_set_sg,
  2558. .get_tx_csum = ethtool_op_get_tx_csum,
  2559. .set_tx_csum = ethtool_op_set_tx_csum,
  2560. .get_tso = ethtool_op_get_tso,
  2561. .set_tso = ethtool_op_set_tso,
  2562. .get_rx_csum = sky2_get_rx_csum,
  2563. .set_rx_csum = sky2_set_rx_csum,
  2564. .get_strings = sky2_get_strings,
  2565. .get_coalesce = sky2_get_coalesce,
  2566. .set_coalesce = sky2_set_coalesce,
  2567. .get_ringparam = sky2_get_ringparam,
  2568. .set_ringparam = sky2_set_ringparam,
  2569. .get_pauseparam = sky2_get_pauseparam,
  2570. .set_pauseparam = sky2_set_pauseparam,
  2571. .phys_id = sky2_phys_id,
  2572. .get_stats_count = sky2_get_stats_count,
  2573. .get_ethtool_stats = sky2_get_ethtool_stats,
  2574. .get_perm_addr = ethtool_op_get_perm_addr,
  2575. };
  2576. /* Initialize network device */
  2577. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2578. unsigned port, int highmem)
  2579. {
  2580. struct sky2_port *sky2;
  2581. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2582. if (!dev) {
  2583. printk(KERN_ERR "sky2 etherdev alloc failed");
  2584. return NULL;
  2585. }
  2586. SET_MODULE_OWNER(dev);
  2587. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2588. dev->irq = hw->pdev->irq;
  2589. dev->open = sky2_up;
  2590. dev->stop = sky2_down;
  2591. dev->do_ioctl = sky2_ioctl;
  2592. dev->hard_start_xmit = sky2_xmit_frame;
  2593. dev->get_stats = sky2_get_stats;
  2594. dev->set_multicast_list = sky2_set_multicast;
  2595. dev->set_mac_address = sky2_set_mac_address;
  2596. dev->change_mtu = sky2_change_mtu;
  2597. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2598. dev->tx_timeout = sky2_tx_timeout;
  2599. dev->watchdog_timeo = TX_WATCHDOG;
  2600. if (port == 0)
  2601. dev->poll = sky2_poll;
  2602. dev->weight = NAPI_WEIGHT;
  2603. #ifdef CONFIG_NET_POLL_CONTROLLER
  2604. /* Network console (only works on port 0)
  2605. * because netpoll makes assumptions about NAPI
  2606. */
  2607. if (port == 0)
  2608. dev->poll_controller = sky2_netpoll;
  2609. #endif
  2610. sky2 = netdev_priv(dev);
  2611. sky2->netdev = dev;
  2612. sky2->hw = hw;
  2613. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2614. /* Auto speed and flow control */
  2615. sky2->autoneg = AUTONEG_ENABLE;
  2616. sky2->flow_mode = FC_BOTH;
  2617. sky2->duplex = -1;
  2618. sky2->speed = -1;
  2619. sky2->advertising = sky2_supported_modes(hw);
  2620. sky2->rx_csum = 1;
  2621. spin_lock_init(&sky2->phy_lock);
  2622. sky2->tx_pending = TX_DEF_PENDING;
  2623. sky2->rx_pending = RX_DEF_PENDING;
  2624. hw->dev[port] = dev;
  2625. sky2->port = port;
  2626. if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  2627. dev->features |= NETIF_F_TSO;
  2628. if (highmem)
  2629. dev->features |= NETIF_F_HIGHDMA;
  2630. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2631. #ifdef SKY2_VLAN_TAG_USED
  2632. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2633. dev->vlan_rx_register = sky2_vlan_rx_register;
  2634. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2635. #endif
  2636. /* read the mac address */
  2637. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2638. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2639. /* device is off until link detection */
  2640. netif_carrier_off(dev);
  2641. netif_stop_queue(dev);
  2642. return dev;
  2643. }
  2644. static void __devinit sky2_show_addr(struct net_device *dev)
  2645. {
  2646. const struct sky2_port *sky2 = netdev_priv(dev);
  2647. if (netif_msg_probe(sky2))
  2648. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2649. dev->name,
  2650. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2651. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2652. }
  2653. /* Handle software interrupt used during MSI test */
  2654. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  2655. {
  2656. struct sky2_hw *hw = dev_id;
  2657. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2658. if (status == 0)
  2659. return IRQ_NONE;
  2660. if (status & Y2_IS_IRQ_SW) {
  2661. hw->msi = 1;
  2662. wake_up(&hw->msi_wait);
  2663. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2664. }
  2665. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2666. return IRQ_HANDLED;
  2667. }
  2668. /* Test interrupt path by forcing a a software IRQ */
  2669. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2670. {
  2671. struct pci_dev *pdev = hw->pdev;
  2672. int err;
  2673. init_waitqueue_head (&hw->msi_wait);
  2674. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2675. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  2676. if (err) {
  2677. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2678. pci_name(pdev), pdev->irq);
  2679. return err;
  2680. }
  2681. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2682. sky2_read8(hw, B0_CTST);
  2683. wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
  2684. if (!hw->msi) {
  2685. /* MSI test failed, go back to INTx mode */
  2686. printk(KERN_INFO PFX "%s: No interrupt generated using MSI, "
  2687. "switching to INTx mode.\n",
  2688. pci_name(pdev));
  2689. err = -EOPNOTSUPP;
  2690. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2691. }
  2692. sky2_write32(hw, B0_IMSK, 0);
  2693. sky2_read32(hw, B0_IMSK);
  2694. free_irq(pdev->irq, hw);
  2695. return err;
  2696. }
  2697. static int __devinit sky2_probe(struct pci_dev *pdev,
  2698. const struct pci_device_id *ent)
  2699. {
  2700. struct net_device *dev;
  2701. struct sky2_hw *hw;
  2702. int err, using_dac = 0;
  2703. err = pci_enable_device(pdev);
  2704. if (err) {
  2705. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2706. pci_name(pdev));
  2707. goto err_out;
  2708. }
  2709. err = pci_request_regions(pdev, DRV_NAME);
  2710. if (err) {
  2711. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2712. pci_name(pdev));
  2713. goto err_out;
  2714. }
  2715. pci_set_master(pdev);
  2716. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2717. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2718. using_dac = 1;
  2719. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2720. if (err < 0) {
  2721. printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
  2722. "for consistent allocations\n", pci_name(pdev));
  2723. goto err_out_free_regions;
  2724. }
  2725. } else {
  2726. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2727. if (err) {
  2728. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2729. pci_name(pdev));
  2730. goto err_out_free_regions;
  2731. }
  2732. }
  2733. err = -ENOMEM;
  2734. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2735. if (!hw) {
  2736. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2737. pci_name(pdev));
  2738. goto err_out_free_regions;
  2739. }
  2740. hw->pdev = pdev;
  2741. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2742. if (!hw->regs) {
  2743. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2744. pci_name(pdev));
  2745. goto err_out_free_hw;
  2746. }
  2747. #ifdef __BIG_ENDIAN
  2748. /* The sk98lin vendor driver uses hardware byte swapping but
  2749. * this driver uses software swapping.
  2750. */
  2751. {
  2752. u32 reg;
  2753. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  2754. reg &= ~PCI_REV_DESC;
  2755. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  2756. }
  2757. #endif
  2758. /* ring for status responses */
  2759. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2760. &hw->st_dma);
  2761. if (!hw->st_le)
  2762. goto err_out_iounmap;
  2763. err = sky2_reset(hw);
  2764. if (err)
  2765. goto err_out_iounmap;
  2766. printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  2767. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  2768. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2769. hw->chip_id, hw->chip_rev);
  2770. dev = sky2_init_netdev(hw, 0, using_dac);
  2771. if (!dev) {
  2772. err = -ENOMEM;
  2773. goto err_out_free_pci;
  2774. }
  2775. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  2776. err = sky2_test_msi(hw);
  2777. if (err == -EOPNOTSUPP)
  2778. pci_disable_msi(pdev);
  2779. else if (err)
  2780. goto err_out_free_netdev;
  2781. }
  2782. err = register_netdev(dev);
  2783. if (err) {
  2784. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2785. pci_name(pdev));
  2786. goto err_out_free_netdev;
  2787. }
  2788. err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
  2789. dev->name, hw);
  2790. if (err) {
  2791. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2792. pci_name(pdev), pdev->irq);
  2793. goto err_out_unregister;
  2794. }
  2795. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2796. sky2_show_addr(dev);
  2797. if (hw->ports > 1) {
  2798. struct net_device *dev1;
  2799. dev1 = sky2_init_netdev(hw, 1, using_dac);
  2800. if (!dev1) {
  2801. printk(KERN_WARNING PFX
  2802. "allocation of second port failed\n");
  2803. }
  2804. else if (!(err = register_netdev(dev1)))
  2805. sky2_show_addr(dev1);
  2806. else {
  2807. printk(KERN_WARNING PFX
  2808. "register of second port failed (%d)\n", err);
  2809. hw->dev[1] = NULL;
  2810. free_netdev(dev1);
  2811. }
  2812. }
  2813. setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
  2814. sky2_idle_start(hw);
  2815. pci_set_drvdata(pdev, hw);
  2816. return 0;
  2817. err_out_unregister:
  2818. if (hw->msi)
  2819. pci_disable_msi(pdev);
  2820. unregister_netdev(dev);
  2821. err_out_free_netdev:
  2822. free_netdev(dev);
  2823. err_out_free_pci:
  2824. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2825. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2826. err_out_iounmap:
  2827. iounmap(hw->regs);
  2828. err_out_free_hw:
  2829. kfree(hw);
  2830. err_out_free_regions:
  2831. pci_release_regions(pdev);
  2832. pci_disable_device(pdev);
  2833. err_out:
  2834. return err;
  2835. }
  2836. static void __devexit sky2_remove(struct pci_dev *pdev)
  2837. {
  2838. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2839. struct net_device *dev0, *dev1;
  2840. if (!hw)
  2841. return;
  2842. del_timer_sync(&hw->idle_timer);
  2843. sky2_write32(hw, B0_IMSK, 0);
  2844. synchronize_irq(hw->pdev->irq);
  2845. dev0 = hw->dev[0];
  2846. dev1 = hw->dev[1];
  2847. if (dev1)
  2848. unregister_netdev(dev1);
  2849. unregister_netdev(dev0);
  2850. sky2_power_aux(hw);
  2851. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2852. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2853. sky2_read8(hw, B0_CTST);
  2854. free_irq(pdev->irq, hw);
  2855. if (hw->msi)
  2856. pci_disable_msi(pdev);
  2857. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2858. pci_release_regions(pdev);
  2859. pci_disable_device(pdev);
  2860. if (dev1)
  2861. free_netdev(dev1);
  2862. free_netdev(dev0);
  2863. iounmap(hw->regs);
  2864. kfree(hw);
  2865. pci_set_drvdata(pdev, NULL);
  2866. }
  2867. #ifdef CONFIG_PM
  2868. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2869. {
  2870. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2871. int i;
  2872. del_timer_sync(&hw->idle_timer);
  2873. netif_poll_disable(hw->dev[0]);
  2874. for (i = 0; i < hw->ports; i++) {
  2875. struct net_device *dev = hw->dev[i];
  2876. if (netif_running(dev)) {
  2877. sky2_down(dev);
  2878. netif_device_detach(dev);
  2879. }
  2880. }
  2881. sky2_write32(hw, B0_IMSK, 0);
  2882. sky2_power_aux(hw);
  2883. pci_save_state(pdev);
  2884. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2885. return 0;
  2886. }
  2887. static int sky2_resume(struct pci_dev *pdev)
  2888. {
  2889. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2890. int i, err;
  2891. err = pci_set_power_state(pdev, PCI_D0);
  2892. if (err)
  2893. goto out;
  2894. err = pci_restore_state(pdev);
  2895. if (err)
  2896. goto out;
  2897. pci_enable_wake(pdev, PCI_D0, 0);
  2898. err = sky2_reset(hw);
  2899. if (err)
  2900. goto out;
  2901. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2902. for (i = 0; i < hw->ports; i++) {
  2903. struct net_device *dev = hw->dev[i];
  2904. if (netif_running(dev)) {
  2905. netif_device_attach(dev);
  2906. err = sky2_up(dev);
  2907. if (err) {
  2908. printk(KERN_ERR PFX "%s: could not up: %d\n",
  2909. dev->name, err);
  2910. dev_close(dev);
  2911. goto out;
  2912. }
  2913. }
  2914. }
  2915. netif_poll_enable(hw->dev[0]);
  2916. sky2_idle_start(hw);
  2917. return 0;
  2918. out:
  2919. printk(KERN_ERR PFX "%s: resume failed (%d)\n", pci_name(pdev), err);
  2920. pci_disable_device(pdev);
  2921. return err;
  2922. }
  2923. #endif
  2924. static struct pci_driver sky2_driver = {
  2925. .name = DRV_NAME,
  2926. .id_table = sky2_id_table,
  2927. .probe = sky2_probe,
  2928. .remove = __devexit_p(sky2_remove),
  2929. #ifdef CONFIG_PM
  2930. .suspend = sky2_suspend,
  2931. .resume = sky2_resume,
  2932. #endif
  2933. };
  2934. static int __init sky2_init_module(void)
  2935. {
  2936. return pci_register_driver(&sky2_driver);
  2937. }
  2938. static void __exit sky2_cleanup_module(void)
  2939. {
  2940. pci_unregister_driver(&sky2_driver);
  2941. }
  2942. module_init(sky2_init_module);
  2943. module_exit(sky2_cleanup_module);
  2944. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2945. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  2946. MODULE_LICENSE("GPL");
  2947. MODULE_VERSION(DRV_VERSION);