ns83820.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210
  1. #define VERSION "0.22"
  2. /* ns83820.c by Benjamin LaHaise with contributions.
  3. *
  4. * Questions/comments/discussion to linux-ns83820@kvack.org.
  5. *
  6. * $Revision: 1.34.2.23 $
  7. *
  8. * Copyright 2001 Benjamin LaHaise.
  9. * Copyright 2001, 2002 Red Hat.
  10. *
  11. * Mmmm, chocolate vanilla mocha...
  12. *
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  27. *
  28. *
  29. * ChangeLog
  30. * =========
  31. * 20010414 0.1 - created
  32. * 20010622 0.2 - basic rx and tx.
  33. * 20010711 0.3 - added duplex and link state detection support.
  34. * 20010713 0.4 - zero copy, no hangs.
  35. * 0.5 - 64 bit dma support (davem will hate me for this)
  36. * - disable jumbo frames to avoid tx hangs
  37. * - work around tx deadlocks on my 1.02 card via
  38. * fiddling with TXCFG
  39. * 20010810 0.6 - use pci dma api for ringbuffers, work on ia64
  40. * 20010816 0.7 - misc cleanups
  41. * 20010826 0.8 - fix critical zero copy bugs
  42. * 0.9 - internal experiment
  43. * 20010827 0.10 - fix ia64 unaligned access.
  44. * 20010906 0.11 - accept all packets with checksum errors as
  45. * otherwise fragments get lost
  46. * - fix >> 32 bugs
  47. * 0.12 - add statistics counters
  48. * - add allmulti/promisc support
  49. * 20011009 0.13 - hotplug support, other smaller pci api cleanups
  50. * 20011204 0.13a - optical transceiver support added
  51. * by Michael Clark <michael@metaparadigm.com>
  52. * 20011205 0.13b - call register_netdev earlier in initialization
  53. * suppress duplicate link status messages
  54. * 20011117 0.14 - ethtool GDRVINFO, GLINK support from jgarzik
  55. * 20011204 0.15 get ppc (big endian) working
  56. * 20011218 0.16 various cleanups
  57. * 20020310 0.17 speedups
  58. * 20020610 0.18 - actually use the pci dma api for highmem
  59. * - remove pci latency register fiddling
  60. * 0.19 - better bist support
  61. * - add ihr and reset_phy parameters
  62. * - gmii bus probing
  63. * - fix missed txok introduced during performance
  64. * tuning
  65. * 0.20 - fix stupid RFEN thinko. i am such a smurf.
  66. * 20040828 0.21 - add hardware vlan accleration
  67. * by Neil Horman <nhorman@redhat.com>
  68. * 20050406 0.22 - improved DAC ifdefs from Andi Kleen
  69. * - removal of dead code from Adrian Bunk
  70. * - fix half duplex collision behaviour
  71. * Driver Overview
  72. * ===============
  73. *
  74. * This driver was originally written for the National Semiconductor
  75. * 83820 chip, a 10/100/1000 Mbps 64 bit PCI ethernet NIC. Hopefully
  76. * this code will turn out to be a) clean, b) correct, and c) fast.
  77. * With that in mind, I'm aiming to split the code up as much as
  78. * reasonably possible. At present there are X major sections that
  79. * break down into a) packet receive, b) packet transmit, c) link
  80. * management, d) initialization and configuration. Where possible,
  81. * these code paths are designed to run in parallel.
  82. *
  83. * This driver has been tested and found to work with the following
  84. * cards (in no particular order):
  85. *
  86. * Cameo SOHO-GA2000T SOHO-GA2500T
  87. * D-Link DGE-500T
  88. * PureData PDP8023Z-TG
  89. * SMC SMC9452TX SMC9462TX
  90. * Netgear GA621
  91. *
  92. * Special thanks to SMC for providing hardware to test this driver on.
  93. *
  94. * Reports of success or failure would be greatly appreciated.
  95. */
  96. //#define dprintk printk
  97. #define dprintk(x...) do { } while (0)
  98. #include <linux/module.h>
  99. #include <linux/moduleparam.h>
  100. #include <linux/types.h>
  101. #include <linux/pci.h>
  102. #include <linux/dma-mapping.h>
  103. #include <linux/netdevice.h>
  104. #include <linux/etherdevice.h>
  105. #include <linux/delay.h>
  106. #include <linux/smp_lock.h>
  107. #include <linux/workqueue.h>
  108. #include <linux/init.h>
  109. #include <linux/ip.h> /* for iph */
  110. #include <linux/in.h> /* for IPPROTO_... */
  111. #include <linux/compiler.h>
  112. #include <linux/prefetch.h>
  113. #include <linux/ethtool.h>
  114. #include <linux/timer.h>
  115. #include <linux/if_vlan.h>
  116. #include <linux/rtnetlink.h>
  117. #include <linux/jiffies.h>
  118. #include <asm/io.h>
  119. #include <asm/uaccess.h>
  120. #include <asm/system.h>
  121. #define DRV_NAME "ns83820"
  122. /* Global parameters. See module_param near the bottom. */
  123. static int ihr = 2;
  124. static int reset_phy = 0;
  125. static int lnksts = 0; /* CFG_LNKSTS bit polarity */
  126. /* Dprintk is used for more interesting debug events */
  127. #undef Dprintk
  128. #define Dprintk dprintk
  129. /* tunables */
  130. #define RX_BUF_SIZE 1500 /* 8192 */
  131. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  132. #define NS83820_VLAN_ACCEL_SUPPORT
  133. #endif
  134. /* Must not exceed ~65000. */
  135. #define NR_RX_DESC 64
  136. #define NR_TX_DESC 128
  137. /* not tunable */
  138. #define REAL_RX_BUF_SIZE (RX_BUF_SIZE + 14) /* rx/tx mac addr + type */
  139. #define MIN_TX_DESC_FREE 8
  140. /* register defines */
  141. #define CFGCS 0x04
  142. #define CR_TXE 0x00000001
  143. #define CR_TXD 0x00000002
  144. /* Ramit : Here's a tip, don't do a RXD immediately followed by an RXE
  145. * The Receive engine skips one descriptor and moves
  146. * onto the next one!! */
  147. #define CR_RXE 0x00000004
  148. #define CR_RXD 0x00000008
  149. #define CR_TXR 0x00000010
  150. #define CR_RXR 0x00000020
  151. #define CR_SWI 0x00000080
  152. #define CR_RST 0x00000100
  153. #define PTSCR_EEBIST_FAIL 0x00000001
  154. #define PTSCR_EEBIST_EN 0x00000002
  155. #define PTSCR_EELOAD_EN 0x00000004
  156. #define PTSCR_RBIST_FAIL 0x000001b8
  157. #define PTSCR_RBIST_DONE 0x00000200
  158. #define PTSCR_RBIST_EN 0x00000400
  159. #define PTSCR_RBIST_RST 0x00002000
  160. #define MEAR_EEDI 0x00000001
  161. #define MEAR_EEDO 0x00000002
  162. #define MEAR_EECLK 0x00000004
  163. #define MEAR_EESEL 0x00000008
  164. #define MEAR_MDIO 0x00000010
  165. #define MEAR_MDDIR 0x00000020
  166. #define MEAR_MDC 0x00000040
  167. #define ISR_TXDESC3 0x40000000
  168. #define ISR_TXDESC2 0x20000000
  169. #define ISR_TXDESC1 0x10000000
  170. #define ISR_TXDESC0 0x08000000
  171. #define ISR_RXDESC3 0x04000000
  172. #define ISR_RXDESC2 0x02000000
  173. #define ISR_RXDESC1 0x01000000
  174. #define ISR_RXDESC0 0x00800000
  175. #define ISR_TXRCMP 0x00400000
  176. #define ISR_RXRCMP 0x00200000
  177. #define ISR_DPERR 0x00100000
  178. #define ISR_SSERR 0x00080000
  179. #define ISR_RMABT 0x00040000
  180. #define ISR_RTABT 0x00020000
  181. #define ISR_RXSOVR 0x00010000
  182. #define ISR_HIBINT 0x00008000
  183. #define ISR_PHY 0x00004000
  184. #define ISR_PME 0x00002000
  185. #define ISR_SWI 0x00001000
  186. #define ISR_MIB 0x00000800
  187. #define ISR_TXURN 0x00000400
  188. #define ISR_TXIDLE 0x00000200
  189. #define ISR_TXERR 0x00000100
  190. #define ISR_TXDESC 0x00000080
  191. #define ISR_TXOK 0x00000040
  192. #define ISR_RXORN 0x00000020
  193. #define ISR_RXIDLE 0x00000010
  194. #define ISR_RXEARLY 0x00000008
  195. #define ISR_RXERR 0x00000004
  196. #define ISR_RXDESC 0x00000002
  197. #define ISR_RXOK 0x00000001
  198. #define TXCFG_CSI 0x80000000
  199. #define TXCFG_HBI 0x40000000
  200. #define TXCFG_MLB 0x20000000
  201. #define TXCFG_ATP 0x10000000
  202. #define TXCFG_ECRETRY 0x00800000
  203. #define TXCFG_BRST_DIS 0x00080000
  204. #define TXCFG_MXDMA1024 0x00000000
  205. #define TXCFG_MXDMA512 0x00700000
  206. #define TXCFG_MXDMA256 0x00600000
  207. #define TXCFG_MXDMA128 0x00500000
  208. #define TXCFG_MXDMA64 0x00400000
  209. #define TXCFG_MXDMA32 0x00300000
  210. #define TXCFG_MXDMA16 0x00200000
  211. #define TXCFG_MXDMA8 0x00100000
  212. #define CFG_LNKSTS 0x80000000
  213. #define CFG_SPDSTS 0x60000000
  214. #define CFG_SPDSTS1 0x40000000
  215. #define CFG_SPDSTS0 0x20000000
  216. #define CFG_DUPSTS 0x10000000
  217. #define CFG_TBI_EN 0x01000000
  218. #define CFG_MODE_1000 0x00400000
  219. /* Ramit : Dont' ever use AUTO_1000, it never works and is buggy.
  220. * Read the Phy response and then configure the MAC accordingly */
  221. #define CFG_AUTO_1000 0x00200000
  222. #define CFG_PINT_CTL 0x001c0000
  223. #define CFG_PINT_DUPSTS 0x00100000
  224. #define CFG_PINT_LNKSTS 0x00080000
  225. #define CFG_PINT_SPDSTS 0x00040000
  226. #define CFG_TMRTEST 0x00020000
  227. #define CFG_MRM_DIS 0x00010000
  228. #define CFG_MWI_DIS 0x00008000
  229. #define CFG_T64ADDR 0x00004000
  230. #define CFG_PCI64_DET 0x00002000
  231. #define CFG_DATA64_EN 0x00001000
  232. #define CFG_M64ADDR 0x00000800
  233. #define CFG_PHY_RST 0x00000400
  234. #define CFG_PHY_DIS 0x00000200
  235. #define CFG_EXTSTS_EN 0x00000100
  236. #define CFG_REQALG 0x00000080
  237. #define CFG_SB 0x00000040
  238. #define CFG_POW 0x00000020
  239. #define CFG_EXD 0x00000010
  240. #define CFG_PESEL 0x00000008
  241. #define CFG_BROM_DIS 0x00000004
  242. #define CFG_EXT_125 0x00000002
  243. #define CFG_BEM 0x00000001
  244. #define EXTSTS_UDPPKT 0x00200000
  245. #define EXTSTS_TCPPKT 0x00080000
  246. #define EXTSTS_IPPKT 0x00020000
  247. #define EXTSTS_VPKT 0x00010000
  248. #define EXTSTS_VTG_MASK 0x0000ffff
  249. #define SPDSTS_POLARITY (CFG_SPDSTS1 | CFG_SPDSTS0 | CFG_DUPSTS | (lnksts ? CFG_LNKSTS : 0))
  250. #define MIBC_MIBS 0x00000008
  251. #define MIBC_ACLR 0x00000004
  252. #define MIBC_FRZ 0x00000002
  253. #define MIBC_WRN 0x00000001
  254. #define PCR_PSEN (1 << 31)
  255. #define PCR_PS_MCAST (1 << 30)
  256. #define PCR_PS_DA (1 << 29)
  257. #define PCR_STHI_8 (3 << 23)
  258. #define PCR_STLO_4 (1 << 23)
  259. #define PCR_FFHI_8K (3 << 21)
  260. #define PCR_FFLO_4K (1 << 21)
  261. #define PCR_PAUSE_CNT 0xFFFE
  262. #define RXCFG_AEP 0x80000000
  263. #define RXCFG_ARP 0x40000000
  264. #define RXCFG_STRIPCRC 0x20000000
  265. #define RXCFG_RX_FD 0x10000000
  266. #define RXCFG_ALP 0x08000000
  267. #define RXCFG_AIRL 0x04000000
  268. #define RXCFG_MXDMA512 0x00700000
  269. #define RXCFG_DRTH 0x0000003e
  270. #define RXCFG_DRTH0 0x00000002
  271. #define RFCR_RFEN 0x80000000
  272. #define RFCR_AAB 0x40000000
  273. #define RFCR_AAM 0x20000000
  274. #define RFCR_AAU 0x10000000
  275. #define RFCR_APM 0x08000000
  276. #define RFCR_APAT 0x07800000
  277. #define RFCR_APAT3 0x04000000
  278. #define RFCR_APAT2 0x02000000
  279. #define RFCR_APAT1 0x01000000
  280. #define RFCR_APAT0 0x00800000
  281. #define RFCR_AARP 0x00400000
  282. #define RFCR_MHEN 0x00200000
  283. #define RFCR_UHEN 0x00100000
  284. #define RFCR_ULM 0x00080000
  285. #define VRCR_RUDPE 0x00000080
  286. #define VRCR_RTCPE 0x00000040
  287. #define VRCR_RIPE 0x00000020
  288. #define VRCR_IPEN 0x00000010
  289. #define VRCR_DUTF 0x00000008
  290. #define VRCR_DVTF 0x00000004
  291. #define VRCR_VTREN 0x00000002
  292. #define VRCR_VTDEN 0x00000001
  293. #define VTCR_PPCHK 0x00000008
  294. #define VTCR_GCHK 0x00000004
  295. #define VTCR_VPPTI 0x00000002
  296. #define VTCR_VGTI 0x00000001
  297. #define CR 0x00
  298. #define CFG 0x04
  299. #define MEAR 0x08
  300. #define PTSCR 0x0c
  301. #define ISR 0x10
  302. #define IMR 0x14
  303. #define IER 0x18
  304. #define IHR 0x1c
  305. #define TXDP 0x20
  306. #define TXDP_HI 0x24
  307. #define TXCFG 0x28
  308. #define GPIOR 0x2c
  309. #define RXDP 0x30
  310. #define RXDP_HI 0x34
  311. #define RXCFG 0x38
  312. #define PQCR 0x3c
  313. #define WCSR 0x40
  314. #define PCR 0x44
  315. #define RFCR 0x48
  316. #define RFDR 0x4c
  317. #define SRR 0x58
  318. #define VRCR 0xbc
  319. #define VTCR 0xc0
  320. #define VDR 0xc4
  321. #define CCSR 0xcc
  322. #define TBICR 0xe0
  323. #define TBISR 0xe4
  324. #define TANAR 0xe8
  325. #define TANLPAR 0xec
  326. #define TANER 0xf0
  327. #define TESR 0xf4
  328. #define TBICR_MR_AN_ENABLE 0x00001000
  329. #define TBICR_MR_RESTART_AN 0x00000200
  330. #define TBISR_MR_LINK_STATUS 0x00000020
  331. #define TBISR_MR_AN_COMPLETE 0x00000004
  332. #define TANAR_PS2 0x00000100
  333. #define TANAR_PS1 0x00000080
  334. #define TANAR_HALF_DUP 0x00000040
  335. #define TANAR_FULL_DUP 0x00000020
  336. #define GPIOR_GP5_OE 0x00000200
  337. #define GPIOR_GP4_OE 0x00000100
  338. #define GPIOR_GP3_OE 0x00000080
  339. #define GPIOR_GP2_OE 0x00000040
  340. #define GPIOR_GP1_OE 0x00000020
  341. #define GPIOR_GP3_OUT 0x00000004
  342. #define GPIOR_GP1_OUT 0x00000001
  343. #define LINK_AUTONEGOTIATE 0x01
  344. #define LINK_DOWN 0x02
  345. #define LINK_UP 0x04
  346. #define HW_ADDR_LEN sizeof(dma_addr_t)
  347. #define desc_addr_set(desc, addr) \
  348. do { \
  349. ((desc)[0] = cpu_to_le32(addr)); \
  350. if (HW_ADDR_LEN == 8) \
  351. (desc)[1] = cpu_to_le32(((u64)addr) >> 32); \
  352. } while(0)
  353. #define desc_addr_get(desc) \
  354. (le32_to_cpu((desc)[0]) | \
  355. (HW_ADDR_LEN == 8 ? ((dma_addr_t)le32_to_cpu((desc)[1]))<<32 : 0))
  356. #define DESC_LINK 0
  357. #define DESC_BUFPTR (DESC_LINK + HW_ADDR_LEN/4)
  358. #define DESC_CMDSTS (DESC_BUFPTR + HW_ADDR_LEN/4)
  359. #define DESC_EXTSTS (DESC_CMDSTS + 4/4)
  360. #define CMDSTS_OWN 0x80000000
  361. #define CMDSTS_MORE 0x40000000
  362. #define CMDSTS_INTR 0x20000000
  363. #define CMDSTS_ERR 0x10000000
  364. #define CMDSTS_OK 0x08000000
  365. #define CMDSTS_RUNT 0x00200000
  366. #define CMDSTS_LEN_MASK 0x0000ffff
  367. #define CMDSTS_DEST_MASK 0x01800000
  368. #define CMDSTS_DEST_SELF 0x00800000
  369. #define CMDSTS_DEST_MULTI 0x01000000
  370. #define DESC_SIZE 8 /* Should be cache line sized */
  371. struct rx_info {
  372. spinlock_t lock;
  373. int up;
  374. long idle;
  375. struct sk_buff *skbs[NR_RX_DESC];
  376. __le32 *next_rx_desc;
  377. u16 next_rx, next_empty;
  378. __le32 *descs;
  379. dma_addr_t phy_descs;
  380. };
  381. struct ns83820 {
  382. struct net_device_stats stats;
  383. u8 __iomem *base;
  384. struct pci_dev *pci_dev;
  385. struct net_device *ndev;
  386. #ifdef NS83820_VLAN_ACCEL_SUPPORT
  387. struct vlan_group *vlgrp;
  388. #endif
  389. struct rx_info rx_info;
  390. struct tasklet_struct rx_tasklet;
  391. unsigned ihr;
  392. struct work_struct tq_refill;
  393. /* protects everything below. irqsave when using. */
  394. spinlock_t misc_lock;
  395. u32 CFG_cache;
  396. u32 MEAR_cache;
  397. u32 IMR_cache;
  398. unsigned linkstate;
  399. spinlock_t tx_lock;
  400. u16 tx_done_idx;
  401. u16 tx_idx;
  402. volatile u16 tx_free_idx; /* idx of free desc chain */
  403. u16 tx_intr_idx;
  404. atomic_t nr_tx_skbs;
  405. struct sk_buff *tx_skbs[NR_TX_DESC];
  406. char pad[16] __attribute__((aligned(16)));
  407. __le32 *tx_descs;
  408. dma_addr_t tx_phy_descs;
  409. struct timer_list tx_watchdog;
  410. };
  411. static inline struct ns83820 *PRIV(struct net_device *dev)
  412. {
  413. return netdev_priv(dev);
  414. }
  415. #define __kick_rx(dev) writel(CR_RXE, dev->base + CR)
  416. static inline void kick_rx(struct net_device *ndev)
  417. {
  418. struct ns83820 *dev = PRIV(ndev);
  419. dprintk("kick_rx: maybe kicking\n");
  420. if (test_and_clear_bit(0, &dev->rx_info.idle)) {
  421. dprintk("actually kicking\n");
  422. writel(dev->rx_info.phy_descs +
  423. (4 * DESC_SIZE * dev->rx_info.next_rx),
  424. dev->base + RXDP);
  425. if (dev->rx_info.next_rx == dev->rx_info.next_empty)
  426. printk(KERN_DEBUG "%s: uh-oh: next_rx == next_empty???\n",
  427. ndev->name);
  428. __kick_rx(dev);
  429. }
  430. }
  431. //free = (tx_done_idx + NR_TX_DESC-2 - free_idx) % NR_TX_DESC
  432. #define start_tx_okay(dev) \
  433. (((NR_TX_DESC-2 + dev->tx_done_idx - dev->tx_free_idx) % NR_TX_DESC) > MIN_TX_DESC_FREE)
  434. #ifdef NS83820_VLAN_ACCEL_SUPPORT
  435. static void ns83820_vlan_rx_register(struct net_device *ndev, struct vlan_group *grp)
  436. {
  437. struct ns83820 *dev = PRIV(ndev);
  438. spin_lock_irq(&dev->misc_lock);
  439. spin_lock(&dev->tx_lock);
  440. dev->vlgrp = grp;
  441. spin_unlock(&dev->tx_lock);
  442. spin_unlock_irq(&dev->misc_lock);
  443. }
  444. static void ns83820_vlan_rx_kill_vid(struct net_device *ndev, unsigned short vid)
  445. {
  446. struct ns83820 *dev = PRIV(ndev);
  447. spin_lock_irq(&dev->misc_lock);
  448. spin_lock(&dev->tx_lock);
  449. if (dev->vlgrp)
  450. dev->vlgrp->vlan_devices[vid] = NULL;
  451. spin_unlock(&dev->tx_lock);
  452. spin_unlock_irq(&dev->misc_lock);
  453. }
  454. #endif
  455. /* Packet Receiver
  456. *
  457. * The hardware supports linked lists of receive descriptors for
  458. * which ownership is transfered back and forth by means of an
  459. * ownership bit. While the hardware does support the use of a
  460. * ring for receive descriptors, we only make use of a chain in
  461. * an attempt to reduce bus traffic under heavy load scenarios.
  462. * This will also make bugs a bit more obvious. The current code
  463. * only makes use of a single rx chain; I hope to implement
  464. * priority based rx for version 1.0. Goal: even under overload
  465. * conditions, still route realtime traffic with as low jitter as
  466. * possible.
  467. */
  468. static inline void build_rx_desc(struct ns83820 *dev, __le32 *desc, dma_addr_t link, dma_addr_t buf, u32 cmdsts, u32 extsts)
  469. {
  470. desc_addr_set(desc + DESC_LINK, link);
  471. desc_addr_set(desc + DESC_BUFPTR, buf);
  472. desc[DESC_EXTSTS] = cpu_to_le32(extsts);
  473. mb();
  474. desc[DESC_CMDSTS] = cpu_to_le32(cmdsts);
  475. }
  476. #define nr_rx_empty(dev) ((NR_RX_DESC-2 + dev->rx_info.next_rx - dev->rx_info.next_empty) % NR_RX_DESC)
  477. static inline int ns83820_add_rx_skb(struct ns83820 *dev, struct sk_buff *skb)
  478. {
  479. unsigned next_empty;
  480. u32 cmdsts;
  481. __le32 *sg;
  482. dma_addr_t buf;
  483. next_empty = dev->rx_info.next_empty;
  484. /* don't overrun last rx marker */
  485. if (unlikely(nr_rx_empty(dev) <= 2)) {
  486. kfree_skb(skb);
  487. return 1;
  488. }
  489. #if 0
  490. dprintk("next_empty[%d] nr_used[%d] next_rx[%d]\n",
  491. dev->rx_info.next_empty,
  492. dev->rx_info.nr_used,
  493. dev->rx_info.next_rx
  494. );
  495. #endif
  496. sg = dev->rx_info.descs + (next_empty * DESC_SIZE);
  497. BUG_ON(NULL != dev->rx_info.skbs[next_empty]);
  498. dev->rx_info.skbs[next_empty] = skb;
  499. dev->rx_info.next_empty = (next_empty + 1) % NR_RX_DESC;
  500. cmdsts = REAL_RX_BUF_SIZE | CMDSTS_INTR;
  501. buf = pci_map_single(dev->pci_dev, skb->data,
  502. REAL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  503. build_rx_desc(dev, sg, 0, buf, cmdsts, 0);
  504. /* update link of previous rx */
  505. if (likely(next_empty != dev->rx_info.next_rx))
  506. dev->rx_info.descs[((NR_RX_DESC + next_empty - 1) % NR_RX_DESC) * DESC_SIZE] = cpu_to_le32(dev->rx_info.phy_descs + (next_empty * DESC_SIZE * 4));
  507. return 0;
  508. }
  509. static inline int rx_refill(struct net_device *ndev, gfp_t gfp)
  510. {
  511. struct ns83820 *dev = PRIV(ndev);
  512. unsigned i;
  513. unsigned long flags = 0;
  514. if (unlikely(nr_rx_empty(dev) <= 2))
  515. return 0;
  516. dprintk("rx_refill(%p)\n", ndev);
  517. if (gfp == GFP_ATOMIC)
  518. spin_lock_irqsave(&dev->rx_info.lock, flags);
  519. for (i=0; i<NR_RX_DESC; i++) {
  520. struct sk_buff *skb;
  521. long res;
  522. /* extra 16 bytes for alignment */
  523. skb = __dev_alloc_skb(REAL_RX_BUF_SIZE+16, gfp);
  524. if (unlikely(!skb))
  525. break;
  526. res = (long)skb->data & 0xf;
  527. res = 0x10 - res;
  528. res &= 0xf;
  529. skb_reserve(skb, res);
  530. skb->dev = ndev;
  531. if (gfp != GFP_ATOMIC)
  532. spin_lock_irqsave(&dev->rx_info.lock, flags);
  533. res = ns83820_add_rx_skb(dev, skb);
  534. if (gfp != GFP_ATOMIC)
  535. spin_unlock_irqrestore(&dev->rx_info.lock, flags);
  536. if (res) {
  537. i = 1;
  538. break;
  539. }
  540. }
  541. if (gfp == GFP_ATOMIC)
  542. spin_unlock_irqrestore(&dev->rx_info.lock, flags);
  543. return i ? 0 : -ENOMEM;
  544. }
  545. static void FASTCALL(rx_refill_atomic(struct net_device *ndev));
  546. static void fastcall rx_refill_atomic(struct net_device *ndev)
  547. {
  548. rx_refill(ndev, GFP_ATOMIC);
  549. }
  550. /* REFILL */
  551. static inline void queue_refill(struct work_struct *work)
  552. {
  553. struct ns83820 *dev = container_of(work, struct ns83820, tq_refill);
  554. struct net_device *ndev = dev->ndev;
  555. rx_refill(ndev, GFP_KERNEL);
  556. if (dev->rx_info.up)
  557. kick_rx(ndev);
  558. }
  559. static inline void clear_rx_desc(struct ns83820 *dev, unsigned i)
  560. {
  561. build_rx_desc(dev, dev->rx_info.descs + (DESC_SIZE * i), 0, 0, CMDSTS_OWN, 0);
  562. }
  563. static void FASTCALL(phy_intr(struct net_device *ndev));
  564. static void fastcall phy_intr(struct net_device *ndev)
  565. {
  566. struct ns83820 *dev = PRIV(ndev);
  567. static const char *speeds[] = { "10", "100", "1000", "1000(?)", "1000F" };
  568. u32 cfg, new_cfg;
  569. u32 tbisr, tanar, tanlpar;
  570. int speed, fullduplex, newlinkstate;
  571. cfg = readl(dev->base + CFG) ^ SPDSTS_POLARITY;
  572. if (dev->CFG_cache & CFG_TBI_EN) {
  573. /* we have an optical transceiver */
  574. tbisr = readl(dev->base + TBISR);
  575. tanar = readl(dev->base + TANAR);
  576. tanlpar = readl(dev->base + TANLPAR);
  577. dprintk("phy_intr: tbisr=%08x, tanar=%08x, tanlpar=%08x\n",
  578. tbisr, tanar, tanlpar);
  579. if ( (fullduplex = (tanlpar & TANAR_FULL_DUP)
  580. && (tanar & TANAR_FULL_DUP)) ) {
  581. /* both of us are full duplex */
  582. writel(readl(dev->base + TXCFG)
  583. | TXCFG_CSI | TXCFG_HBI | TXCFG_ATP,
  584. dev->base + TXCFG);
  585. writel(readl(dev->base + RXCFG) | RXCFG_RX_FD,
  586. dev->base + RXCFG);
  587. /* Light up full duplex LED */
  588. writel(readl(dev->base + GPIOR) | GPIOR_GP1_OUT,
  589. dev->base + GPIOR);
  590. } else if(((tanlpar & TANAR_HALF_DUP)
  591. && (tanar & TANAR_HALF_DUP))
  592. || ((tanlpar & TANAR_FULL_DUP)
  593. && (tanar & TANAR_HALF_DUP))
  594. || ((tanlpar & TANAR_HALF_DUP)
  595. && (tanar & TANAR_FULL_DUP))) {
  596. /* one or both of us are half duplex */
  597. writel((readl(dev->base + TXCFG)
  598. & ~(TXCFG_CSI | TXCFG_HBI)) | TXCFG_ATP,
  599. dev->base + TXCFG);
  600. writel(readl(dev->base + RXCFG) & ~RXCFG_RX_FD,
  601. dev->base + RXCFG);
  602. /* Turn off full duplex LED */
  603. writel(readl(dev->base + GPIOR) & ~GPIOR_GP1_OUT,
  604. dev->base + GPIOR);
  605. }
  606. speed = 4; /* 1000F */
  607. } else {
  608. /* we have a copper transceiver */
  609. new_cfg = dev->CFG_cache & ~(CFG_SB | CFG_MODE_1000 | CFG_SPDSTS);
  610. if (cfg & CFG_SPDSTS1)
  611. new_cfg |= CFG_MODE_1000;
  612. else
  613. new_cfg &= ~CFG_MODE_1000;
  614. speed = ((cfg / CFG_SPDSTS0) & 3);
  615. fullduplex = (cfg & CFG_DUPSTS);
  616. if (fullduplex) {
  617. new_cfg |= CFG_SB;
  618. writel(readl(dev->base + TXCFG)
  619. | TXCFG_CSI | TXCFG_HBI,
  620. dev->base + TXCFG);
  621. writel(readl(dev->base + RXCFG) | RXCFG_RX_FD,
  622. dev->base + RXCFG);
  623. } else {
  624. writel(readl(dev->base + TXCFG)
  625. & ~(TXCFG_CSI | TXCFG_HBI),
  626. dev->base + TXCFG);
  627. writel(readl(dev->base + RXCFG) & ~(RXCFG_RX_FD),
  628. dev->base + RXCFG);
  629. }
  630. if ((cfg & CFG_LNKSTS) &&
  631. ((new_cfg ^ dev->CFG_cache) != 0)) {
  632. writel(new_cfg, dev->base + CFG);
  633. dev->CFG_cache = new_cfg;
  634. }
  635. dev->CFG_cache &= ~CFG_SPDSTS;
  636. dev->CFG_cache |= cfg & CFG_SPDSTS;
  637. }
  638. newlinkstate = (cfg & CFG_LNKSTS) ? LINK_UP : LINK_DOWN;
  639. if (newlinkstate & LINK_UP
  640. && dev->linkstate != newlinkstate) {
  641. netif_start_queue(ndev);
  642. netif_wake_queue(ndev);
  643. printk(KERN_INFO "%s: link now %s mbps, %s duplex and up.\n",
  644. ndev->name,
  645. speeds[speed],
  646. fullduplex ? "full" : "half");
  647. } else if (newlinkstate & LINK_DOWN
  648. && dev->linkstate != newlinkstate) {
  649. netif_stop_queue(ndev);
  650. printk(KERN_INFO "%s: link now down.\n", ndev->name);
  651. }
  652. dev->linkstate = newlinkstate;
  653. }
  654. static int ns83820_setup_rx(struct net_device *ndev)
  655. {
  656. struct ns83820 *dev = PRIV(ndev);
  657. unsigned i;
  658. int ret;
  659. dprintk("ns83820_setup_rx(%p)\n", ndev);
  660. dev->rx_info.idle = 1;
  661. dev->rx_info.next_rx = 0;
  662. dev->rx_info.next_rx_desc = dev->rx_info.descs;
  663. dev->rx_info.next_empty = 0;
  664. for (i=0; i<NR_RX_DESC; i++)
  665. clear_rx_desc(dev, i);
  666. writel(0, dev->base + RXDP_HI);
  667. writel(dev->rx_info.phy_descs, dev->base + RXDP);
  668. ret = rx_refill(ndev, GFP_KERNEL);
  669. if (!ret) {
  670. dprintk("starting receiver\n");
  671. /* prevent the interrupt handler from stomping on us */
  672. spin_lock_irq(&dev->rx_info.lock);
  673. writel(0x0001, dev->base + CCSR);
  674. writel(0, dev->base + RFCR);
  675. writel(0x7fc00000, dev->base + RFCR);
  676. writel(0xffc00000, dev->base + RFCR);
  677. dev->rx_info.up = 1;
  678. phy_intr(ndev);
  679. /* Okay, let it rip */
  680. spin_lock_irq(&dev->misc_lock);
  681. dev->IMR_cache |= ISR_PHY;
  682. dev->IMR_cache |= ISR_RXRCMP;
  683. //dev->IMR_cache |= ISR_RXERR;
  684. //dev->IMR_cache |= ISR_RXOK;
  685. dev->IMR_cache |= ISR_RXORN;
  686. dev->IMR_cache |= ISR_RXSOVR;
  687. dev->IMR_cache |= ISR_RXDESC;
  688. dev->IMR_cache |= ISR_RXIDLE;
  689. dev->IMR_cache |= ISR_TXDESC;
  690. dev->IMR_cache |= ISR_TXIDLE;
  691. writel(dev->IMR_cache, dev->base + IMR);
  692. writel(1, dev->base + IER);
  693. spin_unlock(&dev->misc_lock);
  694. kick_rx(ndev);
  695. spin_unlock_irq(&dev->rx_info.lock);
  696. }
  697. return ret;
  698. }
  699. static void ns83820_cleanup_rx(struct ns83820 *dev)
  700. {
  701. unsigned i;
  702. unsigned long flags;
  703. dprintk("ns83820_cleanup_rx(%p)\n", dev);
  704. /* disable receive interrupts */
  705. spin_lock_irqsave(&dev->misc_lock, flags);
  706. dev->IMR_cache &= ~(ISR_RXOK | ISR_RXDESC | ISR_RXERR | ISR_RXEARLY | ISR_RXIDLE);
  707. writel(dev->IMR_cache, dev->base + IMR);
  708. spin_unlock_irqrestore(&dev->misc_lock, flags);
  709. /* synchronize with the interrupt handler and kill it */
  710. dev->rx_info.up = 0;
  711. synchronize_irq(dev->pci_dev->irq);
  712. /* touch the pci bus... */
  713. readl(dev->base + IMR);
  714. /* assumes the transmitter is already disabled and reset */
  715. writel(0, dev->base + RXDP_HI);
  716. writel(0, dev->base + RXDP);
  717. for (i=0; i<NR_RX_DESC; i++) {
  718. struct sk_buff *skb = dev->rx_info.skbs[i];
  719. dev->rx_info.skbs[i] = NULL;
  720. clear_rx_desc(dev, i);
  721. if (skb)
  722. kfree_skb(skb);
  723. }
  724. }
  725. static void FASTCALL(ns83820_rx_kick(struct net_device *ndev));
  726. static void fastcall ns83820_rx_kick(struct net_device *ndev)
  727. {
  728. struct ns83820 *dev = PRIV(ndev);
  729. /*if (nr_rx_empty(dev) >= NR_RX_DESC/4)*/ {
  730. if (dev->rx_info.up) {
  731. rx_refill_atomic(ndev);
  732. kick_rx(ndev);
  733. }
  734. }
  735. if (dev->rx_info.up && nr_rx_empty(dev) > NR_RX_DESC*3/4)
  736. schedule_work(&dev->tq_refill);
  737. else
  738. kick_rx(ndev);
  739. if (dev->rx_info.idle)
  740. printk(KERN_DEBUG "%s: BAD\n", ndev->name);
  741. }
  742. /* rx_irq
  743. *
  744. */
  745. static void FASTCALL(rx_irq(struct net_device *ndev));
  746. static void fastcall rx_irq(struct net_device *ndev)
  747. {
  748. struct ns83820 *dev = PRIV(ndev);
  749. struct rx_info *info = &dev->rx_info;
  750. unsigned next_rx;
  751. int rx_rc, len;
  752. u32 cmdsts;
  753. __le32 *desc;
  754. unsigned long flags;
  755. int nr = 0;
  756. dprintk("rx_irq(%p)\n", ndev);
  757. dprintk("rxdp: %08x, descs: %08lx next_rx[%d]: %p next_empty[%d]: %p\n",
  758. readl(dev->base + RXDP),
  759. (long)(dev->rx_info.phy_descs),
  760. (int)dev->rx_info.next_rx,
  761. (dev->rx_info.descs + (DESC_SIZE * dev->rx_info.next_rx)),
  762. (int)dev->rx_info.next_empty,
  763. (dev->rx_info.descs + (DESC_SIZE * dev->rx_info.next_empty))
  764. );
  765. spin_lock_irqsave(&info->lock, flags);
  766. if (!info->up)
  767. goto out;
  768. dprintk("walking descs\n");
  769. next_rx = info->next_rx;
  770. desc = info->next_rx_desc;
  771. while ((CMDSTS_OWN & (cmdsts = le32_to_cpu(desc[DESC_CMDSTS]))) &&
  772. (cmdsts != CMDSTS_OWN)) {
  773. struct sk_buff *skb;
  774. u32 extsts = le32_to_cpu(desc[DESC_EXTSTS]);
  775. dma_addr_t bufptr = desc_addr_get(desc + DESC_BUFPTR);
  776. dprintk("cmdsts: %08x\n", cmdsts);
  777. dprintk("link: %08x\n", cpu_to_le32(desc[DESC_LINK]));
  778. dprintk("extsts: %08x\n", extsts);
  779. skb = info->skbs[next_rx];
  780. info->skbs[next_rx] = NULL;
  781. info->next_rx = (next_rx + 1) % NR_RX_DESC;
  782. mb();
  783. clear_rx_desc(dev, next_rx);
  784. pci_unmap_single(dev->pci_dev, bufptr,
  785. RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  786. len = cmdsts & CMDSTS_LEN_MASK;
  787. #ifdef NS83820_VLAN_ACCEL_SUPPORT
  788. /* NH: As was mentioned below, this chip is kinda
  789. * brain dead about vlan tag stripping. Frames
  790. * that are 64 bytes with a vlan header appended
  791. * like arp frames, or pings, are flagged as Runts
  792. * when the tag is stripped and hardware. This
  793. * also means that the OK bit in the descriptor
  794. * is cleared when the frame comes in so we have
  795. * to do a specific length check here to make sure
  796. * the frame would have been ok, had we not stripped
  797. * the tag.
  798. */
  799. if (likely((CMDSTS_OK & cmdsts) ||
  800. ((cmdsts & CMDSTS_RUNT) && len >= 56))) {
  801. #else
  802. if (likely(CMDSTS_OK & cmdsts)) {
  803. #endif
  804. skb_put(skb, len);
  805. if (unlikely(!skb))
  806. goto netdev_mangle_me_harder_failed;
  807. if (cmdsts & CMDSTS_DEST_MULTI)
  808. dev->stats.multicast ++;
  809. dev->stats.rx_packets ++;
  810. dev->stats.rx_bytes += len;
  811. if ((extsts & 0x002a0000) && !(extsts & 0x00540000)) {
  812. skb->ip_summed = CHECKSUM_UNNECESSARY;
  813. } else {
  814. skb->ip_summed = CHECKSUM_NONE;
  815. }
  816. skb->protocol = eth_type_trans(skb, ndev);
  817. #ifdef NS83820_VLAN_ACCEL_SUPPORT
  818. if(extsts & EXTSTS_VPKT) {
  819. unsigned short tag;
  820. tag = ntohs(extsts & EXTSTS_VTG_MASK);
  821. rx_rc = vlan_hwaccel_rx(skb,dev->vlgrp,tag);
  822. } else {
  823. rx_rc = netif_rx(skb);
  824. }
  825. #else
  826. rx_rc = netif_rx(skb);
  827. #endif
  828. if (NET_RX_DROP == rx_rc) {
  829. netdev_mangle_me_harder_failed:
  830. dev->stats.rx_dropped ++;
  831. }
  832. } else {
  833. kfree_skb(skb);
  834. }
  835. nr++;
  836. next_rx = info->next_rx;
  837. desc = info->descs + (DESC_SIZE * next_rx);
  838. }
  839. info->next_rx = next_rx;
  840. info->next_rx_desc = info->descs + (DESC_SIZE * next_rx);
  841. out:
  842. if (0 && !nr) {
  843. Dprintk("dazed: cmdsts_f: %08x\n", cmdsts);
  844. }
  845. spin_unlock_irqrestore(&info->lock, flags);
  846. }
  847. static void rx_action(unsigned long _dev)
  848. {
  849. struct net_device *ndev = (void *)_dev;
  850. struct ns83820 *dev = PRIV(ndev);
  851. rx_irq(ndev);
  852. writel(ihr, dev->base + IHR);
  853. spin_lock_irq(&dev->misc_lock);
  854. dev->IMR_cache |= ISR_RXDESC;
  855. writel(dev->IMR_cache, dev->base + IMR);
  856. spin_unlock_irq(&dev->misc_lock);
  857. rx_irq(ndev);
  858. ns83820_rx_kick(ndev);
  859. }
  860. /* Packet Transmit code
  861. */
  862. static inline void kick_tx(struct ns83820 *dev)
  863. {
  864. dprintk("kick_tx(%p): tx_idx=%d free_idx=%d\n",
  865. dev, dev->tx_idx, dev->tx_free_idx);
  866. writel(CR_TXE, dev->base + CR);
  867. }
  868. /* No spinlock needed on the transmit irq path as the interrupt handler is
  869. * serialized.
  870. */
  871. static void do_tx_done(struct net_device *ndev)
  872. {
  873. struct ns83820 *dev = PRIV(ndev);
  874. u32 cmdsts, tx_done_idx;
  875. __le32 *desc;
  876. dprintk("do_tx_done(%p)\n", ndev);
  877. tx_done_idx = dev->tx_done_idx;
  878. desc = dev->tx_descs + (tx_done_idx * DESC_SIZE);
  879. dprintk("tx_done_idx=%d free_idx=%d cmdsts=%08x\n",
  880. tx_done_idx, dev->tx_free_idx, le32_to_cpu(desc[DESC_CMDSTS]));
  881. while ((tx_done_idx != dev->tx_free_idx) &&
  882. !(CMDSTS_OWN & (cmdsts = le32_to_cpu(desc[DESC_CMDSTS]))) ) {
  883. struct sk_buff *skb;
  884. unsigned len;
  885. dma_addr_t addr;
  886. if (cmdsts & CMDSTS_ERR)
  887. dev->stats.tx_errors ++;
  888. if (cmdsts & CMDSTS_OK)
  889. dev->stats.tx_packets ++;
  890. if (cmdsts & CMDSTS_OK)
  891. dev->stats.tx_bytes += cmdsts & 0xffff;
  892. dprintk("tx_done_idx=%d free_idx=%d cmdsts=%08x\n",
  893. tx_done_idx, dev->tx_free_idx, cmdsts);
  894. skb = dev->tx_skbs[tx_done_idx];
  895. dev->tx_skbs[tx_done_idx] = NULL;
  896. dprintk("done(%p)\n", skb);
  897. len = cmdsts & CMDSTS_LEN_MASK;
  898. addr = desc_addr_get(desc + DESC_BUFPTR);
  899. if (skb) {
  900. pci_unmap_single(dev->pci_dev,
  901. addr,
  902. len,
  903. PCI_DMA_TODEVICE);
  904. dev_kfree_skb_irq(skb);
  905. atomic_dec(&dev->nr_tx_skbs);
  906. } else
  907. pci_unmap_page(dev->pci_dev,
  908. addr,
  909. len,
  910. PCI_DMA_TODEVICE);
  911. tx_done_idx = (tx_done_idx + 1) % NR_TX_DESC;
  912. dev->tx_done_idx = tx_done_idx;
  913. desc[DESC_CMDSTS] = cpu_to_le32(0);
  914. mb();
  915. desc = dev->tx_descs + (tx_done_idx * DESC_SIZE);
  916. }
  917. /* Allow network stack to resume queueing packets after we've
  918. * finished transmitting at least 1/4 of the packets in the queue.
  919. */
  920. if (netif_queue_stopped(ndev) && start_tx_okay(dev)) {
  921. dprintk("start_queue(%p)\n", ndev);
  922. netif_start_queue(ndev);
  923. netif_wake_queue(ndev);
  924. }
  925. }
  926. static void ns83820_cleanup_tx(struct ns83820 *dev)
  927. {
  928. unsigned i;
  929. for (i=0; i<NR_TX_DESC; i++) {
  930. struct sk_buff *skb = dev->tx_skbs[i];
  931. dev->tx_skbs[i] = NULL;
  932. if (skb) {
  933. __le32 *desc = dev->tx_descs + (i * DESC_SIZE);
  934. pci_unmap_single(dev->pci_dev,
  935. desc_addr_get(desc + DESC_BUFPTR),
  936. le32_to_cpu(desc[DESC_CMDSTS]) & CMDSTS_LEN_MASK,
  937. PCI_DMA_TODEVICE);
  938. dev_kfree_skb_irq(skb);
  939. atomic_dec(&dev->nr_tx_skbs);
  940. }
  941. }
  942. memset(dev->tx_descs, 0, NR_TX_DESC * DESC_SIZE * 4);
  943. }
  944. /* transmit routine. This code relies on the network layer serializing
  945. * its calls in, but will run happily in parallel with the interrupt
  946. * handler. This code currently has provisions for fragmenting tx buffers
  947. * while trying to track down a bug in either the zero copy code or
  948. * the tx fifo (hence the MAX_FRAG_LEN).
  949. */
  950. static int ns83820_hard_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  951. {
  952. struct ns83820 *dev = PRIV(ndev);
  953. u32 free_idx, cmdsts, extsts;
  954. int nr_free, nr_frags;
  955. unsigned tx_done_idx, last_idx;
  956. dma_addr_t buf;
  957. unsigned len;
  958. skb_frag_t *frag;
  959. int stopped = 0;
  960. int do_intr = 0;
  961. volatile __le32 *first_desc;
  962. dprintk("ns83820_hard_start_xmit\n");
  963. nr_frags = skb_shinfo(skb)->nr_frags;
  964. again:
  965. if (unlikely(dev->CFG_cache & CFG_LNKSTS)) {
  966. netif_stop_queue(ndev);
  967. if (unlikely(dev->CFG_cache & CFG_LNKSTS))
  968. return 1;
  969. netif_start_queue(ndev);
  970. }
  971. last_idx = free_idx = dev->tx_free_idx;
  972. tx_done_idx = dev->tx_done_idx;
  973. nr_free = (tx_done_idx + NR_TX_DESC-2 - free_idx) % NR_TX_DESC;
  974. nr_free -= 1;
  975. if (nr_free <= nr_frags) {
  976. dprintk("stop_queue - not enough(%p)\n", ndev);
  977. netif_stop_queue(ndev);
  978. /* Check again: we may have raced with a tx done irq */
  979. if (dev->tx_done_idx != tx_done_idx) {
  980. dprintk("restart queue(%p)\n", ndev);
  981. netif_start_queue(ndev);
  982. goto again;
  983. }
  984. return 1;
  985. }
  986. if (free_idx == dev->tx_intr_idx) {
  987. do_intr = 1;
  988. dev->tx_intr_idx = (dev->tx_intr_idx + NR_TX_DESC/4) % NR_TX_DESC;
  989. }
  990. nr_free -= nr_frags;
  991. if (nr_free < MIN_TX_DESC_FREE) {
  992. dprintk("stop_queue - last entry(%p)\n", ndev);
  993. netif_stop_queue(ndev);
  994. stopped = 1;
  995. }
  996. frag = skb_shinfo(skb)->frags;
  997. if (!nr_frags)
  998. frag = NULL;
  999. extsts = 0;
  1000. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1001. extsts |= EXTSTS_IPPKT;
  1002. if (IPPROTO_TCP == skb->nh.iph->protocol)
  1003. extsts |= EXTSTS_TCPPKT;
  1004. else if (IPPROTO_UDP == skb->nh.iph->protocol)
  1005. extsts |= EXTSTS_UDPPKT;
  1006. }
  1007. #ifdef NS83820_VLAN_ACCEL_SUPPORT
  1008. if(vlan_tx_tag_present(skb)) {
  1009. /* fetch the vlan tag info out of the
  1010. * ancilliary data if the vlan code
  1011. * is using hw vlan acceleration
  1012. */
  1013. short tag = vlan_tx_tag_get(skb);
  1014. extsts |= (EXTSTS_VPKT | htons(tag));
  1015. }
  1016. #endif
  1017. len = skb->len;
  1018. if (nr_frags)
  1019. len -= skb->data_len;
  1020. buf = pci_map_single(dev->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  1021. first_desc = dev->tx_descs + (free_idx * DESC_SIZE);
  1022. for (;;) {
  1023. volatile __le32 *desc = dev->tx_descs + (free_idx * DESC_SIZE);
  1024. dprintk("frag[%3u]: %4u @ 0x%08Lx\n", free_idx, len,
  1025. (unsigned long long)buf);
  1026. last_idx = free_idx;
  1027. free_idx = (free_idx + 1) % NR_TX_DESC;
  1028. desc[DESC_LINK] = cpu_to_le32(dev->tx_phy_descs + (free_idx * DESC_SIZE * 4));
  1029. desc_addr_set(desc + DESC_BUFPTR, buf);
  1030. desc[DESC_EXTSTS] = cpu_to_le32(extsts);
  1031. cmdsts = ((nr_frags) ? CMDSTS_MORE : do_intr ? CMDSTS_INTR : 0);
  1032. cmdsts |= (desc == first_desc) ? 0 : CMDSTS_OWN;
  1033. cmdsts |= len;
  1034. desc[DESC_CMDSTS] = cpu_to_le32(cmdsts);
  1035. if (!nr_frags)
  1036. break;
  1037. buf = pci_map_page(dev->pci_dev, frag->page,
  1038. frag->page_offset,
  1039. frag->size, PCI_DMA_TODEVICE);
  1040. dprintk("frag: buf=%08Lx page=%08lx offset=%08lx\n",
  1041. (long long)buf, (long) page_to_pfn(frag->page),
  1042. frag->page_offset);
  1043. len = frag->size;
  1044. frag++;
  1045. nr_frags--;
  1046. }
  1047. dprintk("done pkt\n");
  1048. spin_lock_irq(&dev->tx_lock);
  1049. dev->tx_skbs[last_idx] = skb;
  1050. first_desc[DESC_CMDSTS] |= cpu_to_le32(CMDSTS_OWN);
  1051. dev->tx_free_idx = free_idx;
  1052. atomic_inc(&dev->nr_tx_skbs);
  1053. spin_unlock_irq(&dev->tx_lock);
  1054. kick_tx(dev);
  1055. /* Check again: we may have raced with a tx done irq */
  1056. if (stopped && (dev->tx_done_idx != tx_done_idx) && start_tx_okay(dev))
  1057. netif_start_queue(ndev);
  1058. /* set the transmit start time to catch transmit timeouts */
  1059. ndev->trans_start = jiffies;
  1060. return 0;
  1061. }
  1062. static void ns83820_update_stats(struct ns83820 *dev)
  1063. {
  1064. u8 __iomem *base = dev->base;
  1065. /* the DP83820 will freeze counters, so we need to read all of them */
  1066. dev->stats.rx_errors += readl(base + 0x60) & 0xffff;
  1067. dev->stats.rx_crc_errors += readl(base + 0x64) & 0xffff;
  1068. dev->stats.rx_missed_errors += readl(base + 0x68) & 0xffff;
  1069. dev->stats.rx_frame_errors += readl(base + 0x6c) & 0xffff;
  1070. /*dev->stats.rx_symbol_errors +=*/ readl(base + 0x70);
  1071. dev->stats.rx_length_errors += readl(base + 0x74) & 0xffff;
  1072. dev->stats.rx_length_errors += readl(base + 0x78) & 0xffff;
  1073. /*dev->stats.rx_badopcode_errors += */ readl(base + 0x7c);
  1074. /*dev->stats.rx_pause_count += */ readl(base + 0x80);
  1075. /*dev->stats.tx_pause_count += */ readl(base + 0x84);
  1076. dev->stats.tx_carrier_errors += readl(base + 0x88) & 0xff;
  1077. }
  1078. static struct net_device_stats *ns83820_get_stats(struct net_device *ndev)
  1079. {
  1080. struct ns83820 *dev = PRIV(ndev);
  1081. /* somewhat overkill */
  1082. spin_lock_irq(&dev->misc_lock);
  1083. ns83820_update_stats(dev);
  1084. spin_unlock_irq(&dev->misc_lock);
  1085. return &dev->stats;
  1086. }
  1087. static void ns83820_get_drvinfo(struct net_device *ndev, struct ethtool_drvinfo *info)
  1088. {
  1089. struct ns83820 *dev = PRIV(ndev);
  1090. strcpy(info->driver, "ns83820");
  1091. strcpy(info->version, VERSION);
  1092. strcpy(info->bus_info, pci_name(dev->pci_dev));
  1093. }
  1094. static u32 ns83820_get_link(struct net_device *ndev)
  1095. {
  1096. struct ns83820 *dev = PRIV(ndev);
  1097. u32 cfg = readl(dev->base + CFG) ^ SPDSTS_POLARITY;
  1098. return cfg & CFG_LNKSTS ? 1 : 0;
  1099. }
  1100. static const struct ethtool_ops ops = {
  1101. .get_drvinfo = ns83820_get_drvinfo,
  1102. .get_link = ns83820_get_link
  1103. };
  1104. /* this function is called in irq context from the ISR */
  1105. static void ns83820_mib_isr(struct ns83820 *dev)
  1106. {
  1107. unsigned long flags;
  1108. spin_lock_irqsave(&dev->misc_lock, flags);
  1109. ns83820_update_stats(dev);
  1110. spin_unlock_irqrestore(&dev->misc_lock, flags);
  1111. }
  1112. static void ns83820_do_isr(struct net_device *ndev, u32 isr);
  1113. static irqreturn_t ns83820_irq(int foo, void *data)
  1114. {
  1115. struct net_device *ndev = data;
  1116. struct ns83820 *dev = PRIV(ndev);
  1117. u32 isr;
  1118. dprintk("ns83820_irq(%p)\n", ndev);
  1119. dev->ihr = 0;
  1120. isr = readl(dev->base + ISR);
  1121. dprintk("irq: %08x\n", isr);
  1122. ns83820_do_isr(ndev, isr);
  1123. return IRQ_HANDLED;
  1124. }
  1125. static void ns83820_do_isr(struct net_device *ndev, u32 isr)
  1126. {
  1127. struct ns83820 *dev = PRIV(ndev);
  1128. unsigned long flags;
  1129. #ifdef DEBUG
  1130. if (isr & ~(ISR_PHY | ISR_RXDESC | ISR_RXEARLY | ISR_RXOK | ISR_RXERR | ISR_TXIDLE | ISR_TXOK | ISR_TXDESC))
  1131. Dprintk("odd isr? 0x%08x\n", isr);
  1132. #endif
  1133. if (ISR_RXIDLE & isr) {
  1134. dev->rx_info.idle = 1;
  1135. Dprintk("oh dear, we are idle\n");
  1136. ns83820_rx_kick(ndev);
  1137. }
  1138. if ((ISR_RXDESC | ISR_RXOK) & isr) {
  1139. prefetch(dev->rx_info.next_rx_desc);
  1140. spin_lock_irqsave(&dev->misc_lock, flags);
  1141. dev->IMR_cache &= ~(ISR_RXDESC | ISR_RXOK);
  1142. writel(dev->IMR_cache, dev->base + IMR);
  1143. spin_unlock_irqrestore(&dev->misc_lock, flags);
  1144. tasklet_schedule(&dev->rx_tasklet);
  1145. //rx_irq(ndev);
  1146. //writel(4, dev->base + IHR);
  1147. }
  1148. if ((ISR_RXIDLE | ISR_RXORN | ISR_RXDESC | ISR_RXOK | ISR_RXERR) & isr)
  1149. ns83820_rx_kick(ndev);
  1150. if (unlikely(ISR_RXSOVR & isr)) {
  1151. //printk("overrun: rxsovr\n");
  1152. dev->stats.rx_fifo_errors ++;
  1153. }
  1154. if (unlikely(ISR_RXORN & isr)) {
  1155. //printk("overrun: rxorn\n");
  1156. dev->stats.rx_fifo_errors ++;
  1157. }
  1158. if ((ISR_RXRCMP & isr) && dev->rx_info.up)
  1159. writel(CR_RXE, dev->base + CR);
  1160. if (ISR_TXIDLE & isr) {
  1161. u32 txdp;
  1162. txdp = readl(dev->base + TXDP);
  1163. dprintk("txdp: %08x\n", txdp);
  1164. txdp -= dev->tx_phy_descs;
  1165. dev->tx_idx = txdp / (DESC_SIZE * 4);
  1166. if (dev->tx_idx >= NR_TX_DESC) {
  1167. printk(KERN_ALERT "%s: BUG -- txdp out of range\n", ndev->name);
  1168. dev->tx_idx = 0;
  1169. }
  1170. /* The may have been a race between a pci originated read
  1171. * and the descriptor update from the cpu. Just in case,
  1172. * kick the transmitter if the hardware thinks it is on a
  1173. * different descriptor than we are.
  1174. */
  1175. if (dev->tx_idx != dev->tx_free_idx)
  1176. kick_tx(dev);
  1177. }
  1178. /* Defer tx ring processing until more than a minimum amount of
  1179. * work has accumulated
  1180. */
  1181. if ((ISR_TXDESC | ISR_TXIDLE | ISR_TXOK | ISR_TXERR) & isr) {
  1182. spin_lock_irqsave(&dev->tx_lock, flags);
  1183. do_tx_done(ndev);
  1184. spin_unlock_irqrestore(&dev->tx_lock, flags);
  1185. /* Disable TxOk if there are no outstanding tx packets.
  1186. */
  1187. if ((dev->tx_done_idx == dev->tx_free_idx) &&
  1188. (dev->IMR_cache & ISR_TXOK)) {
  1189. spin_lock_irqsave(&dev->misc_lock, flags);
  1190. dev->IMR_cache &= ~ISR_TXOK;
  1191. writel(dev->IMR_cache, dev->base + IMR);
  1192. spin_unlock_irqrestore(&dev->misc_lock, flags);
  1193. }
  1194. }
  1195. /* The TxIdle interrupt can come in before the transmit has
  1196. * completed. Normally we reap packets off of the combination
  1197. * of TxDesc and TxIdle and leave TxOk disabled (since it
  1198. * occurs on every packet), but when no further irqs of this
  1199. * nature are expected, we must enable TxOk.
  1200. */
  1201. if ((ISR_TXIDLE & isr) && (dev->tx_done_idx != dev->tx_free_idx)) {
  1202. spin_lock_irqsave(&dev->misc_lock, flags);
  1203. dev->IMR_cache |= ISR_TXOK;
  1204. writel(dev->IMR_cache, dev->base + IMR);
  1205. spin_unlock_irqrestore(&dev->misc_lock, flags);
  1206. }
  1207. /* MIB interrupt: one of the statistics counters is about to overflow */
  1208. if (unlikely(ISR_MIB & isr))
  1209. ns83820_mib_isr(dev);
  1210. /* PHY: Link up/down/negotiation state change */
  1211. if (unlikely(ISR_PHY & isr))
  1212. phy_intr(ndev);
  1213. #if 0 /* Still working on the interrupt mitigation strategy */
  1214. if (dev->ihr)
  1215. writel(dev->ihr, dev->base + IHR);
  1216. #endif
  1217. }
  1218. static void ns83820_do_reset(struct ns83820 *dev, u32 which)
  1219. {
  1220. Dprintk("resetting chip...\n");
  1221. writel(which, dev->base + CR);
  1222. do {
  1223. schedule();
  1224. } while (readl(dev->base + CR) & which);
  1225. Dprintk("okay!\n");
  1226. }
  1227. static int ns83820_stop(struct net_device *ndev)
  1228. {
  1229. struct ns83820 *dev = PRIV(ndev);
  1230. /* FIXME: protect against interrupt handler? */
  1231. del_timer_sync(&dev->tx_watchdog);
  1232. /* disable interrupts */
  1233. writel(0, dev->base + IMR);
  1234. writel(0, dev->base + IER);
  1235. readl(dev->base + IER);
  1236. dev->rx_info.up = 0;
  1237. synchronize_irq(dev->pci_dev->irq);
  1238. ns83820_do_reset(dev, CR_RST);
  1239. synchronize_irq(dev->pci_dev->irq);
  1240. spin_lock_irq(&dev->misc_lock);
  1241. dev->IMR_cache &= ~(ISR_TXURN | ISR_TXIDLE | ISR_TXERR | ISR_TXDESC | ISR_TXOK);
  1242. spin_unlock_irq(&dev->misc_lock);
  1243. ns83820_cleanup_rx(dev);
  1244. ns83820_cleanup_tx(dev);
  1245. return 0;
  1246. }
  1247. static void ns83820_tx_timeout(struct net_device *ndev)
  1248. {
  1249. struct ns83820 *dev = PRIV(ndev);
  1250. u32 tx_done_idx;
  1251. __le32 *desc;
  1252. unsigned long flags;
  1253. spin_lock_irqsave(&dev->tx_lock, flags);
  1254. tx_done_idx = dev->tx_done_idx;
  1255. desc = dev->tx_descs + (tx_done_idx * DESC_SIZE);
  1256. printk(KERN_INFO "%s: tx_timeout: tx_done_idx=%d free_idx=%d cmdsts=%08x\n",
  1257. ndev->name,
  1258. tx_done_idx, dev->tx_free_idx, le32_to_cpu(desc[DESC_CMDSTS]));
  1259. #if defined(DEBUG)
  1260. {
  1261. u32 isr;
  1262. isr = readl(dev->base + ISR);
  1263. printk("irq: %08x imr: %08x\n", isr, dev->IMR_cache);
  1264. ns83820_do_isr(ndev, isr);
  1265. }
  1266. #endif
  1267. do_tx_done(ndev);
  1268. tx_done_idx = dev->tx_done_idx;
  1269. desc = dev->tx_descs + (tx_done_idx * DESC_SIZE);
  1270. printk(KERN_INFO "%s: after: tx_done_idx=%d free_idx=%d cmdsts=%08x\n",
  1271. ndev->name,
  1272. tx_done_idx, dev->tx_free_idx, le32_to_cpu(desc[DESC_CMDSTS]));
  1273. spin_unlock_irqrestore(&dev->tx_lock, flags);
  1274. }
  1275. static void ns83820_tx_watch(unsigned long data)
  1276. {
  1277. struct net_device *ndev = (void *)data;
  1278. struct ns83820 *dev = PRIV(ndev);
  1279. #if defined(DEBUG)
  1280. printk("ns83820_tx_watch: %u %u %d\n",
  1281. dev->tx_done_idx, dev->tx_free_idx, atomic_read(&dev->nr_tx_skbs)
  1282. );
  1283. #endif
  1284. if (time_after(jiffies, ndev->trans_start + 1*HZ) &&
  1285. dev->tx_done_idx != dev->tx_free_idx) {
  1286. printk(KERN_DEBUG "%s: ns83820_tx_watch: %u %u %d\n",
  1287. ndev->name,
  1288. dev->tx_done_idx, dev->tx_free_idx,
  1289. atomic_read(&dev->nr_tx_skbs));
  1290. ns83820_tx_timeout(ndev);
  1291. }
  1292. mod_timer(&dev->tx_watchdog, jiffies + 2*HZ);
  1293. }
  1294. static int ns83820_open(struct net_device *ndev)
  1295. {
  1296. struct ns83820 *dev = PRIV(ndev);
  1297. unsigned i;
  1298. u32 desc;
  1299. int ret;
  1300. dprintk("ns83820_open\n");
  1301. writel(0, dev->base + PQCR);
  1302. ret = ns83820_setup_rx(ndev);
  1303. if (ret)
  1304. goto failed;
  1305. memset(dev->tx_descs, 0, 4 * NR_TX_DESC * DESC_SIZE);
  1306. for (i=0; i<NR_TX_DESC; i++) {
  1307. dev->tx_descs[(i * DESC_SIZE) + DESC_LINK]
  1308. = cpu_to_le32(
  1309. dev->tx_phy_descs
  1310. + ((i+1) % NR_TX_DESC) * DESC_SIZE * 4);
  1311. }
  1312. dev->tx_idx = 0;
  1313. dev->tx_done_idx = 0;
  1314. desc = dev->tx_phy_descs;
  1315. writel(0, dev->base + TXDP_HI);
  1316. writel(desc, dev->base + TXDP);
  1317. init_timer(&dev->tx_watchdog);
  1318. dev->tx_watchdog.data = (unsigned long)ndev;
  1319. dev->tx_watchdog.function = ns83820_tx_watch;
  1320. mod_timer(&dev->tx_watchdog, jiffies + 2*HZ);
  1321. netif_start_queue(ndev); /* FIXME: wait for phy to come up */
  1322. return 0;
  1323. failed:
  1324. ns83820_stop(ndev);
  1325. return ret;
  1326. }
  1327. static void ns83820_getmac(struct ns83820 *dev, u8 *mac)
  1328. {
  1329. unsigned i;
  1330. for (i=0; i<3; i++) {
  1331. u32 data;
  1332. /* Read from the perfect match memory: this is loaded by
  1333. * the chip from the EEPROM via the EELOAD self test.
  1334. */
  1335. writel(i*2, dev->base + RFCR);
  1336. data = readl(dev->base + RFDR);
  1337. *mac++ = data;
  1338. *mac++ = data >> 8;
  1339. }
  1340. }
  1341. static int ns83820_change_mtu(struct net_device *ndev, int new_mtu)
  1342. {
  1343. if (new_mtu > RX_BUF_SIZE)
  1344. return -EINVAL;
  1345. ndev->mtu = new_mtu;
  1346. return 0;
  1347. }
  1348. static void ns83820_set_multicast(struct net_device *ndev)
  1349. {
  1350. struct ns83820 *dev = PRIV(ndev);
  1351. u8 __iomem *rfcr = dev->base + RFCR;
  1352. u32 and_mask = 0xffffffff;
  1353. u32 or_mask = 0;
  1354. u32 val;
  1355. if (ndev->flags & IFF_PROMISC)
  1356. or_mask |= RFCR_AAU | RFCR_AAM;
  1357. else
  1358. and_mask &= ~(RFCR_AAU | RFCR_AAM);
  1359. if (ndev->flags & IFF_ALLMULTI)
  1360. or_mask |= RFCR_AAM;
  1361. else
  1362. and_mask &= ~RFCR_AAM;
  1363. spin_lock_irq(&dev->misc_lock);
  1364. val = (readl(rfcr) & and_mask) | or_mask;
  1365. /* Ramit : RFCR Write Fix doc says RFEN must be 0 modify other bits */
  1366. writel(val & ~RFCR_RFEN, rfcr);
  1367. writel(val, rfcr);
  1368. spin_unlock_irq(&dev->misc_lock);
  1369. }
  1370. static void ns83820_run_bist(struct net_device *ndev, const char *name, u32 enable, u32 done, u32 fail)
  1371. {
  1372. struct ns83820 *dev = PRIV(ndev);
  1373. int timed_out = 0;
  1374. unsigned long start;
  1375. u32 status;
  1376. int loops = 0;
  1377. dprintk("%s: start %s\n", ndev->name, name);
  1378. start = jiffies;
  1379. writel(enable, dev->base + PTSCR);
  1380. for (;;) {
  1381. loops++;
  1382. status = readl(dev->base + PTSCR);
  1383. if (!(status & enable))
  1384. break;
  1385. if (status & done)
  1386. break;
  1387. if (status & fail)
  1388. break;
  1389. if (time_after_eq(jiffies, start + HZ)) {
  1390. timed_out = 1;
  1391. break;
  1392. }
  1393. schedule_timeout_uninterruptible(1);
  1394. }
  1395. if (status & fail)
  1396. printk(KERN_INFO "%s: %s failed! (0x%08x & 0x%08x)\n",
  1397. ndev->name, name, status, fail);
  1398. else if (timed_out)
  1399. printk(KERN_INFO "%s: run_bist %s timed out! (%08x)\n",
  1400. ndev->name, name, status);
  1401. dprintk("%s: done %s in %d loops\n", ndev->name, name, loops);
  1402. }
  1403. #ifdef PHY_CODE_IS_FINISHED
  1404. static void ns83820_mii_write_bit(struct ns83820 *dev, int bit)
  1405. {
  1406. /* drive MDC low */
  1407. dev->MEAR_cache &= ~MEAR_MDC;
  1408. writel(dev->MEAR_cache, dev->base + MEAR);
  1409. readl(dev->base + MEAR);
  1410. /* enable output, set bit */
  1411. dev->MEAR_cache |= MEAR_MDDIR;
  1412. if (bit)
  1413. dev->MEAR_cache |= MEAR_MDIO;
  1414. else
  1415. dev->MEAR_cache &= ~MEAR_MDIO;
  1416. /* set the output bit */
  1417. writel(dev->MEAR_cache, dev->base + MEAR);
  1418. readl(dev->base + MEAR);
  1419. /* Wait. Max clock rate is 2.5MHz, this way we come in under 1MHz */
  1420. udelay(1);
  1421. /* drive MDC high causing the data bit to be latched */
  1422. dev->MEAR_cache |= MEAR_MDC;
  1423. writel(dev->MEAR_cache, dev->base + MEAR);
  1424. readl(dev->base + MEAR);
  1425. /* Wait again... */
  1426. udelay(1);
  1427. }
  1428. static int ns83820_mii_read_bit(struct ns83820 *dev)
  1429. {
  1430. int bit;
  1431. /* drive MDC low, disable output */
  1432. dev->MEAR_cache &= ~MEAR_MDC;
  1433. dev->MEAR_cache &= ~MEAR_MDDIR;
  1434. writel(dev->MEAR_cache, dev->base + MEAR);
  1435. readl(dev->base + MEAR);
  1436. /* Wait. Max clock rate is 2.5MHz, this way we come in under 1MHz */
  1437. udelay(1);
  1438. /* drive MDC high causing the data bit to be latched */
  1439. bit = (readl(dev->base + MEAR) & MEAR_MDIO) ? 1 : 0;
  1440. dev->MEAR_cache |= MEAR_MDC;
  1441. writel(dev->MEAR_cache, dev->base + MEAR);
  1442. /* Wait again... */
  1443. udelay(1);
  1444. return bit;
  1445. }
  1446. static unsigned ns83820_mii_read_reg(struct ns83820 *dev, unsigned phy, unsigned reg)
  1447. {
  1448. unsigned data = 0;
  1449. int i;
  1450. /* read some garbage so that we eventually sync up */
  1451. for (i=0; i<64; i++)
  1452. ns83820_mii_read_bit(dev);
  1453. ns83820_mii_write_bit(dev, 0); /* start */
  1454. ns83820_mii_write_bit(dev, 1);
  1455. ns83820_mii_write_bit(dev, 1); /* opcode read */
  1456. ns83820_mii_write_bit(dev, 0);
  1457. /* write out the phy address: 5 bits, msb first */
  1458. for (i=0; i<5; i++)
  1459. ns83820_mii_write_bit(dev, phy & (0x10 >> i));
  1460. /* write out the register address, 5 bits, msb first */
  1461. for (i=0; i<5; i++)
  1462. ns83820_mii_write_bit(dev, reg & (0x10 >> i));
  1463. ns83820_mii_read_bit(dev); /* turn around cycles */
  1464. ns83820_mii_read_bit(dev);
  1465. /* read in the register data, 16 bits msb first */
  1466. for (i=0; i<16; i++) {
  1467. data <<= 1;
  1468. data |= ns83820_mii_read_bit(dev);
  1469. }
  1470. return data;
  1471. }
  1472. static unsigned ns83820_mii_write_reg(struct ns83820 *dev, unsigned phy, unsigned reg, unsigned data)
  1473. {
  1474. int i;
  1475. /* read some garbage so that we eventually sync up */
  1476. for (i=0; i<64; i++)
  1477. ns83820_mii_read_bit(dev);
  1478. ns83820_mii_write_bit(dev, 0); /* start */
  1479. ns83820_mii_write_bit(dev, 1);
  1480. ns83820_mii_write_bit(dev, 0); /* opcode read */
  1481. ns83820_mii_write_bit(dev, 1);
  1482. /* write out the phy address: 5 bits, msb first */
  1483. for (i=0; i<5; i++)
  1484. ns83820_mii_write_bit(dev, phy & (0x10 >> i));
  1485. /* write out the register address, 5 bits, msb first */
  1486. for (i=0; i<5; i++)
  1487. ns83820_mii_write_bit(dev, reg & (0x10 >> i));
  1488. ns83820_mii_read_bit(dev); /* turn around cycles */
  1489. ns83820_mii_read_bit(dev);
  1490. /* read in the register data, 16 bits msb first */
  1491. for (i=0; i<16; i++)
  1492. ns83820_mii_write_bit(dev, (data >> (15 - i)) & 1);
  1493. return data;
  1494. }
  1495. static void ns83820_probe_phy(struct net_device *ndev)
  1496. {
  1497. struct ns83820 *dev = PRIV(ndev);
  1498. static int first;
  1499. int i;
  1500. #define MII_PHYIDR1 0x02
  1501. #define MII_PHYIDR2 0x03
  1502. #if 0
  1503. if (!first) {
  1504. unsigned tmp;
  1505. ns83820_mii_read_reg(dev, 1, 0x09);
  1506. ns83820_mii_write_reg(dev, 1, 0x10, 0x0d3e);
  1507. tmp = ns83820_mii_read_reg(dev, 1, 0x00);
  1508. ns83820_mii_write_reg(dev, 1, 0x00, tmp | 0x8000);
  1509. udelay(1300);
  1510. ns83820_mii_read_reg(dev, 1, 0x09);
  1511. }
  1512. #endif
  1513. first = 1;
  1514. for (i=1; i<2; i++) {
  1515. int j;
  1516. unsigned a, b;
  1517. a = ns83820_mii_read_reg(dev, i, MII_PHYIDR1);
  1518. b = ns83820_mii_read_reg(dev, i, MII_PHYIDR2);
  1519. //printk("%s: phy %d: 0x%04x 0x%04x\n",
  1520. // ndev->name, i, a, b);
  1521. for (j=0; j<0x16; j+=4) {
  1522. dprintk("%s: [0x%02x] %04x %04x %04x %04x\n",
  1523. ndev->name, j,
  1524. ns83820_mii_read_reg(dev, i, 0 + j),
  1525. ns83820_mii_read_reg(dev, i, 1 + j),
  1526. ns83820_mii_read_reg(dev, i, 2 + j),
  1527. ns83820_mii_read_reg(dev, i, 3 + j)
  1528. );
  1529. }
  1530. }
  1531. {
  1532. unsigned a, b;
  1533. /* read firmware version: memory addr is 0x8402 and 0x8403 */
  1534. ns83820_mii_write_reg(dev, 1, 0x16, 0x000d);
  1535. ns83820_mii_write_reg(dev, 1, 0x1e, 0x810e);
  1536. a = ns83820_mii_read_reg(dev, 1, 0x1d);
  1537. ns83820_mii_write_reg(dev, 1, 0x16, 0x000d);
  1538. ns83820_mii_write_reg(dev, 1, 0x1e, 0x810e);
  1539. b = ns83820_mii_read_reg(dev, 1, 0x1d);
  1540. dprintk("version: 0x%04x 0x%04x\n", a, b);
  1541. }
  1542. }
  1543. #endif
  1544. static int __devinit ns83820_init_one(struct pci_dev *pci_dev, const struct pci_device_id *id)
  1545. {
  1546. struct net_device *ndev;
  1547. struct ns83820 *dev;
  1548. long addr;
  1549. int err;
  1550. int using_dac = 0;
  1551. /* See if we can set the dma mask early on; failure is fatal. */
  1552. if (sizeof(dma_addr_t) == 8 &&
  1553. !pci_set_dma_mask(pci_dev, DMA_64BIT_MASK)) {
  1554. using_dac = 1;
  1555. } else if (!pci_set_dma_mask(pci_dev, DMA_32BIT_MASK)) {
  1556. using_dac = 0;
  1557. } else {
  1558. dev_warn(&pci_dev->dev, "pci_set_dma_mask failed!\n");
  1559. return -ENODEV;
  1560. }
  1561. ndev = alloc_etherdev(sizeof(struct ns83820));
  1562. dev = PRIV(ndev);
  1563. dev->ndev = ndev;
  1564. err = -ENOMEM;
  1565. if (!dev)
  1566. goto out;
  1567. spin_lock_init(&dev->rx_info.lock);
  1568. spin_lock_init(&dev->tx_lock);
  1569. spin_lock_init(&dev->misc_lock);
  1570. dev->pci_dev = pci_dev;
  1571. SET_MODULE_OWNER(ndev);
  1572. SET_NETDEV_DEV(ndev, &pci_dev->dev);
  1573. INIT_WORK(&dev->tq_refill, queue_refill);
  1574. tasklet_init(&dev->rx_tasklet, rx_action, (unsigned long)ndev);
  1575. err = pci_enable_device(pci_dev);
  1576. if (err) {
  1577. dev_info(&pci_dev->dev, "pci_enable_dev failed: %d\n", err);
  1578. goto out_free;
  1579. }
  1580. pci_set_master(pci_dev);
  1581. addr = pci_resource_start(pci_dev, 1);
  1582. dev->base = ioremap_nocache(addr, PAGE_SIZE);
  1583. dev->tx_descs = pci_alloc_consistent(pci_dev,
  1584. 4 * DESC_SIZE * NR_TX_DESC, &dev->tx_phy_descs);
  1585. dev->rx_info.descs = pci_alloc_consistent(pci_dev,
  1586. 4 * DESC_SIZE * NR_RX_DESC, &dev->rx_info.phy_descs);
  1587. err = -ENOMEM;
  1588. if (!dev->base || !dev->tx_descs || !dev->rx_info.descs)
  1589. goto out_disable;
  1590. dprintk("%p: %08lx %p: %08lx\n",
  1591. dev->tx_descs, (long)dev->tx_phy_descs,
  1592. dev->rx_info.descs, (long)dev->rx_info.phy_descs);
  1593. /* disable interrupts */
  1594. writel(0, dev->base + IMR);
  1595. writel(0, dev->base + IER);
  1596. readl(dev->base + IER);
  1597. dev->IMR_cache = 0;
  1598. err = request_irq(pci_dev->irq, ns83820_irq, IRQF_SHARED,
  1599. DRV_NAME, ndev);
  1600. if (err) {
  1601. dev_info(&pci_dev->dev, "unable to register irq %d, err %d\n",
  1602. pci_dev->irq, err);
  1603. goto out_disable;
  1604. }
  1605. /*
  1606. * FIXME: we are holding rtnl_lock() over obscenely long area only
  1607. * because some of the setup code uses dev->name. It's Wrong(tm) -
  1608. * we should be using driver-specific names for all that stuff.
  1609. * For now that will do, but we really need to come back and kill
  1610. * most of the dev_alloc_name() users later.
  1611. */
  1612. rtnl_lock();
  1613. err = dev_alloc_name(ndev, ndev->name);
  1614. if (err < 0) {
  1615. dev_info(&pci_dev->dev, "unable to get netdev name: %d\n", err);
  1616. goto out_free_irq;
  1617. }
  1618. printk("%s: ns83820.c: 0x22c: %08x, subsystem: %04x:%04x\n",
  1619. ndev->name, le32_to_cpu(readl(dev->base + 0x22c)),
  1620. pci_dev->subsystem_vendor, pci_dev->subsystem_device);
  1621. ndev->open = ns83820_open;
  1622. ndev->stop = ns83820_stop;
  1623. ndev->hard_start_xmit = ns83820_hard_start_xmit;
  1624. ndev->get_stats = ns83820_get_stats;
  1625. ndev->change_mtu = ns83820_change_mtu;
  1626. ndev->set_multicast_list = ns83820_set_multicast;
  1627. SET_ETHTOOL_OPS(ndev, &ops);
  1628. ndev->tx_timeout = ns83820_tx_timeout;
  1629. ndev->watchdog_timeo = 5 * HZ;
  1630. pci_set_drvdata(pci_dev, ndev);
  1631. ns83820_do_reset(dev, CR_RST);
  1632. /* Must reset the ram bist before running it */
  1633. writel(PTSCR_RBIST_RST, dev->base + PTSCR);
  1634. ns83820_run_bist(ndev, "sram bist", PTSCR_RBIST_EN,
  1635. PTSCR_RBIST_DONE, PTSCR_RBIST_FAIL);
  1636. ns83820_run_bist(ndev, "eeprom bist", PTSCR_EEBIST_EN, 0,
  1637. PTSCR_EEBIST_FAIL);
  1638. ns83820_run_bist(ndev, "eeprom load", PTSCR_EELOAD_EN, 0, 0);
  1639. /* I love config registers */
  1640. dev->CFG_cache = readl(dev->base + CFG);
  1641. if ((dev->CFG_cache & CFG_PCI64_DET)) {
  1642. printk(KERN_INFO "%s: detected 64 bit PCI data bus.\n",
  1643. ndev->name);
  1644. /*dev->CFG_cache |= CFG_DATA64_EN;*/
  1645. if (!(dev->CFG_cache & CFG_DATA64_EN))
  1646. printk(KERN_INFO "%s: EEPROM did not enable 64 bit bus. Disabled.\n",
  1647. ndev->name);
  1648. } else
  1649. dev->CFG_cache &= ~(CFG_DATA64_EN);
  1650. dev->CFG_cache &= (CFG_TBI_EN | CFG_MRM_DIS | CFG_MWI_DIS |
  1651. CFG_T64ADDR | CFG_DATA64_EN | CFG_EXT_125 |
  1652. CFG_M64ADDR);
  1653. dev->CFG_cache |= CFG_PINT_DUPSTS | CFG_PINT_LNKSTS | CFG_PINT_SPDSTS |
  1654. CFG_EXTSTS_EN | CFG_EXD | CFG_PESEL;
  1655. dev->CFG_cache |= CFG_REQALG;
  1656. dev->CFG_cache |= CFG_POW;
  1657. dev->CFG_cache |= CFG_TMRTEST;
  1658. /* When compiled with 64 bit addressing, we must always enable
  1659. * the 64 bit descriptor format.
  1660. */
  1661. if (sizeof(dma_addr_t) == 8)
  1662. dev->CFG_cache |= CFG_M64ADDR;
  1663. if (using_dac)
  1664. dev->CFG_cache |= CFG_T64ADDR;
  1665. /* Big endian mode does not seem to do what the docs suggest */
  1666. dev->CFG_cache &= ~CFG_BEM;
  1667. /* setup optical transceiver if we have one */
  1668. if (dev->CFG_cache & CFG_TBI_EN) {
  1669. printk(KERN_INFO "%s: enabling optical transceiver\n",
  1670. ndev->name);
  1671. writel(readl(dev->base + GPIOR) | 0x3e8, dev->base + GPIOR);
  1672. /* setup auto negotiation feature advertisement */
  1673. writel(readl(dev->base + TANAR)
  1674. | TANAR_HALF_DUP | TANAR_FULL_DUP,
  1675. dev->base + TANAR);
  1676. /* start auto negotiation */
  1677. writel(TBICR_MR_AN_ENABLE | TBICR_MR_RESTART_AN,
  1678. dev->base + TBICR);
  1679. writel(TBICR_MR_AN_ENABLE, dev->base + TBICR);
  1680. dev->linkstate = LINK_AUTONEGOTIATE;
  1681. dev->CFG_cache |= CFG_MODE_1000;
  1682. }
  1683. writel(dev->CFG_cache, dev->base + CFG);
  1684. dprintk("CFG: %08x\n", dev->CFG_cache);
  1685. if (reset_phy) {
  1686. printk(KERN_INFO "%s: resetting phy\n", ndev->name);
  1687. writel(dev->CFG_cache | CFG_PHY_RST, dev->base + CFG);
  1688. msleep(10);
  1689. writel(dev->CFG_cache, dev->base + CFG);
  1690. }
  1691. #if 0 /* Huh? This sets the PCI latency register. Should be done via
  1692. * the PCI layer. FIXME.
  1693. */
  1694. if (readl(dev->base + SRR))
  1695. writel(readl(dev->base+0x20c) | 0xfe00, dev->base + 0x20c);
  1696. #endif
  1697. /* Note! The DMA burst size interacts with packet
  1698. * transmission, such that the largest packet that
  1699. * can be transmitted is 8192 - FLTH - burst size.
  1700. * If only the transmit fifo was larger...
  1701. */
  1702. /* Ramit : 1024 DMA is not a good idea, it ends up banging
  1703. * some DELL and COMPAQ SMP systems */
  1704. writel(TXCFG_CSI | TXCFG_HBI | TXCFG_ATP | TXCFG_MXDMA512
  1705. | ((1600 / 32) * 0x100),
  1706. dev->base + TXCFG);
  1707. /* Flush the interrupt holdoff timer */
  1708. writel(0x000, dev->base + IHR);
  1709. writel(0x100, dev->base + IHR);
  1710. writel(0x000, dev->base + IHR);
  1711. /* Set Rx to full duplex, don't accept runt, errored, long or length
  1712. * range errored packets. Use 512 byte DMA.
  1713. */
  1714. /* Ramit : 1024 DMA is not a good idea, it ends up banging
  1715. * some DELL and COMPAQ SMP systems
  1716. * Turn on ALP, only we are accpeting Jumbo Packets */
  1717. writel(RXCFG_AEP | RXCFG_ARP | RXCFG_AIRL | RXCFG_RX_FD
  1718. | RXCFG_STRIPCRC
  1719. //| RXCFG_ALP
  1720. | (RXCFG_MXDMA512) | 0, dev->base + RXCFG);
  1721. /* Disable priority queueing */
  1722. writel(0, dev->base + PQCR);
  1723. /* Enable IP checksum validation and detetion of VLAN headers.
  1724. * Note: do not set the reject options as at least the 0x102
  1725. * revision of the chip does not properly accept IP fragments
  1726. * at least for UDP.
  1727. */
  1728. /* Ramit : Be sure to turn on RXCFG_ARP if VLAN's are enabled, since
  1729. * the MAC it calculates the packetsize AFTER stripping the VLAN
  1730. * header, and if a VLAN Tagged packet of 64 bytes is received (like
  1731. * a ping with a VLAN header) then the card, strips the 4 byte VLAN
  1732. * tag and then checks the packet size, so if RXCFG_ARP is not enabled,
  1733. * it discrards it!. These guys......
  1734. * also turn on tag stripping if hardware acceleration is enabled
  1735. */
  1736. #ifdef NS83820_VLAN_ACCEL_SUPPORT
  1737. #define VRCR_INIT_VALUE (VRCR_IPEN|VRCR_VTDEN|VRCR_VTREN)
  1738. #else
  1739. #define VRCR_INIT_VALUE (VRCR_IPEN|VRCR_VTDEN)
  1740. #endif
  1741. writel(VRCR_INIT_VALUE, dev->base + VRCR);
  1742. /* Enable per-packet TCP/UDP/IP checksumming
  1743. * and per packet vlan tag insertion if
  1744. * vlan hardware acceleration is enabled
  1745. */
  1746. #ifdef NS83820_VLAN_ACCEL_SUPPORT
  1747. #define VTCR_INIT_VALUE (VTCR_PPCHK|VTCR_VPPTI)
  1748. #else
  1749. #define VTCR_INIT_VALUE VTCR_PPCHK
  1750. #endif
  1751. writel(VTCR_INIT_VALUE, dev->base + VTCR);
  1752. /* Ramit : Enable async and sync pause frames */
  1753. /* writel(0, dev->base + PCR); */
  1754. writel((PCR_PS_MCAST | PCR_PS_DA | PCR_PSEN | PCR_FFLO_4K |
  1755. PCR_FFHI_8K | PCR_STLO_4 | PCR_STHI_8 | PCR_PAUSE_CNT),
  1756. dev->base + PCR);
  1757. /* Disable Wake On Lan */
  1758. writel(0, dev->base + WCSR);
  1759. ns83820_getmac(dev, ndev->dev_addr);
  1760. /* Yes, we support dumb IP checksum on transmit */
  1761. ndev->features |= NETIF_F_SG;
  1762. ndev->features |= NETIF_F_IP_CSUM;
  1763. #ifdef NS83820_VLAN_ACCEL_SUPPORT
  1764. /* We also support hardware vlan acceleration */
  1765. ndev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1766. ndev->vlan_rx_register = ns83820_vlan_rx_register;
  1767. ndev->vlan_rx_kill_vid = ns83820_vlan_rx_kill_vid;
  1768. #endif
  1769. if (using_dac) {
  1770. printk(KERN_INFO "%s: using 64 bit addressing.\n",
  1771. ndev->name);
  1772. ndev->features |= NETIF_F_HIGHDMA;
  1773. }
  1774. printk(KERN_INFO "%s: ns83820 v" VERSION ": DP83820 v%u.%u: %02x:%02x:%02x:%02x:%02x:%02x io=0x%08lx irq=%d f=%s\n",
  1775. ndev->name,
  1776. (unsigned)readl(dev->base + SRR) >> 8,
  1777. (unsigned)readl(dev->base + SRR) & 0xff,
  1778. ndev->dev_addr[0], ndev->dev_addr[1],
  1779. ndev->dev_addr[2], ndev->dev_addr[3],
  1780. ndev->dev_addr[4], ndev->dev_addr[5],
  1781. addr, pci_dev->irq,
  1782. (ndev->features & NETIF_F_HIGHDMA) ? "h,sg" : "sg"
  1783. );
  1784. #ifdef PHY_CODE_IS_FINISHED
  1785. ns83820_probe_phy(ndev);
  1786. #endif
  1787. err = register_netdevice(ndev);
  1788. if (err) {
  1789. printk(KERN_INFO "ns83820: unable to register netdev: %d\n", err);
  1790. goto out_cleanup;
  1791. }
  1792. rtnl_unlock();
  1793. return 0;
  1794. out_cleanup:
  1795. writel(0, dev->base + IMR); /* paranoia */
  1796. writel(0, dev->base + IER);
  1797. readl(dev->base + IER);
  1798. out_free_irq:
  1799. rtnl_unlock();
  1800. free_irq(pci_dev->irq, ndev);
  1801. out_disable:
  1802. if (dev->base)
  1803. iounmap(dev->base);
  1804. pci_free_consistent(pci_dev, 4 * DESC_SIZE * NR_TX_DESC, dev->tx_descs, dev->tx_phy_descs);
  1805. pci_free_consistent(pci_dev, 4 * DESC_SIZE * NR_RX_DESC, dev->rx_info.descs, dev->rx_info.phy_descs);
  1806. pci_disable_device(pci_dev);
  1807. out_free:
  1808. free_netdev(ndev);
  1809. pci_set_drvdata(pci_dev, NULL);
  1810. out:
  1811. return err;
  1812. }
  1813. static void __devexit ns83820_remove_one(struct pci_dev *pci_dev)
  1814. {
  1815. struct net_device *ndev = pci_get_drvdata(pci_dev);
  1816. struct ns83820 *dev = PRIV(ndev); /* ok even if NULL */
  1817. if (!ndev) /* paranoia */
  1818. return;
  1819. writel(0, dev->base + IMR); /* paranoia */
  1820. writel(0, dev->base + IER);
  1821. readl(dev->base + IER);
  1822. unregister_netdev(ndev);
  1823. free_irq(dev->pci_dev->irq, ndev);
  1824. iounmap(dev->base);
  1825. pci_free_consistent(dev->pci_dev, 4 * DESC_SIZE * NR_TX_DESC,
  1826. dev->tx_descs, dev->tx_phy_descs);
  1827. pci_free_consistent(dev->pci_dev, 4 * DESC_SIZE * NR_RX_DESC,
  1828. dev->rx_info.descs, dev->rx_info.phy_descs);
  1829. pci_disable_device(dev->pci_dev);
  1830. free_netdev(ndev);
  1831. pci_set_drvdata(pci_dev, NULL);
  1832. }
  1833. static struct pci_device_id ns83820_pci_tbl[] = {
  1834. { 0x100b, 0x0022, PCI_ANY_ID, PCI_ANY_ID, 0, .driver_data = 0, },
  1835. { 0, },
  1836. };
  1837. static struct pci_driver driver = {
  1838. .name = "ns83820",
  1839. .id_table = ns83820_pci_tbl,
  1840. .probe = ns83820_init_one,
  1841. .remove = __devexit_p(ns83820_remove_one),
  1842. #if 0 /* FIXME: implement */
  1843. .suspend = ,
  1844. .resume = ,
  1845. #endif
  1846. };
  1847. static int __init ns83820_init(void)
  1848. {
  1849. printk(KERN_INFO "ns83820.c: National Semiconductor DP83820 10/100/1000 driver.\n");
  1850. return pci_register_driver(&driver);
  1851. }
  1852. static void __exit ns83820_exit(void)
  1853. {
  1854. pci_unregister_driver(&driver);
  1855. }
  1856. MODULE_AUTHOR("Benjamin LaHaise <bcrl@kvack.org>");
  1857. MODULE_DESCRIPTION("National Semiconductor DP83820 10/100/1000 driver");
  1858. MODULE_LICENSE("GPL");
  1859. MODULE_DEVICE_TABLE(pci, ns83820_pci_tbl);
  1860. module_param(lnksts, int, 0);
  1861. MODULE_PARM_DESC(lnksts, "Polarity of LNKSTS bit");
  1862. module_param(ihr, int, 0);
  1863. MODULE_PARM_DESC(ihr, "Time in 100 us increments to delay interrupts (range 0-127)");
  1864. module_param(reset_phy, int, 0);
  1865. MODULE_PARM_DESC(reset_phy, "Set to 1 to reset the PHY on startup");
  1866. module_init(ns83820_init);
  1867. module_exit(ns83820_exit);