netxen_nic.h 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. */
  29. #ifndef _NETXEN_NIC_H_
  30. #define _NETXEN_NIC_H_
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/compiler.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/init.h>
  38. #include <linux/ioport.h>
  39. #include <linux/pci.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/ip.h>
  43. #include <linux/in.h>
  44. #include <linux/tcp.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/version.h>
  47. #include <linux/ethtool.h>
  48. #include <linux/mii.h>
  49. #include <linux/interrupt.h>
  50. #include <linux/timer.h>
  51. #include <linux/mm.h>
  52. #include <linux/mman.h>
  53. #include <asm/system.h>
  54. #include <asm/io.h>
  55. #include <asm/byteorder.h>
  56. #include <asm/uaccess.h>
  57. #include <asm/pgtable.h>
  58. #include "netxen_nic_hw.h"
  59. #define NETXEN_NIC_BUILD_NO "2"
  60. #define _NETXEN_NIC_LINUX_MAJOR 3
  61. #define _NETXEN_NIC_LINUX_MINOR 3
  62. #define _NETXEN_NIC_LINUX_SUBVERSION 3
  63. #define NETXEN_NIC_LINUX_VERSIONID "3.3.3" "-" NETXEN_NIC_BUILD_NO
  64. #define RCV_DESC_RINGSIZE \
  65. (sizeof(struct rcv_desc) * adapter->max_rx_desc_count)
  66. #define STATUS_DESC_RINGSIZE \
  67. (sizeof(struct status_desc)* adapter->max_rx_desc_count)
  68. #define LRO_DESC_RINGSIZE \
  69. (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count)
  70. #define TX_RINGSIZE \
  71. (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count)
  72. #define RCV_BUFFSIZE \
  73. (sizeof(struct netxen_rx_buffer) * rcv_desc->max_rx_desc_count)
  74. #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
  75. #define NETXEN_NETDEV_STATUS 0x1
  76. #define NETXEN_RCV_PRODUCER_OFFSET 0
  77. #define NETXEN_RCV_PEG_DB_ID 2
  78. #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
  79. #define ADDR_IN_WINDOW1(off) \
  80. ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
  81. /*
  82. * In netxen_nic_down(), we must wait for any pending callback requests into
  83. * netxen_watchdog_task() to complete; eg otherwise the watchdog_timer could be
  84. * reenabled right after it is deleted in netxen_nic_down(). FLUSH_SCHEDULED_WORK()
  85. * does this synchronization.
  86. *
  87. * Normally, schedule_work()/flush_scheduled_work() could have worked, but
  88. * netxen_nic_close() is invoked with kernel rtnl lock held. netif_carrier_off()
  89. * call in netxen_nic_close() triggers a schedule_work(&linkwatch_work), and a
  90. * subsequent call to flush_scheduled_work() in netxen_nic_down() would cause
  91. * linkwatch_event() to be executed which also attempts to acquire the rtnl
  92. * lock thus causing a deadlock.
  93. */
  94. #define SCHEDULE_WORK(tp) queue_work(netxen_workq, tp)
  95. #define FLUSH_SCHEDULED_WORK() flush_workqueue(netxen_workq)
  96. extern struct workqueue_struct *netxen_workq;
  97. /*
  98. * normalize a 64MB crb address to 32MB PCI window
  99. * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
  100. */
  101. #define NETXEN_CRB_NORMAL(reg) \
  102. ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
  103. #define NETXEN_CRB_NORMALIZE(adapter, reg) \
  104. pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
  105. #define DB_NORMALIZE(adapter, off) \
  106. (adapter->ahw.db_base + (off))
  107. #define NX_P2_C0 0x24
  108. #define NX_P2_C1 0x25
  109. #define FIRST_PAGE_GROUP_START 0
  110. #define FIRST_PAGE_GROUP_END 0x100000
  111. #define SECOND_PAGE_GROUP_START 0x4000000
  112. #define SECOND_PAGE_GROUP_END 0x66BC000
  113. #define THIRD_PAGE_GROUP_START 0x70E4000
  114. #define THIRD_PAGE_GROUP_END 0x8000000
  115. #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
  116. #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
  117. #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
  118. #define MAX_RX_BUFFER_LENGTH 1760
  119. #define MAX_RX_JUMBO_BUFFER_LENGTH 8062
  120. #define MAX_RX_LRO_BUFFER_LENGTH ((48*1024)-512)
  121. #define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
  122. #define RX_JUMBO_DMA_MAP_LEN \
  123. (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
  124. #define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
  125. #define NETXEN_ROM_ROUNDUP 0x80000000ULL
  126. /*
  127. * Maximum number of ring contexts
  128. */
  129. #define MAX_RING_CTX 1
  130. /* Opcodes to be used with the commands */
  131. enum {
  132. TX_ETHER_PKT = 0x01,
  133. /* The following opcodes are for IP checksum */
  134. TX_TCP_PKT,
  135. TX_UDP_PKT,
  136. TX_IP_PKT,
  137. TX_TCP_LSO,
  138. TX_IPSEC,
  139. TX_IPSEC_CMD
  140. };
  141. /* The following opcodes are for internal consumption. */
  142. #define NETXEN_CONTROL_OP 0x10
  143. #define PEGNET_REQUEST 0x11
  144. #define MAX_NUM_CARDS 4
  145. #define MAX_BUFFERS_PER_CMD 32
  146. /*
  147. * Following are the states of the Phantom. Phantom will set them and
  148. * Host will read to check if the fields are correct.
  149. */
  150. #define PHAN_INITIALIZE_START 0xff00
  151. #define PHAN_INITIALIZE_FAILED 0xffff
  152. #define PHAN_INITIALIZE_COMPLETE 0xff01
  153. /* Host writes the following to notify that it has done the init-handshake */
  154. #define PHAN_INITIALIZE_ACK 0xf00f
  155. #define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */
  156. /* descriptor types */
  157. #define RCV_DESC_NORMAL 0x01
  158. #define RCV_DESC_JUMBO 0x02
  159. #define RCV_DESC_LRO 0x04
  160. #define RCV_DESC_NORMAL_CTXID 0
  161. #define RCV_DESC_JUMBO_CTXID 1
  162. #define RCV_DESC_LRO_CTXID 2
  163. #define RCV_DESC_TYPE(ID) \
  164. ((ID == RCV_DESC_JUMBO_CTXID) \
  165. ? RCV_DESC_JUMBO \
  166. : ((ID == RCV_DESC_LRO_CTXID) \
  167. ? RCV_DESC_LRO : \
  168. (RCV_DESC_NORMAL)))
  169. #define MAX_CMD_DESCRIPTORS 1024
  170. #define MAX_RCV_DESCRIPTORS 16384
  171. #define MAX_JUMBO_RCV_DESCRIPTORS 1024
  172. #define MAX_LRO_RCV_DESCRIPTORS 64
  173. #define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS
  174. #define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS
  175. #define MAX_RCV_DESC MAX_RCV_DESCRIPTORS
  176. #define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS
  177. #define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8)
  178. #define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \
  179. MAX_LRO_RCV_DESCRIPTORS)
  180. #define MIN_TX_COUNT 4096
  181. #define MIN_RX_COUNT 4096
  182. #define NETXEN_CTX_SIGNATURE 0xdee0
  183. #define NETXEN_RCV_PRODUCER(ringid) (ringid)
  184. #define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */
  185. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  186. #define PHAN_PEG_RCV_START_INITIALIZE 0xff00
  187. #define get_next_index(index, length) \
  188. (((index) + 1) & ((length) - 1))
  189. #define get_index_range(index,length,count) \
  190. (((index) + (count)) & ((length) - 1))
  191. #define MPORT_SINGLE_FUNCTION_MODE 0x1111
  192. extern unsigned long long netxen_dma_mask;
  193. /*
  194. * NetXen host-peg signal message structure
  195. *
  196. * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
  197. * Bit 2 : priv_id => must be 1
  198. * Bit 3-17 : count => for doorbell
  199. * Bit 18-27 : ctx_id => Context id
  200. * Bit 28-31 : opcode
  201. */
  202. typedef u32 netxen_ctx_msg;
  203. #define netxen_set_msg_peg_id(config_word, val) \
  204. ((config_word) &= ~3, (config_word) |= val & 3)
  205. #define netxen_set_msg_privid(config_word) \
  206. ((config_word) |= 1 << 2)
  207. #define netxen_set_msg_count(config_word, val) \
  208. ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
  209. #define netxen_set_msg_ctxid(config_word, val) \
  210. ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
  211. #define netxen_set_msg_opcode(config_word, val) \
  212. ((config_word) &= ~(0xf<<24), (config_word) |= (val & 0xf) << 24)
  213. struct netxen_rcv_context {
  214. __le64 rcv_ring_addr;
  215. __le32 rcv_ring_size;
  216. __le32 rsrvd;
  217. };
  218. struct netxen_ring_ctx {
  219. /* one command ring */
  220. __le64 cmd_consumer_offset;
  221. __le64 cmd_ring_addr;
  222. __le32 cmd_ring_size;
  223. __le32 rsrvd;
  224. /* three receive rings */
  225. struct netxen_rcv_context rcv_ctx[3];
  226. /* one status ring */
  227. __le64 sts_ring_addr;
  228. __le32 sts_ring_size;
  229. __le32 ctx_id;
  230. } __attribute__ ((aligned(64)));
  231. /*
  232. * Following data structures describe the descriptors that will be used.
  233. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  234. * we are doing LSO (above the 1500 size packet) only.
  235. */
  236. /*
  237. * The size of reference handle been changed to 16 bits to pass the MSS fields
  238. * for the LSO packet
  239. */
  240. #define FLAGS_CHECKSUM_ENABLED 0x01
  241. #define FLAGS_LSO_ENABLED 0x02
  242. #define FLAGS_IPSEC_SA_ADD 0x04
  243. #define FLAGS_IPSEC_SA_DELETE 0x08
  244. #define FLAGS_VLAN_TAGGED 0x10
  245. #define netxen_set_cmd_desc_port(cmd_desc, var) \
  246. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  247. #define netxen_set_cmd_desc_flags(cmd_desc, val) \
  248. ((cmd_desc)->flags_opcode &= ~cpu_to_le16(0x7f), \
  249. (cmd_desc)->flags_opcode |= cpu_to_le16((val) & 0x7f))
  250. #define netxen_set_cmd_desc_opcode(cmd_desc, val) \
  251. ((cmd_desc)->flags_opcode &= ~cpu_to_le16(0x3f<<7), \
  252. (cmd_desc)->flags_opcode |= cpu_to_le16((val) & (0x3f<<7)))
  253. #define netxen_set_cmd_desc_num_of_buff(cmd_desc, val) \
  254. ((cmd_desc)->num_of_buffers_total_length &= ~cpu_to_le32(0xff), \
  255. (cmd_desc)->num_of_buffers_total_length |= cpu_to_le32((val) & 0xff))
  256. #define netxen_set_cmd_desc_totallength(cmd_desc, val) \
  257. ((cmd_desc)->num_of_buffers_total_length &= cpu_to_le32(0xff), \
  258. (cmd_desc)->num_of_buffers_total_length |= cpu_to_le32(val << 24))
  259. #define netxen_get_cmd_desc_opcode(cmd_desc) \
  260. ((le16_to_cpu((cmd_desc)->flags_opcode) >> 7) & 0x003F)
  261. #define netxen_get_cmd_desc_totallength(cmd_desc) \
  262. (le32_to_cpu((cmd_desc)->num_of_buffers_total_length) >> 8)
  263. struct cmd_desc_type0 {
  264. u8 tcp_hdr_offset; /* For LSO only */
  265. u8 ip_hdr_offset; /* For LSO only */
  266. /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
  267. __le16 flags_opcode;
  268. /* Bit pattern: 0-7 total number of segments,
  269. 8-31 Total size of the packet */
  270. __le32 num_of_buffers_total_length;
  271. union {
  272. struct {
  273. __le32 addr_low_part2;
  274. __le32 addr_high_part2;
  275. };
  276. __le64 addr_buffer2;
  277. };
  278. __le16 reference_handle; /* changed to u16 to add mss */
  279. __le16 mss; /* passed by NDIS_PACKET for LSO */
  280. /* Bit pattern 0-3 port, 0-3 ctx id */
  281. u8 port_ctxid;
  282. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  283. __le16 conn_id; /* IPSec offoad only */
  284. union {
  285. struct {
  286. __le32 addr_low_part3;
  287. __le32 addr_high_part3;
  288. };
  289. __le64 addr_buffer3;
  290. };
  291. union {
  292. struct {
  293. __le32 addr_low_part1;
  294. __le32 addr_high_part1;
  295. };
  296. __le64 addr_buffer1;
  297. };
  298. __le16 buffer1_length;
  299. __le16 buffer2_length;
  300. __le16 buffer3_length;
  301. __le16 buffer4_length;
  302. union {
  303. struct {
  304. __le32 addr_low_part4;
  305. __le32 addr_high_part4;
  306. };
  307. __le64 addr_buffer4;
  308. };
  309. __le64 unused;
  310. } __attribute__ ((aligned(64)));
  311. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  312. struct rcv_desc {
  313. __le16 reference_handle;
  314. __le16 reserved;
  315. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  316. __le64 addr_buffer;
  317. };
  318. /* opcode field in status_desc */
  319. #define RCV_NIC_PKT (0xA)
  320. #define STATUS_NIC_PKT ((RCV_NIC_PKT) << 12)
  321. /* for status field in status_desc */
  322. #define STATUS_NEED_CKSUM (1)
  323. #define STATUS_CKSUM_OK (2)
  324. /* owner bits of status_desc */
  325. #define STATUS_OWNER_HOST (0x1)
  326. #define STATUS_OWNER_PHANTOM (0x2)
  327. #define NETXEN_PROT_IP (1)
  328. #define NETXEN_PROT_UNKNOWN (0)
  329. /* Note: sizeof(status_desc) should always be a mutliple of 2 */
  330. #define netxen_get_sts_desc_lro_cnt(status_desc) \
  331. ((status_desc)->lro & 0x7F)
  332. #define netxen_get_sts_desc_lro_last_frag(status_desc) \
  333. (((status_desc)->lro & 0x80) >> 7)
  334. #define netxen_get_sts_port(status_desc) \
  335. (le64_to_cpu((status_desc)->status_desc_data) & 0x0F)
  336. #define netxen_get_sts_status(status_desc) \
  337. ((le64_to_cpu((status_desc)->status_desc_data) >> 4) & 0x0F)
  338. #define netxen_get_sts_type(status_desc) \
  339. ((le64_to_cpu((status_desc)->status_desc_data) >> 8) & 0x0F)
  340. #define netxen_get_sts_totallength(status_desc) \
  341. ((le64_to_cpu((status_desc)->status_desc_data) >> 12) & 0xFFFF)
  342. #define netxen_get_sts_refhandle(status_desc) \
  343. ((le64_to_cpu((status_desc)->status_desc_data) >> 28) & 0xFFFF)
  344. #define netxen_get_sts_prot(status_desc) \
  345. ((le64_to_cpu((status_desc)->status_desc_data) >> 44) & 0x0F)
  346. #define netxen_get_sts_owner(status_desc) \
  347. ((le64_to_cpu((status_desc)->status_desc_data) >> 56) & 0x03)
  348. #define netxen_get_sts_opcode(status_desc) \
  349. ((le64_to_cpu((status_desc)->status_desc_data) >> 58) & 0x03F)
  350. #define netxen_clear_sts_owner(status_desc) \
  351. ((status_desc)->status_desc_data &= \
  352. ~cpu_to_le64(((unsigned long long)3) << 56 ))
  353. #define netxen_set_sts_owner(status_desc, val) \
  354. ((status_desc)->status_desc_data |= \
  355. cpu_to_le64(((unsigned long long)((val) & 0x3)) << 56 ))
  356. struct status_desc {
  357. /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  358. 28-43 reference_handle, 44-47 protocol, 48-52 unused
  359. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  360. */
  361. __le64 status_desc_data;
  362. __le32 hash_value;
  363. u8 hash_type;
  364. u8 msg_type;
  365. u8 unused;
  366. /* Bit pattern: 0-6 lro_count indicates frag sequence,
  367. 7 last_frag indicates last frag */
  368. u8 lro;
  369. } __attribute__ ((aligned(8)));
  370. enum {
  371. NETXEN_RCV_PEG_0 = 0,
  372. NETXEN_RCV_PEG_1
  373. };
  374. /* The version of the main data structure */
  375. #define NETXEN_BDINFO_VERSION 1
  376. /* Magic number to let user know flash is programmed */
  377. #define NETXEN_BDINFO_MAGIC 0x12345678
  378. /* Max number of Gig ports on a Phantom board */
  379. #define NETXEN_MAX_PORTS 4
  380. typedef enum {
  381. NETXEN_BRDTYPE_P1_BD = 0x0000,
  382. NETXEN_BRDTYPE_P1_SB = 0x0001,
  383. NETXEN_BRDTYPE_P1_SMAX = 0x0002,
  384. NETXEN_BRDTYPE_P1_SOCK = 0x0003,
  385. NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008,
  386. NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009,
  387. NETXEN_BRDTYPE_P2_SB35_4G = 0x000a,
  388. NETXEN_BRDTYPE_P2_SB31_10G = 0x000b,
  389. NETXEN_BRDTYPE_P2_SB31_2G = 0x000c,
  390. NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d,
  391. NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e,
  392. NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f
  393. } netxen_brdtype_t;
  394. typedef enum {
  395. NETXEN_BRDMFG_INVENTEC = 1
  396. } netxen_brdmfg;
  397. typedef enum {
  398. MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */
  399. MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */
  400. MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */
  401. MEM_ORG_256Mbx4 = 0x3,
  402. MEM_ORG_256Mbx8 = 0x4,
  403. MEM_ORG_256Mbx16 = 0x5,
  404. MEM_ORG_512Mbx4 = 0x6,
  405. MEM_ORG_512Mbx8 = 0x7,
  406. MEM_ORG_512Mbx16 = 0x8,
  407. MEM_ORG_1Gbx4 = 0x9,
  408. MEM_ORG_1Gbx8 = 0xa,
  409. MEM_ORG_1Gbx16 = 0xb,
  410. MEM_ORG_2Gbx4 = 0xc,
  411. MEM_ORG_2Gbx8 = 0xd,
  412. MEM_ORG_2Gbx16 = 0xe,
  413. MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */
  414. MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */
  415. } netxen_mn_mem_org_t;
  416. typedef enum {
  417. MEM_ORG_512Kx36 = 0x0,
  418. MEM_ORG_1Mx36 = 0x1,
  419. MEM_ORG_2Mx36 = 0x2
  420. } netxen_sn_mem_org_t;
  421. typedef enum {
  422. MEM_DEPTH_4MB = 0x1,
  423. MEM_DEPTH_8MB = 0x2,
  424. MEM_DEPTH_16MB = 0x3,
  425. MEM_DEPTH_32MB = 0x4,
  426. MEM_DEPTH_64MB = 0x5,
  427. MEM_DEPTH_128MB = 0x6,
  428. MEM_DEPTH_256MB = 0x7,
  429. MEM_DEPTH_512MB = 0x8,
  430. MEM_DEPTH_1GB = 0x9,
  431. MEM_DEPTH_2GB = 0xa,
  432. MEM_DEPTH_4GB = 0xb,
  433. MEM_DEPTH_8GB = 0xc,
  434. MEM_DEPTH_16GB = 0xd,
  435. MEM_DEPTH_32GB = 0xe
  436. } netxen_mem_depth_t;
  437. struct netxen_board_info {
  438. u32 header_version;
  439. u32 board_mfg;
  440. u32 board_type;
  441. u32 board_num;
  442. u32 chip_id;
  443. u32 chip_minor;
  444. u32 chip_major;
  445. u32 chip_pkg;
  446. u32 chip_lot;
  447. u32 port_mask; /* available niu ports */
  448. u32 peg_mask; /* available pegs */
  449. u32 icache_ok; /* can we run with icache? */
  450. u32 dcache_ok; /* can we run with dcache? */
  451. u32 casper_ok;
  452. u32 mac_addr_lo_0;
  453. u32 mac_addr_lo_1;
  454. u32 mac_addr_lo_2;
  455. u32 mac_addr_lo_3;
  456. /* MN-related config */
  457. u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
  458. u32 mn_sync_shift_cclk;
  459. u32 mn_sync_shift_mclk;
  460. u32 mn_wb_en;
  461. u32 mn_crystal_freq; /* in MHz */
  462. u32 mn_speed; /* in MHz */
  463. u32 mn_org;
  464. u32 mn_depth;
  465. u32 mn_ranks_0; /* ranks per slot */
  466. u32 mn_ranks_1; /* ranks per slot */
  467. u32 mn_rd_latency_0;
  468. u32 mn_rd_latency_1;
  469. u32 mn_rd_latency_2;
  470. u32 mn_rd_latency_3;
  471. u32 mn_rd_latency_4;
  472. u32 mn_rd_latency_5;
  473. u32 mn_rd_latency_6;
  474. u32 mn_rd_latency_7;
  475. u32 mn_rd_latency_8;
  476. u32 mn_dll_val[18];
  477. u32 mn_mode_reg; /* MIU DDR Mode Register */
  478. u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
  479. u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
  480. u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
  481. u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
  482. /* SN-related config */
  483. u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
  484. u32 sn_pt_mode; /* pass through mode */
  485. u32 sn_ecc_en;
  486. u32 sn_wb_en;
  487. u32 sn_crystal_freq;
  488. u32 sn_speed;
  489. u32 sn_org;
  490. u32 sn_depth;
  491. u32 sn_dll_tap;
  492. u32 sn_rd_latency;
  493. u32 mac_addr_hi_0;
  494. u32 mac_addr_hi_1;
  495. u32 mac_addr_hi_2;
  496. u32 mac_addr_hi_3;
  497. u32 magic; /* indicates flash has been initialized */
  498. u32 mn_rdimm;
  499. u32 mn_dll_override;
  500. };
  501. #define FLASH_NUM_PORTS (4)
  502. struct netxen_flash_mac_addr {
  503. u32 flash_addr[32];
  504. };
  505. struct netxen_user_old_info {
  506. u8 flash_md5[16];
  507. u8 crbinit_md5[16];
  508. u8 brdcfg_md5[16];
  509. /* bootloader */
  510. u32 bootld_version;
  511. u32 bootld_size;
  512. u8 bootld_md5[16];
  513. /* image */
  514. u32 image_version;
  515. u32 image_size;
  516. u8 image_md5[16];
  517. /* primary image status */
  518. u32 primary_status;
  519. u32 secondary_present;
  520. /* MAC address , 4 ports */
  521. struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
  522. };
  523. #define FLASH_NUM_MAC_PER_PORT 32
  524. struct netxen_user_info {
  525. u8 flash_md5[16 * 64];
  526. /* bootloader */
  527. u32 bootld_version;
  528. u32 bootld_size;
  529. /* image */
  530. u32 image_version;
  531. u32 image_size;
  532. /* primary image status */
  533. u32 primary_status;
  534. u32 secondary_present;
  535. /* MAC address , 4 ports, 32 address per port */
  536. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  537. u32 sub_sys_id;
  538. u8 serial_num[32];
  539. /* Any user defined data */
  540. };
  541. /*
  542. * Flash Layout - new format.
  543. */
  544. struct netxen_new_user_info {
  545. u8 flash_md5[16 * 64];
  546. /* bootloader */
  547. u32 bootld_version;
  548. u32 bootld_size;
  549. /* image */
  550. u32 image_version;
  551. u32 image_size;
  552. /* primary image status */
  553. u32 primary_status;
  554. u32 secondary_present;
  555. /* MAC address , 4 ports, 32 address per port */
  556. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  557. u32 sub_sys_id;
  558. u8 serial_num[32];
  559. /* Any user defined data */
  560. };
  561. #define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
  562. #define SECONDARY_IMAGE_ABSENT 0xffffffff
  563. #define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
  564. #define PRIMARY_IMAGE_BAD 0xffffffff
  565. /* Flash memory map */
  566. typedef enum {
  567. CRBINIT_START = 0, /* Crbinit section */
  568. BRDCFG_START = 0x4000, /* board config */
  569. INITCODE_START = 0x6000, /* pegtune code */
  570. BOOTLD_START = 0x10000, /* bootld */
  571. IMAGE_START = 0x43000, /* compressed image */
  572. SECONDARY_START = 0x200000, /* backup images */
  573. PXE_START = 0x3E0000, /* user defined region */
  574. USER_START = 0x3E8000, /* User defined region for new boards */
  575. FIXED_START = 0x3F0000 /* backup of crbinit */
  576. } netxen_flash_map_t;
  577. #define USER_START_OLD PXE_START /* for backward compatibility */
  578. #define FLASH_START (CRBINIT_START)
  579. #define INIT_SECTOR (0)
  580. #define PRIMARY_START (BOOTLD_START)
  581. #define FLASH_CRBINIT_SIZE (0x4000)
  582. #define FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
  583. #define FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
  584. #define FLASH_SECONDARY_SIZE (USER_START-SECONDARY_START)
  585. #define NUM_PRIMARY_SECTORS (0x20)
  586. #define NUM_CONFIG_SECTORS (1)
  587. #define PFX "NetXen: "
  588. extern char netxen_nic_driver_name[];
  589. /* Note: Make sure to not call this before adapter->port is valid */
  590. #if !defined(NETXEN_DEBUG)
  591. #define DPRINTK(klevel, fmt, args...) do { \
  592. } while (0)
  593. #else
  594. #define DPRINTK(klevel, fmt, args...) do { \
  595. printk(KERN_##klevel PFX "%s: %s: " fmt, __FUNCTION__,\
  596. (adapter != NULL && \
  597. adapter->port[0] != NULL && \
  598. adapter->port[0]->netdev != NULL) ? \
  599. adapter->port[0]->netdev->name : NULL, \
  600. ## args); } while(0)
  601. #endif
  602. /* Number of status descriptors to handle per interrupt */
  603. #define MAX_STATUS_HANDLE (128)
  604. /*
  605. * netxen_skb_frag{} is to contain mapping info for each SG list. This
  606. * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
  607. */
  608. struct netxen_skb_frag {
  609. u64 dma;
  610. u32 length;
  611. };
  612. /* Following defines are for the state of the buffers */
  613. #define NETXEN_BUFFER_FREE 0
  614. #define NETXEN_BUFFER_BUSY 1
  615. /*
  616. * There will be one netxen_buffer per skb packet. These will be
  617. * used to save the dma info for pci_unmap_page()
  618. */
  619. struct netxen_cmd_buffer {
  620. struct sk_buff *skb;
  621. struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
  622. u32 total_length;
  623. u32 mss;
  624. u16 port;
  625. u8 cmd;
  626. u8 frag_count;
  627. unsigned long time_stamp;
  628. u32 state;
  629. };
  630. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  631. struct netxen_rx_buffer {
  632. struct sk_buff *skb;
  633. u64 dma;
  634. u16 ref_handle;
  635. u16 state;
  636. u32 lro_expected_frags;
  637. u32 lro_current_frags;
  638. u32 lro_length;
  639. };
  640. /* Board types */
  641. #define NETXEN_NIC_GBE 0x01
  642. #define NETXEN_NIC_XGBE 0x02
  643. /*
  644. * One hardware_context{} per adapter
  645. * contains interrupt info as well shared hardware info.
  646. */
  647. struct netxen_hardware_context {
  648. struct pci_dev *pdev;
  649. void __iomem *pci_base0;
  650. void __iomem *pci_base1;
  651. void __iomem *pci_base2;
  652. void __iomem *db_base;
  653. unsigned long db_len;
  654. u8 revision_id;
  655. u16 board_type;
  656. u16 max_ports;
  657. struct netxen_board_info boardcfg;
  658. u32 xg_linkup;
  659. u32 qg_linksup;
  660. /* Address of cmd ring in Phantom */
  661. struct cmd_desc_type0 *cmd_desc_head;
  662. struct pci_dev *cmd_desc_pdev;
  663. dma_addr_t cmd_desc_phys_addr;
  664. struct netxen_adapter *adapter;
  665. };
  666. #define RCV_RING_LRO RCV_DESC_LRO
  667. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  668. #define ETHERNET_FCS_SIZE 4
  669. struct netxen_adapter_stats {
  670. u64 ints;
  671. u64 hostints;
  672. u64 otherints;
  673. u64 process_rcv;
  674. u64 process_xmit;
  675. u64 noxmitdone;
  676. u64 xmitcsummed;
  677. u64 post_called;
  678. u64 posted;
  679. u64 lastposted;
  680. u64 goodskbposts;
  681. };
  682. /*
  683. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  684. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  685. */
  686. struct netxen_rcv_desc_ctx {
  687. u32 flags;
  688. u32 producer;
  689. u32 rcv_pending; /* Num of bufs posted in phantom */
  690. u32 rcv_free; /* Num of bufs in free list */
  691. dma_addr_t phys_addr;
  692. struct pci_dev *phys_pdev;
  693. struct rcv_desc *desc_head; /* address of rx ring in Phantom */
  694. u32 max_rx_desc_count;
  695. u32 dma_size;
  696. u32 skb_size;
  697. struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */
  698. int begin_alloc;
  699. };
  700. /*
  701. * Receive context. There is one such structure per instance of the
  702. * receive processing. Any state information that is relevant to
  703. * the receive, and is must be in this structure. The global data may be
  704. * present elsewhere.
  705. */
  706. struct netxen_recv_context {
  707. struct netxen_rcv_desc_ctx rcv_desc[NUM_RCV_DESC_RINGS];
  708. u32 status_rx_producer;
  709. u32 status_rx_consumer;
  710. dma_addr_t rcv_status_desc_phys_addr;
  711. struct pci_dev *rcv_status_desc_pdev;
  712. struct status_desc *rcv_status_desc_head;
  713. };
  714. #define NETXEN_NIC_MSI_ENABLED 0x02
  715. #define NETXEN_DMA_MASK 0xfffffffe
  716. #define NETXEN_DB_MAPSIZE_BYTES 0x1000
  717. struct netxen_dummy_dma {
  718. void *addr;
  719. dma_addr_t phys_addr;
  720. };
  721. struct netxen_adapter {
  722. struct netxen_hardware_context ahw;
  723. int port_count; /* Number of configured ports */
  724. int active_ports; /* Number of open ports */
  725. struct netxen_port *port[NETXEN_MAX_PORTS]; /* ptr to each port */
  726. spinlock_t tx_lock;
  727. spinlock_t lock;
  728. struct work_struct watchdog_task;
  729. struct timer_list watchdog_timer;
  730. u32 curr_window;
  731. u32 cmd_producer;
  732. u32 *cmd_consumer;
  733. u32 last_cmd_consumer;
  734. u32 max_tx_desc_count;
  735. u32 max_rx_desc_count;
  736. u32 max_jumbo_rx_desc_count;
  737. u32 max_lro_rx_desc_count;
  738. /* Num of instances active on cmd buffer ring */
  739. u32 proc_cmd_buf_counter;
  740. u32 num_threads, total_threads; /*Use to keep track of xmit threads */
  741. u32 flags;
  742. u32 irq;
  743. int driver_mismatch;
  744. u32 temp;
  745. struct netxen_adapter_stats stats;
  746. struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */
  747. /*
  748. * Receive instances. These can be either one per port,
  749. * or one per peg, etc.
  750. */
  751. struct netxen_recv_context recv_ctx[MAX_RCV_CTX];
  752. int is_up;
  753. struct netxen_dummy_dma dummy_dma;
  754. /* Context interface shared between card and host */
  755. struct netxen_ring_ctx *ctx_desc;
  756. struct pci_dev *ctx_desc_pdev;
  757. dma_addr_t ctx_desc_phys_addr;
  758. int (*enable_phy_interrupts) (struct netxen_adapter *, int);
  759. int (*disable_phy_interrupts) (struct netxen_adapter *, int);
  760. void (*handle_phy_intr) (struct netxen_adapter *);
  761. int (*macaddr_set) (struct netxen_port *, netxen_ethernet_macaddr_t);
  762. int (*set_mtu) (struct netxen_port *, int);
  763. int (*set_promisc) (struct netxen_adapter *, int,
  764. netxen_niu_prom_mode_t);
  765. int (*unset_promisc) (struct netxen_adapter *, int,
  766. netxen_niu_prom_mode_t);
  767. int (*phy_read) (struct netxen_adapter *, long phy, long reg, u32 *);
  768. int (*phy_write) (struct netxen_adapter *, long phy, long reg, u32 val);
  769. int (*init_port) (struct netxen_adapter *, int);
  770. void (*init_niu) (struct netxen_adapter *);
  771. int (*stop_port) (struct netxen_adapter *, int);
  772. }; /* netxen_adapter structure */
  773. /* Max number of xmit producer threads that can run simultaneously */
  774. #define MAX_XMIT_PRODUCERS 16
  775. struct netxen_port_stats {
  776. u64 rcvdbadskb;
  777. u64 xmitcalled;
  778. u64 xmitedframes;
  779. u64 xmitfinished;
  780. u64 badskblen;
  781. u64 nocmddescriptor;
  782. u64 polled;
  783. u64 uphappy;
  784. u64 updropped;
  785. u64 uplcong;
  786. u64 uphcong;
  787. u64 upmcong;
  788. u64 updunno;
  789. u64 skbfreed;
  790. u64 txdropped;
  791. u64 txnullskb;
  792. u64 csummed;
  793. u64 no_rcv;
  794. u64 rxbytes;
  795. u64 txbytes;
  796. };
  797. struct netxen_port {
  798. struct netxen_adapter *adapter;
  799. u16 portnum; /* GBE port number */
  800. u16 link_speed;
  801. u16 link_duplex;
  802. u16 link_autoneg;
  803. int flags;
  804. struct net_device *netdev;
  805. struct pci_dev *pdev;
  806. struct net_device_stats net_stats;
  807. struct netxen_port_stats stats;
  808. struct work_struct tx_timeout_task;
  809. };
  810. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  811. ((adapter)->ahw.pci_base0 + (off))
  812. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  813. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  814. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  815. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  816. static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  817. unsigned long off)
  818. {
  819. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  820. return (adapter->ahw.pci_base0 + off);
  821. } else if ((off < SECOND_PAGE_GROUP_END) &&
  822. (off >= SECOND_PAGE_GROUP_START)) {
  823. return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START);
  824. } else if ((off < THIRD_PAGE_GROUP_END) &&
  825. (off >= THIRD_PAGE_GROUP_START)) {
  826. return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START);
  827. }
  828. return NULL;
  829. }
  830. static inline void __iomem *pci_base(struct netxen_adapter *adapter,
  831. unsigned long off)
  832. {
  833. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  834. return adapter->ahw.pci_base0;
  835. } else if ((off < SECOND_PAGE_GROUP_END) &&
  836. (off >= SECOND_PAGE_GROUP_START)) {
  837. return adapter->ahw.pci_base1;
  838. } else if ((off < THIRD_PAGE_GROUP_END) &&
  839. (off >= THIRD_PAGE_GROUP_START)) {
  840. return adapter->ahw.pci_base2;
  841. }
  842. return NULL;
  843. }
  844. int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter,
  845. int port);
  846. int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter,
  847. int port);
  848. int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter,
  849. int port);
  850. int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter,
  851. int port);
  852. int netxen_niu_xgbe_clear_phy_interrupts(struct netxen_adapter *adapter,
  853. int port);
  854. int netxen_niu_gbe_clear_phy_interrupts(struct netxen_adapter *adapter,
  855. int port);
  856. void netxen_nic_xgbe_handle_phy_intr(struct netxen_adapter *adapter);
  857. void netxen_nic_gbe_handle_phy_intr(struct netxen_adapter *adapter);
  858. void netxen_niu_gbe_set_mii_mode(struct netxen_adapter *adapter, int port,
  859. long enable);
  860. void netxen_niu_gbe_set_gmii_mode(struct netxen_adapter *adapter, int port,
  861. long enable);
  862. int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long phy, long reg,
  863. __u32 * readval);
  864. int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter, long phy,
  865. long reg, __u32 val);
  866. /* Functions available from netxen_nic_hw.c */
  867. int netxen_nic_set_mtu_xgb(struct netxen_port *port, int new_mtu);
  868. int netxen_nic_set_mtu_gb(struct netxen_port *port, int new_mtu);
  869. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter);
  870. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw);
  871. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val);
  872. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off);
  873. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value);
  874. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value);
  875. int netxen_nic_get_board_info(struct netxen_adapter *adapter);
  876. int netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  877. int len);
  878. int netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  879. int len);
  880. void netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  881. unsigned long off, int data);
  882. /* Functions from netxen_nic_init.c */
  883. void netxen_free_adapter_offload(struct netxen_adapter *adapter);
  884. int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
  885. void netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
  886. void netxen_load_firmware(struct netxen_adapter *adapter);
  887. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
  888. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
  889. int netxen_rom_fast_write(struct netxen_adapter *adapter, int addr, int data);
  890. int netxen_rom_se(struct netxen_adapter *adapter, int addr);
  891. int netxen_do_rom_se(struct netxen_adapter *adapter, int addr);
  892. /* Functions from netxen_nic_isr.c */
  893. void netxen_nic_isr_other(struct netxen_adapter *adapter);
  894. void netxen_indicate_link_status(struct netxen_adapter *adapter, u32 port,
  895. u32 link);
  896. void netxen_handle_port_int(struct netxen_adapter *adapter, u32 port,
  897. u32 enable);
  898. void netxen_nic_stop_all_ports(struct netxen_adapter *adapter);
  899. void netxen_initialize_adapter_sw(struct netxen_adapter *adapter);
  900. void netxen_initialize_adapter_hw(struct netxen_adapter *adapter);
  901. void *netxen_alloc(struct pci_dev *pdev, size_t sz, dma_addr_t * ptr,
  902. struct pci_dev **used_dev);
  903. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
  904. int netxen_init_firmware(struct netxen_adapter *adapter);
  905. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  906. void netxen_tso_check(struct netxen_adapter *adapter,
  907. struct cmd_desc_type0 *desc, struct sk_buff *skb);
  908. int netxen_nic_hw_resources(struct netxen_adapter *adapter);
  909. void netxen_nic_clear_stats(struct netxen_adapter *adapter);
  910. int netxen_nic_rx_has_work(struct netxen_adapter *adapter);
  911. int netxen_nic_tx_has_work(struct netxen_adapter *adapter);
  912. void netxen_watchdog_task(struct work_struct *work);
  913. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx,
  914. u32 ringid);
  915. void netxen_post_rx_buffers_nodb(struct netxen_adapter *adapter, u32 ctx,
  916. u32 ringid);
  917. int netxen_process_cmd_ring(unsigned long data);
  918. u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctx, int max);
  919. void netxen_nic_set_multi(struct net_device *netdev);
  920. int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
  921. int netxen_nic_set_mac(struct net_device *netdev, void *p);
  922. struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
  923. static inline void netxen_nic_disable_int(struct netxen_adapter *adapter)
  924. {
  925. /*
  926. * ISR_INT_MASK: Can be read from window 0 or 1.
  927. */
  928. writel(0x7ff, PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_MASK));
  929. }
  930. static inline void netxen_nic_enable_int(struct netxen_adapter *adapter)
  931. {
  932. u32 mask;
  933. switch (adapter->ahw.board_type) {
  934. case NETXEN_NIC_GBE:
  935. mask = 0x77b;
  936. break;
  937. case NETXEN_NIC_XGBE:
  938. mask = 0x77f;
  939. break;
  940. default:
  941. mask = 0x7ff;
  942. break;
  943. }
  944. writel(mask, PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_MASK));
  945. if (!(adapter->flags & NETXEN_NIC_MSI_ENABLED)) {
  946. mask = 0xbff;
  947. writel(mask, PCI_OFFSET_SECOND_RANGE(adapter,
  948. ISR_INT_TARGET_MASK));
  949. }
  950. }
  951. /*
  952. * NetXen Board information
  953. */
  954. #define NETXEN_MAX_SHORT_NAME 16
  955. struct netxen_brdinfo {
  956. netxen_brdtype_t brdtype; /* type of board */
  957. long ports; /* max no of physical ports */
  958. char short_name[NETXEN_MAX_SHORT_NAME];
  959. };
  960. static const struct netxen_brdinfo netxen_boards[] = {
  961. {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
  962. {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
  963. {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
  964. {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
  965. {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
  966. {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
  967. };
  968. #define NUM_SUPPORTED_BOARDS (sizeof(netxen_boards)/sizeof(struct netxen_brdinfo))
  969. static inline void get_brd_port_by_type(u32 type, int *ports)
  970. {
  971. int i, found = 0;
  972. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  973. if (netxen_boards[i].brdtype == type) {
  974. *ports = netxen_boards[i].ports;
  975. found = 1;
  976. break;
  977. }
  978. }
  979. if (!found)
  980. *ports = 0;
  981. }
  982. static inline void get_brd_name_by_type(u32 type, char *name)
  983. {
  984. int i, found = 0;
  985. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  986. if (netxen_boards[i].brdtype == type) {
  987. strcpy(name, netxen_boards[i].short_name);
  988. found = 1;
  989. break;
  990. }
  991. }
  992. if (!found)
  993. name = "Unknown";
  994. }
  995. int netxen_is_flash_supported(struct netxen_adapter *adapter);
  996. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[]);
  997. extern void netxen_change_ringparam(struct netxen_adapter *adapter);
  998. extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
  999. int *valp);
  1000. extern struct ethtool_ops netxen_nic_ethtool_ops;
  1001. #endif /* __NETXEN_NIC_H_ */