qla_dbg.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x014f | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x117a | 0x111a-0x111b |
  15. * | | | 0x1155-0x1158 |
  16. * | Device Discovery | 0x2095 | 0x2020-0x2022, |
  17. * | | | 0x2011-0x2012, |
  18. * | | | 0x2016 |
  19. * | Queue Command and IO tracing | 0x3058 | 0x3006-0x300b |
  20. * | | | 0x3027-0x3028 |
  21. * | | | 0x303d-0x3041 |
  22. * | | | 0x302d,0x3033 |
  23. * | | | 0x3036,0x3038 |
  24. * | | | 0x303a |
  25. * | DPC Thread | 0x4022 | 0x4002,0x4013 |
  26. * | Async Events | 0x5081 | 0x502b-0x502f |
  27. * | | | 0x5047,0x5052 |
  28. * | | | 0x5040,0x5075 |
  29. * | Timer Routines | 0x6011 | |
  30. * | User Space Interactions | 0x70dd | 0x7018,0x702e, |
  31. * | | | 0x7020,0x7024, |
  32. * | | | 0x7039,0x7045, |
  33. * | | | 0x7073-0x7075, |
  34. * | | | 0x707b,0x708c, |
  35. * | | | 0x70a5,0x70a6, |
  36. * | | | 0x70a8,0x70ab, |
  37. * | | | 0x70ad-0x70ae, |
  38. * | | | 0x70d1-0x70da, |
  39. * | | | 0x7047,0x703b |
  40. * | Task Management | 0x803c | 0x8025-0x8026 |
  41. * | | | 0x800b,0x8039 |
  42. * | AER/EEH | 0x9011 | |
  43. * | Virtual Port | 0xa007 | |
  44. * | ISP82XX Specific | 0xb086 | 0xb002,0xb024 |
  45. * | MultiQ | 0xc00c | |
  46. * | Misc | 0xd010 | |
  47. * | Target Mode | 0xe070 | |
  48. * | Target Mode Management | 0xf072 | |
  49. * | Target Mode Task Management | 0x1000b | |
  50. * ----------------------------------------------------------------------
  51. */
  52. #include "qla_def.h"
  53. #include <linux/delay.h>
  54. static uint32_t ql_dbg_offset = 0x800;
  55. static inline void
  56. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  57. {
  58. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  59. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  60. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  61. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  62. fw_dump->vendor = htonl(ha->pdev->vendor);
  63. fw_dump->device = htonl(ha->pdev->device);
  64. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  65. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  66. }
  67. static inline void *
  68. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  69. {
  70. struct req_que *req = ha->req_q_map[0];
  71. struct rsp_que *rsp = ha->rsp_q_map[0];
  72. /* Request queue. */
  73. memcpy(ptr, req->ring, req->length *
  74. sizeof(request_t));
  75. /* Response queue. */
  76. ptr += req->length * sizeof(request_t);
  77. memcpy(ptr, rsp->ring, rsp->length *
  78. sizeof(response_t));
  79. return ptr + (rsp->length * sizeof(response_t));
  80. }
  81. static int
  82. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  83. uint32_t ram_dwords, void **nxt)
  84. {
  85. int rval;
  86. uint32_t cnt, stat, timer, dwords, idx;
  87. uint16_t mb0;
  88. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  89. dma_addr_t dump_dma = ha->gid_list_dma;
  90. uint32_t *dump = (uint32_t *)ha->gid_list;
  91. rval = QLA_SUCCESS;
  92. mb0 = 0;
  93. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  94. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  95. dwords = qla2x00_gid_list_size(ha) / 4;
  96. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  97. cnt += dwords, addr += dwords) {
  98. if (cnt + dwords > ram_dwords)
  99. dwords = ram_dwords - cnt;
  100. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  101. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  102. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  103. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  104. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  105. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  106. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  107. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  108. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  109. for (timer = 6000000; timer; timer--) {
  110. /* Check for pending interrupts. */
  111. stat = RD_REG_DWORD(&reg->host_status);
  112. if (stat & HSRX_RISC_INT) {
  113. stat &= 0xff;
  114. if (stat == 0x1 || stat == 0x2 ||
  115. stat == 0x10 || stat == 0x11) {
  116. set_bit(MBX_INTERRUPT,
  117. &ha->mbx_cmd_flags);
  118. mb0 = RD_REG_WORD(&reg->mailbox0);
  119. WRT_REG_DWORD(&reg->hccr,
  120. HCCRX_CLR_RISC_INT);
  121. RD_REG_DWORD(&reg->hccr);
  122. break;
  123. }
  124. /* Clear this intr; it wasn't a mailbox intr */
  125. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  126. RD_REG_DWORD(&reg->hccr);
  127. }
  128. udelay(5);
  129. }
  130. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  131. rval = mb0 & MBS_MASK;
  132. for (idx = 0; idx < dwords; idx++)
  133. ram[cnt + idx] = swab32(dump[idx]);
  134. } else {
  135. rval = QLA_FUNCTION_FAILED;
  136. }
  137. }
  138. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  139. return rval;
  140. }
  141. static int
  142. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  143. uint32_t cram_size, void **nxt)
  144. {
  145. int rval;
  146. /* Code RAM. */
  147. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  148. if (rval != QLA_SUCCESS)
  149. return rval;
  150. /* External Memory. */
  151. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  152. ha->fw_memory_size - 0x100000 + 1, nxt);
  153. }
  154. static uint32_t *
  155. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  156. uint32_t count, uint32_t *buf)
  157. {
  158. uint32_t __iomem *dmp_reg;
  159. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  160. dmp_reg = &reg->iobase_window;
  161. while (count--)
  162. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  163. return buf;
  164. }
  165. static inline int
  166. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  167. {
  168. int rval = QLA_SUCCESS;
  169. uint32_t cnt;
  170. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  171. for (cnt = 30000;
  172. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  173. rval == QLA_SUCCESS; cnt--) {
  174. if (cnt)
  175. udelay(100);
  176. else
  177. rval = QLA_FUNCTION_TIMEOUT;
  178. }
  179. return rval;
  180. }
  181. static int
  182. qla24xx_soft_reset(struct qla_hw_data *ha)
  183. {
  184. int rval = QLA_SUCCESS;
  185. uint32_t cnt;
  186. uint16_t mb0, wd;
  187. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  188. /* Reset RISC. */
  189. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  190. for (cnt = 0; cnt < 30000; cnt++) {
  191. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  192. break;
  193. udelay(10);
  194. }
  195. WRT_REG_DWORD(&reg->ctrl_status,
  196. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  197. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  198. udelay(100);
  199. /* Wait for firmware to complete NVRAM accesses. */
  200. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  201. for (cnt = 10000 ; cnt && mb0; cnt--) {
  202. udelay(5);
  203. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  204. barrier();
  205. }
  206. /* Wait for soft-reset to complete. */
  207. for (cnt = 0; cnt < 30000; cnt++) {
  208. if ((RD_REG_DWORD(&reg->ctrl_status) &
  209. CSRX_ISP_SOFT_RESET) == 0)
  210. break;
  211. udelay(10);
  212. }
  213. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  214. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  215. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  216. rval == QLA_SUCCESS; cnt--) {
  217. if (cnt)
  218. udelay(100);
  219. else
  220. rval = QLA_FUNCTION_TIMEOUT;
  221. }
  222. return rval;
  223. }
  224. static int
  225. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  226. uint32_t ram_words, void **nxt)
  227. {
  228. int rval;
  229. uint32_t cnt, stat, timer, words, idx;
  230. uint16_t mb0;
  231. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  232. dma_addr_t dump_dma = ha->gid_list_dma;
  233. uint16_t *dump = (uint16_t *)ha->gid_list;
  234. rval = QLA_SUCCESS;
  235. mb0 = 0;
  236. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  237. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  238. words = qla2x00_gid_list_size(ha) / 2;
  239. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  240. cnt += words, addr += words) {
  241. if (cnt + words > ram_words)
  242. words = ram_words - cnt;
  243. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  244. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  245. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  246. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  247. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  248. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  249. WRT_MAILBOX_REG(ha, reg, 4, words);
  250. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  251. for (timer = 6000000; timer; timer--) {
  252. /* Check for pending interrupts. */
  253. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  254. if (stat & HSR_RISC_INT) {
  255. stat &= 0xff;
  256. if (stat == 0x1 || stat == 0x2) {
  257. set_bit(MBX_INTERRUPT,
  258. &ha->mbx_cmd_flags);
  259. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  260. /* Release mailbox registers. */
  261. WRT_REG_WORD(&reg->semaphore, 0);
  262. WRT_REG_WORD(&reg->hccr,
  263. HCCR_CLR_RISC_INT);
  264. RD_REG_WORD(&reg->hccr);
  265. break;
  266. } else if (stat == 0x10 || stat == 0x11) {
  267. set_bit(MBX_INTERRUPT,
  268. &ha->mbx_cmd_flags);
  269. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  270. WRT_REG_WORD(&reg->hccr,
  271. HCCR_CLR_RISC_INT);
  272. RD_REG_WORD(&reg->hccr);
  273. break;
  274. }
  275. /* clear this intr; it wasn't a mailbox intr */
  276. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  277. RD_REG_WORD(&reg->hccr);
  278. }
  279. udelay(5);
  280. }
  281. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  282. rval = mb0 & MBS_MASK;
  283. for (idx = 0; idx < words; idx++)
  284. ram[cnt + idx] = swab16(dump[idx]);
  285. } else {
  286. rval = QLA_FUNCTION_FAILED;
  287. }
  288. }
  289. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  290. return rval;
  291. }
  292. static inline void
  293. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  294. uint16_t *buf)
  295. {
  296. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  297. while (count--)
  298. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  299. }
  300. static inline void *
  301. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  302. {
  303. if (!ha->eft)
  304. return ptr;
  305. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  306. return ptr + ntohl(ha->fw_dump->eft_size);
  307. }
  308. static inline void *
  309. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  310. {
  311. uint32_t cnt;
  312. uint32_t *iter_reg;
  313. struct qla2xxx_fce_chain *fcec = ptr;
  314. if (!ha->fce)
  315. return ptr;
  316. *last_chain = &fcec->type;
  317. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  318. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  319. fce_calc_size(ha->fce_bufs));
  320. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  321. fcec->addr_l = htonl(LSD(ha->fce_dma));
  322. fcec->addr_h = htonl(MSD(ha->fce_dma));
  323. iter_reg = fcec->eregs;
  324. for (cnt = 0; cnt < 8; cnt++)
  325. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  326. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  327. return (char *)iter_reg + ntohl(fcec->size);
  328. }
  329. static inline void *
  330. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  331. uint32_t **last_chain)
  332. {
  333. struct qla2xxx_mqueue_chain *q;
  334. struct qla2xxx_mqueue_header *qh;
  335. uint32_t num_queues;
  336. int que;
  337. struct {
  338. int length;
  339. void *ring;
  340. } aq, *aqp;
  341. if (!ha->tgt.atio_ring)
  342. return ptr;
  343. num_queues = 1;
  344. aqp = &aq;
  345. aqp->length = ha->tgt.atio_q_length;
  346. aqp->ring = ha->tgt.atio_ring;
  347. for (que = 0; que < num_queues; que++) {
  348. /* aqp = ha->atio_q_map[que]; */
  349. q = ptr;
  350. *last_chain = &q->type;
  351. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  352. q->chain_size = htonl(
  353. sizeof(struct qla2xxx_mqueue_chain) +
  354. sizeof(struct qla2xxx_mqueue_header) +
  355. (aqp->length * sizeof(request_t)));
  356. ptr += sizeof(struct qla2xxx_mqueue_chain);
  357. /* Add header. */
  358. qh = ptr;
  359. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  360. qh->number = htonl(que);
  361. qh->size = htonl(aqp->length * sizeof(request_t));
  362. ptr += sizeof(struct qla2xxx_mqueue_header);
  363. /* Add data. */
  364. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  365. ptr += aqp->length * sizeof(request_t);
  366. }
  367. return ptr;
  368. }
  369. static inline void *
  370. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  371. {
  372. struct qla2xxx_mqueue_chain *q;
  373. struct qla2xxx_mqueue_header *qh;
  374. struct req_que *req;
  375. struct rsp_que *rsp;
  376. int que;
  377. if (!ha->mqenable)
  378. return ptr;
  379. /* Request queues */
  380. for (que = 1; que < ha->max_req_queues; que++) {
  381. req = ha->req_q_map[que];
  382. if (!req)
  383. break;
  384. /* Add chain. */
  385. q = ptr;
  386. *last_chain = &q->type;
  387. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  388. q->chain_size = htonl(
  389. sizeof(struct qla2xxx_mqueue_chain) +
  390. sizeof(struct qla2xxx_mqueue_header) +
  391. (req->length * sizeof(request_t)));
  392. ptr += sizeof(struct qla2xxx_mqueue_chain);
  393. /* Add header. */
  394. qh = ptr;
  395. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  396. qh->number = htonl(que);
  397. qh->size = htonl(req->length * sizeof(request_t));
  398. ptr += sizeof(struct qla2xxx_mqueue_header);
  399. /* Add data. */
  400. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  401. ptr += req->length * sizeof(request_t);
  402. }
  403. /* Response queues */
  404. for (que = 1; que < ha->max_rsp_queues; que++) {
  405. rsp = ha->rsp_q_map[que];
  406. if (!rsp)
  407. break;
  408. /* Add chain. */
  409. q = ptr;
  410. *last_chain = &q->type;
  411. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  412. q->chain_size = htonl(
  413. sizeof(struct qla2xxx_mqueue_chain) +
  414. sizeof(struct qla2xxx_mqueue_header) +
  415. (rsp->length * sizeof(response_t)));
  416. ptr += sizeof(struct qla2xxx_mqueue_chain);
  417. /* Add header. */
  418. qh = ptr;
  419. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  420. qh->number = htonl(que);
  421. qh->size = htonl(rsp->length * sizeof(response_t));
  422. ptr += sizeof(struct qla2xxx_mqueue_header);
  423. /* Add data. */
  424. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  425. ptr += rsp->length * sizeof(response_t);
  426. }
  427. return ptr;
  428. }
  429. static inline void *
  430. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  431. {
  432. uint32_t cnt, que_idx;
  433. uint8_t que_cnt;
  434. struct qla2xxx_mq_chain *mq = ptr;
  435. struct device_reg_25xxmq __iomem *reg;
  436. if (!ha->mqenable || IS_QLA83XX(ha))
  437. return ptr;
  438. mq = ptr;
  439. *last_chain = &mq->type;
  440. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  441. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  442. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  443. ha->max_req_queues : ha->max_rsp_queues;
  444. mq->count = htonl(que_cnt);
  445. for (cnt = 0; cnt < que_cnt; cnt++) {
  446. reg = (struct device_reg_25xxmq __iomem *)
  447. (ha->mqiobase + cnt * QLA_QUE_PAGE);
  448. que_idx = cnt * 4;
  449. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  450. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  451. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  452. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  453. }
  454. return ptr + sizeof(struct qla2xxx_mq_chain);
  455. }
  456. void
  457. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  458. {
  459. struct qla_hw_data *ha = vha->hw;
  460. if (rval != QLA_SUCCESS) {
  461. ql_log(ql_log_warn, vha, 0xd000,
  462. "Failed to dump firmware (%x).\n", rval);
  463. ha->fw_dumped = 0;
  464. } else {
  465. ql_log(ql_log_info, vha, 0xd001,
  466. "Firmware dump saved to temp buffer (%ld/%p).\n",
  467. vha->host_no, ha->fw_dump);
  468. ha->fw_dumped = 1;
  469. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  470. }
  471. }
  472. /**
  473. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  474. * @ha: HA context
  475. * @hardware_locked: Called with the hardware_lock
  476. */
  477. void
  478. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  479. {
  480. int rval;
  481. uint32_t cnt;
  482. struct qla_hw_data *ha = vha->hw;
  483. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  484. uint16_t __iomem *dmp_reg;
  485. unsigned long flags;
  486. struct qla2300_fw_dump *fw;
  487. void *nxt;
  488. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  489. flags = 0;
  490. if (!hardware_locked)
  491. spin_lock_irqsave(&ha->hardware_lock, flags);
  492. if (!ha->fw_dump) {
  493. ql_log(ql_log_warn, vha, 0xd002,
  494. "No buffer available for dump.\n");
  495. goto qla2300_fw_dump_failed;
  496. }
  497. if (ha->fw_dumped) {
  498. ql_log(ql_log_warn, vha, 0xd003,
  499. "Firmware has been previously dumped (%p) "
  500. "-- ignoring request.\n",
  501. ha->fw_dump);
  502. goto qla2300_fw_dump_failed;
  503. }
  504. fw = &ha->fw_dump->isp.isp23;
  505. qla2xxx_prep_dump(ha, ha->fw_dump);
  506. rval = QLA_SUCCESS;
  507. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  508. /* Pause RISC. */
  509. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  510. if (IS_QLA2300(ha)) {
  511. for (cnt = 30000;
  512. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  513. rval == QLA_SUCCESS; cnt--) {
  514. if (cnt)
  515. udelay(100);
  516. else
  517. rval = QLA_FUNCTION_TIMEOUT;
  518. }
  519. } else {
  520. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  521. udelay(10);
  522. }
  523. if (rval == QLA_SUCCESS) {
  524. dmp_reg = &reg->flash_address;
  525. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  526. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  527. dmp_reg = &reg->u.isp2300.req_q_in;
  528. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  529. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  530. dmp_reg = &reg->u.isp2300.mailbox0;
  531. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  532. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  533. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  534. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  535. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  536. qla2xxx_read_window(reg, 48, fw->dma_reg);
  537. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  538. dmp_reg = &reg->risc_hw;
  539. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  540. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  541. WRT_REG_WORD(&reg->pcr, 0x2000);
  542. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  543. WRT_REG_WORD(&reg->pcr, 0x2200);
  544. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  545. WRT_REG_WORD(&reg->pcr, 0x2400);
  546. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  547. WRT_REG_WORD(&reg->pcr, 0x2600);
  548. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  549. WRT_REG_WORD(&reg->pcr, 0x2800);
  550. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  551. WRT_REG_WORD(&reg->pcr, 0x2A00);
  552. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  553. WRT_REG_WORD(&reg->pcr, 0x2C00);
  554. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  555. WRT_REG_WORD(&reg->pcr, 0x2E00);
  556. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  557. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  558. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  559. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  560. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  561. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  562. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  563. /* Reset RISC. */
  564. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  565. for (cnt = 0; cnt < 30000; cnt++) {
  566. if ((RD_REG_WORD(&reg->ctrl_status) &
  567. CSR_ISP_SOFT_RESET) == 0)
  568. break;
  569. udelay(10);
  570. }
  571. }
  572. if (!IS_QLA2300(ha)) {
  573. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  574. rval == QLA_SUCCESS; cnt--) {
  575. if (cnt)
  576. udelay(100);
  577. else
  578. rval = QLA_FUNCTION_TIMEOUT;
  579. }
  580. }
  581. /* Get RISC SRAM. */
  582. if (rval == QLA_SUCCESS)
  583. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  584. sizeof(fw->risc_ram) / 2, &nxt);
  585. /* Get stack SRAM. */
  586. if (rval == QLA_SUCCESS)
  587. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  588. sizeof(fw->stack_ram) / 2, &nxt);
  589. /* Get data SRAM. */
  590. if (rval == QLA_SUCCESS)
  591. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  592. ha->fw_memory_size - 0x11000 + 1, &nxt);
  593. if (rval == QLA_SUCCESS)
  594. qla2xxx_copy_queues(ha, nxt);
  595. qla2xxx_dump_post_process(base_vha, rval);
  596. qla2300_fw_dump_failed:
  597. if (!hardware_locked)
  598. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  599. }
  600. /**
  601. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  602. * @ha: HA context
  603. * @hardware_locked: Called with the hardware_lock
  604. */
  605. void
  606. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  607. {
  608. int rval;
  609. uint32_t cnt, timer;
  610. uint16_t risc_address;
  611. uint16_t mb0, mb2;
  612. struct qla_hw_data *ha = vha->hw;
  613. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  614. uint16_t __iomem *dmp_reg;
  615. unsigned long flags;
  616. struct qla2100_fw_dump *fw;
  617. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  618. risc_address = 0;
  619. mb0 = mb2 = 0;
  620. flags = 0;
  621. if (!hardware_locked)
  622. spin_lock_irqsave(&ha->hardware_lock, flags);
  623. if (!ha->fw_dump) {
  624. ql_log(ql_log_warn, vha, 0xd004,
  625. "No buffer available for dump.\n");
  626. goto qla2100_fw_dump_failed;
  627. }
  628. if (ha->fw_dumped) {
  629. ql_log(ql_log_warn, vha, 0xd005,
  630. "Firmware has been previously dumped (%p) "
  631. "-- ignoring request.\n",
  632. ha->fw_dump);
  633. goto qla2100_fw_dump_failed;
  634. }
  635. fw = &ha->fw_dump->isp.isp21;
  636. qla2xxx_prep_dump(ha, ha->fw_dump);
  637. rval = QLA_SUCCESS;
  638. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  639. /* Pause RISC. */
  640. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  641. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  642. rval == QLA_SUCCESS; cnt--) {
  643. if (cnt)
  644. udelay(100);
  645. else
  646. rval = QLA_FUNCTION_TIMEOUT;
  647. }
  648. if (rval == QLA_SUCCESS) {
  649. dmp_reg = &reg->flash_address;
  650. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  651. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  652. dmp_reg = &reg->u.isp2100.mailbox0;
  653. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  654. if (cnt == 8)
  655. dmp_reg = &reg->u_end.isp2200.mailbox8;
  656. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  657. }
  658. dmp_reg = &reg->u.isp2100.unused_2[0];
  659. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  660. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  661. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  662. dmp_reg = &reg->risc_hw;
  663. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  664. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  665. WRT_REG_WORD(&reg->pcr, 0x2000);
  666. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  667. WRT_REG_WORD(&reg->pcr, 0x2100);
  668. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  669. WRT_REG_WORD(&reg->pcr, 0x2200);
  670. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  671. WRT_REG_WORD(&reg->pcr, 0x2300);
  672. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  673. WRT_REG_WORD(&reg->pcr, 0x2400);
  674. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  675. WRT_REG_WORD(&reg->pcr, 0x2500);
  676. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  677. WRT_REG_WORD(&reg->pcr, 0x2600);
  678. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  679. WRT_REG_WORD(&reg->pcr, 0x2700);
  680. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  681. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  682. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  683. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  684. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  685. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  686. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  687. /* Reset the ISP. */
  688. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  689. }
  690. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  691. rval == QLA_SUCCESS; cnt--) {
  692. if (cnt)
  693. udelay(100);
  694. else
  695. rval = QLA_FUNCTION_TIMEOUT;
  696. }
  697. /* Pause RISC. */
  698. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  699. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  700. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  701. for (cnt = 30000;
  702. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  703. rval == QLA_SUCCESS; cnt--) {
  704. if (cnt)
  705. udelay(100);
  706. else
  707. rval = QLA_FUNCTION_TIMEOUT;
  708. }
  709. if (rval == QLA_SUCCESS) {
  710. /* Set memory configuration and timing. */
  711. if (IS_QLA2100(ha))
  712. WRT_REG_WORD(&reg->mctr, 0xf1);
  713. else
  714. WRT_REG_WORD(&reg->mctr, 0xf2);
  715. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  716. /* Release RISC. */
  717. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  718. }
  719. }
  720. if (rval == QLA_SUCCESS) {
  721. /* Get RISC SRAM. */
  722. risc_address = 0x1000;
  723. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  724. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  725. }
  726. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  727. cnt++, risc_address++) {
  728. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  729. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  730. for (timer = 6000000; timer != 0; timer--) {
  731. /* Check for pending interrupts. */
  732. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  733. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  734. set_bit(MBX_INTERRUPT,
  735. &ha->mbx_cmd_flags);
  736. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  737. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  738. WRT_REG_WORD(&reg->semaphore, 0);
  739. WRT_REG_WORD(&reg->hccr,
  740. HCCR_CLR_RISC_INT);
  741. RD_REG_WORD(&reg->hccr);
  742. break;
  743. }
  744. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  745. RD_REG_WORD(&reg->hccr);
  746. }
  747. udelay(5);
  748. }
  749. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  750. rval = mb0 & MBS_MASK;
  751. fw->risc_ram[cnt] = htons(mb2);
  752. } else {
  753. rval = QLA_FUNCTION_FAILED;
  754. }
  755. }
  756. if (rval == QLA_SUCCESS)
  757. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  758. qla2xxx_dump_post_process(base_vha, rval);
  759. qla2100_fw_dump_failed:
  760. if (!hardware_locked)
  761. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  762. }
  763. void
  764. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  765. {
  766. int rval;
  767. uint32_t cnt;
  768. uint32_t risc_address;
  769. struct qla_hw_data *ha = vha->hw;
  770. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  771. uint32_t __iomem *dmp_reg;
  772. uint32_t *iter_reg;
  773. uint16_t __iomem *mbx_reg;
  774. unsigned long flags;
  775. struct qla24xx_fw_dump *fw;
  776. uint32_t ext_mem_cnt;
  777. void *nxt;
  778. void *nxt_chain;
  779. uint32_t *last_chain = NULL;
  780. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  781. if (IS_QLA82XX(ha))
  782. return;
  783. risc_address = ext_mem_cnt = 0;
  784. flags = 0;
  785. if (!hardware_locked)
  786. spin_lock_irqsave(&ha->hardware_lock, flags);
  787. if (!ha->fw_dump) {
  788. ql_log(ql_log_warn, vha, 0xd006,
  789. "No buffer available for dump.\n");
  790. goto qla24xx_fw_dump_failed;
  791. }
  792. if (ha->fw_dumped) {
  793. ql_log(ql_log_warn, vha, 0xd007,
  794. "Firmware has been previously dumped (%p) "
  795. "-- ignoring request.\n",
  796. ha->fw_dump);
  797. goto qla24xx_fw_dump_failed;
  798. }
  799. fw = &ha->fw_dump->isp.isp24;
  800. qla2xxx_prep_dump(ha, ha->fw_dump);
  801. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  802. /* Pause RISC. */
  803. rval = qla24xx_pause_risc(reg);
  804. if (rval != QLA_SUCCESS)
  805. goto qla24xx_fw_dump_failed_0;
  806. /* Host interface registers. */
  807. dmp_reg = &reg->flash_addr;
  808. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  809. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  810. /* Disable interrupts. */
  811. WRT_REG_DWORD(&reg->ictrl, 0);
  812. RD_REG_DWORD(&reg->ictrl);
  813. /* Shadow registers. */
  814. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  815. RD_REG_DWORD(&reg->iobase_addr);
  816. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  817. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  818. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  819. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  820. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  821. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  822. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  823. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  824. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  825. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  826. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  827. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  828. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  829. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  830. /* Mailbox registers. */
  831. mbx_reg = &reg->mailbox0;
  832. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  833. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  834. /* Transfer sequence registers. */
  835. iter_reg = fw->xseq_gp_reg;
  836. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  837. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  838. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  839. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  840. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  841. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  842. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  843. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  844. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  845. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  846. /* Receive sequence registers. */
  847. iter_reg = fw->rseq_gp_reg;
  848. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  849. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  850. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  851. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  852. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  853. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  854. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  855. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  856. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  857. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  858. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  859. /* Command DMA registers. */
  860. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  861. /* Queues. */
  862. iter_reg = fw->req0_dma_reg;
  863. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  864. dmp_reg = &reg->iobase_q;
  865. for (cnt = 0; cnt < 7; cnt++)
  866. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  867. iter_reg = fw->resp0_dma_reg;
  868. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  869. dmp_reg = &reg->iobase_q;
  870. for (cnt = 0; cnt < 7; cnt++)
  871. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  872. iter_reg = fw->req1_dma_reg;
  873. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  874. dmp_reg = &reg->iobase_q;
  875. for (cnt = 0; cnt < 7; cnt++)
  876. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  877. /* Transmit DMA registers. */
  878. iter_reg = fw->xmt0_dma_reg;
  879. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  880. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  881. iter_reg = fw->xmt1_dma_reg;
  882. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  883. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  884. iter_reg = fw->xmt2_dma_reg;
  885. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  886. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  887. iter_reg = fw->xmt3_dma_reg;
  888. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  889. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  890. iter_reg = fw->xmt4_dma_reg;
  891. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  892. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  893. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  894. /* Receive DMA registers. */
  895. iter_reg = fw->rcvt0_data_dma_reg;
  896. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  897. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  898. iter_reg = fw->rcvt1_data_dma_reg;
  899. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  900. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  901. /* RISC registers. */
  902. iter_reg = fw->risc_gp_reg;
  903. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  904. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  905. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  906. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  907. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  908. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  909. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  910. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  911. /* Local memory controller registers. */
  912. iter_reg = fw->lmc_reg;
  913. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  914. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  915. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  916. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  917. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  918. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  919. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  920. /* Fibre Protocol Module registers. */
  921. iter_reg = fw->fpm_hdw_reg;
  922. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  923. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  924. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  925. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  926. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  927. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  928. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  929. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  930. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  931. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  932. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  933. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  934. /* Frame Buffer registers. */
  935. iter_reg = fw->fb_hdw_reg;
  936. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  938. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  939. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  940. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  941. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  942. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  943. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  944. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  945. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  946. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  947. rval = qla24xx_soft_reset(ha);
  948. if (rval != QLA_SUCCESS)
  949. goto qla24xx_fw_dump_failed_0;
  950. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  951. &nxt);
  952. if (rval != QLA_SUCCESS)
  953. goto qla24xx_fw_dump_failed_0;
  954. nxt = qla2xxx_copy_queues(ha, nxt);
  955. qla24xx_copy_eft(ha, nxt);
  956. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  957. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  958. if (last_chain) {
  959. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  960. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  961. }
  962. /* Adjust valid length. */
  963. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  964. qla24xx_fw_dump_failed_0:
  965. qla2xxx_dump_post_process(base_vha, rval);
  966. qla24xx_fw_dump_failed:
  967. if (!hardware_locked)
  968. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  969. }
  970. void
  971. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  972. {
  973. int rval;
  974. uint32_t cnt;
  975. uint32_t risc_address;
  976. struct qla_hw_data *ha = vha->hw;
  977. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  978. uint32_t __iomem *dmp_reg;
  979. uint32_t *iter_reg;
  980. uint16_t __iomem *mbx_reg;
  981. unsigned long flags;
  982. struct qla25xx_fw_dump *fw;
  983. uint32_t ext_mem_cnt;
  984. void *nxt, *nxt_chain;
  985. uint32_t *last_chain = NULL;
  986. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  987. risc_address = ext_mem_cnt = 0;
  988. flags = 0;
  989. if (!hardware_locked)
  990. spin_lock_irqsave(&ha->hardware_lock, flags);
  991. if (!ha->fw_dump) {
  992. ql_log(ql_log_warn, vha, 0xd008,
  993. "No buffer available for dump.\n");
  994. goto qla25xx_fw_dump_failed;
  995. }
  996. if (ha->fw_dumped) {
  997. ql_log(ql_log_warn, vha, 0xd009,
  998. "Firmware has been previously dumped (%p) "
  999. "-- ignoring request.\n",
  1000. ha->fw_dump);
  1001. goto qla25xx_fw_dump_failed;
  1002. }
  1003. fw = &ha->fw_dump->isp.isp25;
  1004. qla2xxx_prep_dump(ha, ha->fw_dump);
  1005. ha->fw_dump->version = __constant_htonl(2);
  1006. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1007. /* Pause RISC. */
  1008. rval = qla24xx_pause_risc(reg);
  1009. if (rval != QLA_SUCCESS)
  1010. goto qla25xx_fw_dump_failed_0;
  1011. /* Host/Risc registers. */
  1012. iter_reg = fw->host_risc_reg;
  1013. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1014. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1015. /* PCIe registers. */
  1016. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1017. RD_REG_DWORD(&reg->iobase_addr);
  1018. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1019. dmp_reg = &reg->iobase_c4;
  1020. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1021. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1022. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1023. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1024. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1025. RD_REG_DWORD(&reg->iobase_window);
  1026. /* Host interface registers. */
  1027. dmp_reg = &reg->flash_addr;
  1028. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1029. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1030. /* Disable interrupts. */
  1031. WRT_REG_DWORD(&reg->ictrl, 0);
  1032. RD_REG_DWORD(&reg->ictrl);
  1033. /* Shadow registers. */
  1034. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1035. RD_REG_DWORD(&reg->iobase_addr);
  1036. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1037. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1038. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1039. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1040. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1041. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1042. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1043. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1044. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1045. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1046. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1047. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1048. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1049. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1050. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1051. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1052. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1053. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1054. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1055. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1056. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1057. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1058. /* RISC I/O register. */
  1059. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1060. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1061. /* Mailbox registers. */
  1062. mbx_reg = &reg->mailbox0;
  1063. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1064. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1065. /* Transfer sequence registers. */
  1066. iter_reg = fw->xseq_gp_reg;
  1067. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1068. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1069. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1070. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1071. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1072. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1073. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1074. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1075. iter_reg = fw->xseq_0_reg;
  1076. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1077. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1078. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1079. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1080. /* Receive sequence registers. */
  1081. iter_reg = fw->rseq_gp_reg;
  1082. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1083. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1084. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1085. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1086. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1087. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1088. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1089. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1090. iter_reg = fw->rseq_0_reg;
  1091. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1092. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1093. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1094. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1095. /* Auxiliary sequence registers. */
  1096. iter_reg = fw->aseq_gp_reg;
  1097. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1098. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1099. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1100. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1101. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1102. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1103. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1104. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1105. iter_reg = fw->aseq_0_reg;
  1106. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1107. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1108. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1109. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1110. /* Command DMA registers. */
  1111. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1112. /* Queues. */
  1113. iter_reg = fw->req0_dma_reg;
  1114. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1115. dmp_reg = &reg->iobase_q;
  1116. for (cnt = 0; cnt < 7; cnt++)
  1117. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1118. iter_reg = fw->resp0_dma_reg;
  1119. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1120. dmp_reg = &reg->iobase_q;
  1121. for (cnt = 0; cnt < 7; cnt++)
  1122. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1123. iter_reg = fw->req1_dma_reg;
  1124. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1125. dmp_reg = &reg->iobase_q;
  1126. for (cnt = 0; cnt < 7; cnt++)
  1127. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1128. /* Transmit DMA registers. */
  1129. iter_reg = fw->xmt0_dma_reg;
  1130. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1131. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1132. iter_reg = fw->xmt1_dma_reg;
  1133. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1134. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1135. iter_reg = fw->xmt2_dma_reg;
  1136. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1137. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1138. iter_reg = fw->xmt3_dma_reg;
  1139. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1140. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1141. iter_reg = fw->xmt4_dma_reg;
  1142. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1143. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1144. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1145. /* Receive DMA registers. */
  1146. iter_reg = fw->rcvt0_data_dma_reg;
  1147. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1148. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1149. iter_reg = fw->rcvt1_data_dma_reg;
  1150. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1151. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1152. /* RISC registers. */
  1153. iter_reg = fw->risc_gp_reg;
  1154. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1155. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1156. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1157. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1158. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1159. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1160. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1161. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1162. /* Local memory controller registers. */
  1163. iter_reg = fw->lmc_reg;
  1164. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1165. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1166. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1167. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1168. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1169. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1170. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1171. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1172. /* Fibre Protocol Module registers. */
  1173. iter_reg = fw->fpm_hdw_reg;
  1174. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1175. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1176. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1177. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1178. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1179. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1180. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1181. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1182. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1183. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1184. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1185. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1186. /* Frame Buffer registers. */
  1187. iter_reg = fw->fb_hdw_reg;
  1188. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1190. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1191. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1192. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1193. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1194. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1195. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1196. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1197. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1198. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1199. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1200. /* Multi queue registers */
  1201. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1202. &last_chain);
  1203. rval = qla24xx_soft_reset(ha);
  1204. if (rval != QLA_SUCCESS)
  1205. goto qla25xx_fw_dump_failed_0;
  1206. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1207. &nxt);
  1208. if (rval != QLA_SUCCESS)
  1209. goto qla25xx_fw_dump_failed_0;
  1210. nxt = qla2xxx_copy_queues(ha, nxt);
  1211. qla24xx_copy_eft(ha, nxt);
  1212. /* Chain entries -- started with MQ. */
  1213. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1214. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1215. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1216. if (last_chain) {
  1217. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1218. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1219. }
  1220. /* Adjust valid length. */
  1221. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1222. qla25xx_fw_dump_failed_0:
  1223. qla2xxx_dump_post_process(base_vha, rval);
  1224. qla25xx_fw_dump_failed:
  1225. if (!hardware_locked)
  1226. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1227. }
  1228. void
  1229. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1230. {
  1231. int rval;
  1232. uint32_t cnt;
  1233. uint32_t risc_address;
  1234. struct qla_hw_data *ha = vha->hw;
  1235. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1236. uint32_t __iomem *dmp_reg;
  1237. uint32_t *iter_reg;
  1238. uint16_t __iomem *mbx_reg;
  1239. unsigned long flags;
  1240. struct qla81xx_fw_dump *fw;
  1241. uint32_t ext_mem_cnt;
  1242. void *nxt, *nxt_chain;
  1243. uint32_t *last_chain = NULL;
  1244. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1245. risc_address = ext_mem_cnt = 0;
  1246. flags = 0;
  1247. if (!hardware_locked)
  1248. spin_lock_irqsave(&ha->hardware_lock, flags);
  1249. if (!ha->fw_dump) {
  1250. ql_log(ql_log_warn, vha, 0xd00a,
  1251. "No buffer available for dump.\n");
  1252. goto qla81xx_fw_dump_failed;
  1253. }
  1254. if (ha->fw_dumped) {
  1255. ql_log(ql_log_warn, vha, 0xd00b,
  1256. "Firmware has been previously dumped (%p) "
  1257. "-- ignoring request.\n",
  1258. ha->fw_dump);
  1259. goto qla81xx_fw_dump_failed;
  1260. }
  1261. fw = &ha->fw_dump->isp.isp81;
  1262. qla2xxx_prep_dump(ha, ha->fw_dump);
  1263. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1264. /* Pause RISC. */
  1265. rval = qla24xx_pause_risc(reg);
  1266. if (rval != QLA_SUCCESS)
  1267. goto qla81xx_fw_dump_failed_0;
  1268. /* Host/Risc registers. */
  1269. iter_reg = fw->host_risc_reg;
  1270. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1271. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1272. /* PCIe registers. */
  1273. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1274. RD_REG_DWORD(&reg->iobase_addr);
  1275. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1276. dmp_reg = &reg->iobase_c4;
  1277. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1278. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1279. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1280. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1281. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1282. RD_REG_DWORD(&reg->iobase_window);
  1283. /* Host interface registers. */
  1284. dmp_reg = &reg->flash_addr;
  1285. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1286. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1287. /* Disable interrupts. */
  1288. WRT_REG_DWORD(&reg->ictrl, 0);
  1289. RD_REG_DWORD(&reg->ictrl);
  1290. /* Shadow registers. */
  1291. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1292. RD_REG_DWORD(&reg->iobase_addr);
  1293. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1294. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1295. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1296. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1297. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1298. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1299. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1300. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1301. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1302. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1303. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1304. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1305. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1306. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1307. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1308. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1309. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1310. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1311. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1312. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1313. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1314. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1315. /* RISC I/O register. */
  1316. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1317. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1318. /* Mailbox registers. */
  1319. mbx_reg = &reg->mailbox0;
  1320. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1321. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1322. /* Transfer sequence registers. */
  1323. iter_reg = fw->xseq_gp_reg;
  1324. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1325. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1326. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1327. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1328. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1329. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1330. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1331. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1332. iter_reg = fw->xseq_0_reg;
  1333. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1334. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1335. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1336. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1337. /* Receive sequence registers. */
  1338. iter_reg = fw->rseq_gp_reg;
  1339. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1340. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1341. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1342. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1343. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1344. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1345. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1346. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1347. iter_reg = fw->rseq_0_reg;
  1348. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1349. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1350. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1351. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1352. /* Auxiliary sequence registers. */
  1353. iter_reg = fw->aseq_gp_reg;
  1354. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1355. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1356. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1357. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1358. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1359. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1360. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1361. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1362. iter_reg = fw->aseq_0_reg;
  1363. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1364. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1365. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1366. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1367. /* Command DMA registers. */
  1368. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1369. /* Queues. */
  1370. iter_reg = fw->req0_dma_reg;
  1371. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1372. dmp_reg = &reg->iobase_q;
  1373. for (cnt = 0; cnt < 7; cnt++)
  1374. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1375. iter_reg = fw->resp0_dma_reg;
  1376. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1377. dmp_reg = &reg->iobase_q;
  1378. for (cnt = 0; cnt < 7; cnt++)
  1379. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1380. iter_reg = fw->req1_dma_reg;
  1381. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1382. dmp_reg = &reg->iobase_q;
  1383. for (cnt = 0; cnt < 7; cnt++)
  1384. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1385. /* Transmit DMA registers. */
  1386. iter_reg = fw->xmt0_dma_reg;
  1387. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1388. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1389. iter_reg = fw->xmt1_dma_reg;
  1390. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1391. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1392. iter_reg = fw->xmt2_dma_reg;
  1393. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1394. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1395. iter_reg = fw->xmt3_dma_reg;
  1396. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1397. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1398. iter_reg = fw->xmt4_dma_reg;
  1399. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1400. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1401. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1402. /* Receive DMA registers. */
  1403. iter_reg = fw->rcvt0_data_dma_reg;
  1404. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1405. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1406. iter_reg = fw->rcvt1_data_dma_reg;
  1407. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1408. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1409. /* RISC registers. */
  1410. iter_reg = fw->risc_gp_reg;
  1411. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1412. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1413. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1414. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1415. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1416. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1417. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1418. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1419. /* Local memory controller registers. */
  1420. iter_reg = fw->lmc_reg;
  1421. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1422. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1423. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1424. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1425. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1426. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1427. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1428. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1429. /* Fibre Protocol Module registers. */
  1430. iter_reg = fw->fpm_hdw_reg;
  1431. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1432. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1433. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1434. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1435. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1436. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1437. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1438. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1439. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1440. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1441. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1442. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1443. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1444. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1445. /* Frame Buffer registers. */
  1446. iter_reg = fw->fb_hdw_reg;
  1447. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1448. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1449. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1450. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1451. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1452. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1453. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1454. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1455. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1456. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1457. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1458. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1459. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1460. /* Multi queue registers */
  1461. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1462. &last_chain);
  1463. rval = qla24xx_soft_reset(ha);
  1464. if (rval != QLA_SUCCESS)
  1465. goto qla81xx_fw_dump_failed_0;
  1466. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1467. &nxt);
  1468. if (rval != QLA_SUCCESS)
  1469. goto qla81xx_fw_dump_failed_0;
  1470. nxt = qla2xxx_copy_queues(ha, nxt);
  1471. qla24xx_copy_eft(ha, nxt);
  1472. /* Chain entries -- started with MQ. */
  1473. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1474. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1475. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1476. if (last_chain) {
  1477. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1478. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1479. }
  1480. /* Adjust valid length. */
  1481. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1482. qla81xx_fw_dump_failed_0:
  1483. qla2xxx_dump_post_process(base_vha, rval);
  1484. qla81xx_fw_dump_failed:
  1485. if (!hardware_locked)
  1486. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1487. }
  1488. void
  1489. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1490. {
  1491. int rval;
  1492. uint32_t cnt, reg_data;
  1493. uint32_t risc_address;
  1494. struct qla_hw_data *ha = vha->hw;
  1495. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1496. uint32_t __iomem *dmp_reg;
  1497. uint32_t *iter_reg;
  1498. uint16_t __iomem *mbx_reg;
  1499. unsigned long flags;
  1500. struct qla83xx_fw_dump *fw;
  1501. uint32_t ext_mem_cnt;
  1502. void *nxt, *nxt_chain;
  1503. uint32_t *last_chain = NULL;
  1504. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1505. risc_address = ext_mem_cnt = 0;
  1506. flags = 0;
  1507. if (!hardware_locked)
  1508. spin_lock_irqsave(&ha->hardware_lock, flags);
  1509. if (!ha->fw_dump) {
  1510. ql_log(ql_log_warn, vha, 0xd00c,
  1511. "No buffer available for dump!!!\n");
  1512. goto qla83xx_fw_dump_failed;
  1513. }
  1514. if (ha->fw_dumped) {
  1515. ql_log(ql_log_warn, vha, 0xd00d,
  1516. "Firmware has been previously dumped (%p) -- ignoring "
  1517. "request...\n", ha->fw_dump);
  1518. goto qla83xx_fw_dump_failed;
  1519. }
  1520. fw = &ha->fw_dump->isp.isp83;
  1521. qla2xxx_prep_dump(ha, ha->fw_dump);
  1522. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1523. /* Pause RISC. */
  1524. rval = qla24xx_pause_risc(reg);
  1525. if (rval != QLA_SUCCESS)
  1526. goto qla83xx_fw_dump_failed_0;
  1527. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1528. dmp_reg = &reg->iobase_window;
  1529. reg_data = RD_REG_DWORD(dmp_reg);
  1530. WRT_REG_DWORD(dmp_reg, 0);
  1531. dmp_reg = &reg->unused_4_1[0];
  1532. reg_data = RD_REG_DWORD(dmp_reg);
  1533. WRT_REG_DWORD(dmp_reg, 0);
  1534. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1535. dmp_reg = &reg->unused_4_1[2];
  1536. reg_data = RD_REG_DWORD(dmp_reg);
  1537. WRT_REG_DWORD(dmp_reg, 0);
  1538. /* select PCR and disable ecc checking and correction */
  1539. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1540. RD_REG_DWORD(&reg->iobase_addr);
  1541. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1542. /* Host/Risc registers. */
  1543. iter_reg = fw->host_risc_reg;
  1544. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1545. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1546. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1547. /* PCIe registers. */
  1548. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1549. RD_REG_DWORD(&reg->iobase_addr);
  1550. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1551. dmp_reg = &reg->iobase_c4;
  1552. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1553. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1554. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1555. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1556. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1557. RD_REG_DWORD(&reg->iobase_window);
  1558. /* Host interface registers. */
  1559. dmp_reg = &reg->flash_addr;
  1560. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1561. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1562. /* Disable interrupts. */
  1563. WRT_REG_DWORD(&reg->ictrl, 0);
  1564. RD_REG_DWORD(&reg->ictrl);
  1565. /* Shadow registers. */
  1566. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1567. RD_REG_DWORD(&reg->iobase_addr);
  1568. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1569. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1570. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1571. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1572. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1573. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1574. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1575. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1576. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1577. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1578. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1579. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1580. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1581. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1582. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1583. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1584. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1585. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1586. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1587. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1588. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1589. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1590. /* RISC I/O register. */
  1591. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1592. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1593. /* Mailbox registers. */
  1594. mbx_reg = &reg->mailbox0;
  1595. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1596. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1597. /* Transfer sequence registers. */
  1598. iter_reg = fw->xseq_gp_reg;
  1599. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1600. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1601. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1602. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1603. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1604. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1605. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1606. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1607. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1608. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1609. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1610. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1611. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1612. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1613. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1614. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1615. iter_reg = fw->xseq_0_reg;
  1616. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1617. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1618. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1619. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1620. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1621. /* Receive sequence registers. */
  1622. iter_reg = fw->rseq_gp_reg;
  1623. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1624. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1625. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1626. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1627. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1628. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1629. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1630. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1631. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1632. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1633. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1634. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1635. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1636. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1637. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1638. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1639. iter_reg = fw->rseq_0_reg;
  1640. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1641. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1642. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1643. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1644. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1645. /* Auxiliary sequence registers. */
  1646. iter_reg = fw->aseq_gp_reg;
  1647. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1649. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1650. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1651. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1652. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1653. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1654. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1655. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1656. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1657. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1658. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1659. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1660. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1661. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1662. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1663. iter_reg = fw->aseq_0_reg;
  1664. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1665. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1666. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1667. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1668. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1669. /* Command DMA registers. */
  1670. iter_reg = fw->cmd_dma_reg;
  1671. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1672. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1673. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1674. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1675. /* Queues. */
  1676. iter_reg = fw->req0_dma_reg;
  1677. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1678. dmp_reg = &reg->iobase_q;
  1679. for (cnt = 0; cnt < 7; cnt++)
  1680. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1681. iter_reg = fw->resp0_dma_reg;
  1682. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1683. dmp_reg = &reg->iobase_q;
  1684. for (cnt = 0; cnt < 7; cnt++)
  1685. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1686. iter_reg = fw->req1_dma_reg;
  1687. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1688. dmp_reg = &reg->iobase_q;
  1689. for (cnt = 0; cnt < 7; cnt++)
  1690. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1691. /* Transmit DMA registers. */
  1692. iter_reg = fw->xmt0_dma_reg;
  1693. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1694. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1695. iter_reg = fw->xmt1_dma_reg;
  1696. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1697. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1698. iter_reg = fw->xmt2_dma_reg;
  1699. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1700. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1701. iter_reg = fw->xmt3_dma_reg;
  1702. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1703. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1704. iter_reg = fw->xmt4_dma_reg;
  1705. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1706. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1707. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1708. /* Receive DMA registers. */
  1709. iter_reg = fw->rcvt0_data_dma_reg;
  1710. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1711. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1712. iter_reg = fw->rcvt1_data_dma_reg;
  1713. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1714. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1715. /* RISC registers. */
  1716. iter_reg = fw->risc_gp_reg;
  1717. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1718. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1719. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1720. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1721. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1722. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1723. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1724. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1725. /* Local memory controller registers. */
  1726. iter_reg = fw->lmc_reg;
  1727. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1728. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1729. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1730. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1731. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1732. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1733. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1734. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1735. /* Fibre Protocol Module registers. */
  1736. iter_reg = fw->fpm_hdw_reg;
  1737. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1739. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1741. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1742. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1743. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1744. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1745. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1746. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1747. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1748. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1749. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1750. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1752. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1753. /* RQ0 Array registers. */
  1754. iter_reg = fw->rq0_array_reg;
  1755. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1763. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1764. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1765. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1766. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1767. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1768. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1769. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1770. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1771. /* RQ1 Array registers. */
  1772. iter_reg = fw->rq1_array_reg;
  1773. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1780. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1781. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1782. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1783. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1784. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1785. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1786. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1787. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1788. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1789. /* RP0 Array registers. */
  1790. iter_reg = fw->rp0_array_reg;
  1791. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1796. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1797. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1798. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1799. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1800. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1801. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1802. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1803. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1804. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1805. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1806. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1807. /* RP1 Array registers. */
  1808. iter_reg = fw->rp1_array_reg;
  1809. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1810. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1811. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1812. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1813. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1814. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1815. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1816. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1817. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1818. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1819. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1820. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1821. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1822. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1823. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1824. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1825. iter_reg = fw->at0_array_reg;
  1826. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1827. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1828. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1829. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1830. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1831. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1832. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1833. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1834. /* I/O Queue Control registers. */
  1835. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1836. /* Frame Buffer registers. */
  1837. iter_reg = fw->fb_hdw_reg;
  1838. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1839. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1840. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1842. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1843. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1844. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1845. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1846. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1847. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1848. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1849. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1850. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1851. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1852. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1853. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1854. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1855. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1856. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1857. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1858. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1859. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1860. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1861. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1862. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1863. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1864. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1865. /* Multi queue registers */
  1866. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1867. &last_chain);
  1868. rval = qla24xx_soft_reset(ha);
  1869. if (rval != QLA_SUCCESS) {
  1870. ql_log(ql_log_warn, vha, 0xd00e,
  1871. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1872. rval = QLA_SUCCESS;
  1873. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1874. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1875. RD_REG_DWORD(&reg->hccr);
  1876. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1877. RD_REG_DWORD(&reg->hccr);
  1878. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1879. RD_REG_DWORD(&reg->hccr);
  1880. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1881. udelay(5);
  1882. if (!cnt) {
  1883. nxt = fw->code_ram;
  1884. nxt += sizeof(fw->code_ram);
  1885. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1886. goto copy_queue;
  1887. } else
  1888. ql_log(ql_log_warn, vha, 0xd010,
  1889. "bigger hammer success?\n");
  1890. }
  1891. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1892. &nxt);
  1893. if (rval != QLA_SUCCESS)
  1894. goto qla83xx_fw_dump_failed_0;
  1895. copy_queue:
  1896. nxt = qla2xxx_copy_queues(ha, nxt);
  1897. qla24xx_copy_eft(ha, nxt);
  1898. /* Chain entries -- started with MQ. */
  1899. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1900. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1901. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1902. if (last_chain) {
  1903. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1904. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1905. }
  1906. /* Adjust valid length. */
  1907. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1908. qla83xx_fw_dump_failed_0:
  1909. qla2xxx_dump_post_process(base_vha, rval);
  1910. qla83xx_fw_dump_failed:
  1911. if (!hardware_locked)
  1912. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1913. }
  1914. /****************************************************************************/
  1915. /* Driver Debug Functions. */
  1916. /****************************************************************************/
  1917. static inline int
  1918. ql_mask_match(uint32_t level)
  1919. {
  1920. if (ql2xextended_error_logging == 1)
  1921. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1922. return (level & ql2xextended_error_logging) == level;
  1923. }
  1924. /*
  1925. * This function is for formatting and logging debug information.
  1926. * It is to be used when vha is available. It formats the message
  1927. * and logs it to the messages file.
  1928. * parameters:
  1929. * level: The level of the debug messages to be printed.
  1930. * If ql2xextended_error_logging value is correctly set,
  1931. * this message will appear in the messages file.
  1932. * vha: Pointer to the scsi_qla_host_t.
  1933. * id: This is a unique identifier for the level. It identifies the
  1934. * part of the code from where the message originated.
  1935. * msg: The message to be displayed.
  1936. */
  1937. void
  1938. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1939. {
  1940. va_list va;
  1941. struct va_format vaf;
  1942. if (!ql_mask_match(level))
  1943. return;
  1944. va_start(va, fmt);
  1945. vaf.fmt = fmt;
  1946. vaf.va = &va;
  1947. if (vha != NULL) {
  1948. const struct pci_dev *pdev = vha->hw->pdev;
  1949. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1950. pr_warn("%s [%s]-%04x:%ld: %pV",
  1951. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1952. vha->host_no, &vaf);
  1953. } else {
  1954. pr_warn("%s [%s]-%04x: : %pV",
  1955. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1956. }
  1957. va_end(va);
  1958. }
  1959. /*
  1960. * This function is for formatting and logging debug information.
  1961. * It is to be used when vha is not available and pci is available,
  1962. * i.e., before host allocation. It formats the message and logs it
  1963. * to the messages file.
  1964. * parameters:
  1965. * level: The level of the debug messages to be printed.
  1966. * If ql2xextended_error_logging value is correctly set,
  1967. * this message will appear in the messages file.
  1968. * pdev: Pointer to the struct pci_dev.
  1969. * id: This is a unique id for the level. It identifies the part
  1970. * of the code from where the message originated.
  1971. * msg: The message to be displayed.
  1972. */
  1973. void
  1974. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1975. const char *fmt, ...)
  1976. {
  1977. va_list va;
  1978. struct va_format vaf;
  1979. if (pdev == NULL)
  1980. return;
  1981. if (!ql_mask_match(level))
  1982. return;
  1983. va_start(va, fmt);
  1984. vaf.fmt = fmt;
  1985. vaf.va = &va;
  1986. /* <module-name> <dev-name>:<msg-id> Message */
  1987. pr_warn("%s [%s]-%04x: : %pV",
  1988. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1989. va_end(va);
  1990. }
  1991. /*
  1992. * This function is for formatting and logging log messages.
  1993. * It is to be used when vha is available. It formats the message
  1994. * and logs it to the messages file. All the messages will be logged
  1995. * irrespective of value of ql2xextended_error_logging.
  1996. * parameters:
  1997. * level: The level of the log messages to be printed in the
  1998. * messages file.
  1999. * vha: Pointer to the scsi_qla_host_t
  2000. * id: This is a unique id for the level. It identifies the
  2001. * part of the code from where the message originated.
  2002. * msg: The message to be displayed.
  2003. */
  2004. void
  2005. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  2006. {
  2007. va_list va;
  2008. struct va_format vaf;
  2009. char pbuf[128];
  2010. if (level > ql_errlev)
  2011. return;
  2012. if (vha != NULL) {
  2013. const struct pci_dev *pdev = vha->hw->pdev;
  2014. /* <module-name> <msg-id>:<host> Message */
  2015. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2016. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2017. } else {
  2018. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2019. QL_MSGHDR, "0000:00:00.0", id);
  2020. }
  2021. pbuf[sizeof(pbuf) - 1] = 0;
  2022. va_start(va, fmt);
  2023. vaf.fmt = fmt;
  2024. vaf.va = &va;
  2025. switch (level) {
  2026. case ql_log_fatal: /* FATAL LOG */
  2027. pr_crit("%s%pV", pbuf, &vaf);
  2028. break;
  2029. case ql_log_warn:
  2030. pr_err("%s%pV", pbuf, &vaf);
  2031. break;
  2032. case ql_log_info:
  2033. pr_warn("%s%pV", pbuf, &vaf);
  2034. break;
  2035. default:
  2036. pr_info("%s%pV", pbuf, &vaf);
  2037. break;
  2038. }
  2039. va_end(va);
  2040. }
  2041. /*
  2042. * This function is for formatting and logging log messages.
  2043. * It is to be used when vha is not available and pci is available,
  2044. * i.e., before host allocation. It formats the message and logs
  2045. * it to the messages file. All the messages are logged irrespective
  2046. * of the value of ql2xextended_error_logging.
  2047. * parameters:
  2048. * level: The level of the log messages to be printed in the
  2049. * messages file.
  2050. * pdev: Pointer to the struct pci_dev.
  2051. * id: This is a unique id for the level. It identifies the
  2052. * part of the code from where the message originated.
  2053. * msg: The message to be displayed.
  2054. */
  2055. void
  2056. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2057. const char *fmt, ...)
  2058. {
  2059. va_list va;
  2060. struct va_format vaf;
  2061. char pbuf[128];
  2062. if (pdev == NULL)
  2063. return;
  2064. if (level > ql_errlev)
  2065. return;
  2066. /* <module-name> <dev-name>:<msg-id> Message */
  2067. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2068. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2069. pbuf[sizeof(pbuf) - 1] = 0;
  2070. va_start(va, fmt);
  2071. vaf.fmt = fmt;
  2072. vaf.va = &va;
  2073. switch (level) {
  2074. case ql_log_fatal: /* FATAL LOG */
  2075. pr_crit("%s%pV", pbuf, &vaf);
  2076. break;
  2077. case ql_log_warn:
  2078. pr_err("%s%pV", pbuf, &vaf);
  2079. break;
  2080. case ql_log_info:
  2081. pr_warn("%s%pV", pbuf, &vaf);
  2082. break;
  2083. default:
  2084. pr_info("%s%pV", pbuf, &vaf);
  2085. break;
  2086. }
  2087. va_end(va);
  2088. }
  2089. void
  2090. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2091. {
  2092. int i;
  2093. struct qla_hw_data *ha = vha->hw;
  2094. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2095. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2096. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2097. uint16_t __iomem *mbx_reg;
  2098. if (!ql_mask_match(level))
  2099. return;
  2100. if (IS_QLA82XX(ha))
  2101. mbx_reg = &reg82->mailbox_in[0];
  2102. else if (IS_FWI2_CAPABLE(ha))
  2103. mbx_reg = &reg24->mailbox0;
  2104. else
  2105. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2106. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2107. for (i = 0; i < 6; i++)
  2108. ql_dbg(level, vha, id,
  2109. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2110. }
  2111. void
  2112. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2113. uint8_t *b, uint32_t size)
  2114. {
  2115. uint32_t cnt;
  2116. uint8_t c;
  2117. if (!ql_mask_match(level))
  2118. return;
  2119. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2120. "9 Ah Bh Ch Dh Eh Fh\n");
  2121. ql_dbg(level, vha, id, "----------------------------------"
  2122. "----------------------------\n");
  2123. ql_dbg(level, vha, id, " ");
  2124. for (cnt = 0; cnt < size;) {
  2125. c = *b++;
  2126. printk("%02x", (uint32_t) c);
  2127. cnt++;
  2128. if (!(cnt % 16))
  2129. printk("\n");
  2130. else
  2131. printk(" ");
  2132. }
  2133. if (cnt % 16)
  2134. ql_dbg(level, vha, id, "\n");
  2135. }