nouveau_drv.h 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. #include "nouveau_util.h"
  49. struct nouveau_grctx;
  50. #define MAX_NUM_DCB_ENTRIES 16
  51. #define NOUVEAU_MAX_CHANNEL_NR 128
  52. #define NOUVEAU_MAX_TILE_NR 15
  53. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  54. #define NV50_VM_BLOCK (512*1024*1024ULL)
  55. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  56. struct nouveau_tile_reg {
  57. bool used;
  58. uint32_t addr;
  59. uint32_t limit;
  60. uint32_t pitch;
  61. uint32_t zcomp;
  62. struct drm_mm_node *tag_mem;
  63. struct nouveau_fence *fence;
  64. };
  65. struct nouveau_bo {
  66. struct ttm_buffer_object bo;
  67. struct ttm_placement placement;
  68. u32 placements[3];
  69. u32 busy_placements[3];
  70. struct ttm_bo_kmap_obj kmap;
  71. struct list_head head;
  72. /* protected by ttm_bo_reserve() */
  73. struct drm_file *reserved_by;
  74. struct list_head entry;
  75. int pbbo_index;
  76. bool validate_mapped;
  77. struct nouveau_channel *channel;
  78. bool mappable;
  79. bool no_vm;
  80. uint32_t tile_mode;
  81. uint32_t tile_flags;
  82. struct nouveau_tile_reg *tile;
  83. struct drm_gem_object *gem;
  84. int pin_refcnt;
  85. };
  86. #define nouveau_bo_tile_layout(nvbo) \
  87. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  88. static inline struct nouveau_bo *
  89. nouveau_bo(struct ttm_buffer_object *bo)
  90. {
  91. return container_of(bo, struct nouveau_bo, bo);
  92. }
  93. static inline struct nouveau_bo *
  94. nouveau_gem_object(struct drm_gem_object *gem)
  95. {
  96. return gem ? gem->driver_private : NULL;
  97. }
  98. /* TODO: submit equivalent to TTM generic API upstream? */
  99. static inline void __iomem *
  100. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  101. {
  102. bool is_iomem;
  103. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  104. &nvbo->kmap, &is_iomem);
  105. WARN_ON_ONCE(ioptr && !is_iomem);
  106. return ioptr;
  107. }
  108. enum nouveau_flags {
  109. NV_NFORCE = 0x10000000,
  110. NV_NFORCE2 = 0x20000000
  111. };
  112. #define NVOBJ_ENGINE_SW 0
  113. #define NVOBJ_ENGINE_GR 1
  114. #define NVOBJ_ENGINE_PPP 2
  115. #define NVOBJ_ENGINE_COPY 3
  116. #define NVOBJ_ENGINE_VP 4
  117. #define NVOBJ_ENGINE_CRYPT 5
  118. #define NVOBJ_ENGINE_BSP 6
  119. #define NVOBJ_ENGINE_DISPLAY 0xcafe0001
  120. #define NVOBJ_ENGINE_INT 0xdeadbeef
  121. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  122. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  123. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  124. struct nouveau_gpuobj {
  125. struct drm_device *dev;
  126. struct kref refcount;
  127. struct list_head list;
  128. void *node;
  129. u32 *suspend;
  130. uint32_t flags;
  131. u32 size;
  132. u32 pinst;
  133. u32 cinst;
  134. u64 vinst;
  135. uint32_t engine;
  136. uint32_t class;
  137. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  138. void *priv;
  139. };
  140. struct nouveau_page_flip_state {
  141. struct list_head head;
  142. struct drm_pending_vblank_event *event;
  143. int crtc, bpp, pitch, x, y;
  144. uint64_t offset;
  145. };
  146. enum nouveau_channel_mutex_class {
  147. NOUVEAU_UCHANNEL_MUTEX,
  148. NOUVEAU_KCHANNEL_MUTEX
  149. };
  150. struct nouveau_channel {
  151. struct drm_device *dev;
  152. int id;
  153. /* references to the channel data structure */
  154. struct kref ref;
  155. /* users of the hardware channel resources, the hardware
  156. * context will be kicked off when it reaches zero. */
  157. atomic_t users;
  158. struct mutex mutex;
  159. /* owner of this fifo */
  160. struct drm_file *file_priv;
  161. /* mapping of the fifo itself */
  162. struct drm_local_map *map;
  163. /* mapping of the regs controling the fifo */
  164. void __iomem *user;
  165. uint32_t user_get;
  166. uint32_t user_put;
  167. /* Fencing */
  168. struct {
  169. /* lock protects the pending list only */
  170. spinlock_t lock;
  171. struct list_head pending;
  172. uint32_t sequence;
  173. uint32_t sequence_ack;
  174. atomic_t last_sequence_irq;
  175. } fence;
  176. /* DMA push buffer */
  177. struct nouveau_gpuobj *pushbuf;
  178. struct nouveau_bo *pushbuf_bo;
  179. uint32_t pushbuf_base;
  180. /* Notifier memory */
  181. struct nouveau_bo *notifier_bo;
  182. struct drm_mm notifier_heap;
  183. /* PFIFO context */
  184. struct nouveau_gpuobj *ramfc;
  185. struct nouveau_gpuobj *cache;
  186. /* PGRAPH context */
  187. /* XXX may be merge 2 pointers as private data ??? */
  188. struct nouveau_gpuobj *ramin_grctx;
  189. struct nouveau_gpuobj *crypt_ctx;
  190. void *pgraph_ctx;
  191. /* NV50 VM */
  192. struct nouveau_gpuobj *vm_pd;
  193. struct nouveau_gpuobj *vm_gart_pt;
  194. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  195. /* Objects */
  196. struct nouveau_gpuobj *ramin; /* Private instmem */
  197. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  198. struct nouveau_ramht *ramht; /* Hash table */
  199. /* GPU object info for stuff used in-kernel (mm_enabled) */
  200. uint32_t m2mf_ntfy;
  201. uint32_t vram_handle;
  202. uint32_t gart_handle;
  203. bool accel_done;
  204. /* Push buffer state (only for drm's channel on !mm_enabled) */
  205. struct {
  206. int max;
  207. int free;
  208. int cur;
  209. int put;
  210. /* access via pushbuf_bo */
  211. int ib_base;
  212. int ib_max;
  213. int ib_free;
  214. int ib_put;
  215. } dma;
  216. uint32_t sw_subchannel[8];
  217. struct {
  218. struct nouveau_gpuobj *vblsem;
  219. uint32_t vblsem_head;
  220. uint32_t vblsem_offset;
  221. uint32_t vblsem_rval;
  222. struct list_head vbl_wait;
  223. struct list_head flip;
  224. } nvsw;
  225. struct {
  226. bool active;
  227. char name[32];
  228. struct drm_info_list info;
  229. } debugfs;
  230. };
  231. struct nouveau_instmem_engine {
  232. void *priv;
  233. int (*init)(struct drm_device *dev);
  234. void (*takedown)(struct drm_device *dev);
  235. int (*suspend)(struct drm_device *dev);
  236. void (*resume)(struct drm_device *dev);
  237. int (*get)(struct nouveau_gpuobj *, u32 size, u32 align);
  238. void (*put)(struct nouveau_gpuobj *);
  239. int (*map)(struct nouveau_gpuobj *);
  240. void (*unmap)(struct nouveau_gpuobj *);
  241. void (*flush)(struct drm_device *);
  242. };
  243. struct nouveau_mc_engine {
  244. int (*init)(struct drm_device *dev);
  245. void (*takedown)(struct drm_device *dev);
  246. };
  247. struct nouveau_timer_engine {
  248. int (*init)(struct drm_device *dev);
  249. void (*takedown)(struct drm_device *dev);
  250. uint64_t (*read)(struct drm_device *dev);
  251. };
  252. struct nouveau_fb_engine {
  253. int num_tiles;
  254. struct drm_mm tag_heap;
  255. void *priv;
  256. int (*init)(struct drm_device *dev);
  257. void (*takedown)(struct drm_device *dev);
  258. void (*init_tile_region)(struct drm_device *dev, int i,
  259. uint32_t addr, uint32_t size,
  260. uint32_t pitch, uint32_t flags);
  261. void (*set_tile_region)(struct drm_device *dev, int i);
  262. void (*free_tile_region)(struct drm_device *dev, int i);
  263. };
  264. struct nouveau_fifo_engine {
  265. int channels;
  266. struct nouveau_gpuobj *playlist[2];
  267. int cur_playlist;
  268. int (*init)(struct drm_device *);
  269. void (*takedown)(struct drm_device *);
  270. void (*disable)(struct drm_device *);
  271. void (*enable)(struct drm_device *);
  272. bool (*reassign)(struct drm_device *, bool enable);
  273. bool (*cache_pull)(struct drm_device *dev, bool enable);
  274. int (*channel_id)(struct drm_device *);
  275. int (*create_context)(struct nouveau_channel *);
  276. void (*destroy_context)(struct nouveau_channel *);
  277. int (*load_context)(struct nouveau_channel *);
  278. int (*unload_context)(struct drm_device *);
  279. void (*tlb_flush)(struct drm_device *dev);
  280. };
  281. struct nouveau_pgraph_engine {
  282. bool accel_blocked;
  283. bool registered;
  284. int grctx_size;
  285. /* NV2x/NV3x context table (0x400780) */
  286. struct nouveau_gpuobj *ctx_table;
  287. int (*init)(struct drm_device *);
  288. void (*takedown)(struct drm_device *);
  289. void (*fifo_access)(struct drm_device *, bool);
  290. struct nouveau_channel *(*channel)(struct drm_device *);
  291. int (*create_context)(struct nouveau_channel *);
  292. void (*destroy_context)(struct nouveau_channel *);
  293. int (*load_context)(struct nouveau_channel *);
  294. int (*unload_context)(struct drm_device *);
  295. void (*tlb_flush)(struct drm_device *dev);
  296. void (*set_tile_region)(struct drm_device *dev, int i);
  297. };
  298. struct nouveau_display_engine {
  299. int (*early_init)(struct drm_device *);
  300. void (*late_takedown)(struct drm_device *);
  301. int (*create)(struct drm_device *);
  302. int (*init)(struct drm_device *);
  303. void (*destroy)(struct drm_device *);
  304. };
  305. struct nouveau_gpio_engine {
  306. void *priv;
  307. int (*init)(struct drm_device *);
  308. void (*takedown)(struct drm_device *);
  309. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  310. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  311. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  312. void (*)(void *, int), void *);
  313. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  314. void (*)(void *, int), void *);
  315. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  316. };
  317. struct nouveau_pm_voltage_level {
  318. u8 voltage;
  319. u8 vid;
  320. };
  321. struct nouveau_pm_voltage {
  322. bool supported;
  323. u8 vid_mask;
  324. struct nouveau_pm_voltage_level *level;
  325. int nr_level;
  326. };
  327. #define NOUVEAU_PM_MAX_LEVEL 8
  328. struct nouveau_pm_level {
  329. struct device_attribute dev_attr;
  330. char name[32];
  331. int id;
  332. u32 core;
  333. u32 memory;
  334. u32 shader;
  335. u32 unk05;
  336. u8 voltage;
  337. u8 fanspeed;
  338. u16 memscript;
  339. };
  340. struct nouveau_pm_temp_sensor_constants {
  341. u16 offset_constant;
  342. s16 offset_mult;
  343. u16 offset_div;
  344. u16 slope_mult;
  345. u16 slope_div;
  346. };
  347. struct nouveau_pm_threshold_temp {
  348. s16 critical;
  349. s16 down_clock;
  350. s16 fan_boost;
  351. };
  352. struct nouveau_pm_memtiming {
  353. u32 reg_100220;
  354. u32 reg_100224;
  355. u32 reg_100228;
  356. u32 reg_10022c;
  357. u32 reg_100230;
  358. u32 reg_100234;
  359. u32 reg_100238;
  360. u32 reg_10023c;
  361. };
  362. struct nouveau_pm_memtimings {
  363. bool supported;
  364. struct nouveau_pm_memtiming *timing;
  365. int nr_timing;
  366. };
  367. struct nouveau_pm_engine {
  368. struct nouveau_pm_voltage voltage;
  369. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  370. int nr_perflvl;
  371. struct nouveau_pm_memtimings memtimings;
  372. struct nouveau_pm_temp_sensor_constants sensor_constants;
  373. struct nouveau_pm_threshold_temp threshold_temp;
  374. struct nouveau_pm_level boot;
  375. struct nouveau_pm_level *cur;
  376. struct device *hwmon;
  377. struct notifier_block acpi_nb;
  378. int (*clock_get)(struct drm_device *, u32 id);
  379. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  380. u32 id, int khz);
  381. void (*clock_set)(struct drm_device *, void *);
  382. int (*voltage_get)(struct drm_device *);
  383. int (*voltage_set)(struct drm_device *, int voltage);
  384. int (*fanspeed_get)(struct drm_device *);
  385. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  386. int (*temp_get)(struct drm_device *);
  387. };
  388. struct nouveau_crypt_engine {
  389. bool registered;
  390. int (*init)(struct drm_device *);
  391. void (*takedown)(struct drm_device *);
  392. int (*create_context)(struct nouveau_channel *);
  393. void (*destroy_context)(struct nouveau_channel *);
  394. void (*tlb_flush)(struct drm_device *dev);
  395. };
  396. struct nouveau_engine {
  397. struct nouveau_instmem_engine instmem;
  398. struct nouveau_mc_engine mc;
  399. struct nouveau_timer_engine timer;
  400. struct nouveau_fb_engine fb;
  401. struct nouveau_pgraph_engine graph;
  402. struct nouveau_fifo_engine fifo;
  403. struct nouveau_display_engine display;
  404. struct nouveau_gpio_engine gpio;
  405. struct nouveau_pm_engine pm;
  406. struct nouveau_crypt_engine crypt;
  407. };
  408. struct nouveau_pll_vals {
  409. union {
  410. struct {
  411. #ifdef __BIG_ENDIAN
  412. uint8_t N1, M1, N2, M2;
  413. #else
  414. uint8_t M1, N1, M2, N2;
  415. #endif
  416. };
  417. struct {
  418. uint16_t NM1, NM2;
  419. } __attribute__((packed));
  420. };
  421. int log2P;
  422. int refclk;
  423. };
  424. enum nv04_fp_display_regs {
  425. FP_DISPLAY_END,
  426. FP_TOTAL,
  427. FP_CRTC,
  428. FP_SYNC_START,
  429. FP_SYNC_END,
  430. FP_VALID_START,
  431. FP_VALID_END
  432. };
  433. struct nv04_crtc_reg {
  434. unsigned char MiscOutReg;
  435. uint8_t CRTC[0xa0];
  436. uint8_t CR58[0x10];
  437. uint8_t Sequencer[5];
  438. uint8_t Graphics[9];
  439. uint8_t Attribute[21];
  440. unsigned char DAC[768];
  441. /* PCRTC regs */
  442. uint32_t fb_start;
  443. uint32_t crtc_cfg;
  444. uint32_t cursor_cfg;
  445. uint32_t gpio_ext;
  446. uint32_t crtc_830;
  447. uint32_t crtc_834;
  448. uint32_t crtc_850;
  449. uint32_t crtc_eng_ctrl;
  450. /* PRAMDAC regs */
  451. uint32_t nv10_cursync;
  452. struct nouveau_pll_vals pllvals;
  453. uint32_t ramdac_gen_ctrl;
  454. uint32_t ramdac_630;
  455. uint32_t ramdac_634;
  456. uint32_t tv_setup;
  457. uint32_t tv_vtotal;
  458. uint32_t tv_vskew;
  459. uint32_t tv_vsync_delay;
  460. uint32_t tv_htotal;
  461. uint32_t tv_hskew;
  462. uint32_t tv_hsync_delay;
  463. uint32_t tv_hsync_delay2;
  464. uint32_t fp_horiz_regs[7];
  465. uint32_t fp_vert_regs[7];
  466. uint32_t dither;
  467. uint32_t fp_control;
  468. uint32_t dither_regs[6];
  469. uint32_t fp_debug_0;
  470. uint32_t fp_debug_1;
  471. uint32_t fp_debug_2;
  472. uint32_t fp_margin_color;
  473. uint32_t ramdac_8c0;
  474. uint32_t ramdac_a20;
  475. uint32_t ramdac_a24;
  476. uint32_t ramdac_a34;
  477. uint32_t ctv_regs[38];
  478. };
  479. struct nv04_output_reg {
  480. uint32_t output;
  481. int head;
  482. };
  483. struct nv04_mode_state {
  484. struct nv04_crtc_reg crtc_reg[2];
  485. uint32_t pllsel;
  486. uint32_t sel_clk;
  487. };
  488. enum nouveau_card_type {
  489. NV_04 = 0x00,
  490. NV_10 = 0x10,
  491. NV_20 = 0x20,
  492. NV_30 = 0x30,
  493. NV_40 = 0x40,
  494. NV_50 = 0x50,
  495. NV_C0 = 0xc0,
  496. };
  497. struct drm_nouveau_private {
  498. struct drm_device *dev;
  499. /* the card type, takes NV_* as values */
  500. enum nouveau_card_type card_type;
  501. /* exact chipset, derived from NV_PMC_BOOT_0 */
  502. int chipset;
  503. int flags;
  504. void __iomem *mmio;
  505. spinlock_t ramin_lock;
  506. void __iomem *ramin;
  507. u32 ramin_size;
  508. u32 ramin_base;
  509. bool ramin_available;
  510. struct drm_mm ramin_heap;
  511. struct list_head gpuobj_list;
  512. struct list_head classes;
  513. struct nouveau_bo *vga_ram;
  514. /* interrupt handling */
  515. void (*irq_handler[32])(struct drm_device *);
  516. bool msi_enabled;
  517. struct workqueue_struct *wq;
  518. struct work_struct irq_work;
  519. struct list_head vbl_waiting;
  520. struct {
  521. struct drm_global_reference mem_global_ref;
  522. struct ttm_bo_global_ref bo_global_ref;
  523. struct ttm_bo_device bdev;
  524. atomic_t validate_sequence;
  525. } ttm;
  526. struct {
  527. spinlock_t lock;
  528. struct drm_mm heap;
  529. struct nouveau_bo *bo;
  530. } fence;
  531. struct {
  532. spinlock_t lock;
  533. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  534. } channels;
  535. struct nouveau_engine engine;
  536. struct nouveau_channel *channel;
  537. /* For PFIFO and PGRAPH. */
  538. spinlock_t context_switch_lock;
  539. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  540. struct nouveau_ramht *ramht;
  541. struct nouveau_gpuobj *ramfc;
  542. struct nouveau_gpuobj *ramro;
  543. uint32_t ramin_rsvd_vram;
  544. struct {
  545. enum {
  546. NOUVEAU_GART_NONE = 0,
  547. NOUVEAU_GART_AGP,
  548. NOUVEAU_GART_SGDMA
  549. } type;
  550. uint64_t aper_base;
  551. uint64_t aper_size;
  552. uint64_t aper_free;
  553. struct nouveau_gpuobj *sg_ctxdma;
  554. } gart_info;
  555. /* nv10-nv40 tiling regions */
  556. struct {
  557. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  558. spinlock_t lock;
  559. } tile;
  560. /* VRAM/fb configuration */
  561. uint64_t vram_size;
  562. uint64_t vram_sys_base;
  563. u32 vram_rblock_size;
  564. uint64_t fb_phys;
  565. uint64_t fb_available_size;
  566. uint64_t fb_mappable_pages;
  567. uint64_t fb_aper_free;
  568. int fb_mtrr;
  569. /* G8x/G9x virtual address space */
  570. uint64_t vm_gart_base;
  571. uint64_t vm_gart_size;
  572. uint64_t vm_vram_base;
  573. uint64_t vm_vram_size;
  574. uint64_t vm_end;
  575. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  576. int vm_vram_pt_nr;
  577. struct nvbios vbios;
  578. struct nv04_mode_state mode_reg;
  579. struct nv04_mode_state saved_reg;
  580. uint32_t saved_vga_font[4][16384];
  581. uint32_t crtc_owner;
  582. uint32_t dac_users[4];
  583. struct nouveau_suspend_resume {
  584. uint32_t *ramin_copy;
  585. } susres;
  586. struct backlight_device *backlight;
  587. struct nouveau_channel *evo;
  588. u32 evo_alloc;
  589. struct {
  590. struct dcb_entry *dcb;
  591. u16 script;
  592. u32 pclk;
  593. } evo_irq;
  594. struct {
  595. struct dentry *channel_root;
  596. } debugfs;
  597. struct nouveau_fbdev *nfbdev;
  598. struct apertures_struct *apertures;
  599. };
  600. static inline struct drm_nouveau_private *
  601. nouveau_private(struct drm_device *dev)
  602. {
  603. return dev->dev_private;
  604. }
  605. static inline struct drm_nouveau_private *
  606. nouveau_bdev(struct ttm_bo_device *bd)
  607. {
  608. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  609. }
  610. static inline int
  611. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  612. {
  613. struct nouveau_bo *prev;
  614. if (!pnvbo)
  615. return -EINVAL;
  616. prev = *pnvbo;
  617. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  618. if (prev) {
  619. struct ttm_buffer_object *bo = &prev->bo;
  620. ttm_bo_unref(&bo);
  621. }
  622. return 0;
  623. }
  624. /* nouveau_drv.c */
  625. extern int nouveau_agpmode;
  626. extern int nouveau_duallink;
  627. extern int nouveau_uscript_lvds;
  628. extern int nouveau_uscript_tmds;
  629. extern int nouveau_vram_pushbuf;
  630. extern int nouveau_vram_notify;
  631. extern int nouveau_fbpercrtc;
  632. extern int nouveau_tv_disable;
  633. extern char *nouveau_tv_norm;
  634. extern int nouveau_reg_debug;
  635. extern char *nouveau_vbios;
  636. extern int nouveau_ignorelid;
  637. extern int nouveau_nofbaccel;
  638. extern int nouveau_noaccel;
  639. extern int nouveau_force_post;
  640. extern int nouveau_override_conntype;
  641. extern char *nouveau_perflvl;
  642. extern int nouveau_perflvl_wr;
  643. extern int nouveau_msi;
  644. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  645. extern int nouveau_pci_resume(struct pci_dev *pdev);
  646. /* nouveau_state.c */
  647. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  648. extern int nouveau_load(struct drm_device *, unsigned long flags);
  649. extern int nouveau_firstopen(struct drm_device *);
  650. extern void nouveau_lastclose(struct drm_device *);
  651. extern int nouveau_unload(struct drm_device *);
  652. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  653. struct drm_file *);
  654. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  655. struct drm_file *);
  656. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  657. uint32_t reg, uint32_t mask, uint32_t val);
  658. extern bool nouveau_wait_for_idle(struct drm_device *);
  659. extern int nouveau_card_init(struct drm_device *);
  660. /* nouveau_mem.c */
  661. extern int nouveau_mem_vram_init(struct drm_device *);
  662. extern void nouveau_mem_vram_fini(struct drm_device *);
  663. extern int nouveau_mem_gart_init(struct drm_device *);
  664. extern void nouveau_mem_gart_fini(struct drm_device *);
  665. extern int nouveau_mem_init_agp(struct drm_device *);
  666. extern int nouveau_mem_reset_agp(struct drm_device *);
  667. extern void nouveau_mem_close(struct drm_device *);
  668. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  669. struct drm_device *dev, uint32_t addr, uint32_t size,
  670. uint32_t pitch, uint32_t flags);
  671. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  672. struct nouveau_tile_reg *tile,
  673. struct nouveau_fence *fence);
  674. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  675. uint32_t size, uint32_t flags,
  676. uint64_t phys);
  677. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  678. uint32_t size);
  679. /* nouveau_notifier.c */
  680. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  681. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  682. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  683. int cout, uint32_t *offset);
  684. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  685. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  686. struct drm_file *);
  687. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  688. struct drm_file *);
  689. /* nouveau_channel.c */
  690. extern struct drm_ioctl_desc nouveau_ioctls[];
  691. extern int nouveau_max_ioctl;
  692. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  693. extern int nouveau_channel_alloc(struct drm_device *dev,
  694. struct nouveau_channel **chan,
  695. struct drm_file *file_priv,
  696. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  697. extern struct nouveau_channel *
  698. nouveau_channel_get_unlocked(struct nouveau_channel *);
  699. extern struct nouveau_channel *
  700. nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
  701. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  702. extern void nouveau_channel_put(struct nouveau_channel **);
  703. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  704. struct nouveau_channel **pchan);
  705. /* nouveau_object.c */
  706. #define NVOBJ_CLASS(d,c,e) do { \
  707. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  708. if (ret) \
  709. return ret; \
  710. } while(0)
  711. #define NVOBJ_MTHD(d,c,m,e) do { \
  712. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  713. if (ret) \
  714. return ret; \
  715. } while(0)
  716. extern int nouveau_gpuobj_early_init(struct drm_device *);
  717. extern int nouveau_gpuobj_init(struct drm_device *);
  718. extern void nouveau_gpuobj_takedown(struct drm_device *);
  719. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  720. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  721. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  722. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  723. int (*exec)(struct nouveau_channel *,
  724. u32 class, u32 mthd, u32 data));
  725. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  726. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  727. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  728. uint32_t vram_h, uint32_t tt_h);
  729. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  730. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  731. uint32_t size, int align, uint32_t flags,
  732. struct nouveau_gpuobj **);
  733. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  734. struct nouveau_gpuobj **);
  735. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  736. u32 size, u32 flags,
  737. struct nouveau_gpuobj **);
  738. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  739. uint64_t offset, uint64_t size, int access,
  740. int target, struct nouveau_gpuobj **);
  741. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  742. struct nouveau_gpuobj **);
  743. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  744. u64 size, int target, int access, u32 type,
  745. u32 comp, struct nouveau_gpuobj **pobj);
  746. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  747. int class, u64 base, u64 size, int target,
  748. int access, u32 type, u32 comp);
  749. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  750. struct drm_file *);
  751. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  752. struct drm_file *);
  753. /* nouveau_irq.c */
  754. extern int nouveau_irq_init(struct drm_device *);
  755. extern void nouveau_irq_fini(struct drm_device *);
  756. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  757. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  758. void (*)(struct drm_device *));
  759. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  760. extern void nouveau_irq_preinstall(struct drm_device *);
  761. extern int nouveau_irq_postinstall(struct drm_device *);
  762. extern void nouveau_irq_uninstall(struct drm_device *);
  763. /* nouveau_sgdma.c */
  764. extern int nouveau_sgdma_init(struct drm_device *);
  765. extern void nouveau_sgdma_takedown(struct drm_device *);
  766. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  767. uint32_t *page);
  768. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  769. /* nouveau_debugfs.c */
  770. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  771. extern int nouveau_debugfs_init(struct drm_minor *);
  772. extern void nouveau_debugfs_takedown(struct drm_minor *);
  773. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  774. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  775. #else
  776. static inline int
  777. nouveau_debugfs_init(struct drm_minor *minor)
  778. {
  779. return 0;
  780. }
  781. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  782. {
  783. }
  784. static inline int
  785. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  786. {
  787. return 0;
  788. }
  789. static inline void
  790. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  791. {
  792. }
  793. #endif
  794. /* nouveau_dma.c */
  795. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  796. extern int nouveau_dma_init(struct nouveau_channel *);
  797. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  798. /* nouveau_acpi.c */
  799. #define ROM_BIOS_PAGE 4096
  800. #if defined(CONFIG_ACPI)
  801. void nouveau_register_dsm_handler(void);
  802. void nouveau_unregister_dsm_handler(void);
  803. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  804. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  805. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  806. #else
  807. static inline void nouveau_register_dsm_handler(void) {}
  808. static inline void nouveau_unregister_dsm_handler(void) {}
  809. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  810. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  811. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  812. #endif
  813. /* nouveau_backlight.c */
  814. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  815. extern int nouveau_backlight_init(struct drm_device *);
  816. extern void nouveau_backlight_exit(struct drm_device *);
  817. #else
  818. static inline int nouveau_backlight_init(struct drm_device *dev)
  819. {
  820. return 0;
  821. }
  822. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  823. #endif
  824. /* nouveau_bios.c */
  825. extern int nouveau_bios_init(struct drm_device *);
  826. extern void nouveau_bios_takedown(struct drm_device *dev);
  827. extern int nouveau_run_vbios_init(struct drm_device *);
  828. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  829. struct dcb_entry *);
  830. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  831. enum dcb_gpio_tag);
  832. extern struct dcb_connector_table_entry *
  833. nouveau_bios_connector_entry(struct drm_device *, int index);
  834. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  835. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  836. struct pll_lims *);
  837. extern int nouveau_bios_run_display_table(struct drm_device *,
  838. struct dcb_entry *,
  839. uint32_t script, int pxclk);
  840. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  841. int *length);
  842. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  843. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  844. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  845. bool *dl, bool *if_is_24bit);
  846. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  847. int head, int pxclk);
  848. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  849. enum LVDS_script, int pxclk);
  850. /* nouveau_ttm.c */
  851. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  852. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  853. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  854. /* nouveau_dp.c */
  855. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  856. uint8_t *data, int data_nr);
  857. bool nouveau_dp_detect(struct drm_encoder *);
  858. bool nouveau_dp_link_train(struct drm_encoder *);
  859. /* nv04_fb.c */
  860. extern int nv04_fb_init(struct drm_device *);
  861. extern void nv04_fb_takedown(struct drm_device *);
  862. /* nv10_fb.c */
  863. extern int nv10_fb_init(struct drm_device *);
  864. extern void nv10_fb_takedown(struct drm_device *);
  865. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  866. uint32_t addr, uint32_t size,
  867. uint32_t pitch, uint32_t flags);
  868. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  869. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  870. /* nv30_fb.c */
  871. extern int nv30_fb_init(struct drm_device *);
  872. extern void nv30_fb_takedown(struct drm_device *);
  873. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  874. uint32_t addr, uint32_t size,
  875. uint32_t pitch, uint32_t flags);
  876. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  877. /* nv40_fb.c */
  878. extern int nv40_fb_init(struct drm_device *);
  879. extern void nv40_fb_takedown(struct drm_device *);
  880. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  881. /* nv50_fb.c */
  882. extern int nv50_fb_init(struct drm_device *);
  883. extern void nv50_fb_takedown(struct drm_device *);
  884. extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
  885. /* nvc0_fb.c */
  886. extern int nvc0_fb_init(struct drm_device *);
  887. extern void nvc0_fb_takedown(struct drm_device *);
  888. /* nv04_fifo.c */
  889. extern int nv04_fifo_init(struct drm_device *);
  890. extern void nv04_fifo_fini(struct drm_device *);
  891. extern void nv04_fifo_disable(struct drm_device *);
  892. extern void nv04_fifo_enable(struct drm_device *);
  893. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  894. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  895. extern int nv04_fifo_channel_id(struct drm_device *);
  896. extern int nv04_fifo_create_context(struct nouveau_channel *);
  897. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  898. extern int nv04_fifo_load_context(struct nouveau_channel *);
  899. extern int nv04_fifo_unload_context(struct drm_device *);
  900. extern void nv04_fifo_isr(struct drm_device *);
  901. /* nv10_fifo.c */
  902. extern int nv10_fifo_init(struct drm_device *);
  903. extern int nv10_fifo_channel_id(struct drm_device *);
  904. extern int nv10_fifo_create_context(struct nouveau_channel *);
  905. extern int nv10_fifo_load_context(struct nouveau_channel *);
  906. extern int nv10_fifo_unload_context(struct drm_device *);
  907. /* nv40_fifo.c */
  908. extern int nv40_fifo_init(struct drm_device *);
  909. extern int nv40_fifo_create_context(struct nouveau_channel *);
  910. extern int nv40_fifo_load_context(struct nouveau_channel *);
  911. extern int nv40_fifo_unload_context(struct drm_device *);
  912. /* nv50_fifo.c */
  913. extern int nv50_fifo_init(struct drm_device *);
  914. extern void nv50_fifo_takedown(struct drm_device *);
  915. extern int nv50_fifo_channel_id(struct drm_device *);
  916. extern int nv50_fifo_create_context(struct nouveau_channel *);
  917. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  918. extern int nv50_fifo_load_context(struct nouveau_channel *);
  919. extern int nv50_fifo_unload_context(struct drm_device *);
  920. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  921. /* nvc0_fifo.c */
  922. extern int nvc0_fifo_init(struct drm_device *);
  923. extern void nvc0_fifo_takedown(struct drm_device *);
  924. extern void nvc0_fifo_disable(struct drm_device *);
  925. extern void nvc0_fifo_enable(struct drm_device *);
  926. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  927. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  928. extern int nvc0_fifo_channel_id(struct drm_device *);
  929. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  930. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  931. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  932. extern int nvc0_fifo_unload_context(struct drm_device *);
  933. /* nv04_graph.c */
  934. extern int nv04_graph_init(struct drm_device *);
  935. extern void nv04_graph_takedown(struct drm_device *);
  936. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  937. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  938. extern int nv04_graph_create_context(struct nouveau_channel *);
  939. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  940. extern int nv04_graph_load_context(struct nouveau_channel *);
  941. extern int nv04_graph_unload_context(struct drm_device *);
  942. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  943. u32 class, u32 mthd, u32 data);
  944. extern struct nouveau_bitfield nv04_graph_nsource[];
  945. /* nv10_graph.c */
  946. extern int nv10_graph_init(struct drm_device *);
  947. extern void nv10_graph_takedown(struct drm_device *);
  948. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  949. extern int nv10_graph_create_context(struct nouveau_channel *);
  950. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  951. extern int nv10_graph_load_context(struct nouveau_channel *);
  952. extern int nv10_graph_unload_context(struct drm_device *);
  953. extern void nv10_graph_set_tile_region(struct drm_device *dev, int i);
  954. extern struct nouveau_bitfield nv10_graph_intr[];
  955. extern struct nouveau_bitfield nv10_graph_nstatus[];
  956. /* nv20_graph.c */
  957. extern int nv20_graph_create_context(struct nouveau_channel *);
  958. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  959. extern int nv20_graph_load_context(struct nouveau_channel *);
  960. extern int nv20_graph_unload_context(struct drm_device *);
  961. extern int nv20_graph_init(struct drm_device *);
  962. extern void nv20_graph_takedown(struct drm_device *);
  963. extern int nv30_graph_init(struct drm_device *);
  964. extern void nv20_graph_set_tile_region(struct drm_device *dev, int i);
  965. /* nv40_graph.c */
  966. extern int nv40_graph_init(struct drm_device *);
  967. extern void nv40_graph_takedown(struct drm_device *);
  968. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  969. extern int nv40_graph_create_context(struct nouveau_channel *);
  970. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  971. extern int nv40_graph_load_context(struct nouveau_channel *);
  972. extern int nv40_graph_unload_context(struct drm_device *);
  973. extern void nv40_grctx_init(struct nouveau_grctx *);
  974. extern void nv40_graph_set_tile_region(struct drm_device *dev, int i);
  975. /* nv50_graph.c */
  976. extern int nv50_graph_init(struct drm_device *);
  977. extern void nv50_graph_takedown(struct drm_device *);
  978. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  979. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  980. extern int nv50_graph_create_context(struct nouveau_channel *);
  981. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  982. extern int nv50_graph_load_context(struct nouveau_channel *);
  983. extern int nv50_graph_unload_context(struct drm_device *);
  984. extern int nv50_grctx_init(struct nouveau_grctx *);
  985. extern void nv50_graph_tlb_flush(struct drm_device *dev);
  986. extern void nv86_graph_tlb_flush(struct drm_device *dev);
  987. /* nvc0_graph.c */
  988. extern int nvc0_graph_init(struct drm_device *);
  989. extern void nvc0_graph_takedown(struct drm_device *);
  990. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  991. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  992. extern int nvc0_graph_create_context(struct nouveau_channel *);
  993. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  994. extern int nvc0_graph_load_context(struct nouveau_channel *);
  995. extern int nvc0_graph_unload_context(struct drm_device *);
  996. /* nv84_crypt.c */
  997. extern int nv84_crypt_init(struct drm_device *dev);
  998. extern void nv84_crypt_fini(struct drm_device *dev);
  999. extern int nv84_crypt_create_context(struct nouveau_channel *);
  1000. extern void nv84_crypt_destroy_context(struct nouveau_channel *);
  1001. extern void nv84_crypt_tlb_flush(struct drm_device *dev);
  1002. /* nv04_instmem.c */
  1003. extern int nv04_instmem_init(struct drm_device *);
  1004. extern void nv04_instmem_takedown(struct drm_device *);
  1005. extern int nv04_instmem_suspend(struct drm_device *);
  1006. extern void nv04_instmem_resume(struct drm_device *);
  1007. extern int nv04_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1008. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1009. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1010. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1011. extern void nv04_instmem_flush(struct drm_device *);
  1012. /* nv50_instmem.c */
  1013. extern int nv50_instmem_init(struct drm_device *);
  1014. extern void nv50_instmem_takedown(struct drm_device *);
  1015. extern int nv50_instmem_suspend(struct drm_device *);
  1016. extern void nv50_instmem_resume(struct drm_device *);
  1017. extern int nv50_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1018. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1019. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1020. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1021. extern void nv50_instmem_flush(struct drm_device *);
  1022. extern void nv84_instmem_flush(struct drm_device *);
  1023. extern void nv50_vm_flush(struct drm_device *, int engine);
  1024. /* nvc0_instmem.c */
  1025. extern int nvc0_instmem_init(struct drm_device *);
  1026. extern void nvc0_instmem_takedown(struct drm_device *);
  1027. extern int nvc0_instmem_suspend(struct drm_device *);
  1028. extern void nvc0_instmem_resume(struct drm_device *);
  1029. extern int nvc0_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1030. extern void nvc0_instmem_put(struct nouveau_gpuobj *);
  1031. extern int nvc0_instmem_map(struct nouveau_gpuobj *);
  1032. extern void nvc0_instmem_unmap(struct nouveau_gpuobj *);
  1033. extern void nvc0_instmem_flush(struct drm_device *);
  1034. /* nv04_mc.c */
  1035. extern int nv04_mc_init(struct drm_device *);
  1036. extern void nv04_mc_takedown(struct drm_device *);
  1037. /* nv40_mc.c */
  1038. extern int nv40_mc_init(struct drm_device *);
  1039. extern void nv40_mc_takedown(struct drm_device *);
  1040. /* nv50_mc.c */
  1041. extern int nv50_mc_init(struct drm_device *);
  1042. extern void nv50_mc_takedown(struct drm_device *);
  1043. /* nv04_timer.c */
  1044. extern int nv04_timer_init(struct drm_device *);
  1045. extern uint64_t nv04_timer_read(struct drm_device *);
  1046. extern void nv04_timer_takedown(struct drm_device *);
  1047. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1048. unsigned long arg);
  1049. /* nv04_dac.c */
  1050. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1051. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1052. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1053. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1054. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1055. /* nv04_dfp.c */
  1056. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1057. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1058. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1059. int head, bool dl);
  1060. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1061. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1062. /* nv04_tv.c */
  1063. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1064. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1065. /* nv17_tv.c */
  1066. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1067. /* nv04_display.c */
  1068. extern int nv04_display_early_init(struct drm_device *);
  1069. extern void nv04_display_late_takedown(struct drm_device *);
  1070. extern int nv04_display_create(struct drm_device *);
  1071. extern int nv04_display_init(struct drm_device *);
  1072. extern void nv04_display_destroy(struct drm_device *);
  1073. /* nv04_crtc.c */
  1074. extern int nv04_crtc_create(struct drm_device *, int index);
  1075. /* nouveau_bo.c */
  1076. extern struct ttm_bo_driver nouveau_bo_driver;
  1077. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1078. int size, int align, uint32_t flags,
  1079. uint32_t tile_mode, uint32_t tile_flags,
  1080. bool no_vm, bool mappable, struct nouveau_bo **);
  1081. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1082. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1083. extern int nouveau_bo_map(struct nouveau_bo *);
  1084. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1085. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1086. uint32_t busy);
  1087. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1088. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1089. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1090. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1091. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1092. /* nouveau_fence.c */
  1093. struct nouveau_fence;
  1094. extern int nouveau_fence_init(struct drm_device *);
  1095. extern void nouveau_fence_fini(struct drm_device *);
  1096. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1097. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1098. extern void nouveau_fence_update(struct nouveau_channel *);
  1099. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1100. bool emit);
  1101. extern int nouveau_fence_emit(struct nouveau_fence *);
  1102. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1103. void (*work)(void *priv, bool signalled),
  1104. void *priv);
  1105. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1106. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1107. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1108. extern int __nouveau_fence_flush(void *obj, void *arg);
  1109. extern void __nouveau_fence_unref(void **obj);
  1110. extern void *__nouveau_fence_ref(void *obj);
  1111. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1112. {
  1113. return __nouveau_fence_signalled(obj, NULL);
  1114. }
  1115. static inline int
  1116. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1117. {
  1118. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1119. }
  1120. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1121. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1122. {
  1123. return __nouveau_fence_flush(obj, NULL);
  1124. }
  1125. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1126. {
  1127. __nouveau_fence_unref((void **)obj);
  1128. }
  1129. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1130. {
  1131. return __nouveau_fence_ref(obj);
  1132. }
  1133. /* nouveau_gem.c */
  1134. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1135. int size, int align, uint32_t flags,
  1136. uint32_t tile_mode, uint32_t tile_flags,
  1137. bool no_vm, bool mappable, struct nouveau_bo **);
  1138. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1139. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1140. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1141. struct drm_file *);
  1142. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1143. struct drm_file *);
  1144. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1145. struct drm_file *);
  1146. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1147. struct drm_file *);
  1148. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1149. struct drm_file *);
  1150. /* nouveau_display.c */
  1151. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1152. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1153. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1154. struct drm_pending_vblank_event *event);
  1155. int nouveau_finish_page_flip(struct nouveau_channel *,
  1156. struct nouveau_page_flip_state *);
  1157. /* nv10_gpio.c */
  1158. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1159. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1160. /* nv50_gpio.c */
  1161. int nv50_gpio_init(struct drm_device *dev);
  1162. void nv50_gpio_fini(struct drm_device *dev);
  1163. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1164. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1165. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1166. void (*)(void *, int), void *);
  1167. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1168. void (*)(void *, int), void *);
  1169. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1170. /* nv50_calc. */
  1171. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1172. int *N1, int *M1, int *N2, int *M2, int *P);
  1173. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1174. int clk, int *N, int *fN, int *M, int *P);
  1175. #ifndef ioread32_native
  1176. #ifdef __BIG_ENDIAN
  1177. #define ioread16_native ioread16be
  1178. #define iowrite16_native iowrite16be
  1179. #define ioread32_native ioread32be
  1180. #define iowrite32_native iowrite32be
  1181. #else /* def __BIG_ENDIAN */
  1182. #define ioread16_native ioread16
  1183. #define iowrite16_native iowrite16
  1184. #define ioread32_native ioread32
  1185. #define iowrite32_native iowrite32
  1186. #endif /* def __BIG_ENDIAN else */
  1187. #endif /* !ioread32_native */
  1188. /* channel control reg access */
  1189. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1190. {
  1191. return ioread32_native(chan->user + reg);
  1192. }
  1193. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1194. unsigned reg, u32 val)
  1195. {
  1196. iowrite32_native(val, chan->user + reg);
  1197. }
  1198. /* register access */
  1199. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1200. {
  1201. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1202. return ioread32_native(dev_priv->mmio + reg);
  1203. }
  1204. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1205. {
  1206. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1207. iowrite32_native(val, dev_priv->mmio + reg);
  1208. }
  1209. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1210. {
  1211. u32 tmp = nv_rd32(dev, reg);
  1212. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1213. return tmp;
  1214. }
  1215. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1216. {
  1217. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1218. return ioread8(dev_priv->mmio + reg);
  1219. }
  1220. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1221. {
  1222. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1223. iowrite8(val, dev_priv->mmio + reg);
  1224. }
  1225. #define nv_wait(dev, reg, mask, val) \
  1226. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1227. /* PRAMIN access */
  1228. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1229. {
  1230. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1231. return ioread32_native(dev_priv->ramin + offset);
  1232. }
  1233. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1234. {
  1235. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1236. iowrite32_native(val, dev_priv->ramin + offset);
  1237. }
  1238. /* object access */
  1239. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1240. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1241. /*
  1242. * Logging
  1243. * Argument d is (struct drm_device *).
  1244. */
  1245. #define NV_PRINTK(level, d, fmt, arg...) \
  1246. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1247. pci_name(d->pdev), ##arg)
  1248. #ifndef NV_DEBUG_NOTRACE
  1249. #define NV_DEBUG(d, fmt, arg...) do { \
  1250. if (drm_debug & DRM_UT_DRIVER) { \
  1251. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1252. __LINE__, ##arg); \
  1253. } \
  1254. } while (0)
  1255. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1256. if (drm_debug & DRM_UT_KMS) { \
  1257. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1258. __LINE__, ##arg); \
  1259. } \
  1260. } while (0)
  1261. #else
  1262. #define NV_DEBUG(d, fmt, arg...) do { \
  1263. if (drm_debug & DRM_UT_DRIVER) \
  1264. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1265. } while (0)
  1266. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1267. if (drm_debug & DRM_UT_KMS) \
  1268. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1269. } while (0)
  1270. #endif
  1271. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1272. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1273. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1274. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1275. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1276. /* nouveau_reg_debug bitmask */
  1277. enum {
  1278. NOUVEAU_REG_DEBUG_MC = 0x1,
  1279. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1280. NOUVEAU_REG_DEBUG_FB = 0x4,
  1281. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1282. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1283. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1284. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1285. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1286. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1287. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1288. };
  1289. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1290. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1291. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1292. } while (0)
  1293. static inline bool
  1294. nv_two_heads(struct drm_device *dev)
  1295. {
  1296. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1297. const int impl = dev->pci_device & 0x0ff0;
  1298. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1299. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1300. return true;
  1301. return false;
  1302. }
  1303. static inline bool
  1304. nv_gf4_disp_arch(struct drm_device *dev)
  1305. {
  1306. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1307. }
  1308. static inline bool
  1309. nv_two_reg_pll(struct drm_device *dev)
  1310. {
  1311. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1312. const int impl = dev->pci_device & 0x0ff0;
  1313. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1314. return true;
  1315. return false;
  1316. }
  1317. static inline bool
  1318. nv_match_device(struct drm_device *dev, unsigned device,
  1319. unsigned sub_vendor, unsigned sub_device)
  1320. {
  1321. return dev->pdev->device == device &&
  1322. dev->pdev->subsystem_vendor == sub_vendor &&
  1323. dev->pdev->subsystem_device == sub_device;
  1324. }
  1325. /* memory type/access flags, do not match hardware values */
  1326. #define NV_MEM_ACCESS_RO 1
  1327. #define NV_MEM_ACCESS_WO 2
  1328. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1329. #define NV_MEM_ACCESS_VM 4
  1330. #define NV_MEM_TARGET_VRAM 0
  1331. #define NV_MEM_TARGET_PCI 1
  1332. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1333. #define NV_MEM_TARGET_VM 3
  1334. #define NV_MEM_TARGET_GART 4
  1335. #define NV_MEM_TYPE_VM 0x7f
  1336. #define NV_MEM_COMP_VM 0x03
  1337. /* NV_SW object class */
  1338. #define NV_SW 0x0000506e
  1339. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1340. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1341. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1342. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1343. #define NV_SW_YIELD 0x00000080
  1344. #define NV_SW_DMA_VBLSEM 0x0000018c
  1345. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1346. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1347. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1348. #define NV_SW_PAGE_FLIP 0x00000500
  1349. #endif /* __NOUVEAU_DRV_H__ */