qla_mbx.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/gfp.h>
  10. /*
  11. * qla2x00_mailbox_command
  12. * Issue mailbox command and waits for completion.
  13. *
  14. * Input:
  15. * ha = adapter block pointer.
  16. * mcp = driver internal mbx struct pointer.
  17. *
  18. * Output:
  19. * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
  20. *
  21. * Returns:
  22. * 0 : QLA_SUCCESS = cmd performed success
  23. * 1 : QLA_FUNCTION_FAILED (error encountered)
  24. * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
  25. *
  26. * Context:
  27. * Kernel context.
  28. */
  29. static int
  30. qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
  31. {
  32. int rval;
  33. unsigned long flags = 0;
  34. device_reg_t __iomem *reg;
  35. uint8_t abort_active;
  36. uint8_t io_lock_on;
  37. uint16_t command = 0;
  38. uint16_t *iptr;
  39. uint16_t __iomem *optr;
  40. uint32_t cnt;
  41. uint32_t mboxes;
  42. unsigned long wait_time;
  43. struct qla_hw_data *ha = vha->hw;
  44. scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
  45. ql_dbg(ql_dbg_mbx, base_vha, 0x1000, "Entered %s.\n", __func__);
  46. if (ha->pdev->error_state > pci_channel_io_frozen) {
  47. ql_log(ql_log_warn, base_vha, 0x1001,
  48. "error_state is greater than pci_channel_io_frozen, "
  49. "exiting.\n");
  50. return QLA_FUNCTION_TIMEOUT;
  51. }
  52. if (vha->device_flags & DFLG_DEV_FAILED) {
  53. ql_log(ql_log_warn, base_vha, 0x1002,
  54. "Device in failed state, exiting.\n");
  55. return QLA_FUNCTION_TIMEOUT;
  56. }
  57. reg = ha->iobase;
  58. io_lock_on = base_vha->flags.init_done;
  59. rval = QLA_SUCCESS;
  60. abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
  61. if (ha->flags.pci_channel_io_perm_failure) {
  62. ql_log(ql_log_warn, base_vha, 0x1003,
  63. "Perm failure on EEH timeout MBX, exiting.\n");
  64. return QLA_FUNCTION_TIMEOUT;
  65. }
  66. if (ha->flags.isp82xx_fw_hung) {
  67. /* Setting Link-Down error */
  68. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  69. ql_log(ql_log_warn, base_vha, 0x1004,
  70. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  71. return QLA_FUNCTION_TIMEOUT;
  72. }
  73. /*
  74. * Wait for active mailbox commands to finish by waiting at most tov
  75. * seconds. This is to serialize actual issuing of mailbox cmds during
  76. * non ISP abort time.
  77. */
  78. if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
  79. /* Timeout occurred. Return error. */
  80. ql_log(ql_log_warn, base_vha, 0x1005,
  81. "Cmd access timeout, Exiting.\n");
  82. return QLA_FUNCTION_TIMEOUT;
  83. }
  84. ha->flags.mbox_busy = 1;
  85. /* Save mailbox command for debug */
  86. ha->mcp = mcp;
  87. ql_dbg(ql_dbg_mbx, base_vha, 0x1006,
  88. "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
  89. spin_lock_irqsave(&ha->hardware_lock, flags);
  90. /* Load mailbox registers. */
  91. if (IS_QLA82XX(ha))
  92. optr = (uint16_t __iomem *)&reg->isp82.mailbox_in[0];
  93. else if (IS_FWI2_CAPABLE(ha) && !IS_QLA82XX(ha))
  94. optr = (uint16_t __iomem *)&reg->isp24.mailbox0;
  95. else
  96. optr = (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 0);
  97. iptr = mcp->mb;
  98. command = mcp->mb[0];
  99. mboxes = mcp->out_mb;
  100. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  101. if (IS_QLA2200(ha) && cnt == 8)
  102. optr =
  103. (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 8);
  104. if (mboxes & BIT_0)
  105. WRT_REG_WORD(optr, *iptr);
  106. mboxes >>= 1;
  107. optr++;
  108. iptr++;
  109. }
  110. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1111,
  111. "Loaded MBX registers (displayed in bytes) =.\n");
  112. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1112,
  113. (uint8_t *)mcp->mb, 16);
  114. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1113,
  115. ".\n");
  116. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1114,
  117. ((uint8_t *)mcp->mb + 0x10), 16);
  118. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1115,
  119. ".\n");
  120. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1116,
  121. ((uint8_t *)mcp->mb + 0x20), 8);
  122. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1117,
  123. "I/O Address = %p.\n", optr);
  124. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x100e);
  125. /* Issue set host interrupt command to send cmd out. */
  126. ha->flags.mbox_int = 0;
  127. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  128. /* Unlock mbx registers and wait for interrupt */
  129. ql_dbg(ql_dbg_mbx, base_vha, 0x100f,
  130. "Going to unlock irq & waiting for interrupts. "
  131. "jiffies=%lx.\n", jiffies);
  132. /* Wait for mbx cmd completion until timeout */
  133. if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
  134. set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  135. if (IS_QLA82XX(ha)) {
  136. if (RD_REG_DWORD(&reg->isp82.hint) &
  137. HINT_MBX_INT_PENDING) {
  138. spin_unlock_irqrestore(&ha->hardware_lock,
  139. flags);
  140. ha->flags.mbox_busy = 0;
  141. ql_dbg(ql_dbg_mbx, base_vha, 0x1010,
  142. "Pending mailbox timeout, exiting.\n");
  143. rval = QLA_FUNCTION_TIMEOUT;
  144. goto premature_exit;
  145. }
  146. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  147. } else if (IS_FWI2_CAPABLE(ha))
  148. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  149. else
  150. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  151. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  152. wait_for_completion_timeout(&ha->mbx_intr_comp, mcp->tov * HZ);
  153. clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  154. } else {
  155. ql_dbg(ql_dbg_mbx, base_vha, 0x1011,
  156. "Cmd=%x Polling Mode.\n", command);
  157. if (IS_QLA82XX(ha)) {
  158. if (RD_REG_DWORD(&reg->isp82.hint) &
  159. HINT_MBX_INT_PENDING) {
  160. spin_unlock_irqrestore(&ha->hardware_lock,
  161. flags);
  162. ha->flags.mbox_busy = 0;
  163. ql_dbg(ql_dbg_mbx, base_vha, 0x1012,
  164. "Pending mailbox timeout, exiting.\n");
  165. rval = QLA_FUNCTION_TIMEOUT;
  166. goto premature_exit;
  167. }
  168. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  169. } else if (IS_FWI2_CAPABLE(ha))
  170. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  171. else
  172. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  173. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  174. wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
  175. while (!ha->flags.mbox_int) {
  176. if (time_after(jiffies, wait_time))
  177. break;
  178. /* Check for pending interrupts. */
  179. qla2x00_poll(ha->rsp_q_map[0]);
  180. if (!ha->flags.mbox_int &&
  181. !(IS_QLA2200(ha) &&
  182. command == MBC_LOAD_RISC_RAM_EXTENDED))
  183. msleep(10);
  184. } /* while */
  185. ql_dbg(ql_dbg_mbx, base_vha, 0x1013,
  186. "Waited %d sec.\n",
  187. (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
  188. }
  189. /* Check whether we timed out */
  190. if (ha->flags.mbox_int) {
  191. uint16_t *iptr2;
  192. ql_dbg(ql_dbg_mbx, base_vha, 0x1014,
  193. "Cmd=%x completed.\n", command);
  194. /* Got interrupt. Clear the flag. */
  195. ha->flags.mbox_int = 0;
  196. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  197. if (ha->flags.isp82xx_fw_hung) {
  198. ha->flags.mbox_busy = 0;
  199. /* Setting Link-Down error */
  200. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  201. ha->mcp = NULL;
  202. rval = QLA_FUNCTION_FAILED;
  203. ql_log(ql_log_warn, base_vha, 0x1015,
  204. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  205. goto premature_exit;
  206. }
  207. if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE)
  208. rval = QLA_FUNCTION_FAILED;
  209. /* Load return mailbox registers. */
  210. iptr2 = mcp->mb;
  211. iptr = (uint16_t *)&ha->mailbox_out[0];
  212. mboxes = mcp->in_mb;
  213. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  214. if (mboxes & BIT_0)
  215. *iptr2 = *iptr;
  216. mboxes >>= 1;
  217. iptr2++;
  218. iptr++;
  219. }
  220. } else {
  221. uint16_t mb0;
  222. uint32_t ictrl;
  223. if (IS_FWI2_CAPABLE(ha)) {
  224. mb0 = RD_REG_WORD(&reg->isp24.mailbox0);
  225. ictrl = RD_REG_DWORD(&reg->isp24.ictrl);
  226. } else {
  227. mb0 = RD_MAILBOX_REG(ha, &reg->isp, 0);
  228. ictrl = RD_REG_WORD(&reg->isp.ictrl);
  229. }
  230. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1119,
  231. "MBX Command timeout for cmd %x.\n", command);
  232. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x111a,
  233. "iocontrol=%x jiffies=%lx.\n", ictrl, jiffies);
  234. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x111b,
  235. "mb[0] = 0x%x.\n", mb0);
  236. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, base_vha, 0x1019);
  237. rval = QLA_FUNCTION_TIMEOUT;
  238. }
  239. ha->flags.mbox_busy = 0;
  240. /* Clean up */
  241. ha->mcp = NULL;
  242. if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
  243. ql_dbg(ql_dbg_mbx, base_vha, 0x101a,
  244. "Checking for additional resp interrupt.\n");
  245. /* polling mode for non isp_abort commands. */
  246. qla2x00_poll(ha->rsp_q_map[0]);
  247. }
  248. if (rval == QLA_FUNCTION_TIMEOUT &&
  249. mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
  250. if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
  251. ha->flags.eeh_busy) {
  252. /* not in dpc. schedule it for dpc to take over. */
  253. ql_dbg(ql_dbg_mbx, base_vha, 0x101b,
  254. "Timeout, schedule isp_abort_needed.\n");
  255. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  256. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  257. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  258. if (IS_QLA82XX(ha)) {
  259. ql_dbg(ql_dbg_mbx, vha, 0x112a,
  260. "disabling pause transmit on port "
  261. "0 & 1.\n");
  262. qla82xx_wr_32(ha,
  263. QLA82XX_CRB_NIU + 0x98,
  264. CRB_NIU_XG_PAUSE_CTL_P0|
  265. CRB_NIU_XG_PAUSE_CTL_P1);
  266. }
  267. ql_log(ql_log_info, base_vha, 0x101c,
  268. "Mailbox cmd timeout occured. "
  269. "Scheduling ISP abort eeh_busy=0x%x.\n",
  270. ha->flags.eeh_busy);
  271. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  272. qla2xxx_wake_dpc(vha);
  273. }
  274. } else if (!abort_active) {
  275. /* call abort directly since we are in the DPC thread */
  276. ql_dbg(ql_dbg_mbx, base_vha, 0x101d,
  277. "Timeout, calling abort_isp.\n");
  278. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  279. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  280. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  281. if (IS_QLA82XX(ha)) {
  282. ql_dbg(ql_dbg_mbx, vha, 0x112b,
  283. "disabling pause transmit on port "
  284. "0 & 1.\n");
  285. qla82xx_wr_32(ha,
  286. QLA82XX_CRB_NIU + 0x98,
  287. CRB_NIU_XG_PAUSE_CTL_P0|
  288. CRB_NIU_XG_PAUSE_CTL_P1);
  289. }
  290. ql_log(ql_log_info, base_vha, 0x101e,
  291. "Mailbox cmd timeout occured. "
  292. "Scheduling ISP abort.\n");
  293. set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  294. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  295. /* Allow next mbx cmd to come in. */
  296. complete(&ha->mbx_cmd_comp);
  297. if (ha->isp_ops->abort_isp(vha)) {
  298. /* Failed. retry later. */
  299. set_bit(ISP_ABORT_NEEDED,
  300. &vha->dpc_flags);
  301. }
  302. clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  303. ql_dbg(ql_dbg_mbx, base_vha, 0x101f,
  304. "Finished abort_isp.\n");
  305. goto mbx_done;
  306. }
  307. }
  308. }
  309. premature_exit:
  310. /* Allow next mbx cmd to come in. */
  311. complete(&ha->mbx_cmd_comp);
  312. mbx_done:
  313. if (rval) {
  314. ql_dbg(ql_dbg_mbx, base_vha, 0x1020,
  315. "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x, cmd=%x ****.\n",
  316. mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3], command);
  317. } else {
  318. ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
  319. }
  320. return rval;
  321. }
  322. int
  323. qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
  324. uint32_t risc_code_size)
  325. {
  326. int rval;
  327. struct qla_hw_data *ha = vha->hw;
  328. mbx_cmd_t mc;
  329. mbx_cmd_t *mcp = &mc;
  330. ql_dbg(ql_dbg_mbx, vha, 0x1022, "Entered %s.\n", __func__);
  331. if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
  332. mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
  333. mcp->mb[8] = MSW(risc_addr);
  334. mcp->out_mb = MBX_8|MBX_0;
  335. } else {
  336. mcp->mb[0] = MBC_LOAD_RISC_RAM;
  337. mcp->out_mb = MBX_0;
  338. }
  339. mcp->mb[1] = LSW(risc_addr);
  340. mcp->mb[2] = MSW(req_dma);
  341. mcp->mb[3] = LSW(req_dma);
  342. mcp->mb[6] = MSW(MSD(req_dma));
  343. mcp->mb[7] = LSW(MSD(req_dma));
  344. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  345. if (IS_FWI2_CAPABLE(ha)) {
  346. mcp->mb[4] = MSW(risc_code_size);
  347. mcp->mb[5] = LSW(risc_code_size);
  348. mcp->out_mb |= MBX_5|MBX_4;
  349. } else {
  350. mcp->mb[4] = LSW(risc_code_size);
  351. mcp->out_mb |= MBX_4;
  352. }
  353. mcp->in_mb = MBX_0;
  354. mcp->tov = MBX_TOV_SECONDS;
  355. mcp->flags = 0;
  356. rval = qla2x00_mailbox_command(vha, mcp);
  357. if (rval != QLA_SUCCESS) {
  358. ql_dbg(ql_dbg_mbx, vha, 0x1023,
  359. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  360. } else {
  361. ql_dbg(ql_dbg_mbx, vha, 0x1024, "Done %s.\n", __func__);
  362. }
  363. return rval;
  364. }
  365. #define EXTENDED_BB_CREDITS BIT_0
  366. /*
  367. * qla2x00_execute_fw
  368. * Start adapter firmware.
  369. *
  370. * Input:
  371. * ha = adapter block pointer.
  372. * TARGET_QUEUE_LOCK must be released.
  373. * ADAPTER_STATE_LOCK must be released.
  374. *
  375. * Returns:
  376. * qla2x00 local function return status code.
  377. *
  378. * Context:
  379. * Kernel context.
  380. */
  381. int
  382. qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
  383. {
  384. int rval;
  385. struct qla_hw_data *ha = vha->hw;
  386. mbx_cmd_t mc;
  387. mbx_cmd_t *mcp = &mc;
  388. ql_dbg(ql_dbg_mbx, vha, 0x1025, "Entered %s.\n", __func__);
  389. mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
  390. mcp->out_mb = MBX_0;
  391. mcp->in_mb = MBX_0;
  392. if (IS_FWI2_CAPABLE(ha)) {
  393. mcp->mb[1] = MSW(risc_addr);
  394. mcp->mb[2] = LSW(risc_addr);
  395. mcp->mb[3] = 0;
  396. if (IS_QLA81XX(ha) || IS_QLA83XX(ha)) {
  397. struct nvram_81xx *nv = ha->nvram;
  398. mcp->mb[4] = (nv->enhanced_features &
  399. EXTENDED_BB_CREDITS);
  400. } else
  401. mcp->mb[4] = 0;
  402. mcp->out_mb |= MBX_4|MBX_3|MBX_2|MBX_1;
  403. mcp->in_mb |= MBX_1;
  404. } else {
  405. mcp->mb[1] = LSW(risc_addr);
  406. mcp->out_mb |= MBX_1;
  407. if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
  408. mcp->mb[2] = 0;
  409. mcp->out_mb |= MBX_2;
  410. }
  411. }
  412. mcp->tov = MBX_TOV_SECONDS;
  413. mcp->flags = 0;
  414. rval = qla2x00_mailbox_command(vha, mcp);
  415. if (rval != QLA_SUCCESS) {
  416. ql_dbg(ql_dbg_mbx, vha, 0x1026,
  417. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  418. } else {
  419. if (IS_FWI2_CAPABLE(ha)) {
  420. ql_dbg(ql_dbg_mbx, vha, 0x1027,
  421. "Done exchanges=%x.\n", mcp->mb[1]);
  422. } else {
  423. ql_dbg(ql_dbg_mbx, vha, 0x1028, "Done %s.\n", __func__);
  424. }
  425. }
  426. return rval;
  427. }
  428. /*
  429. * qla2x00_get_fw_version
  430. * Get firmware version.
  431. *
  432. * Input:
  433. * ha: adapter state pointer.
  434. * major: pointer for major number.
  435. * minor: pointer for minor number.
  436. * subminor: pointer for subminor number.
  437. *
  438. * Returns:
  439. * qla2x00 local function return status code.
  440. *
  441. * Context:
  442. * Kernel context.
  443. */
  444. int
  445. qla2x00_get_fw_version(scsi_qla_host_t *vha)
  446. {
  447. int rval;
  448. mbx_cmd_t mc;
  449. mbx_cmd_t *mcp = &mc;
  450. struct qla_hw_data *ha = vha->hw;
  451. ql_dbg(ql_dbg_mbx, vha, 0x1029, "Entered %s.\n", __func__);
  452. mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
  453. mcp->out_mb = MBX_0;
  454. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  455. if (IS_QLA81XX(vha->hw) || IS_QLA8031(ha))
  456. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
  457. if (IS_QLA83XX(vha->hw))
  458. mcp->in_mb |= MBX_17|MBX_16|MBX_15;
  459. mcp->flags = 0;
  460. mcp->tov = MBX_TOV_SECONDS;
  461. rval = qla2x00_mailbox_command(vha, mcp);
  462. if (rval != QLA_SUCCESS)
  463. goto failed;
  464. /* Return mailbox data. */
  465. ha->fw_major_version = mcp->mb[1];
  466. ha->fw_minor_version = mcp->mb[2];
  467. ha->fw_subminor_version = mcp->mb[3];
  468. ha->fw_attributes = mcp->mb[6];
  469. if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
  470. ha->fw_memory_size = 0x1FFFF; /* Defaults to 128KB. */
  471. else
  472. ha->fw_memory_size = (mcp->mb[5] << 16) | mcp->mb[4];
  473. if (IS_QLA81XX(vha->hw) || IS_QLA8031(vha->hw)) {
  474. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  475. ha->mpi_version[1] = mcp->mb[11] >> 8;
  476. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  477. ha->mpi_capabilities = (mcp->mb[12] << 16) | mcp->mb[13];
  478. ha->phy_version[0] = mcp->mb[8] & 0xff;
  479. ha->phy_version[1] = mcp->mb[9] >> 8;
  480. ha->phy_version[2] = mcp->mb[9] & 0xff;
  481. }
  482. if (IS_QLA83XX(ha)) {
  483. if (mcp->mb[6] & BIT_15) {
  484. ha->fw_attributes_h = mcp->mb[15];
  485. ha->fw_attributes_ext[0] = mcp->mb[16];
  486. ha->fw_attributes_ext[1] = mcp->mb[17];
  487. ql_dbg(ql_dbg_mbx, vha, 0x1139,
  488. "%s: FW_attributes Upper: 0x%x, Lower: 0x%x.\n",
  489. __func__, mcp->mb[15], mcp->mb[6]);
  490. } else
  491. ql_dbg(ql_dbg_mbx, vha, 0x112f,
  492. "%s: FwAttributes [Upper] invalid, MB6:%04x\n",
  493. __func__, mcp->mb[6]);
  494. }
  495. failed:
  496. if (rval != QLA_SUCCESS) {
  497. /*EMPTY*/
  498. ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
  499. } else {
  500. /*EMPTY*/
  501. ql_dbg(ql_dbg_mbx, vha, 0x102b, "Done %s.\n", __func__);
  502. }
  503. return rval;
  504. }
  505. /*
  506. * qla2x00_get_fw_options
  507. * Set firmware options.
  508. *
  509. * Input:
  510. * ha = adapter block pointer.
  511. * fwopt = pointer for firmware options.
  512. *
  513. * Returns:
  514. * qla2x00 local function return status code.
  515. *
  516. * Context:
  517. * Kernel context.
  518. */
  519. int
  520. qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  521. {
  522. int rval;
  523. mbx_cmd_t mc;
  524. mbx_cmd_t *mcp = &mc;
  525. ql_dbg(ql_dbg_mbx, vha, 0x102c, "Entered %s.\n", __func__);
  526. mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
  527. mcp->out_mb = MBX_0;
  528. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  529. mcp->tov = MBX_TOV_SECONDS;
  530. mcp->flags = 0;
  531. rval = qla2x00_mailbox_command(vha, mcp);
  532. if (rval != QLA_SUCCESS) {
  533. /*EMPTY*/
  534. ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
  535. } else {
  536. fwopts[0] = mcp->mb[0];
  537. fwopts[1] = mcp->mb[1];
  538. fwopts[2] = mcp->mb[2];
  539. fwopts[3] = mcp->mb[3];
  540. ql_dbg(ql_dbg_mbx, vha, 0x102e, "Done %s.\n", __func__);
  541. }
  542. return rval;
  543. }
  544. /*
  545. * qla2x00_set_fw_options
  546. * Set firmware options.
  547. *
  548. * Input:
  549. * ha = adapter block pointer.
  550. * fwopt = pointer for firmware options.
  551. *
  552. * Returns:
  553. * qla2x00 local function return status code.
  554. *
  555. * Context:
  556. * Kernel context.
  557. */
  558. int
  559. qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  560. {
  561. int rval;
  562. mbx_cmd_t mc;
  563. mbx_cmd_t *mcp = &mc;
  564. ql_dbg(ql_dbg_mbx, vha, 0x102f, "Entered %s.\n", __func__);
  565. mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
  566. mcp->mb[1] = fwopts[1];
  567. mcp->mb[2] = fwopts[2];
  568. mcp->mb[3] = fwopts[3];
  569. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  570. mcp->in_mb = MBX_0;
  571. if (IS_FWI2_CAPABLE(vha->hw)) {
  572. mcp->in_mb |= MBX_1;
  573. } else {
  574. mcp->mb[10] = fwopts[10];
  575. mcp->mb[11] = fwopts[11];
  576. mcp->mb[12] = 0; /* Undocumented, but used */
  577. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  578. }
  579. mcp->tov = MBX_TOV_SECONDS;
  580. mcp->flags = 0;
  581. rval = qla2x00_mailbox_command(vha, mcp);
  582. fwopts[0] = mcp->mb[0];
  583. if (rval != QLA_SUCCESS) {
  584. /*EMPTY*/
  585. ql_dbg(ql_dbg_mbx, vha, 0x1030,
  586. "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  587. } else {
  588. /*EMPTY*/
  589. ql_dbg(ql_dbg_mbx, vha, 0x1031, "Done %s.\n", __func__);
  590. }
  591. return rval;
  592. }
  593. /*
  594. * qla2x00_mbx_reg_test
  595. * Mailbox register wrap test.
  596. *
  597. * Input:
  598. * ha = adapter block pointer.
  599. * TARGET_QUEUE_LOCK must be released.
  600. * ADAPTER_STATE_LOCK must be released.
  601. *
  602. * Returns:
  603. * qla2x00 local function return status code.
  604. *
  605. * Context:
  606. * Kernel context.
  607. */
  608. int
  609. qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
  610. {
  611. int rval;
  612. mbx_cmd_t mc;
  613. mbx_cmd_t *mcp = &mc;
  614. ql_dbg(ql_dbg_mbx, vha, 0x1032, "Entered %s.\n", __func__);
  615. mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
  616. mcp->mb[1] = 0xAAAA;
  617. mcp->mb[2] = 0x5555;
  618. mcp->mb[3] = 0xAA55;
  619. mcp->mb[4] = 0x55AA;
  620. mcp->mb[5] = 0xA5A5;
  621. mcp->mb[6] = 0x5A5A;
  622. mcp->mb[7] = 0x2525;
  623. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  624. mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  625. mcp->tov = MBX_TOV_SECONDS;
  626. mcp->flags = 0;
  627. rval = qla2x00_mailbox_command(vha, mcp);
  628. if (rval == QLA_SUCCESS) {
  629. if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
  630. mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
  631. rval = QLA_FUNCTION_FAILED;
  632. if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
  633. mcp->mb[7] != 0x2525)
  634. rval = QLA_FUNCTION_FAILED;
  635. }
  636. if (rval != QLA_SUCCESS) {
  637. /*EMPTY*/
  638. ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
  639. } else {
  640. /*EMPTY*/
  641. ql_dbg(ql_dbg_mbx, vha, 0x1034, "Done %s.\n", __func__);
  642. }
  643. return rval;
  644. }
  645. /*
  646. * qla2x00_verify_checksum
  647. * Verify firmware checksum.
  648. *
  649. * Input:
  650. * ha = adapter block pointer.
  651. * TARGET_QUEUE_LOCK must be released.
  652. * ADAPTER_STATE_LOCK must be released.
  653. *
  654. * Returns:
  655. * qla2x00 local function return status code.
  656. *
  657. * Context:
  658. * Kernel context.
  659. */
  660. int
  661. qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
  662. {
  663. int rval;
  664. mbx_cmd_t mc;
  665. mbx_cmd_t *mcp = &mc;
  666. ql_dbg(ql_dbg_mbx, vha, 0x1035, "Entered %s.\n", __func__);
  667. mcp->mb[0] = MBC_VERIFY_CHECKSUM;
  668. mcp->out_mb = MBX_0;
  669. mcp->in_mb = MBX_0;
  670. if (IS_FWI2_CAPABLE(vha->hw)) {
  671. mcp->mb[1] = MSW(risc_addr);
  672. mcp->mb[2] = LSW(risc_addr);
  673. mcp->out_mb |= MBX_2|MBX_1;
  674. mcp->in_mb |= MBX_2|MBX_1;
  675. } else {
  676. mcp->mb[1] = LSW(risc_addr);
  677. mcp->out_mb |= MBX_1;
  678. mcp->in_mb |= MBX_1;
  679. }
  680. mcp->tov = MBX_TOV_SECONDS;
  681. mcp->flags = 0;
  682. rval = qla2x00_mailbox_command(vha, mcp);
  683. if (rval != QLA_SUCCESS) {
  684. ql_dbg(ql_dbg_mbx, vha, 0x1036,
  685. "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
  686. (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
  687. } else {
  688. ql_dbg(ql_dbg_mbx, vha, 0x1037, "Done %s.\n", __func__);
  689. }
  690. return rval;
  691. }
  692. /*
  693. * qla2x00_issue_iocb
  694. * Issue IOCB using mailbox command
  695. *
  696. * Input:
  697. * ha = adapter state pointer.
  698. * buffer = buffer pointer.
  699. * phys_addr = physical address of buffer.
  700. * size = size of buffer.
  701. * TARGET_QUEUE_LOCK must be released.
  702. * ADAPTER_STATE_LOCK must be released.
  703. *
  704. * Returns:
  705. * qla2x00 local function return status code.
  706. *
  707. * Context:
  708. * Kernel context.
  709. */
  710. int
  711. qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
  712. dma_addr_t phys_addr, size_t size, uint32_t tov)
  713. {
  714. int rval;
  715. mbx_cmd_t mc;
  716. mbx_cmd_t *mcp = &mc;
  717. ql_dbg(ql_dbg_mbx, vha, 0x1038, "Entered %s.\n", __func__);
  718. mcp->mb[0] = MBC_IOCB_COMMAND_A64;
  719. mcp->mb[1] = 0;
  720. mcp->mb[2] = MSW(phys_addr);
  721. mcp->mb[3] = LSW(phys_addr);
  722. mcp->mb[6] = MSW(MSD(phys_addr));
  723. mcp->mb[7] = LSW(MSD(phys_addr));
  724. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  725. mcp->in_mb = MBX_2|MBX_0;
  726. mcp->tov = tov;
  727. mcp->flags = 0;
  728. rval = qla2x00_mailbox_command(vha, mcp);
  729. if (rval != QLA_SUCCESS) {
  730. /*EMPTY*/
  731. ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
  732. } else {
  733. sts_entry_t *sts_entry = (sts_entry_t *) buffer;
  734. /* Mask reserved bits. */
  735. sts_entry->entry_status &=
  736. IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
  737. ql_dbg(ql_dbg_mbx, vha, 0x103a, "Done %s.\n", __func__);
  738. }
  739. return rval;
  740. }
  741. int
  742. qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
  743. size_t size)
  744. {
  745. return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
  746. MBX_TOV_SECONDS);
  747. }
  748. /*
  749. * qla2x00_abort_command
  750. * Abort command aborts a specified IOCB.
  751. *
  752. * Input:
  753. * ha = adapter block pointer.
  754. * sp = SB structure pointer.
  755. *
  756. * Returns:
  757. * qla2x00 local function return status code.
  758. *
  759. * Context:
  760. * Kernel context.
  761. */
  762. int
  763. qla2x00_abort_command(srb_t *sp)
  764. {
  765. unsigned long flags = 0;
  766. int rval;
  767. uint32_t handle = 0;
  768. mbx_cmd_t mc;
  769. mbx_cmd_t *mcp = &mc;
  770. fc_port_t *fcport = sp->fcport;
  771. scsi_qla_host_t *vha = fcport->vha;
  772. struct qla_hw_data *ha = vha->hw;
  773. struct req_que *req = vha->req;
  774. struct scsi_cmnd *cmd = GET_CMD_SP(sp);
  775. ql_dbg(ql_dbg_mbx, vha, 0x103b, "Entered %s.\n", __func__);
  776. spin_lock_irqsave(&ha->hardware_lock, flags);
  777. for (handle = 1; handle < MAX_OUTSTANDING_COMMANDS; handle++) {
  778. if (req->outstanding_cmds[handle] == sp)
  779. break;
  780. }
  781. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  782. if (handle == MAX_OUTSTANDING_COMMANDS) {
  783. /* command not found */
  784. return QLA_FUNCTION_FAILED;
  785. }
  786. mcp->mb[0] = MBC_ABORT_COMMAND;
  787. if (HAS_EXTENDED_IDS(ha))
  788. mcp->mb[1] = fcport->loop_id;
  789. else
  790. mcp->mb[1] = fcport->loop_id << 8;
  791. mcp->mb[2] = (uint16_t)handle;
  792. mcp->mb[3] = (uint16_t)(handle >> 16);
  793. mcp->mb[6] = (uint16_t)cmd->device->lun;
  794. mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  795. mcp->in_mb = MBX_0;
  796. mcp->tov = MBX_TOV_SECONDS;
  797. mcp->flags = 0;
  798. rval = qla2x00_mailbox_command(vha, mcp);
  799. if (rval != QLA_SUCCESS) {
  800. ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
  801. } else {
  802. ql_dbg(ql_dbg_mbx, vha, 0x103d, "Done %s.\n", __func__);
  803. }
  804. return rval;
  805. }
  806. int
  807. qla2x00_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  808. {
  809. int rval, rval2;
  810. mbx_cmd_t mc;
  811. mbx_cmd_t *mcp = &mc;
  812. scsi_qla_host_t *vha;
  813. struct req_que *req;
  814. struct rsp_que *rsp;
  815. l = l;
  816. vha = fcport->vha;
  817. ql_dbg(ql_dbg_mbx, vha, 0x103e, "Entered %s.\n", __func__);
  818. req = vha->hw->req_q_map[0];
  819. rsp = req->rsp;
  820. mcp->mb[0] = MBC_ABORT_TARGET;
  821. mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
  822. if (HAS_EXTENDED_IDS(vha->hw)) {
  823. mcp->mb[1] = fcport->loop_id;
  824. mcp->mb[10] = 0;
  825. mcp->out_mb |= MBX_10;
  826. } else {
  827. mcp->mb[1] = fcport->loop_id << 8;
  828. }
  829. mcp->mb[2] = vha->hw->loop_reset_delay;
  830. mcp->mb[9] = vha->vp_idx;
  831. mcp->in_mb = MBX_0;
  832. mcp->tov = MBX_TOV_SECONDS;
  833. mcp->flags = 0;
  834. rval = qla2x00_mailbox_command(vha, mcp);
  835. if (rval != QLA_SUCCESS) {
  836. ql_dbg(ql_dbg_mbx, vha, 0x103f, "Failed=%x.\n", rval);
  837. }
  838. /* Issue marker IOCB. */
  839. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, 0,
  840. MK_SYNC_ID);
  841. if (rval2 != QLA_SUCCESS) {
  842. ql_dbg(ql_dbg_mbx, vha, 0x1040,
  843. "Failed to issue marker IOCB (%x).\n", rval2);
  844. } else {
  845. ql_dbg(ql_dbg_mbx, vha, 0x1041, "Done %s.\n", __func__);
  846. }
  847. return rval;
  848. }
  849. int
  850. qla2x00_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  851. {
  852. int rval, rval2;
  853. mbx_cmd_t mc;
  854. mbx_cmd_t *mcp = &mc;
  855. scsi_qla_host_t *vha;
  856. struct req_que *req;
  857. struct rsp_que *rsp;
  858. vha = fcport->vha;
  859. ql_dbg(ql_dbg_mbx, vha, 0x1042, "Entered %s.\n", __func__);
  860. req = vha->hw->req_q_map[0];
  861. rsp = req->rsp;
  862. mcp->mb[0] = MBC_LUN_RESET;
  863. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  864. if (HAS_EXTENDED_IDS(vha->hw))
  865. mcp->mb[1] = fcport->loop_id;
  866. else
  867. mcp->mb[1] = fcport->loop_id << 8;
  868. mcp->mb[2] = l;
  869. mcp->mb[3] = 0;
  870. mcp->mb[9] = vha->vp_idx;
  871. mcp->in_mb = MBX_0;
  872. mcp->tov = MBX_TOV_SECONDS;
  873. mcp->flags = 0;
  874. rval = qla2x00_mailbox_command(vha, mcp);
  875. if (rval != QLA_SUCCESS) {
  876. ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
  877. }
  878. /* Issue marker IOCB. */
  879. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  880. MK_SYNC_ID_LUN);
  881. if (rval2 != QLA_SUCCESS) {
  882. ql_dbg(ql_dbg_mbx, vha, 0x1044,
  883. "Failed to issue marker IOCB (%x).\n", rval2);
  884. } else {
  885. ql_dbg(ql_dbg_mbx, vha, 0x1045, "Done %s.\n", __func__);
  886. }
  887. return rval;
  888. }
  889. /*
  890. * qla2x00_get_adapter_id
  891. * Get adapter ID and topology.
  892. *
  893. * Input:
  894. * ha = adapter block pointer.
  895. * id = pointer for loop ID.
  896. * al_pa = pointer for AL_PA.
  897. * area = pointer for area.
  898. * domain = pointer for domain.
  899. * top = pointer for topology.
  900. * TARGET_QUEUE_LOCK must be released.
  901. * ADAPTER_STATE_LOCK must be released.
  902. *
  903. * Returns:
  904. * qla2x00 local function return status code.
  905. *
  906. * Context:
  907. * Kernel context.
  908. */
  909. int
  910. qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
  911. uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
  912. {
  913. int rval;
  914. mbx_cmd_t mc;
  915. mbx_cmd_t *mcp = &mc;
  916. ql_dbg(ql_dbg_mbx, vha, 0x1046, "Entered %s.\n", __func__);
  917. mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
  918. mcp->mb[9] = vha->vp_idx;
  919. mcp->out_mb = MBX_9|MBX_0;
  920. mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  921. if (IS_CNA_CAPABLE(vha->hw))
  922. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
  923. mcp->tov = MBX_TOV_SECONDS;
  924. mcp->flags = 0;
  925. rval = qla2x00_mailbox_command(vha, mcp);
  926. if (mcp->mb[0] == MBS_COMMAND_ERROR)
  927. rval = QLA_COMMAND_ERROR;
  928. else if (mcp->mb[0] == MBS_INVALID_COMMAND)
  929. rval = QLA_INVALID_COMMAND;
  930. /* Return data. */
  931. *id = mcp->mb[1];
  932. *al_pa = LSB(mcp->mb[2]);
  933. *area = MSB(mcp->mb[2]);
  934. *domain = LSB(mcp->mb[3]);
  935. *top = mcp->mb[6];
  936. *sw_cap = mcp->mb[7];
  937. if (rval != QLA_SUCCESS) {
  938. /*EMPTY*/
  939. ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
  940. } else {
  941. ql_dbg(ql_dbg_mbx, vha, 0x1048, "Done %s.\n", __func__);
  942. if (IS_CNA_CAPABLE(vha->hw)) {
  943. vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
  944. vha->fcoe_fcf_idx = mcp->mb[10];
  945. vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
  946. vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
  947. vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
  948. vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
  949. vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
  950. vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
  951. }
  952. }
  953. return rval;
  954. }
  955. /*
  956. * qla2x00_get_retry_cnt
  957. * Get current firmware login retry count and delay.
  958. *
  959. * Input:
  960. * ha = adapter block pointer.
  961. * retry_cnt = pointer to login retry count.
  962. * tov = pointer to login timeout value.
  963. *
  964. * Returns:
  965. * qla2x00 local function return status code.
  966. *
  967. * Context:
  968. * Kernel context.
  969. */
  970. int
  971. qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
  972. uint16_t *r_a_tov)
  973. {
  974. int rval;
  975. uint16_t ratov;
  976. mbx_cmd_t mc;
  977. mbx_cmd_t *mcp = &mc;
  978. ql_dbg(ql_dbg_mbx, vha, 0x1049, "Entered %s.\n", __func__);
  979. mcp->mb[0] = MBC_GET_RETRY_COUNT;
  980. mcp->out_mb = MBX_0;
  981. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  982. mcp->tov = MBX_TOV_SECONDS;
  983. mcp->flags = 0;
  984. rval = qla2x00_mailbox_command(vha, mcp);
  985. if (rval != QLA_SUCCESS) {
  986. /*EMPTY*/
  987. ql_dbg(ql_dbg_mbx, vha, 0x104a,
  988. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  989. } else {
  990. /* Convert returned data and check our values. */
  991. *r_a_tov = mcp->mb[3] / 2;
  992. ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
  993. if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
  994. /* Update to the larger values */
  995. *retry_cnt = (uint8_t)mcp->mb[1];
  996. *tov = ratov;
  997. }
  998. ql_dbg(ql_dbg_mbx, vha, 0x104b,
  999. "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
  1000. }
  1001. return rval;
  1002. }
  1003. /*
  1004. * qla2x00_init_firmware
  1005. * Initialize adapter firmware.
  1006. *
  1007. * Input:
  1008. * ha = adapter block pointer.
  1009. * dptr = Initialization control block pointer.
  1010. * size = size of initialization control block.
  1011. * TARGET_QUEUE_LOCK must be released.
  1012. * ADAPTER_STATE_LOCK must be released.
  1013. *
  1014. * Returns:
  1015. * qla2x00 local function return status code.
  1016. *
  1017. * Context:
  1018. * Kernel context.
  1019. */
  1020. int
  1021. qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
  1022. {
  1023. int rval;
  1024. mbx_cmd_t mc;
  1025. mbx_cmd_t *mcp = &mc;
  1026. struct qla_hw_data *ha = vha->hw;
  1027. ql_dbg(ql_dbg_mbx, vha, 0x104c, "Entered %s.\n", __func__);
  1028. if (IS_QLA82XX(ha) && ql2xdbwr)
  1029. qla82xx_wr_32(ha, ha->nxdb_wr_ptr,
  1030. (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
  1031. if (ha->flags.npiv_supported)
  1032. mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
  1033. else
  1034. mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
  1035. mcp->mb[1] = 0;
  1036. mcp->mb[2] = MSW(ha->init_cb_dma);
  1037. mcp->mb[3] = LSW(ha->init_cb_dma);
  1038. mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
  1039. mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
  1040. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1041. if ((IS_QLA81XX(ha) || IS_QLA83XX(ha)) && ha->ex_init_cb->ex_version) {
  1042. mcp->mb[1] = BIT_0;
  1043. mcp->mb[10] = MSW(ha->ex_init_cb_dma);
  1044. mcp->mb[11] = LSW(ha->ex_init_cb_dma);
  1045. mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
  1046. mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
  1047. mcp->mb[14] = sizeof(*ha->ex_init_cb);
  1048. mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
  1049. }
  1050. /* 1 and 2 should normally be captured. */
  1051. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  1052. if (IS_QLA83XX(ha))
  1053. /* mb3 is additional info about the installed SFP. */
  1054. mcp->in_mb |= MBX_3;
  1055. mcp->buf_size = size;
  1056. mcp->flags = MBX_DMA_OUT;
  1057. mcp->tov = MBX_TOV_SECONDS;
  1058. rval = qla2x00_mailbox_command(vha, mcp);
  1059. if (rval != QLA_SUCCESS) {
  1060. /*EMPTY*/
  1061. ql_dbg(ql_dbg_mbx, vha, 0x104d,
  1062. "Failed=%x mb[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x,.\n",
  1063. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3]);
  1064. } else {
  1065. /*EMPTY*/
  1066. ql_dbg(ql_dbg_mbx, vha, 0x104e, "Done %s.\n", __func__);
  1067. }
  1068. return rval;
  1069. }
  1070. /*
  1071. * qla2x00_get_port_database
  1072. * Issue normal/enhanced get port database mailbox command
  1073. * and copy device name as necessary.
  1074. *
  1075. * Input:
  1076. * ha = adapter state pointer.
  1077. * dev = structure pointer.
  1078. * opt = enhanced cmd option byte.
  1079. *
  1080. * Returns:
  1081. * qla2x00 local function return status code.
  1082. *
  1083. * Context:
  1084. * Kernel context.
  1085. */
  1086. int
  1087. qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
  1088. {
  1089. int rval;
  1090. mbx_cmd_t mc;
  1091. mbx_cmd_t *mcp = &mc;
  1092. port_database_t *pd;
  1093. struct port_database_24xx *pd24;
  1094. dma_addr_t pd_dma;
  1095. struct qla_hw_data *ha = vha->hw;
  1096. ql_dbg(ql_dbg_mbx, vha, 0x104f, "Entered %s.\n", __func__);
  1097. pd24 = NULL;
  1098. pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  1099. if (pd == NULL) {
  1100. ql_log(ql_log_warn, vha, 0x1050,
  1101. "Failed to allocate port database structure.\n");
  1102. return QLA_MEMORY_ALLOC_FAILED;
  1103. }
  1104. memset(pd, 0, max(PORT_DATABASE_SIZE, PORT_DATABASE_24XX_SIZE));
  1105. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1106. if (opt != 0 && !IS_FWI2_CAPABLE(ha))
  1107. mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
  1108. mcp->mb[2] = MSW(pd_dma);
  1109. mcp->mb[3] = LSW(pd_dma);
  1110. mcp->mb[6] = MSW(MSD(pd_dma));
  1111. mcp->mb[7] = LSW(MSD(pd_dma));
  1112. mcp->mb[9] = vha->vp_idx;
  1113. mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1114. mcp->in_mb = MBX_0;
  1115. if (IS_FWI2_CAPABLE(ha)) {
  1116. mcp->mb[1] = fcport->loop_id;
  1117. mcp->mb[10] = opt;
  1118. mcp->out_mb |= MBX_10|MBX_1;
  1119. mcp->in_mb |= MBX_1;
  1120. } else if (HAS_EXTENDED_IDS(ha)) {
  1121. mcp->mb[1] = fcport->loop_id;
  1122. mcp->mb[10] = opt;
  1123. mcp->out_mb |= MBX_10|MBX_1;
  1124. } else {
  1125. mcp->mb[1] = fcport->loop_id << 8 | opt;
  1126. mcp->out_mb |= MBX_1;
  1127. }
  1128. mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
  1129. PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
  1130. mcp->flags = MBX_DMA_IN;
  1131. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1132. rval = qla2x00_mailbox_command(vha, mcp);
  1133. if (rval != QLA_SUCCESS)
  1134. goto gpd_error_out;
  1135. if (IS_FWI2_CAPABLE(ha)) {
  1136. pd24 = (struct port_database_24xx *) pd;
  1137. /* Check for logged in state. */
  1138. if (pd24->current_login_state != PDS_PRLI_COMPLETE &&
  1139. pd24->last_login_state != PDS_PRLI_COMPLETE) {
  1140. ql_dbg(ql_dbg_mbx, vha, 0x1051,
  1141. "Unable to verify login-state (%x/%x) for "
  1142. "loop_id %x.\n", pd24->current_login_state,
  1143. pd24->last_login_state, fcport->loop_id);
  1144. rval = QLA_FUNCTION_FAILED;
  1145. goto gpd_error_out;
  1146. }
  1147. /* Names are little-endian. */
  1148. memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
  1149. memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
  1150. /* Get port_id of device. */
  1151. fcport->d_id.b.domain = pd24->port_id[0];
  1152. fcport->d_id.b.area = pd24->port_id[1];
  1153. fcport->d_id.b.al_pa = pd24->port_id[2];
  1154. fcport->d_id.b.rsvd_1 = 0;
  1155. /* If not target must be initiator or unknown type. */
  1156. if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
  1157. fcport->port_type = FCT_INITIATOR;
  1158. else
  1159. fcport->port_type = FCT_TARGET;
  1160. } else {
  1161. /* Check for logged in state. */
  1162. if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
  1163. pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
  1164. ql_dbg(ql_dbg_mbx, vha, 0x100a,
  1165. "Unable to verify login-state (%x/%x) - "
  1166. "portid=%02x%02x%02x.\n", pd->master_state,
  1167. pd->slave_state, fcport->d_id.b.domain,
  1168. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  1169. rval = QLA_FUNCTION_FAILED;
  1170. goto gpd_error_out;
  1171. }
  1172. /* Names are little-endian. */
  1173. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  1174. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  1175. /* Get port_id of device. */
  1176. fcport->d_id.b.domain = pd->port_id[0];
  1177. fcport->d_id.b.area = pd->port_id[3];
  1178. fcport->d_id.b.al_pa = pd->port_id[2];
  1179. fcport->d_id.b.rsvd_1 = 0;
  1180. /* If not target must be initiator or unknown type. */
  1181. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  1182. fcport->port_type = FCT_INITIATOR;
  1183. else
  1184. fcport->port_type = FCT_TARGET;
  1185. /* Passback COS information. */
  1186. fcport->supported_classes = (pd->options & BIT_4) ?
  1187. FC_COS_CLASS2: FC_COS_CLASS3;
  1188. }
  1189. gpd_error_out:
  1190. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  1191. if (rval != QLA_SUCCESS) {
  1192. ql_dbg(ql_dbg_mbx, vha, 0x1052,
  1193. "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
  1194. mcp->mb[0], mcp->mb[1]);
  1195. } else {
  1196. ql_dbg(ql_dbg_mbx, vha, 0x1053, "Done %s.\n", __func__);
  1197. }
  1198. return rval;
  1199. }
  1200. /*
  1201. * qla2x00_get_firmware_state
  1202. * Get adapter firmware state.
  1203. *
  1204. * Input:
  1205. * ha = adapter block pointer.
  1206. * dptr = pointer for firmware state.
  1207. * TARGET_QUEUE_LOCK must be released.
  1208. * ADAPTER_STATE_LOCK must be released.
  1209. *
  1210. * Returns:
  1211. * qla2x00 local function return status code.
  1212. *
  1213. * Context:
  1214. * Kernel context.
  1215. */
  1216. int
  1217. qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
  1218. {
  1219. int rval;
  1220. mbx_cmd_t mc;
  1221. mbx_cmd_t *mcp = &mc;
  1222. ql_dbg(ql_dbg_mbx, vha, 0x1054, "Entered %s.\n", __func__);
  1223. mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
  1224. mcp->out_mb = MBX_0;
  1225. if (IS_FWI2_CAPABLE(vha->hw))
  1226. mcp->in_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1227. else
  1228. mcp->in_mb = MBX_1|MBX_0;
  1229. mcp->tov = MBX_TOV_SECONDS;
  1230. mcp->flags = 0;
  1231. rval = qla2x00_mailbox_command(vha, mcp);
  1232. /* Return firmware states. */
  1233. states[0] = mcp->mb[1];
  1234. if (IS_FWI2_CAPABLE(vha->hw)) {
  1235. states[1] = mcp->mb[2];
  1236. states[2] = mcp->mb[3];
  1237. states[3] = mcp->mb[4];
  1238. states[4] = mcp->mb[5];
  1239. }
  1240. if (rval != QLA_SUCCESS) {
  1241. /*EMPTY*/
  1242. ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
  1243. } else {
  1244. /*EMPTY*/
  1245. ql_dbg(ql_dbg_mbx, vha, 0x1056, "Done %s.\n", __func__);
  1246. }
  1247. return rval;
  1248. }
  1249. /*
  1250. * qla2x00_get_port_name
  1251. * Issue get port name mailbox command.
  1252. * Returned name is in big endian format.
  1253. *
  1254. * Input:
  1255. * ha = adapter block pointer.
  1256. * loop_id = loop ID of device.
  1257. * name = pointer for name.
  1258. * TARGET_QUEUE_LOCK must be released.
  1259. * ADAPTER_STATE_LOCK must be released.
  1260. *
  1261. * Returns:
  1262. * qla2x00 local function return status code.
  1263. *
  1264. * Context:
  1265. * Kernel context.
  1266. */
  1267. int
  1268. qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
  1269. uint8_t opt)
  1270. {
  1271. int rval;
  1272. mbx_cmd_t mc;
  1273. mbx_cmd_t *mcp = &mc;
  1274. ql_dbg(ql_dbg_mbx, vha, 0x1057, "Entered %s.\n", __func__);
  1275. mcp->mb[0] = MBC_GET_PORT_NAME;
  1276. mcp->mb[9] = vha->vp_idx;
  1277. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  1278. if (HAS_EXTENDED_IDS(vha->hw)) {
  1279. mcp->mb[1] = loop_id;
  1280. mcp->mb[10] = opt;
  1281. mcp->out_mb |= MBX_10;
  1282. } else {
  1283. mcp->mb[1] = loop_id << 8 | opt;
  1284. }
  1285. mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1286. mcp->tov = MBX_TOV_SECONDS;
  1287. mcp->flags = 0;
  1288. rval = qla2x00_mailbox_command(vha, mcp);
  1289. if (rval != QLA_SUCCESS) {
  1290. /*EMPTY*/
  1291. ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
  1292. } else {
  1293. if (name != NULL) {
  1294. /* This function returns name in big endian. */
  1295. name[0] = MSB(mcp->mb[2]);
  1296. name[1] = LSB(mcp->mb[2]);
  1297. name[2] = MSB(mcp->mb[3]);
  1298. name[3] = LSB(mcp->mb[3]);
  1299. name[4] = MSB(mcp->mb[6]);
  1300. name[5] = LSB(mcp->mb[6]);
  1301. name[6] = MSB(mcp->mb[7]);
  1302. name[7] = LSB(mcp->mb[7]);
  1303. }
  1304. ql_dbg(ql_dbg_mbx, vha, 0x1059, "Done %s.\n", __func__);
  1305. }
  1306. return rval;
  1307. }
  1308. /*
  1309. * qla2x00_lip_reset
  1310. * Issue LIP reset mailbox command.
  1311. *
  1312. * Input:
  1313. * ha = adapter block pointer.
  1314. * TARGET_QUEUE_LOCK must be released.
  1315. * ADAPTER_STATE_LOCK must be released.
  1316. *
  1317. * Returns:
  1318. * qla2x00 local function return status code.
  1319. *
  1320. * Context:
  1321. * Kernel context.
  1322. */
  1323. int
  1324. qla2x00_lip_reset(scsi_qla_host_t *vha)
  1325. {
  1326. int rval;
  1327. mbx_cmd_t mc;
  1328. mbx_cmd_t *mcp = &mc;
  1329. ql_dbg(ql_dbg_mbx, vha, 0x105a, "Entered %s.\n", __func__);
  1330. if (IS_CNA_CAPABLE(vha->hw)) {
  1331. /* Logout across all FCFs. */
  1332. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1333. mcp->mb[1] = BIT_1;
  1334. mcp->mb[2] = 0;
  1335. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1336. } else if (IS_FWI2_CAPABLE(vha->hw)) {
  1337. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1338. mcp->mb[1] = BIT_6;
  1339. mcp->mb[2] = 0;
  1340. mcp->mb[3] = vha->hw->loop_reset_delay;
  1341. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1342. } else {
  1343. mcp->mb[0] = MBC_LIP_RESET;
  1344. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1345. if (HAS_EXTENDED_IDS(vha->hw)) {
  1346. mcp->mb[1] = 0x00ff;
  1347. mcp->mb[10] = 0;
  1348. mcp->out_mb |= MBX_10;
  1349. } else {
  1350. mcp->mb[1] = 0xff00;
  1351. }
  1352. mcp->mb[2] = vha->hw->loop_reset_delay;
  1353. mcp->mb[3] = 0;
  1354. }
  1355. mcp->in_mb = MBX_0;
  1356. mcp->tov = MBX_TOV_SECONDS;
  1357. mcp->flags = 0;
  1358. rval = qla2x00_mailbox_command(vha, mcp);
  1359. if (rval != QLA_SUCCESS) {
  1360. /*EMPTY*/
  1361. ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
  1362. } else {
  1363. /*EMPTY*/
  1364. ql_dbg(ql_dbg_mbx, vha, 0x105c, "Done %s.\n", __func__);
  1365. }
  1366. return rval;
  1367. }
  1368. /*
  1369. * qla2x00_send_sns
  1370. * Send SNS command.
  1371. *
  1372. * Input:
  1373. * ha = adapter block pointer.
  1374. * sns = pointer for command.
  1375. * cmd_size = command size.
  1376. * buf_size = response/command size.
  1377. * TARGET_QUEUE_LOCK must be released.
  1378. * ADAPTER_STATE_LOCK must be released.
  1379. *
  1380. * Returns:
  1381. * qla2x00 local function return status code.
  1382. *
  1383. * Context:
  1384. * Kernel context.
  1385. */
  1386. int
  1387. qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
  1388. uint16_t cmd_size, size_t buf_size)
  1389. {
  1390. int rval;
  1391. mbx_cmd_t mc;
  1392. mbx_cmd_t *mcp = &mc;
  1393. ql_dbg(ql_dbg_mbx, vha, 0x105d, "Entered %s.\n", __func__);
  1394. ql_dbg(ql_dbg_mbx, vha, 0x105e,
  1395. "Retry cnt=%d ratov=%d total tov=%d.\n",
  1396. vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
  1397. mcp->mb[0] = MBC_SEND_SNS_COMMAND;
  1398. mcp->mb[1] = cmd_size;
  1399. mcp->mb[2] = MSW(sns_phys_address);
  1400. mcp->mb[3] = LSW(sns_phys_address);
  1401. mcp->mb[6] = MSW(MSD(sns_phys_address));
  1402. mcp->mb[7] = LSW(MSD(sns_phys_address));
  1403. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1404. mcp->in_mb = MBX_0|MBX_1;
  1405. mcp->buf_size = buf_size;
  1406. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
  1407. mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
  1408. rval = qla2x00_mailbox_command(vha, mcp);
  1409. if (rval != QLA_SUCCESS) {
  1410. /*EMPTY*/
  1411. ql_dbg(ql_dbg_mbx, vha, 0x105f,
  1412. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  1413. rval, mcp->mb[0], mcp->mb[1]);
  1414. } else {
  1415. /*EMPTY*/
  1416. ql_dbg(ql_dbg_mbx, vha, 0x1060, "Done %s.\n", __func__);
  1417. }
  1418. return rval;
  1419. }
  1420. int
  1421. qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1422. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1423. {
  1424. int rval;
  1425. struct logio_entry_24xx *lg;
  1426. dma_addr_t lg_dma;
  1427. uint32_t iop[2];
  1428. struct qla_hw_data *ha = vha->hw;
  1429. struct req_que *req;
  1430. struct rsp_que *rsp;
  1431. ql_dbg(ql_dbg_mbx, vha, 0x1061, "Entered %s.\n", __func__);
  1432. if (ha->flags.cpu_affinity_enabled)
  1433. req = ha->req_q_map[0];
  1434. else
  1435. req = vha->req;
  1436. rsp = req->rsp;
  1437. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1438. if (lg == NULL) {
  1439. ql_log(ql_log_warn, vha, 0x1062,
  1440. "Failed to allocate login IOCB.\n");
  1441. return QLA_MEMORY_ALLOC_FAILED;
  1442. }
  1443. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1444. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1445. lg->entry_count = 1;
  1446. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1447. lg->nport_handle = cpu_to_le16(loop_id);
  1448. lg->control_flags = __constant_cpu_to_le16(LCF_COMMAND_PLOGI);
  1449. if (opt & BIT_0)
  1450. lg->control_flags |= __constant_cpu_to_le16(LCF_COND_PLOGI);
  1451. if (opt & BIT_1)
  1452. lg->control_flags |= __constant_cpu_to_le16(LCF_SKIP_PRLI);
  1453. lg->port_id[0] = al_pa;
  1454. lg->port_id[1] = area;
  1455. lg->port_id[2] = domain;
  1456. lg->vp_index = vha->vp_idx;
  1457. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1458. (ha->r_a_tov / 10 * 2) + 2);
  1459. if (rval != QLA_SUCCESS) {
  1460. ql_dbg(ql_dbg_mbx, vha, 0x1063,
  1461. "Failed to issue login IOCB (%x).\n", rval);
  1462. } else if (lg->entry_status != 0) {
  1463. ql_dbg(ql_dbg_mbx, vha, 0x1064,
  1464. "Failed to complete IOCB -- error status (%x).\n",
  1465. lg->entry_status);
  1466. rval = QLA_FUNCTION_FAILED;
  1467. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1468. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1469. iop[1] = le32_to_cpu(lg->io_parameter[1]);
  1470. ql_dbg(ql_dbg_mbx, vha, 0x1065,
  1471. "Failed to complete IOCB -- completion status (%x) "
  1472. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1473. iop[0], iop[1]);
  1474. switch (iop[0]) {
  1475. case LSC_SCODE_PORTID_USED:
  1476. mb[0] = MBS_PORT_ID_USED;
  1477. mb[1] = LSW(iop[1]);
  1478. break;
  1479. case LSC_SCODE_NPORT_USED:
  1480. mb[0] = MBS_LOOP_ID_USED;
  1481. break;
  1482. case LSC_SCODE_NOLINK:
  1483. case LSC_SCODE_NOIOCB:
  1484. case LSC_SCODE_NOXCB:
  1485. case LSC_SCODE_CMD_FAILED:
  1486. case LSC_SCODE_NOFABRIC:
  1487. case LSC_SCODE_FW_NOT_READY:
  1488. case LSC_SCODE_NOT_LOGGED_IN:
  1489. case LSC_SCODE_NOPCB:
  1490. case LSC_SCODE_ELS_REJECT:
  1491. case LSC_SCODE_CMD_PARAM_ERR:
  1492. case LSC_SCODE_NONPORT:
  1493. case LSC_SCODE_LOGGED_IN:
  1494. case LSC_SCODE_NOFLOGI_ACC:
  1495. default:
  1496. mb[0] = MBS_COMMAND_ERROR;
  1497. break;
  1498. }
  1499. } else {
  1500. ql_dbg(ql_dbg_mbx, vha, 0x1066, "Done %s.\n", __func__);
  1501. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1502. mb[0] = MBS_COMMAND_COMPLETE;
  1503. mb[1] = 0;
  1504. if (iop[0] & BIT_4) {
  1505. if (iop[0] & BIT_8)
  1506. mb[1] |= BIT_1;
  1507. } else
  1508. mb[1] = BIT_0;
  1509. /* Passback COS information. */
  1510. mb[10] = 0;
  1511. if (lg->io_parameter[7] || lg->io_parameter[8])
  1512. mb[10] |= BIT_0; /* Class 2. */
  1513. if (lg->io_parameter[9] || lg->io_parameter[10])
  1514. mb[10] |= BIT_1; /* Class 3. */
  1515. }
  1516. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1517. return rval;
  1518. }
  1519. /*
  1520. * qla2x00_login_fabric
  1521. * Issue login fabric port mailbox command.
  1522. *
  1523. * Input:
  1524. * ha = adapter block pointer.
  1525. * loop_id = device loop ID.
  1526. * domain = device domain.
  1527. * area = device area.
  1528. * al_pa = device AL_PA.
  1529. * status = pointer for return status.
  1530. * opt = command options.
  1531. * TARGET_QUEUE_LOCK must be released.
  1532. * ADAPTER_STATE_LOCK must be released.
  1533. *
  1534. * Returns:
  1535. * qla2x00 local function return status code.
  1536. *
  1537. * Context:
  1538. * Kernel context.
  1539. */
  1540. int
  1541. qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1542. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1543. {
  1544. int rval;
  1545. mbx_cmd_t mc;
  1546. mbx_cmd_t *mcp = &mc;
  1547. struct qla_hw_data *ha = vha->hw;
  1548. ql_dbg(ql_dbg_mbx, vha, 0x1067, "Entered %s.\n", __func__);
  1549. mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
  1550. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1551. if (HAS_EXTENDED_IDS(ha)) {
  1552. mcp->mb[1] = loop_id;
  1553. mcp->mb[10] = opt;
  1554. mcp->out_mb |= MBX_10;
  1555. } else {
  1556. mcp->mb[1] = (loop_id << 8) | opt;
  1557. }
  1558. mcp->mb[2] = domain;
  1559. mcp->mb[3] = area << 8 | al_pa;
  1560. mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
  1561. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1562. mcp->flags = 0;
  1563. rval = qla2x00_mailbox_command(vha, mcp);
  1564. /* Return mailbox statuses. */
  1565. if (mb != NULL) {
  1566. mb[0] = mcp->mb[0];
  1567. mb[1] = mcp->mb[1];
  1568. mb[2] = mcp->mb[2];
  1569. mb[6] = mcp->mb[6];
  1570. mb[7] = mcp->mb[7];
  1571. /* COS retrieved from Get-Port-Database mailbox command. */
  1572. mb[10] = 0;
  1573. }
  1574. if (rval != QLA_SUCCESS) {
  1575. /* RLU tmp code: need to change main mailbox_command function to
  1576. * return ok even when the mailbox completion value is not
  1577. * SUCCESS. The caller needs to be responsible to interpret
  1578. * the return values of this mailbox command if we're not
  1579. * to change too much of the existing code.
  1580. */
  1581. if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
  1582. mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
  1583. mcp->mb[0] == 0x4006)
  1584. rval = QLA_SUCCESS;
  1585. /*EMPTY*/
  1586. ql_dbg(ql_dbg_mbx, vha, 0x1068,
  1587. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  1588. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  1589. } else {
  1590. /*EMPTY*/
  1591. ql_dbg(ql_dbg_mbx, vha, 0x1069, "Done %s.\n", __func__);
  1592. }
  1593. return rval;
  1594. }
  1595. /*
  1596. * qla2x00_login_local_device
  1597. * Issue login loop port mailbox command.
  1598. *
  1599. * Input:
  1600. * ha = adapter block pointer.
  1601. * loop_id = device loop ID.
  1602. * opt = command options.
  1603. *
  1604. * Returns:
  1605. * Return status code.
  1606. *
  1607. * Context:
  1608. * Kernel context.
  1609. *
  1610. */
  1611. int
  1612. qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
  1613. uint16_t *mb_ret, uint8_t opt)
  1614. {
  1615. int rval;
  1616. mbx_cmd_t mc;
  1617. mbx_cmd_t *mcp = &mc;
  1618. struct qla_hw_data *ha = vha->hw;
  1619. ql_dbg(ql_dbg_mbx, vha, 0x106a, "Entered %s.\n", __func__);
  1620. if (IS_FWI2_CAPABLE(ha))
  1621. return qla24xx_login_fabric(vha, fcport->loop_id,
  1622. fcport->d_id.b.domain, fcport->d_id.b.area,
  1623. fcport->d_id.b.al_pa, mb_ret, opt);
  1624. mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
  1625. if (HAS_EXTENDED_IDS(ha))
  1626. mcp->mb[1] = fcport->loop_id;
  1627. else
  1628. mcp->mb[1] = fcport->loop_id << 8;
  1629. mcp->mb[2] = opt;
  1630. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1631. mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
  1632. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1633. mcp->flags = 0;
  1634. rval = qla2x00_mailbox_command(vha, mcp);
  1635. /* Return mailbox statuses. */
  1636. if (mb_ret != NULL) {
  1637. mb_ret[0] = mcp->mb[0];
  1638. mb_ret[1] = mcp->mb[1];
  1639. mb_ret[6] = mcp->mb[6];
  1640. mb_ret[7] = mcp->mb[7];
  1641. }
  1642. if (rval != QLA_SUCCESS) {
  1643. /* AV tmp code: need to change main mailbox_command function to
  1644. * return ok even when the mailbox completion value is not
  1645. * SUCCESS. The caller needs to be responsible to interpret
  1646. * the return values of this mailbox command if we're not
  1647. * to change too much of the existing code.
  1648. */
  1649. if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
  1650. rval = QLA_SUCCESS;
  1651. ql_dbg(ql_dbg_mbx, vha, 0x106b,
  1652. "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
  1653. rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
  1654. } else {
  1655. /*EMPTY*/
  1656. ql_dbg(ql_dbg_mbx, vha, 0x106c, "Done %s.\n", __func__);
  1657. }
  1658. return (rval);
  1659. }
  1660. int
  1661. qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1662. uint8_t area, uint8_t al_pa)
  1663. {
  1664. int rval;
  1665. struct logio_entry_24xx *lg;
  1666. dma_addr_t lg_dma;
  1667. struct qla_hw_data *ha = vha->hw;
  1668. struct req_que *req;
  1669. struct rsp_que *rsp;
  1670. ql_dbg(ql_dbg_mbx, vha, 0x106d, "Entered %s.\n", __func__);
  1671. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1672. if (lg == NULL) {
  1673. ql_log(ql_log_warn, vha, 0x106e,
  1674. "Failed to allocate logout IOCB.\n");
  1675. return QLA_MEMORY_ALLOC_FAILED;
  1676. }
  1677. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1678. if (ql2xmaxqueues > 1)
  1679. req = ha->req_q_map[0];
  1680. else
  1681. req = vha->req;
  1682. rsp = req->rsp;
  1683. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1684. lg->entry_count = 1;
  1685. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1686. lg->nport_handle = cpu_to_le16(loop_id);
  1687. lg->control_flags =
  1688. __constant_cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
  1689. LCF_FREE_NPORT);
  1690. lg->port_id[0] = al_pa;
  1691. lg->port_id[1] = area;
  1692. lg->port_id[2] = domain;
  1693. lg->vp_index = vha->vp_idx;
  1694. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1695. (ha->r_a_tov / 10 * 2) + 2);
  1696. if (rval != QLA_SUCCESS) {
  1697. ql_dbg(ql_dbg_mbx, vha, 0x106f,
  1698. "Failed to issue logout IOCB (%x).\n", rval);
  1699. } else if (lg->entry_status != 0) {
  1700. ql_dbg(ql_dbg_mbx, vha, 0x1070,
  1701. "Failed to complete IOCB -- error status (%x).\n",
  1702. lg->entry_status);
  1703. rval = QLA_FUNCTION_FAILED;
  1704. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1705. ql_dbg(ql_dbg_mbx, vha, 0x1071,
  1706. "Failed to complete IOCB -- completion status (%x) "
  1707. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1708. le32_to_cpu(lg->io_parameter[0]),
  1709. le32_to_cpu(lg->io_parameter[1]));
  1710. } else {
  1711. /*EMPTY*/
  1712. ql_dbg(ql_dbg_mbx, vha, 0x1072, "Done %s.\n", __func__);
  1713. }
  1714. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1715. return rval;
  1716. }
  1717. /*
  1718. * qla2x00_fabric_logout
  1719. * Issue logout fabric port mailbox command.
  1720. *
  1721. * Input:
  1722. * ha = adapter block pointer.
  1723. * loop_id = device loop ID.
  1724. * TARGET_QUEUE_LOCK must be released.
  1725. * ADAPTER_STATE_LOCK must be released.
  1726. *
  1727. * Returns:
  1728. * qla2x00 local function return status code.
  1729. *
  1730. * Context:
  1731. * Kernel context.
  1732. */
  1733. int
  1734. qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1735. uint8_t area, uint8_t al_pa)
  1736. {
  1737. int rval;
  1738. mbx_cmd_t mc;
  1739. mbx_cmd_t *mcp = &mc;
  1740. ql_dbg(ql_dbg_mbx, vha, 0x1073, "Entered %s.\n", __func__);
  1741. mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
  1742. mcp->out_mb = MBX_1|MBX_0;
  1743. if (HAS_EXTENDED_IDS(vha->hw)) {
  1744. mcp->mb[1] = loop_id;
  1745. mcp->mb[10] = 0;
  1746. mcp->out_mb |= MBX_10;
  1747. } else {
  1748. mcp->mb[1] = loop_id << 8;
  1749. }
  1750. mcp->in_mb = MBX_1|MBX_0;
  1751. mcp->tov = MBX_TOV_SECONDS;
  1752. mcp->flags = 0;
  1753. rval = qla2x00_mailbox_command(vha, mcp);
  1754. if (rval != QLA_SUCCESS) {
  1755. /*EMPTY*/
  1756. ql_dbg(ql_dbg_mbx, vha, 0x1074,
  1757. "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
  1758. } else {
  1759. /*EMPTY*/
  1760. ql_dbg(ql_dbg_mbx, vha, 0x1075, "Done %s.\n", __func__);
  1761. }
  1762. return rval;
  1763. }
  1764. /*
  1765. * qla2x00_full_login_lip
  1766. * Issue full login LIP mailbox command.
  1767. *
  1768. * Input:
  1769. * ha = adapter block pointer.
  1770. * TARGET_QUEUE_LOCK must be released.
  1771. * ADAPTER_STATE_LOCK must be released.
  1772. *
  1773. * Returns:
  1774. * qla2x00 local function return status code.
  1775. *
  1776. * Context:
  1777. * Kernel context.
  1778. */
  1779. int
  1780. qla2x00_full_login_lip(scsi_qla_host_t *vha)
  1781. {
  1782. int rval;
  1783. mbx_cmd_t mc;
  1784. mbx_cmd_t *mcp = &mc;
  1785. ql_dbg(ql_dbg_mbx, vha, 0x1076, "Entered %s.\n", __func__);
  1786. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1787. mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_3 : 0;
  1788. mcp->mb[2] = 0;
  1789. mcp->mb[3] = 0;
  1790. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1791. mcp->in_mb = MBX_0;
  1792. mcp->tov = MBX_TOV_SECONDS;
  1793. mcp->flags = 0;
  1794. rval = qla2x00_mailbox_command(vha, mcp);
  1795. if (rval != QLA_SUCCESS) {
  1796. /*EMPTY*/
  1797. ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
  1798. } else {
  1799. /*EMPTY*/
  1800. ql_dbg(ql_dbg_mbx, vha, 0x1078, "Done %s.\n", __func__);
  1801. }
  1802. return rval;
  1803. }
  1804. /*
  1805. * qla2x00_get_id_list
  1806. *
  1807. * Input:
  1808. * ha = adapter block pointer.
  1809. *
  1810. * Returns:
  1811. * qla2x00 local function return status code.
  1812. *
  1813. * Context:
  1814. * Kernel context.
  1815. */
  1816. int
  1817. qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
  1818. uint16_t *entries)
  1819. {
  1820. int rval;
  1821. mbx_cmd_t mc;
  1822. mbx_cmd_t *mcp = &mc;
  1823. ql_dbg(ql_dbg_mbx, vha, 0x1079, "Entered %s.\n", __func__);
  1824. if (id_list == NULL)
  1825. return QLA_FUNCTION_FAILED;
  1826. mcp->mb[0] = MBC_GET_ID_LIST;
  1827. mcp->out_mb = MBX_0;
  1828. if (IS_FWI2_CAPABLE(vha->hw)) {
  1829. mcp->mb[2] = MSW(id_list_dma);
  1830. mcp->mb[3] = LSW(id_list_dma);
  1831. mcp->mb[6] = MSW(MSD(id_list_dma));
  1832. mcp->mb[7] = LSW(MSD(id_list_dma));
  1833. mcp->mb[8] = 0;
  1834. mcp->mb[9] = vha->vp_idx;
  1835. mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
  1836. } else {
  1837. mcp->mb[1] = MSW(id_list_dma);
  1838. mcp->mb[2] = LSW(id_list_dma);
  1839. mcp->mb[3] = MSW(MSD(id_list_dma));
  1840. mcp->mb[6] = LSW(MSD(id_list_dma));
  1841. mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
  1842. }
  1843. mcp->in_mb = MBX_1|MBX_0;
  1844. mcp->tov = MBX_TOV_SECONDS;
  1845. mcp->flags = 0;
  1846. rval = qla2x00_mailbox_command(vha, mcp);
  1847. if (rval != QLA_SUCCESS) {
  1848. /*EMPTY*/
  1849. ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
  1850. } else {
  1851. *entries = mcp->mb[1];
  1852. ql_dbg(ql_dbg_mbx, vha, 0x107b, "Done %s.\n", __func__);
  1853. }
  1854. return rval;
  1855. }
  1856. /*
  1857. * qla2x00_get_resource_cnts
  1858. * Get current firmware resource counts.
  1859. *
  1860. * Input:
  1861. * ha = adapter block pointer.
  1862. *
  1863. * Returns:
  1864. * qla2x00 local function return status code.
  1865. *
  1866. * Context:
  1867. * Kernel context.
  1868. */
  1869. int
  1870. qla2x00_get_resource_cnts(scsi_qla_host_t *vha, uint16_t *cur_xchg_cnt,
  1871. uint16_t *orig_xchg_cnt, uint16_t *cur_iocb_cnt,
  1872. uint16_t *orig_iocb_cnt, uint16_t *max_npiv_vports, uint16_t *max_fcfs)
  1873. {
  1874. int rval;
  1875. mbx_cmd_t mc;
  1876. mbx_cmd_t *mcp = &mc;
  1877. ql_dbg(ql_dbg_mbx, vha, 0x107c, "Entered %s.\n", __func__);
  1878. mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
  1879. mcp->out_mb = MBX_0;
  1880. mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1881. if (IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw))
  1882. mcp->in_mb |= MBX_12;
  1883. mcp->tov = MBX_TOV_SECONDS;
  1884. mcp->flags = 0;
  1885. rval = qla2x00_mailbox_command(vha, mcp);
  1886. if (rval != QLA_SUCCESS) {
  1887. /*EMPTY*/
  1888. ql_dbg(ql_dbg_mbx, vha, 0x107d,
  1889. "Failed mb[0]=%x.\n", mcp->mb[0]);
  1890. } else {
  1891. ql_dbg(ql_dbg_mbx, vha, 0x107e,
  1892. "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
  1893. "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
  1894. mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
  1895. mcp->mb[11], mcp->mb[12]);
  1896. if (cur_xchg_cnt)
  1897. *cur_xchg_cnt = mcp->mb[3];
  1898. if (orig_xchg_cnt)
  1899. *orig_xchg_cnt = mcp->mb[6];
  1900. if (cur_iocb_cnt)
  1901. *cur_iocb_cnt = mcp->mb[7];
  1902. if (orig_iocb_cnt)
  1903. *orig_iocb_cnt = mcp->mb[10];
  1904. if (vha->hw->flags.npiv_supported && max_npiv_vports)
  1905. *max_npiv_vports = mcp->mb[11];
  1906. if ((IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw)) && max_fcfs)
  1907. *max_fcfs = mcp->mb[12];
  1908. }
  1909. return (rval);
  1910. }
  1911. /*
  1912. * qla2x00_get_fcal_position_map
  1913. * Get FCAL (LILP) position map using mailbox command
  1914. *
  1915. * Input:
  1916. * ha = adapter state pointer.
  1917. * pos_map = buffer pointer (can be NULL).
  1918. *
  1919. * Returns:
  1920. * qla2x00 local function return status code.
  1921. *
  1922. * Context:
  1923. * Kernel context.
  1924. */
  1925. int
  1926. qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map)
  1927. {
  1928. int rval;
  1929. mbx_cmd_t mc;
  1930. mbx_cmd_t *mcp = &mc;
  1931. char *pmap;
  1932. dma_addr_t pmap_dma;
  1933. struct qla_hw_data *ha = vha->hw;
  1934. ql_dbg(ql_dbg_mbx, vha, 0x107f, "Entered %s.\n", __func__);
  1935. pmap = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
  1936. if (pmap == NULL) {
  1937. ql_log(ql_log_warn, vha, 0x1080,
  1938. "Memory alloc failed.\n");
  1939. return QLA_MEMORY_ALLOC_FAILED;
  1940. }
  1941. memset(pmap, 0, FCAL_MAP_SIZE);
  1942. mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
  1943. mcp->mb[2] = MSW(pmap_dma);
  1944. mcp->mb[3] = LSW(pmap_dma);
  1945. mcp->mb[6] = MSW(MSD(pmap_dma));
  1946. mcp->mb[7] = LSW(MSD(pmap_dma));
  1947. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1948. mcp->in_mb = MBX_1|MBX_0;
  1949. mcp->buf_size = FCAL_MAP_SIZE;
  1950. mcp->flags = MBX_DMA_IN;
  1951. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1952. rval = qla2x00_mailbox_command(vha, mcp);
  1953. if (rval == QLA_SUCCESS) {
  1954. ql_dbg(ql_dbg_mbx, vha, 0x1081,
  1955. "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
  1956. mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
  1957. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
  1958. pmap, pmap[0] + 1);
  1959. if (pos_map)
  1960. memcpy(pos_map, pmap, FCAL_MAP_SIZE);
  1961. }
  1962. dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
  1963. if (rval != QLA_SUCCESS) {
  1964. ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
  1965. } else {
  1966. ql_dbg(ql_dbg_mbx, vha, 0x1083, "Done %s.\n", __func__);
  1967. }
  1968. return rval;
  1969. }
  1970. /*
  1971. * qla2x00_get_link_status
  1972. *
  1973. * Input:
  1974. * ha = adapter block pointer.
  1975. * loop_id = device loop ID.
  1976. * ret_buf = pointer to link status return buffer.
  1977. *
  1978. * Returns:
  1979. * 0 = success.
  1980. * BIT_0 = mem alloc error.
  1981. * BIT_1 = mailbox error.
  1982. */
  1983. int
  1984. qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
  1985. struct link_statistics *stats, dma_addr_t stats_dma)
  1986. {
  1987. int rval;
  1988. mbx_cmd_t mc;
  1989. mbx_cmd_t *mcp = &mc;
  1990. uint32_t *siter, *diter, dwords;
  1991. struct qla_hw_data *ha = vha->hw;
  1992. ql_dbg(ql_dbg_mbx, vha, 0x1084, "Entered %s.\n", __func__);
  1993. mcp->mb[0] = MBC_GET_LINK_STATUS;
  1994. mcp->mb[2] = MSW(stats_dma);
  1995. mcp->mb[3] = LSW(stats_dma);
  1996. mcp->mb[6] = MSW(MSD(stats_dma));
  1997. mcp->mb[7] = LSW(MSD(stats_dma));
  1998. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1999. mcp->in_mb = MBX_0;
  2000. if (IS_FWI2_CAPABLE(ha)) {
  2001. mcp->mb[1] = loop_id;
  2002. mcp->mb[4] = 0;
  2003. mcp->mb[10] = 0;
  2004. mcp->out_mb |= MBX_10|MBX_4|MBX_1;
  2005. mcp->in_mb |= MBX_1;
  2006. } else if (HAS_EXTENDED_IDS(ha)) {
  2007. mcp->mb[1] = loop_id;
  2008. mcp->mb[10] = 0;
  2009. mcp->out_mb |= MBX_10|MBX_1;
  2010. } else {
  2011. mcp->mb[1] = loop_id << 8;
  2012. mcp->out_mb |= MBX_1;
  2013. }
  2014. mcp->tov = MBX_TOV_SECONDS;
  2015. mcp->flags = IOCTL_CMD;
  2016. rval = qla2x00_mailbox_command(vha, mcp);
  2017. if (rval == QLA_SUCCESS) {
  2018. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2019. ql_dbg(ql_dbg_mbx, vha, 0x1085,
  2020. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2021. rval = QLA_FUNCTION_FAILED;
  2022. } else {
  2023. /* Copy over data -- firmware data is LE. */
  2024. ql_dbg(ql_dbg_mbx, vha, 0x1086, "Done %s.\n", __func__);
  2025. dwords = offsetof(struct link_statistics, unused1) / 4;
  2026. siter = diter = &stats->link_fail_cnt;
  2027. while (dwords--)
  2028. *diter++ = le32_to_cpu(*siter++);
  2029. }
  2030. } else {
  2031. /* Failed. */
  2032. ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
  2033. }
  2034. return rval;
  2035. }
  2036. int
  2037. qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
  2038. dma_addr_t stats_dma)
  2039. {
  2040. int rval;
  2041. mbx_cmd_t mc;
  2042. mbx_cmd_t *mcp = &mc;
  2043. uint32_t *siter, *diter, dwords;
  2044. ql_dbg(ql_dbg_mbx, vha, 0x1088, "Entered %s.\n", __func__);
  2045. mcp->mb[0] = MBC_GET_LINK_PRIV_STATS;
  2046. mcp->mb[2] = MSW(stats_dma);
  2047. mcp->mb[3] = LSW(stats_dma);
  2048. mcp->mb[6] = MSW(MSD(stats_dma));
  2049. mcp->mb[7] = LSW(MSD(stats_dma));
  2050. mcp->mb[8] = sizeof(struct link_statistics) / 4;
  2051. mcp->mb[9] = vha->vp_idx;
  2052. mcp->mb[10] = 0;
  2053. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2054. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2055. mcp->tov = MBX_TOV_SECONDS;
  2056. mcp->flags = IOCTL_CMD;
  2057. rval = qla2x00_mailbox_command(vha, mcp);
  2058. if (rval == QLA_SUCCESS) {
  2059. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2060. ql_dbg(ql_dbg_mbx, vha, 0x1089,
  2061. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2062. rval = QLA_FUNCTION_FAILED;
  2063. } else {
  2064. ql_dbg(ql_dbg_mbx, vha, 0x108a, "Done %s.\n", __func__);
  2065. /* Copy over data -- firmware data is LE. */
  2066. dwords = sizeof(struct link_statistics) / 4;
  2067. siter = diter = &stats->link_fail_cnt;
  2068. while (dwords--)
  2069. *diter++ = le32_to_cpu(*siter++);
  2070. }
  2071. } else {
  2072. /* Failed. */
  2073. ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
  2074. }
  2075. return rval;
  2076. }
  2077. int
  2078. qla24xx_abort_command(srb_t *sp)
  2079. {
  2080. int rval;
  2081. unsigned long flags = 0;
  2082. struct abort_entry_24xx *abt;
  2083. dma_addr_t abt_dma;
  2084. uint32_t handle;
  2085. fc_port_t *fcport = sp->fcport;
  2086. struct scsi_qla_host *vha = fcport->vha;
  2087. struct qla_hw_data *ha = vha->hw;
  2088. struct req_que *req = vha->req;
  2089. ql_dbg(ql_dbg_mbx, vha, 0x108c, "Entered %s.\n", __func__);
  2090. spin_lock_irqsave(&ha->hardware_lock, flags);
  2091. for (handle = 1; handle < MAX_OUTSTANDING_COMMANDS; handle++) {
  2092. if (req->outstanding_cmds[handle] == sp)
  2093. break;
  2094. }
  2095. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2096. if (handle == MAX_OUTSTANDING_COMMANDS) {
  2097. /* Command not found. */
  2098. return QLA_FUNCTION_FAILED;
  2099. }
  2100. abt = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
  2101. if (abt == NULL) {
  2102. ql_log(ql_log_warn, vha, 0x108d,
  2103. "Failed to allocate abort IOCB.\n");
  2104. return QLA_MEMORY_ALLOC_FAILED;
  2105. }
  2106. memset(abt, 0, sizeof(struct abort_entry_24xx));
  2107. abt->entry_type = ABORT_IOCB_TYPE;
  2108. abt->entry_count = 1;
  2109. abt->handle = MAKE_HANDLE(req->id, abt->handle);
  2110. abt->nport_handle = cpu_to_le16(fcport->loop_id);
  2111. abt->handle_to_abort = MAKE_HANDLE(req->id, handle);
  2112. abt->port_id[0] = fcport->d_id.b.al_pa;
  2113. abt->port_id[1] = fcport->d_id.b.area;
  2114. abt->port_id[2] = fcport->d_id.b.domain;
  2115. abt->vp_index = fcport->vp_idx;
  2116. abt->req_que_no = cpu_to_le16(req->id);
  2117. rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
  2118. if (rval != QLA_SUCCESS) {
  2119. ql_dbg(ql_dbg_mbx, vha, 0x108e,
  2120. "Failed to issue IOCB (%x).\n", rval);
  2121. } else if (abt->entry_status != 0) {
  2122. ql_dbg(ql_dbg_mbx, vha, 0x108f,
  2123. "Failed to complete IOCB -- error status (%x).\n",
  2124. abt->entry_status);
  2125. rval = QLA_FUNCTION_FAILED;
  2126. } else if (abt->nport_handle != __constant_cpu_to_le16(0)) {
  2127. ql_dbg(ql_dbg_mbx, vha, 0x1090,
  2128. "Failed to complete IOCB -- completion status (%x).\n",
  2129. le16_to_cpu(abt->nport_handle));
  2130. rval = QLA_FUNCTION_FAILED;
  2131. } else {
  2132. ql_dbg(ql_dbg_mbx, vha, 0x1091, "Done %s.\n", __func__);
  2133. }
  2134. dma_pool_free(ha->s_dma_pool, abt, abt_dma);
  2135. return rval;
  2136. }
  2137. struct tsk_mgmt_cmd {
  2138. union {
  2139. struct tsk_mgmt_entry tsk;
  2140. struct sts_entry_24xx sts;
  2141. } p;
  2142. };
  2143. static int
  2144. __qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
  2145. unsigned int l, int tag)
  2146. {
  2147. int rval, rval2;
  2148. struct tsk_mgmt_cmd *tsk;
  2149. struct sts_entry_24xx *sts;
  2150. dma_addr_t tsk_dma;
  2151. scsi_qla_host_t *vha;
  2152. struct qla_hw_data *ha;
  2153. struct req_que *req;
  2154. struct rsp_que *rsp;
  2155. vha = fcport->vha;
  2156. ha = vha->hw;
  2157. req = vha->req;
  2158. ql_dbg(ql_dbg_mbx, vha, 0x1092, "Entered %s.\n", __func__);
  2159. if (ha->flags.cpu_affinity_enabled)
  2160. rsp = ha->rsp_q_map[tag + 1];
  2161. else
  2162. rsp = req->rsp;
  2163. tsk = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
  2164. if (tsk == NULL) {
  2165. ql_log(ql_log_warn, vha, 0x1093,
  2166. "Failed to allocate task management IOCB.\n");
  2167. return QLA_MEMORY_ALLOC_FAILED;
  2168. }
  2169. memset(tsk, 0, sizeof(struct tsk_mgmt_cmd));
  2170. tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
  2171. tsk->p.tsk.entry_count = 1;
  2172. tsk->p.tsk.handle = MAKE_HANDLE(req->id, tsk->p.tsk.handle);
  2173. tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
  2174. tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
  2175. tsk->p.tsk.control_flags = cpu_to_le32(type);
  2176. tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
  2177. tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
  2178. tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
  2179. tsk->p.tsk.vp_index = fcport->vp_idx;
  2180. if (type == TCF_LUN_RESET) {
  2181. int_to_scsilun(l, &tsk->p.tsk.lun);
  2182. host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
  2183. sizeof(tsk->p.tsk.lun));
  2184. }
  2185. sts = &tsk->p.sts;
  2186. rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
  2187. if (rval != QLA_SUCCESS) {
  2188. ql_dbg(ql_dbg_mbx, vha, 0x1094,
  2189. "Failed to issue %s reset IOCB (%x).\n", name, rval);
  2190. } else if (sts->entry_status != 0) {
  2191. ql_dbg(ql_dbg_mbx, vha, 0x1095,
  2192. "Failed to complete IOCB -- error status (%x).\n",
  2193. sts->entry_status);
  2194. rval = QLA_FUNCTION_FAILED;
  2195. } else if (sts->comp_status !=
  2196. __constant_cpu_to_le16(CS_COMPLETE)) {
  2197. ql_dbg(ql_dbg_mbx, vha, 0x1096,
  2198. "Failed to complete IOCB -- completion status (%x).\n",
  2199. le16_to_cpu(sts->comp_status));
  2200. rval = QLA_FUNCTION_FAILED;
  2201. } else if (le16_to_cpu(sts->scsi_status) &
  2202. SS_RESPONSE_INFO_LEN_VALID) {
  2203. if (le32_to_cpu(sts->rsp_data_len) < 4) {
  2204. ql_dbg(ql_dbg_mbx, vha, 0x1097,
  2205. "Ignoring inconsistent data length -- not enough "
  2206. "response info (%d).\n",
  2207. le32_to_cpu(sts->rsp_data_len));
  2208. } else if (sts->data[3]) {
  2209. ql_dbg(ql_dbg_mbx, vha, 0x1098,
  2210. "Failed to complete IOCB -- response (%x).\n",
  2211. sts->data[3]);
  2212. rval = QLA_FUNCTION_FAILED;
  2213. }
  2214. }
  2215. /* Issue marker IOCB. */
  2216. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  2217. type == TCF_LUN_RESET ? MK_SYNC_ID_LUN: MK_SYNC_ID);
  2218. if (rval2 != QLA_SUCCESS) {
  2219. ql_dbg(ql_dbg_mbx, vha, 0x1099,
  2220. "Failed to issue marker IOCB (%x).\n", rval2);
  2221. } else {
  2222. ql_dbg(ql_dbg_mbx, vha, 0x109a, "Done %s.\n", __func__);
  2223. }
  2224. dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
  2225. return rval;
  2226. }
  2227. int
  2228. qla24xx_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  2229. {
  2230. struct qla_hw_data *ha = fcport->vha->hw;
  2231. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2232. return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
  2233. return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
  2234. }
  2235. int
  2236. qla24xx_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  2237. {
  2238. struct qla_hw_data *ha = fcport->vha->hw;
  2239. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2240. return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
  2241. return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
  2242. }
  2243. int
  2244. qla2x00_system_error(scsi_qla_host_t *vha)
  2245. {
  2246. int rval;
  2247. mbx_cmd_t mc;
  2248. mbx_cmd_t *mcp = &mc;
  2249. struct qla_hw_data *ha = vha->hw;
  2250. if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
  2251. return QLA_FUNCTION_FAILED;
  2252. ql_dbg(ql_dbg_mbx, vha, 0x109b, "Entered %s.\n", __func__);
  2253. mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
  2254. mcp->out_mb = MBX_0;
  2255. mcp->in_mb = MBX_0;
  2256. mcp->tov = 5;
  2257. mcp->flags = 0;
  2258. rval = qla2x00_mailbox_command(vha, mcp);
  2259. if (rval != QLA_SUCCESS) {
  2260. ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
  2261. } else {
  2262. ql_dbg(ql_dbg_mbx, vha, 0x109d, "Done %s.\n", __func__);
  2263. }
  2264. return rval;
  2265. }
  2266. /**
  2267. * qla2x00_set_serdes_params() -
  2268. * @ha: HA context
  2269. *
  2270. * Returns
  2271. */
  2272. int
  2273. qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
  2274. uint16_t sw_em_2g, uint16_t sw_em_4g)
  2275. {
  2276. int rval;
  2277. mbx_cmd_t mc;
  2278. mbx_cmd_t *mcp = &mc;
  2279. ql_dbg(ql_dbg_mbx, vha, 0x109e, "Entered %s.\n", __func__);
  2280. mcp->mb[0] = MBC_SERDES_PARAMS;
  2281. mcp->mb[1] = BIT_0;
  2282. mcp->mb[2] = sw_em_1g | BIT_15;
  2283. mcp->mb[3] = sw_em_2g | BIT_15;
  2284. mcp->mb[4] = sw_em_4g | BIT_15;
  2285. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2286. mcp->in_mb = MBX_0;
  2287. mcp->tov = MBX_TOV_SECONDS;
  2288. mcp->flags = 0;
  2289. rval = qla2x00_mailbox_command(vha, mcp);
  2290. if (rval != QLA_SUCCESS) {
  2291. /*EMPTY*/
  2292. ql_dbg(ql_dbg_mbx, vha, 0x109f,
  2293. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2294. } else {
  2295. /*EMPTY*/
  2296. ql_dbg(ql_dbg_mbx, vha, 0x10a0, "Done %s.\n", __func__);
  2297. }
  2298. return rval;
  2299. }
  2300. int
  2301. qla2x00_stop_firmware(scsi_qla_host_t *vha)
  2302. {
  2303. int rval;
  2304. mbx_cmd_t mc;
  2305. mbx_cmd_t *mcp = &mc;
  2306. if (!IS_FWI2_CAPABLE(vha->hw))
  2307. return QLA_FUNCTION_FAILED;
  2308. ql_dbg(ql_dbg_mbx, vha, 0x10a1, "Entered %s.\n", __func__);
  2309. mcp->mb[0] = MBC_STOP_FIRMWARE;
  2310. mcp->mb[1] = 0;
  2311. mcp->out_mb = MBX_1|MBX_0;
  2312. mcp->in_mb = MBX_0;
  2313. mcp->tov = 5;
  2314. mcp->flags = 0;
  2315. rval = qla2x00_mailbox_command(vha, mcp);
  2316. if (rval != QLA_SUCCESS) {
  2317. ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
  2318. if (mcp->mb[0] == MBS_INVALID_COMMAND)
  2319. rval = QLA_INVALID_COMMAND;
  2320. } else {
  2321. ql_dbg(ql_dbg_mbx, vha, 0x10a3, "Done %s.\n", __func__);
  2322. }
  2323. return rval;
  2324. }
  2325. int
  2326. qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
  2327. uint16_t buffers)
  2328. {
  2329. int rval;
  2330. mbx_cmd_t mc;
  2331. mbx_cmd_t *mcp = &mc;
  2332. ql_dbg(ql_dbg_mbx, vha, 0x10a4, "Entered %s.\n", __func__);
  2333. if (!IS_FWI2_CAPABLE(vha->hw))
  2334. return QLA_FUNCTION_FAILED;
  2335. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2336. return QLA_FUNCTION_FAILED;
  2337. mcp->mb[0] = MBC_TRACE_CONTROL;
  2338. mcp->mb[1] = TC_EFT_ENABLE;
  2339. mcp->mb[2] = LSW(eft_dma);
  2340. mcp->mb[3] = MSW(eft_dma);
  2341. mcp->mb[4] = LSW(MSD(eft_dma));
  2342. mcp->mb[5] = MSW(MSD(eft_dma));
  2343. mcp->mb[6] = buffers;
  2344. mcp->mb[7] = TC_AEN_DISABLE;
  2345. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2346. mcp->in_mb = MBX_1|MBX_0;
  2347. mcp->tov = MBX_TOV_SECONDS;
  2348. mcp->flags = 0;
  2349. rval = qla2x00_mailbox_command(vha, mcp);
  2350. if (rval != QLA_SUCCESS) {
  2351. ql_dbg(ql_dbg_mbx, vha, 0x10a5,
  2352. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2353. rval, mcp->mb[0], mcp->mb[1]);
  2354. } else {
  2355. ql_dbg(ql_dbg_mbx, vha, 0x10a6, "Done %s.\n", __func__);
  2356. }
  2357. return rval;
  2358. }
  2359. int
  2360. qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
  2361. {
  2362. int rval;
  2363. mbx_cmd_t mc;
  2364. mbx_cmd_t *mcp = &mc;
  2365. ql_dbg(ql_dbg_mbx, vha, 0x10a7, "Entered %s.\n", __func__);
  2366. if (!IS_FWI2_CAPABLE(vha->hw))
  2367. return QLA_FUNCTION_FAILED;
  2368. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2369. return QLA_FUNCTION_FAILED;
  2370. mcp->mb[0] = MBC_TRACE_CONTROL;
  2371. mcp->mb[1] = TC_EFT_DISABLE;
  2372. mcp->out_mb = MBX_1|MBX_0;
  2373. mcp->in_mb = MBX_1|MBX_0;
  2374. mcp->tov = MBX_TOV_SECONDS;
  2375. mcp->flags = 0;
  2376. rval = qla2x00_mailbox_command(vha, mcp);
  2377. if (rval != QLA_SUCCESS) {
  2378. ql_dbg(ql_dbg_mbx, vha, 0x10a8,
  2379. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2380. rval, mcp->mb[0], mcp->mb[1]);
  2381. } else {
  2382. ql_dbg(ql_dbg_mbx, vha, 0x10a9, "Done %s.\n", __func__);
  2383. }
  2384. return rval;
  2385. }
  2386. int
  2387. qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
  2388. uint16_t buffers, uint16_t *mb, uint32_t *dwords)
  2389. {
  2390. int rval;
  2391. mbx_cmd_t mc;
  2392. mbx_cmd_t *mcp = &mc;
  2393. ql_dbg(ql_dbg_mbx, vha, 0x10aa, "Entered %s.\n", __func__);
  2394. if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw) &&
  2395. !IS_QLA83XX(vha->hw))
  2396. return QLA_FUNCTION_FAILED;
  2397. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2398. return QLA_FUNCTION_FAILED;
  2399. mcp->mb[0] = MBC_TRACE_CONTROL;
  2400. mcp->mb[1] = TC_FCE_ENABLE;
  2401. mcp->mb[2] = LSW(fce_dma);
  2402. mcp->mb[3] = MSW(fce_dma);
  2403. mcp->mb[4] = LSW(MSD(fce_dma));
  2404. mcp->mb[5] = MSW(MSD(fce_dma));
  2405. mcp->mb[6] = buffers;
  2406. mcp->mb[7] = TC_AEN_DISABLE;
  2407. mcp->mb[8] = 0;
  2408. mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
  2409. mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
  2410. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2411. MBX_1|MBX_0;
  2412. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2413. mcp->tov = MBX_TOV_SECONDS;
  2414. mcp->flags = 0;
  2415. rval = qla2x00_mailbox_command(vha, mcp);
  2416. if (rval != QLA_SUCCESS) {
  2417. ql_dbg(ql_dbg_mbx, vha, 0x10ab,
  2418. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2419. rval, mcp->mb[0], mcp->mb[1]);
  2420. } else {
  2421. ql_dbg(ql_dbg_mbx, vha, 0x10ac, "Done %s.\n", __func__);
  2422. if (mb)
  2423. memcpy(mb, mcp->mb, 8 * sizeof(*mb));
  2424. if (dwords)
  2425. *dwords = buffers;
  2426. }
  2427. return rval;
  2428. }
  2429. int
  2430. qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
  2431. {
  2432. int rval;
  2433. mbx_cmd_t mc;
  2434. mbx_cmd_t *mcp = &mc;
  2435. ql_dbg(ql_dbg_mbx, vha, 0x10ad, "Entered %s.\n", __func__);
  2436. if (!IS_FWI2_CAPABLE(vha->hw))
  2437. return QLA_FUNCTION_FAILED;
  2438. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2439. return QLA_FUNCTION_FAILED;
  2440. mcp->mb[0] = MBC_TRACE_CONTROL;
  2441. mcp->mb[1] = TC_FCE_DISABLE;
  2442. mcp->mb[2] = TC_FCE_DISABLE_TRACE;
  2443. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2444. mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2445. MBX_1|MBX_0;
  2446. mcp->tov = MBX_TOV_SECONDS;
  2447. mcp->flags = 0;
  2448. rval = qla2x00_mailbox_command(vha, mcp);
  2449. if (rval != QLA_SUCCESS) {
  2450. ql_dbg(ql_dbg_mbx, vha, 0x10ae,
  2451. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2452. rval, mcp->mb[0], mcp->mb[1]);
  2453. } else {
  2454. ql_dbg(ql_dbg_mbx, vha, 0x10af, "Done %s.\n", __func__);
  2455. if (wr)
  2456. *wr = (uint64_t) mcp->mb[5] << 48 |
  2457. (uint64_t) mcp->mb[4] << 32 |
  2458. (uint64_t) mcp->mb[3] << 16 |
  2459. (uint64_t) mcp->mb[2];
  2460. if (rd)
  2461. *rd = (uint64_t) mcp->mb[9] << 48 |
  2462. (uint64_t) mcp->mb[8] << 32 |
  2463. (uint64_t) mcp->mb[7] << 16 |
  2464. (uint64_t) mcp->mb[6];
  2465. }
  2466. return rval;
  2467. }
  2468. int
  2469. qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2470. uint16_t *port_speed, uint16_t *mb)
  2471. {
  2472. int rval;
  2473. mbx_cmd_t mc;
  2474. mbx_cmd_t *mcp = &mc;
  2475. ql_dbg(ql_dbg_mbx, vha, 0x10b0, "Entered %s.\n", __func__);
  2476. if (!IS_IIDMA_CAPABLE(vha->hw))
  2477. return QLA_FUNCTION_FAILED;
  2478. mcp->mb[0] = MBC_PORT_PARAMS;
  2479. mcp->mb[1] = loop_id;
  2480. mcp->mb[2] = mcp->mb[3] = 0;
  2481. mcp->mb[9] = vha->vp_idx;
  2482. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2483. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2484. mcp->tov = MBX_TOV_SECONDS;
  2485. mcp->flags = 0;
  2486. rval = qla2x00_mailbox_command(vha, mcp);
  2487. /* Return mailbox statuses. */
  2488. if (mb != NULL) {
  2489. mb[0] = mcp->mb[0];
  2490. mb[1] = mcp->mb[1];
  2491. mb[3] = mcp->mb[3];
  2492. }
  2493. if (rval != QLA_SUCCESS) {
  2494. ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
  2495. } else {
  2496. ql_dbg(ql_dbg_mbx, vha, 0x10b2, "Done %s.\n", __func__);
  2497. if (port_speed)
  2498. *port_speed = mcp->mb[3];
  2499. }
  2500. return rval;
  2501. }
  2502. int
  2503. qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2504. uint16_t port_speed, uint16_t *mb)
  2505. {
  2506. int rval;
  2507. mbx_cmd_t mc;
  2508. mbx_cmd_t *mcp = &mc;
  2509. ql_dbg(ql_dbg_mbx, vha, 0x10b3, "Entered %s.\n", __func__);
  2510. if (!IS_IIDMA_CAPABLE(vha->hw))
  2511. return QLA_FUNCTION_FAILED;
  2512. mcp->mb[0] = MBC_PORT_PARAMS;
  2513. mcp->mb[1] = loop_id;
  2514. mcp->mb[2] = BIT_0;
  2515. if (IS_CNA_CAPABLE(vha->hw))
  2516. mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0);
  2517. else
  2518. mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0);
  2519. mcp->mb[9] = vha->vp_idx;
  2520. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2521. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2522. mcp->tov = MBX_TOV_SECONDS;
  2523. mcp->flags = 0;
  2524. rval = qla2x00_mailbox_command(vha, mcp);
  2525. /* Return mailbox statuses. */
  2526. if (mb != NULL) {
  2527. mb[0] = mcp->mb[0];
  2528. mb[1] = mcp->mb[1];
  2529. mb[3] = mcp->mb[3];
  2530. }
  2531. if (rval != QLA_SUCCESS) {
  2532. ql_dbg(ql_dbg_mbx, vha, 0x10b4, "Failed=%x.\n", rval);
  2533. } else {
  2534. ql_dbg(ql_dbg_mbx, vha, 0x10b5, "Done %s.\n", __func__);
  2535. }
  2536. return rval;
  2537. }
  2538. void
  2539. qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
  2540. struct vp_rpt_id_entry_24xx *rptid_entry)
  2541. {
  2542. uint8_t vp_idx;
  2543. uint16_t stat = le16_to_cpu(rptid_entry->vp_idx);
  2544. struct qla_hw_data *ha = vha->hw;
  2545. scsi_qla_host_t *vp;
  2546. unsigned long flags;
  2547. ql_dbg(ql_dbg_mbx, vha, 0x10b6, "Entered %s.\n", __func__);
  2548. if (rptid_entry->entry_status != 0)
  2549. return;
  2550. if (rptid_entry->format == 0) {
  2551. ql_dbg(ql_dbg_mbx, vha, 0x10b7,
  2552. "Format 0 : Number of VPs setup %d, number of "
  2553. "VPs acquired %d.\n",
  2554. MSB(le16_to_cpu(rptid_entry->vp_count)),
  2555. LSB(le16_to_cpu(rptid_entry->vp_count)));
  2556. ql_dbg(ql_dbg_mbx, vha, 0x10b8,
  2557. "Primary port id %02x%02x%02x.\n",
  2558. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2559. rptid_entry->port_id[0]);
  2560. } else if (rptid_entry->format == 1) {
  2561. vp_idx = LSB(stat);
  2562. ql_dbg(ql_dbg_mbx, vha, 0x10b9,
  2563. "Format 1: VP[%d] enabled - status %d - with "
  2564. "port id %02x%02x%02x.\n", vp_idx, MSB(stat),
  2565. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2566. rptid_entry->port_id[0]);
  2567. vp = vha;
  2568. if (vp_idx == 0 && (MSB(stat) != 1))
  2569. goto reg_needed;
  2570. if (MSB(stat) != 0) {
  2571. ql_dbg(ql_dbg_mbx, vha, 0x10ba,
  2572. "Could not acquire ID for VP[%d].\n", vp_idx);
  2573. return;
  2574. }
  2575. spin_lock_irqsave(&ha->vport_slock, flags);
  2576. list_for_each_entry(vp, &ha->vp_list, list)
  2577. if (vp_idx == vp->vp_idx)
  2578. break;
  2579. spin_unlock_irqrestore(&ha->vport_slock, flags);
  2580. if (!vp)
  2581. return;
  2582. vp->d_id.b.domain = rptid_entry->port_id[2];
  2583. vp->d_id.b.area = rptid_entry->port_id[1];
  2584. vp->d_id.b.al_pa = rptid_entry->port_id[0];
  2585. /*
  2586. * Cannot configure here as we are still sitting on the
  2587. * response queue. Handle it in dpc context.
  2588. */
  2589. set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
  2590. reg_needed:
  2591. set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
  2592. set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
  2593. set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
  2594. qla2xxx_wake_dpc(vha);
  2595. }
  2596. }
  2597. /*
  2598. * qla24xx_modify_vp_config
  2599. * Change VP configuration for vha
  2600. *
  2601. * Input:
  2602. * vha = adapter block pointer.
  2603. *
  2604. * Returns:
  2605. * qla2xxx local function return status code.
  2606. *
  2607. * Context:
  2608. * Kernel context.
  2609. */
  2610. int
  2611. qla24xx_modify_vp_config(scsi_qla_host_t *vha)
  2612. {
  2613. int rval;
  2614. struct vp_config_entry_24xx *vpmod;
  2615. dma_addr_t vpmod_dma;
  2616. struct qla_hw_data *ha = vha->hw;
  2617. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2618. /* This can be called by the parent */
  2619. ql_dbg(ql_dbg_mbx, vha, 0x10bb, "Entered %s.\n", __func__);
  2620. vpmod = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
  2621. if (!vpmod) {
  2622. ql_log(ql_log_warn, vha, 0x10bc,
  2623. "Failed to allocate modify VP IOCB.\n");
  2624. return QLA_MEMORY_ALLOC_FAILED;
  2625. }
  2626. memset(vpmod, 0, sizeof(struct vp_config_entry_24xx));
  2627. vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
  2628. vpmod->entry_count = 1;
  2629. vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
  2630. vpmod->vp_count = 1;
  2631. vpmod->vp_index1 = vha->vp_idx;
  2632. vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
  2633. memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
  2634. memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
  2635. vpmod->entry_count = 1;
  2636. rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
  2637. if (rval != QLA_SUCCESS) {
  2638. ql_dbg(ql_dbg_mbx, vha, 0x10bd,
  2639. "Failed to issue VP config IOCB (%x).\n", rval);
  2640. } else if (vpmod->comp_status != 0) {
  2641. ql_dbg(ql_dbg_mbx, vha, 0x10be,
  2642. "Failed to complete IOCB -- error status (%x).\n",
  2643. vpmod->comp_status);
  2644. rval = QLA_FUNCTION_FAILED;
  2645. } else if (vpmod->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2646. ql_dbg(ql_dbg_mbx, vha, 0x10bf,
  2647. "Failed to complete IOCB -- completion status (%x).\n",
  2648. le16_to_cpu(vpmod->comp_status));
  2649. rval = QLA_FUNCTION_FAILED;
  2650. } else {
  2651. /* EMPTY */
  2652. ql_dbg(ql_dbg_mbx, vha, 0x10c0, "Done %s.\n", __func__);
  2653. fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
  2654. }
  2655. dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
  2656. return rval;
  2657. }
  2658. /*
  2659. * qla24xx_control_vp
  2660. * Enable a virtual port for given host
  2661. *
  2662. * Input:
  2663. * ha = adapter block pointer.
  2664. * vhba = virtual adapter (unused)
  2665. * index = index number for enabled VP
  2666. *
  2667. * Returns:
  2668. * qla2xxx local function return status code.
  2669. *
  2670. * Context:
  2671. * Kernel context.
  2672. */
  2673. int
  2674. qla24xx_control_vp(scsi_qla_host_t *vha, int cmd)
  2675. {
  2676. int rval;
  2677. int map, pos;
  2678. struct vp_ctrl_entry_24xx *vce;
  2679. dma_addr_t vce_dma;
  2680. struct qla_hw_data *ha = vha->hw;
  2681. int vp_index = vha->vp_idx;
  2682. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2683. ql_dbg(ql_dbg_mbx, vha, 0x10c1,
  2684. "Entered %s enabling index %d.\n", __func__, vp_index);
  2685. if (vp_index == 0 || vp_index >= ha->max_npiv_vports)
  2686. return QLA_PARAMETER_ERROR;
  2687. vce = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vce_dma);
  2688. if (!vce) {
  2689. ql_log(ql_log_warn, vha, 0x10c2,
  2690. "Failed to allocate VP control IOCB.\n");
  2691. return QLA_MEMORY_ALLOC_FAILED;
  2692. }
  2693. memset(vce, 0, sizeof(struct vp_ctrl_entry_24xx));
  2694. vce->entry_type = VP_CTRL_IOCB_TYPE;
  2695. vce->entry_count = 1;
  2696. vce->command = cpu_to_le16(cmd);
  2697. vce->vp_count = __constant_cpu_to_le16(1);
  2698. /* index map in firmware starts with 1; decrement index
  2699. * this is ok as we never use index 0
  2700. */
  2701. map = (vp_index - 1) / 8;
  2702. pos = (vp_index - 1) & 7;
  2703. mutex_lock(&ha->vport_lock);
  2704. vce->vp_idx_map[map] |= 1 << pos;
  2705. mutex_unlock(&ha->vport_lock);
  2706. rval = qla2x00_issue_iocb(base_vha, vce, vce_dma, 0);
  2707. if (rval != QLA_SUCCESS) {
  2708. ql_dbg(ql_dbg_mbx, vha, 0x10c3,
  2709. "Failed to issue VP control IOCB (%x).\n", rval);
  2710. } else if (vce->entry_status != 0) {
  2711. ql_dbg(ql_dbg_mbx, vha, 0x10c4,
  2712. "Failed to complete IOCB -- error status (%x).\n",
  2713. vce->entry_status);
  2714. rval = QLA_FUNCTION_FAILED;
  2715. } else if (vce->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2716. ql_dbg(ql_dbg_mbx, vha, 0x10c5,
  2717. "Failed to complet IOCB -- completion status (%x).\n",
  2718. le16_to_cpu(vce->comp_status));
  2719. rval = QLA_FUNCTION_FAILED;
  2720. } else {
  2721. ql_dbg(ql_dbg_mbx, vha, 0x10c6, "Done %s.\n", __func__);
  2722. }
  2723. dma_pool_free(ha->s_dma_pool, vce, vce_dma);
  2724. return rval;
  2725. }
  2726. /*
  2727. * qla2x00_send_change_request
  2728. * Receive or disable RSCN request from fabric controller
  2729. *
  2730. * Input:
  2731. * ha = adapter block pointer
  2732. * format = registration format:
  2733. * 0 - Reserved
  2734. * 1 - Fabric detected registration
  2735. * 2 - N_port detected registration
  2736. * 3 - Full registration
  2737. * FF - clear registration
  2738. * vp_idx = Virtual port index
  2739. *
  2740. * Returns:
  2741. * qla2x00 local function return status code.
  2742. *
  2743. * Context:
  2744. * Kernel Context
  2745. */
  2746. int
  2747. qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
  2748. uint16_t vp_idx)
  2749. {
  2750. int rval;
  2751. mbx_cmd_t mc;
  2752. mbx_cmd_t *mcp = &mc;
  2753. ql_dbg(ql_dbg_mbx, vha, 0x10c7, "Entered %s.\n", __func__);
  2754. /*
  2755. * This command is implicitly executed by firmware during login for the
  2756. * physical hosts
  2757. */
  2758. if (vp_idx == 0)
  2759. return QLA_FUNCTION_FAILED;
  2760. mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
  2761. mcp->mb[1] = format;
  2762. mcp->mb[9] = vp_idx;
  2763. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  2764. mcp->in_mb = MBX_0|MBX_1;
  2765. mcp->tov = MBX_TOV_SECONDS;
  2766. mcp->flags = 0;
  2767. rval = qla2x00_mailbox_command(vha, mcp);
  2768. if (rval == QLA_SUCCESS) {
  2769. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2770. rval = BIT_1;
  2771. }
  2772. } else
  2773. rval = BIT_1;
  2774. return rval;
  2775. }
  2776. int
  2777. qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  2778. uint32_t size)
  2779. {
  2780. int rval;
  2781. mbx_cmd_t mc;
  2782. mbx_cmd_t *mcp = &mc;
  2783. ql_dbg(ql_dbg_mbx, vha, 0x1009, "Entered %s.\n", __func__);
  2784. if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
  2785. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  2786. mcp->mb[8] = MSW(addr);
  2787. mcp->out_mb = MBX_8|MBX_0;
  2788. } else {
  2789. mcp->mb[0] = MBC_DUMP_RISC_RAM;
  2790. mcp->out_mb = MBX_0;
  2791. }
  2792. mcp->mb[1] = LSW(addr);
  2793. mcp->mb[2] = MSW(req_dma);
  2794. mcp->mb[3] = LSW(req_dma);
  2795. mcp->mb[6] = MSW(MSD(req_dma));
  2796. mcp->mb[7] = LSW(MSD(req_dma));
  2797. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  2798. if (IS_FWI2_CAPABLE(vha->hw)) {
  2799. mcp->mb[4] = MSW(size);
  2800. mcp->mb[5] = LSW(size);
  2801. mcp->out_mb |= MBX_5|MBX_4;
  2802. } else {
  2803. mcp->mb[4] = LSW(size);
  2804. mcp->out_mb |= MBX_4;
  2805. }
  2806. mcp->in_mb = MBX_0;
  2807. mcp->tov = MBX_TOV_SECONDS;
  2808. mcp->flags = 0;
  2809. rval = qla2x00_mailbox_command(vha, mcp);
  2810. if (rval != QLA_SUCCESS) {
  2811. ql_dbg(ql_dbg_mbx, vha, 0x1008,
  2812. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2813. } else {
  2814. ql_dbg(ql_dbg_mbx, vha, 0x1007, "Done %s.\n", __func__);
  2815. }
  2816. return rval;
  2817. }
  2818. /* 84XX Support **************************************************************/
  2819. struct cs84xx_mgmt_cmd {
  2820. union {
  2821. struct verify_chip_entry_84xx req;
  2822. struct verify_chip_rsp_84xx rsp;
  2823. } p;
  2824. };
  2825. int
  2826. qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
  2827. {
  2828. int rval, retry;
  2829. struct cs84xx_mgmt_cmd *mn;
  2830. dma_addr_t mn_dma;
  2831. uint16_t options;
  2832. unsigned long flags;
  2833. struct qla_hw_data *ha = vha->hw;
  2834. ql_dbg(ql_dbg_mbx, vha, 0x10c8, "Entered %s.\n", __func__);
  2835. mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
  2836. if (mn == NULL) {
  2837. return QLA_MEMORY_ALLOC_FAILED;
  2838. }
  2839. /* Force Update? */
  2840. options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
  2841. /* Diagnostic firmware? */
  2842. /* options |= MENLO_DIAG_FW; */
  2843. /* We update the firmware with only one data sequence. */
  2844. options |= VCO_END_OF_DATA;
  2845. do {
  2846. retry = 0;
  2847. memset(mn, 0, sizeof(*mn));
  2848. mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
  2849. mn->p.req.entry_count = 1;
  2850. mn->p.req.options = cpu_to_le16(options);
  2851. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
  2852. "Dump of Verify Request.\n");
  2853. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
  2854. (uint8_t *)mn, sizeof(*mn));
  2855. rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
  2856. if (rval != QLA_SUCCESS) {
  2857. ql_dbg(ql_dbg_mbx, vha, 0x10cb,
  2858. "Failed to issue verify IOCB (%x).\n", rval);
  2859. goto verify_done;
  2860. }
  2861. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
  2862. "Dump of Verify Response.\n");
  2863. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
  2864. (uint8_t *)mn, sizeof(*mn));
  2865. status[0] = le16_to_cpu(mn->p.rsp.comp_status);
  2866. status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
  2867. le16_to_cpu(mn->p.rsp.failure_code) : 0;
  2868. ql_dbg(ql_dbg_mbx, vha, 0x10ce,
  2869. "cs=%x fc=%x.\n", status[0], status[1]);
  2870. if (status[0] != CS_COMPLETE) {
  2871. rval = QLA_FUNCTION_FAILED;
  2872. if (!(options & VCO_DONT_UPDATE_FW)) {
  2873. ql_dbg(ql_dbg_mbx, vha, 0x10cf,
  2874. "Firmware update failed. Retrying "
  2875. "without update firmware.\n");
  2876. options |= VCO_DONT_UPDATE_FW;
  2877. options &= ~VCO_FORCE_UPDATE;
  2878. retry = 1;
  2879. }
  2880. } else {
  2881. ql_dbg(ql_dbg_mbx, vha, 0x10d0,
  2882. "Firmware updated to %x.\n",
  2883. le32_to_cpu(mn->p.rsp.fw_ver));
  2884. /* NOTE: we only update OP firmware. */
  2885. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  2886. ha->cs84xx->op_fw_version =
  2887. le32_to_cpu(mn->p.rsp.fw_ver);
  2888. spin_unlock_irqrestore(&ha->cs84xx->access_lock,
  2889. flags);
  2890. }
  2891. } while (retry);
  2892. verify_done:
  2893. dma_pool_free(ha->s_dma_pool, mn, mn_dma);
  2894. if (rval != QLA_SUCCESS) {
  2895. ql_dbg(ql_dbg_mbx, vha, 0x10d1, "Failed=%x.\n", rval);
  2896. } else {
  2897. ql_dbg(ql_dbg_mbx, vha, 0x10d2, "Done %s.\n", __func__);
  2898. }
  2899. return rval;
  2900. }
  2901. int
  2902. qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
  2903. {
  2904. int rval;
  2905. unsigned long flags;
  2906. mbx_cmd_t mc;
  2907. mbx_cmd_t *mcp = &mc;
  2908. struct device_reg_25xxmq __iomem *reg;
  2909. struct qla_hw_data *ha = vha->hw;
  2910. ql_dbg(ql_dbg_mbx, vha, 0x10d3, "Entered %s.\n", __func__);
  2911. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  2912. mcp->mb[1] = req->options;
  2913. mcp->mb[2] = MSW(LSD(req->dma));
  2914. mcp->mb[3] = LSW(LSD(req->dma));
  2915. mcp->mb[6] = MSW(MSD(req->dma));
  2916. mcp->mb[7] = LSW(MSD(req->dma));
  2917. mcp->mb[5] = req->length;
  2918. if (req->rsp)
  2919. mcp->mb[10] = req->rsp->id;
  2920. mcp->mb[12] = req->qos;
  2921. mcp->mb[11] = req->vp_idx;
  2922. mcp->mb[13] = req->rid;
  2923. if (IS_QLA83XX(ha))
  2924. mcp->mb[15] = 0;
  2925. reg = (struct device_reg_25xxmq *)((void *)(ha->mqiobase) +
  2926. QLA_QUE_PAGE * req->id);
  2927. mcp->mb[4] = req->id;
  2928. /* que in ptr index */
  2929. mcp->mb[8] = 0;
  2930. /* que out ptr index */
  2931. mcp->mb[9] = 0;
  2932. mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
  2933. MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2934. mcp->in_mb = MBX_0;
  2935. mcp->flags = MBX_DMA_OUT;
  2936. mcp->tov = MBX_TOV_SECONDS * 2;
  2937. if (IS_QLA81XX(ha) || IS_QLA83XX(ha))
  2938. mcp->in_mb |= MBX_1;
  2939. if (IS_QLA83XX(ha)) {
  2940. mcp->out_mb |= MBX_15;
  2941. /* debug q create issue in SR-IOV */
  2942. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  2943. }
  2944. spin_lock_irqsave(&ha->hardware_lock, flags);
  2945. if (!(req->options & BIT_0)) {
  2946. WRT_REG_DWORD(&reg->req_q_in, 0);
  2947. if (!IS_QLA83XX(ha))
  2948. WRT_REG_DWORD(&reg->req_q_out, 0);
  2949. }
  2950. req->req_q_in = &reg->req_q_in;
  2951. req->req_q_out = &reg->req_q_out;
  2952. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2953. rval = qla2x00_mailbox_command(vha, mcp);
  2954. if (rval != QLA_SUCCESS) {
  2955. ql_dbg(ql_dbg_mbx, vha, 0x10d4,
  2956. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2957. } else {
  2958. ql_dbg(ql_dbg_mbx, vha, 0x10d5, "Done %s.\n", __func__);
  2959. }
  2960. return rval;
  2961. }
  2962. int
  2963. qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
  2964. {
  2965. int rval;
  2966. unsigned long flags;
  2967. mbx_cmd_t mc;
  2968. mbx_cmd_t *mcp = &mc;
  2969. struct device_reg_25xxmq __iomem *reg;
  2970. struct qla_hw_data *ha = vha->hw;
  2971. ql_dbg(ql_dbg_mbx, vha, 0x10d6, "Entered %s.\n", __func__);
  2972. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  2973. mcp->mb[1] = rsp->options;
  2974. mcp->mb[2] = MSW(LSD(rsp->dma));
  2975. mcp->mb[3] = LSW(LSD(rsp->dma));
  2976. mcp->mb[6] = MSW(MSD(rsp->dma));
  2977. mcp->mb[7] = LSW(MSD(rsp->dma));
  2978. mcp->mb[5] = rsp->length;
  2979. mcp->mb[14] = rsp->msix->entry;
  2980. mcp->mb[13] = rsp->rid;
  2981. if (IS_QLA83XX(ha))
  2982. mcp->mb[15] = 0;
  2983. reg = (struct device_reg_25xxmq *)((void *)(ha->mqiobase) +
  2984. QLA_QUE_PAGE * rsp->id);
  2985. mcp->mb[4] = rsp->id;
  2986. /* que in ptr index */
  2987. mcp->mb[8] = 0;
  2988. /* que out ptr index */
  2989. mcp->mb[9] = 0;
  2990. mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
  2991. |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2992. mcp->in_mb = MBX_0;
  2993. mcp->flags = MBX_DMA_OUT;
  2994. mcp->tov = MBX_TOV_SECONDS * 2;
  2995. if (IS_QLA81XX(ha)) {
  2996. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  2997. mcp->in_mb |= MBX_1;
  2998. } else if (IS_QLA83XX(ha)) {
  2999. mcp->out_mb |= MBX_15|MBX_12|MBX_11|MBX_10;
  3000. mcp->in_mb |= MBX_1;
  3001. /* debug q create issue in SR-IOV */
  3002. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3003. }
  3004. spin_lock_irqsave(&ha->hardware_lock, flags);
  3005. if (!(rsp->options & BIT_0)) {
  3006. WRT_REG_DWORD(&reg->rsp_q_out, 0);
  3007. if (!IS_QLA83XX(ha))
  3008. WRT_REG_DWORD(&reg->rsp_q_in, 0);
  3009. }
  3010. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3011. rval = qla2x00_mailbox_command(vha, mcp);
  3012. if (rval != QLA_SUCCESS) {
  3013. ql_dbg(ql_dbg_mbx, vha, 0x10d7,
  3014. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3015. } else {
  3016. ql_dbg(ql_dbg_mbx, vha, 0x10d8, "Done %s.\n", __func__);
  3017. }
  3018. return rval;
  3019. }
  3020. int
  3021. qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
  3022. {
  3023. int rval;
  3024. mbx_cmd_t mc;
  3025. mbx_cmd_t *mcp = &mc;
  3026. ql_dbg(ql_dbg_mbx, vha, 0x10d9, "Entered %s.\n", __func__);
  3027. mcp->mb[0] = MBC_IDC_ACK;
  3028. memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
  3029. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3030. mcp->in_mb = MBX_0;
  3031. mcp->tov = MBX_TOV_SECONDS;
  3032. mcp->flags = 0;
  3033. rval = qla2x00_mailbox_command(vha, mcp);
  3034. if (rval != QLA_SUCCESS) {
  3035. ql_dbg(ql_dbg_mbx, vha, 0x10da,
  3036. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3037. } else {
  3038. ql_dbg(ql_dbg_mbx, vha, 0x10db, "Done %s.\n", __func__);
  3039. }
  3040. return rval;
  3041. }
  3042. int
  3043. qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
  3044. {
  3045. int rval;
  3046. mbx_cmd_t mc;
  3047. mbx_cmd_t *mcp = &mc;
  3048. ql_dbg(ql_dbg_mbx, vha, 0x10dc, "Entered %s.\n", __func__);
  3049. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3050. return QLA_FUNCTION_FAILED;
  3051. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3052. mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
  3053. mcp->out_mb = MBX_1|MBX_0;
  3054. mcp->in_mb = MBX_1|MBX_0;
  3055. mcp->tov = MBX_TOV_SECONDS;
  3056. mcp->flags = 0;
  3057. rval = qla2x00_mailbox_command(vha, mcp);
  3058. if (rval != QLA_SUCCESS) {
  3059. ql_dbg(ql_dbg_mbx, vha, 0x10dd,
  3060. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3061. rval, mcp->mb[0], mcp->mb[1]);
  3062. } else {
  3063. ql_dbg(ql_dbg_mbx, vha, 0x10de, "Done %s.\n", __func__);
  3064. *sector_size = mcp->mb[1];
  3065. }
  3066. return rval;
  3067. }
  3068. int
  3069. qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
  3070. {
  3071. int rval;
  3072. mbx_cmd_t mc;
  3073. mbx_cmd_t *mcp = &mc;
  3074. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3075. return QLA_FUNCTION_FAILED;
  3076. ql_dbg(ql_dbg_mbx, vha, 0x10df, "Entered %s.\n", __func__);
  3077. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3078. mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
  3079. FAC_OPT_CMD_WRITE_PROTECT;
  3080. mcp->out_mb = MBX_1|MBX_0;
  3081. mcp->in_mb = MBX_1|MBX_0;
  3082. mcp->tov = MBX_TOV_SECONDS;
  3083. mcp->flags = 0;
  3084. rval = qla2x00_mailbox_command(vha, mcp);
  3085. if (rval != QLA_SUCCESS) {
  3086. ql_dbg(ql_dbg_mbx, vha, 0x10e0,
  3087. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3088. rval, mcp->mb[0], mcp->mb[1]);
  3089. } else {
  3090. ql_dbg(ql_dbg_mbx, vha, 0x10e1, "Done %s.\n", __func__);
  3091. }
  3092. return rval;
  3093. }
  3094. int
  3095. qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
  3096. {
  3097. int rval;
  3098. mbx_cmd_t mc;
  3099. mbx_cmd_t *mcp = &mc;
  3100. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3101. return QLA_FUNCTION_FAILED;
  3102. ql_dbg(ql_dbg_mbx, vha, 0x10e2, "Entered %s.\n", __func__);
  3103. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3104. mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
  3105. mcp->mb[2] = LSW(start);
  3106. mcp->mb[3] = MSW(start);
  3107. mcp->mb[4] = LSW(finish);
  3108. mcp->mb[5] = MSW(finish);
  3109. mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3110. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3111. mcp->tov = MBX_TOV_SECONDS;
  3112. mcp->flags = 0;
  3113. rval = qla2x00_mailbox_command(vha, mcp);
  3114. if (rval != QLA_SUCCESS) {
  3115. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  3116. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3117. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3118. } else {
  3119. ql_dbg(ql_dbg_mbx, vha, 0x10e4, "Done %s.\n", __func__);
  3120. }
  3121. return rval;
  3122. }
  3123. int
  3124. qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
  3125. {
  3126. int rval = 0;
  3127. mbx_cmd_t mc;
  3128. mbx_cmd_t *mcp = &mc;
  3129. ql_dbg(ql_dbg_mbx, vha, 0x10e5, "Entered %s.\n", __func__);
  3130. mcp->mb[0] = MBC_RESTART_MPI_FW;
  3131. mcp->out_mb = MBX_0;
  3132. mcp->in_mb = MBX_0|MBX_1;
  3133. mcp->tov = MBX_TOV_SECONDS;
  3134. mcp->flags = 0;
  3135. rval = qla2x00_mailbox_command(vha, mcp);
  3136. if (rval != QLA_SUCCESS) {
  3137. ql_dbg(ql_dbg_mbx, vha, 0x10e6,
  3138. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3139. rval, mcp->mb[0], mcp->mb[1]);
  3140. } else {
  3141. ql_dbg(ql_dbg_mbx, vha, 0x10e7, "Done %s.\n", __func__);
  3142. }
  3143. return rval;
  3144. }
  3145. int
  3146. qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3147. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3148. {
  3149. int rval;
  3150. mbx_cmd_t mc;
  3151. mbx_cmd_t *mcp = &mc;
  3152. struct qla_hw_data *ha = vha->hw;
  3153. ql_dbg(ql_dbg_mbx, vha, 0x10e8, "Entered %s.\n", __func__);
  3154. if (!IS_FWI2_CAPABLE(ha))
  3155. return QLA_FUNCTION_FAILED;
  3156. if (len == 1)
  3157. opt |= BIT_0;
  3158. mcp->mb[0] = MBC_READ_SFP;
  3159. mcp->mb[1] = dev;
  3160. mcp->mb[2] = MSW(sfp_dma);
  3161. mcp->mb[3] = LSW(sfp_dma);
  3162. mcp->mb[6] = MSW(MSD(sfp_dma));
  3163. mcp->mb[7] = LSW(MSD(sfp_dma));
  3164. mcp->mb[8] = len;
  3165. mcp->mb[9] = off;
  3166. mcp->mb[10] = opt;
  3167. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3168. mcp->in_mb = MBX_1|MBX_0;
  3169. mcp->tov = MBX_TOV_SECONDS;
  3170. mcp->flags = 0;
  3171. rval = qla2x00_mailbox_command(vha, mcp);
  3172. if (opt & BIT_0)
  3173. *sfp = mcp->mb[1];
  3174. if (rval != QLA_SUCCESS) {
  3175. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  3176. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3177. } else {
  3178. ql_dbg(ql_dbg_mbx, vha, 0x10ea, "Done %s.\n", __func__);
  3179. }
  3180. return rval;
  3181. }
  3182. int
  3183. qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3184. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3185. {
  3186. int rval;
  3187. mbx_cmd_t mc;
  3188. mbx_cmd_t *mcp = &mc;
  3189. struct qla_hw_data *ha = vha->hw;
  3190. ql_dbg(ql_dbg_mbx, vha, 0x10eb, "Entered %s.\n", __func__);
  3191. if (!IS_FWI2_CAPABLE(ha))
  3192. return QLA_FUNCTION_FAILED;
  3193. if (len == 1)
  3194. opt |= BIT_0;
  3195. if (opt & BIT_0)
  3196. len = *sfp;
  3197. mcp->mb[0] = MBC_WRITE_SFP;
  3198. mcp->mb[1] = dev;
  3199. mcp->mb[2] = MSW(sfp_dma);
  3200. mcp->mb[3] = LSW(sfp_dma);
  3201. mcp->mb[6] = MSW(MSD(sfp_dma));
  3202. mcp->mb[7] = LSW(MSD(sfp_dma));
  3203. mcp->mb[8] = len;
  3204. mcp->mb[9] = off;
  3205. mcp->mb[10] = opt;
  3206. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3207. mcp->in_mb = MBX_1|MBX_0;
  3208. mcp->tov = MBX_TOV_SECONDS;
  3209. mcp->flags = 0;
  3210. rval = qla2x00_mailbox_command(vha, mcp);
  3211. if (rval != QLA_SUCCESS) {
  3212. ql_dbg(ql_dbg_mbx, vha, 0x10ec,
  3213. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3214. } else {
  3215. ql_dbg(ql_dbg_mbx, vha, 0x10ed, "Done %s.\n", __func__);
  3216. }
  3217. return rval;
  3218. }
  3219. int
  3220. qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
  3221. uint16_t size_in_bytes, uint16_t *actual_size)
  3222. {
  3223. int rval;
  3224. mbx_cmd_t mc;
  3225. mbx_cmd_t *mcp = &mc;
  3226. ql_dbg(ql_dbg_mbx, vha, 0x10ee, "Entered %s.\n", __func__);
  3227. if (!IS_CNA_CAPABLE(vha->hw))
  3228. return QLA_FUNCTION_FAILED;
  3229. mcp->mb[0] = MBC_GET_XGMAC_STATS;
  3230. mcp->mb[2] = MSW(stats_dma);
  3231. mcp->mb[3] = LSW(stats_dma);
  3232. mcp->mb[6] = MSW(MSD(stats_dma));
  3233. mcp->mb[7] = LSW(MSD(stats_dma));
  3234. mcp->mb[8] = size_in_bytes >> 2;
  3235. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  3236. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3237. mcp->tov = MBX_TOV_SECONDS;
  3238. mcp->flags = 0;
  3239. rval = qla2x00_mailbox_command(vha, mcp);
  3240. if (rval != QLA_SUCCESS) {
  3241. ql_dbg(ql_dbg_mbx, vha, 0x10ef,
  3242. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3243. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3244. } else {
  3245. ql_dbg(ql_dbg_mbx, vha, 0x10f0, "Done %s.\n", __func__);
  3246. *actual_size = mcp->mb[2] << 2;
  3247. }
  3248. return rval;
  3249. }
  3250. int
  3251. qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
  3252. uint16_t size)
  3253. {
  3254. int rval;
  3255. mbx_cmd_t mc;
  3256. mbx_cmd_t *mcp = &mc;
  3257. ql_dbg(ql_dbg_mbx, vha, 0x10f1, "Entered %s.\n", __func__);
  3258. if (!IS_CNA_CAPABLE(vha->hw))
  3259. return QLA_FUNCTION_FAILED;
  3260. mcp->mb[0] = MBC_GET_DCBX_PARAMS;
  3261. mcp->mb[1] = 0;
  3262. mcp->mb[2] = MSW(tlv_dma);
  3263. mcp->mb[3] = LSW(tlv_dma);
  3264. mcp->mb[6] = MSW(MSD(tlv_dma));
  3265. mcp->mb[7] = LSW(MSD(tlv_dma));
  3266. mcp->mb[8] = size;
  3267. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3268. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3269. mcp->tov = MBX_TOV_SECONDS;
  3270. mcp->flags = 0;
  3271. rval = qla2x00_mailbox_command(vha, mcp);
  3272. if (rval != QLA_SUCCESS) {
  3273. ql_dbg(ql_dbg_mbx, vha, 0x10f2,
  3274. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3275. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3276. } else {
  3277. ql_dbg(ql_dbg_mbx, vha, 0x10f3, "Done %s.\n", __func__);
  3278. }
  3279. return rval;
  3280. }
  3281. int
  3282. qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
  3283. {
  3284. int rval;
  3285. mbx_cmd_t mc;
  3286. mbx_cmd_t *mcp = &mc;
  3287. ql_dbg(ql_dbg_mbx, vha, 0x10f4, "Entered %s.\n", __func__);
  3288. if (!IS_FWI2_CAPABLE(vha->hw))
  3289. return QLA_FUNCTION_FAILED;
  3290. mcp->mb[0] = MBC_READ_RAM_EXTENDED;
  3291. mcp->mb[1] = LSW(risc_addr);
  3292. mcp->mb[8] = MSW(risc_addr);
  3293. mcp->out_mb = MBX_8|MBX_1|MBX_0;
  3294. mcp->in_mb = MBX_3|MBX_2|MBX_0;
  3295. mcp->tov = 30;
  3296. mcp->flags = 0;
  3297. rval = qla2x00_mailbox_command(vha, mcp);
  3298. if (rval != QLA_SUCCESS) {
  3299. ql_dbg(ql_dbg_mbx, vha, 0x10f5,
  3300. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3301. } else {
  3302. ql_dbg(ql_dbg_mbx, vha, 0x10f6, "Done %s.\n", __func__);
  3303. *data = mcp->mb[3] << 16 | mcp->mb[2];
  3304. }
  3305. return rval;
  3306. }
  3307. int
  3308. qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3309. uint16_t *mresp)
  3310. {
  3311. int rval;
  3312. mbx_cmd_t mc;
  3313. mbx_cmd_t *mcp = &mc;
  3314. uint32_t iter_cnt = 0x1;
  3315. ql_dbg(ql_dbg_mbx, vha, 0x10f7, "Entered %s.\n", __func__);
  3316. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3317. mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
  3318. mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
  3319. /* transfer count */
  3320. mcp->mb[10] = LSW(mreq->transfer_size);
  3321. mcp->mb[11] = MSW(mreq->transfer_size);
  3322. /* send data address */
  3323. mcp->mb[14] = LSW(mreq->send_dma);
  3324. mcp->mb[15] = MSW(mreq->send_dma);
  3325. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3326. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3327. /* receive data address */
  3328. mcp->mb[16] = LSW(mreq->rcv_dma);
  3329. mcp->mb[17] = MSW(mreq->rcv_dma);
  3330. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3331. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3332. /* Iteration count */
  3333. mcp->mb[18] = LSW(iter_cnt);
  3334. mcp->mb[19] = MSW(iter_cnt);
  3335. mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
  3336. MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3337. if (IS_CNA_CAPABLE(vha->hw))
  3338. mcp->out_mb |= MBX_2;
  3339. mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
  3340. mcp->buf_size = mreq->transfer_size;
  3341. mcp->tov = MBX_TOV_SECONDS;
  3342. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3343. rval = qla2x00_mailbox_command(vha, mcp);
  3344. if (rval != QLA_SUCCESS) {
  3345. ql_dbg(ql_dbg_mbx, vha, 0x10f8,
  3346. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
  3347. "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
  3348. mcp->mb[3], mcp->mb[18], mcp->mb[19]);
  3349. } else {
  3350. ql_dbg(ql_dbg_mbx, vha, 0x10f9, "Done %s.\n", __func__);
  3351. }
  3352. /* Copy mailbox information */
  3353. memcpy( mresp, mcp->mb, 64);
  3354. return rval;
  3355. }
  3356. int
  3357. qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3358. uint16_t *mresp)
  3359. {
  3360. int rval;
  3361. mbx_cmd_t mc;
  3362. mbx_cmd_t *mcp = &mc;
  3363. struct qla_hw_data *ha = vha->hw;
  3364. ql_dbg(ql_dbg_mbx, vha, 0x10fa, "Entered %s.\n", __func__);
  3365. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3366. mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
  3367. mcp->mb[1] = mreq->options | BIT_6; /* BIT_6 specifies 64bit address */
  3368. if (IS_CNA_CAPABLE(ha)) {
  3369. mcp->mb[1] |= BIT_15;
  3370. mcp->mb[2] = vha->fcoe_fcf_idx;
  3371. }
  3372. mcp->mb[16] = LSW(mreq->rcv_dma);
  3373. mcp->mb[17] = MSW(mreq->rcv_dma);
  3374. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3375. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3376. mcp->mb[10] = LSW(mreq->transfer_size);
  3377. mcp->mb[14] = LSW(mreq->send_dma);
  3378. mcp->mb[15] = MSW(mreq->send_dma);
  3379. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3380. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3381. mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
  3382. MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3383. if (IS_CNA_CAPABLE(ha))
  3384. mcp->out_mb |= MBX_2;
  3385. mcp->in_mb = MBX_0;
  3386. if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) ||
  3387. IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3388. mcp->in_mb |= MBX_1;
  3389. if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3390. mcp->in_mb |= MBX_3;
  3391. mcp->tov = MBX_TOV_SECONDS;
  3392. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3393. mcp->buf_size = mreq->transfer_size;
  3394. rval = qla2x00_mailbox_command(vha, mcp);
  3395. if (rval != QLA_SUCCESS) {
  3396. ql_dbg(ql_dbg_mbx, vha, 0x10fb,
  3397. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3398. rval, mcp->mb[0], mcp->mb[1]);
  3399. } else {
  3400. ql_dbg(ql_dbg_mbx, vha, 0x10fc, "Done %s.\n", __func__);
  3401. }
  3402. /* Copy mailbox information */
  3403. memcpy(mresp, mcp->mb, 64);
  3404. return rval;
  3405. }
  3406. int
  3407. qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
  3408. {
  3409. int rval;
  3410. mbx_cmd_t mc;
  3411. mbx_cmd_t *mcp = &mc;
  3412. ql_dbg(ql_dbg_mbx, vha, 0x10fd,
  3413. "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
  3414. mcp->mb[0] = MBC_ISP84XX_RESET;
  3415. mcp->mb[1] = enable_diagnostic;
  3416. mcp->out_mb = MBX_1|MBX_0;
  3417. mcp->in_mb = MBX_1|MBX_0;
  3418. mcp->tov = MBX_TOV_SECONDS;
  3419. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3420. rval = qla2x00_mailbox_command(vha, mcp);
  3421. if (rval != QLA_SUCCESS)
  3422. ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
  3423. else
  3424. ql_dbg(ql_dbg_mbx, vha, 0x10ff, "Done %s.\n", __func__);
  3425. return rval;
  3426. }
  3427. int
  3428. qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
  3429. {
  3430. int rval;
  3431. mbx_cmd_t mc;
  3432. mbx_cmd_t *mcp = &mc;
  3433. ql_dbg(ql_dbg_mbx, vha, 0x1100, "Entered %s.\n", __func__);
  3434. if (!IS_FWI2_CAPABLE(vha->hw))
  3435. return QLA_FUNCTION_FAILED;
  3436. mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
  3437. mcp->mb[1] = LSW(risc_addr);
  3438. mcp->mb[2] = LSW(data);
  3439. mcp->mb[3] = MSW(data);
  3440. mcp->mb[8] = MSW(risc_addr);
  3441. mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
  3442. mcp->in_mb = MBX_0;
  3443. mcp->tov = 30;
  3444. mcp->flags = 0;
  3445. rval = qla2x00_mailbox_command(vha, mcp);
  3446. if (rval != QLA_SUCCESS) {
  3447. ql_dbg(ql_dbg_mbx, vha, 0x1101,
  3448. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3449. } else {
  3450. ql_dbg(ql_dbg_mbx, vha, 0x1102, "Done %s.\n", __func__);
  3451. }
  3452. return rval;
  3453. }
  3454. int
  3455. qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
  3456. {
  3457. int rval;
  3458. uint32_t stat, timer;
  3459. uint16_t mb0 = 0;
  3460. struct qla_hw_data *ha = vha->hw;
  3461. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  3462. rval = QLA_SUCCESS;
  3463. ql_dbg(ql_dbg_mbx, vha, 0x1103, "Entered %s.\n", __func__);
  3464. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  3465. /* Write the MBC data to the registers */
  3466. WRT_REG_WORD(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
  3467. WRT_REG_WORD(&reg->mailbox1, mb[0]);
  3468. WRT_REG_WORD(&reg->mailbox2, mb[1]);
  3469. WRT_REG_WORD(&reg->mailbox3, mb[2]);
  3470. WRT_REG_WORD(&reg->mailbox4, mb[3]);
  3471. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  3472. /* Poll for MBC interrupt */
  3473. for (timer = 6000000; timer; timer--) {
  3474. /* Check for pending interrupts. */
  3475. stat = RD_REG_DWORD(&reg->host_status);
  3476. if (stat & HSRX_RISC_INT) {
  3477. stat &= 0xff;
  3478. if (stat == 0x1 || stat == 0x2 ||
  3479. stat == 0x10 || stat == 0x11) {
  3480. set_bit(MBX_INTERRUPT,
  3481. &ha->mbx_cmd_flags);
  3482. mb0 = RD_REG_WORD(&reg->mailbox0);
  3483. WRT_REG_DWORD(&reg->hccr,
  3484. HCCRX_CLR_RISC_INT);
  3485. RD_REG_DWORD(&reg->hccr);
  3486. break;
  3487. }
  3488. }
  3489. udelay(5);
  3490. }
  3491. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
  3492. rval = mb0 & MBS_MASK;
  3493. else
  3494. rval = QLA_FUNCTION_FAILED;
  3495. if (rval != QLA_SUCCESS) {
  3496. ql_dbg(ql_dbg_mbx, vha, 0x1104,
  3497. "Failed=%x mb[0]=%x.\n", rval, mb[0]);
  3498. } else {
  3499. ql_dbg(ql_dbg_mbx, vha, 0x1105, "Done %s.\n", __func__);
  3500. }
  3501. return rval;
  3502. }
  3503. int
  3504. qla2x00_get_data_rate(scsi_qla_host_t *vha)
  3505. {
  3506. int rval;
  3507. mbx_cmd_t mc;
  3508. mbx_cmd_t *mcp = &mc;
  3509. struct qla_hw_data *ha = vha->hw;
  3510. ql_dbg(ql_dbg_mbx, vha, 0x1106, "Entered %s.\n", __func__);
  3511. if (!IS_FWI2_CAPABLE(ha))
  3512. return QLA_FUNCTION_FAILED;
  3513. mcp->mb[0] = MBC_DATA_RATE;
  3514. mcp->mb[1] = 0;
  3515. mcp->out_mb = MBX_1|MBX_0;
  3516. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3517. if (IS_QLA83XX(ha))
  3518. mcp->in_mb |= MBX_3;
  3519. mcp->tov = MBX_TOV_SECONDS;
  3520. mcp->flags = 0;
  3521. rval = qla2x00_mailbox_command(vha, mcp);
  3522. if (rval != QLA_SUCCESS) {
  3523. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  3524. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3525. } else {
  3526. ql_dbg(ql_dbg_mbx, vha, 0x1108, "Done %s.\n", __func__);
  3527. if (mcp->mb[1] != 0x7)
  3528. ha->link_data_rate = mcp->mb[1];
  3529. }
  3530. return rval;
  3531. }
  3532. int
  3533. qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3534. {
  3535. int rval;
  3536. mbx_cmd_t mc;
  3537. mbx_cmd_t *mcp = &mc;
  3538. struct qla_hw_data *ha = vha->hw;
  3539. ql_dbg(ql_dbg_mbx, vha, 0x1109, "Entered %s.\n", __func__);
  3540. if (!IS_QLA81XX(ha) && !IS_QLA83XX(ha))
  3541. return QLA_FUNCTION_FAILED;
  3542. mcp->mb[0] = MBC_GET_PORT_CONFIG;
  3543. mcp->out_mb = MBX_0;
  3544. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3545. mcp->tov = MBX_TOV_SECONDS;
  3546. mcp->flags = 0;
  3547. rval = qla2x00_mailbox_command(vha, mcp);
  3548. if (rval != QLA_SUCCESS) {
  3549. ql_dbg(ql_dbg_mbx, vha, 0x110a,
  3550. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3551. } else {
  3552. /* Copy all bits to preserve original value */
  3553. memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
  3554. ql_dbg(ql_dbg_mbx, vha, 0x110b, "Done %s.\n", __func__);
  3555. }
  3556. return rval;
  3557. }
  3558. int
  3559. qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3560. {
  3561. int rval;
  3562. mbx_cmd_t mc;
  3563. mbx_cmd_t *mcp = &mc;
  3564. ql_dbg(ql_dbg_mbx, vha, 0x110c, "Entered %s.\n", __func__);
  3565. mcp->mb[0] = MBC_SET_PORT_CONFIG;
  3566. /* Copy all bits to preserve original setting */
  3567. memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
  3568. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3569. mcp->in_mb = MBX_0;
  3570. mcp->tov = MBX_TOV_SECONDS;
  3571. mcp->flags = 0;
  3572. rval = qla2x00_mailbox_command(vha, mcp);
  3573. if (rval != QLA_SUCCESS) {
  3574. ql_dbg(ql_dbg_mbx, vha, 0x110d,
  3575. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3576. } else
  3577. ql_dbg(ql_dbg_mbx, vha, 0x110e, "Done %s.\n", __func__);
  3578. return rval;
  3579. }
  3580. int
  3581. qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
  3582. uint16_t *mb)
  3583. {
  3584. int rval;
  3585. mbx_cmd_t mc;
  3586. mbx_cmd_t *mcp = &mc;
  3587. struct qla_hw_data *ha = vha->hw;
  3588. ql_dbg(ql_dbg_mbx, vha, 0x110f, "Entered %s.\n", __func__);
  3589. if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
  3590. return QLA_FUNCTION_FAILED;
  3591. mcp->mb[0] = MBC_PORT_PARAMS;
  3592. mcp->mb[1] = loop_id;
  3593. if (ha->flags.fcp_prio_enabled)
  3594. mcp->mb[2] = BIT_1;
  3595. else
  3596. mcp->mb[2] = BIT_2;
  3597. mcp->mb[4] = priority & 0xf;
  3598. mcp->mb[9] = vha->vp_idx;
  3599. mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3600. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  3601. mcp->tov = 30;
  3602. mcp->flags = 0;
  3603. rval = qla2x00_mailbox_command(vha, mcp);
  3604. if (mb != NULL) {
  3605. mb[0] = mcp->mb[0];
  3606. mb[1] = mcp->mb[1];
  3607. mb[3] = mcp->mb[3];
  3608. mb[4] = mcp->mb[4];
  3609. }
  3610. if (rval != QLA_SUCCESS) {
  3611. ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
  3612. } else {
  3613. ql_dbg(ql_dbg_mbx, vha, 0x10cc, "Done %s.\n", __func__);
  3614. }
  3615. return rval;
  3616. }
  3617. int
  3618. qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp, uint16_t *frac)
  3619. {
  3620. int rval;
  3621. uint8_t byte;
  3622. struct qla_hw_data *ha = vha->hw;
  3623. ql_dbg(ql_dbg_mbx, vha, 0x10ca, "Entered %s.\n", __func__);
  3624. /* Integer part */
  3625. rval = qla2x00_read_sfp(vha, 0, &byte, 0x98, 0x01, 1, BIT_13|BIT_0);
  3626. if (rval != QLA_SUCCESS) {
  3627. ql_dbg(ql_dbg_mbx, vha, 0x10c9, "Failed=%x.\n", rval);
  3628. ha->flags.thermal_supported = 0;
  3629. goto fail;
  3630. }
  3631. *temp = byte;
  3632. /* Fraction part */
  3633. rval = qla2x00_read_sfp(vha, 0, &byte, 0x98, 0x10, 1, BIT_13|BIT_0);
  3634. if (rval != QLA_SUCCESS) {
  3635. ql_dbg(ql_dbg_mbx, vha, 0x1019, "Failed=%x.\n", rval);
  3636. ha->flags.thermal_supported = 0;
  3637. goto fail;
  3638. }
  3639. *frac = (byte >> 6) * 25;
  3640. ql_dbg(ql_dbg_mbx, vha, 0x1018, "Done %s.\n", __func__);
  3641. fail:
  3642. return rval;
  3643. }
  3644. int
  3645. qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
  3646. {
  3647. int rval;
  3648. struct qla_hw_data *ha = vha->hw;
  3649. mbx_cmd_t mc;
  3650. mbx_cmd_t *mcp = &mc;
  3651. ql_dbg(ql_dbg_mbx, vha, 0x1017, "Entered %s.\n", __func__);
  3652. if (!IS_FWI2_CAPABLE(ha))
  3653. return QLA_FUNCTION_FAILED;
  3654. memset(mcp, 0, sizeof(mbx_cmd_t));
  3655. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  3656. mcp->mb[1] = 1;
  3657. mcp->out_mb = MBX_1|MBX_0;
  3658. mcp->in_mb = MBX_0;
  3659. mcp->tov = 30;
  3660. mcp->flags = 0;
  3661. rval = qla2x00_mailbox_command(vha, mcp);
  3662. if (rval != QLA_SUCCESS) {
  3663. ql_dbg(ql_dbg_mbx, vha, 0x1016,
  3664. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3665. } else {
  3666. ql_dbg(ql_dbg_mbx, vha, 0x100e, "Done %s.\n", __func__);
  3667. }
  3668. return rval;
  3669. }
  3670. int
  3671. qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
  3672. {
  3673. int rval;
  3674. struct qla_hw_data *ha = vha->hw;
  3675. mbx_cmd_t mc;
  3676. mbx_cmd_t *mcp = &mc;
  3677. ql_dbg(ql_dbg_mbx, vha, 0x100d, "Entered %s.\n", __func__);
  3678. if (!IS_QLA82XX(ha))
  3679. return QLA_FUNCTION_FAILED;
  3680. memset(mcp, 0, sizeof(mbx_cmd_t));
  3681. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  3682. mcp->mb[1] = 0;
  3683. mcp->out_mb = MBX_1|MBX_0;
  3684. mcp->in_mb = MBX_0;
  3685. mcp->tov = 30;
  3686. mcp->flags = 0;
  3687. rval = qla2x00_mailbox_command(vha, mcp);
  3688. if (rval != QLA_SUCCESS) {
  3689. ql_dbg(ql_dbg_mbx, vha, 0x100c,
  3690. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3691. } else {
  3692. ql_dbg(ql_dbg_mbx, vha, 0x100b, "Done %s.\n", __func__);
  3693. }
  3694. return rval;
  3695. }
  3696. int
  3697. qla82xx_md_get_template_size(scsi_qla_host_t *vha)
  3698. {
  3699. struct qla_hw_data *ha = vha->hw;
  3700. mbx_cmd_t mc;
  3701. mbx_cmd_t *mcp = &mc;
  3702. int rval = QLA_FUNCTION_FAILED;
  3703. ql_dbg(ql_dbg_mbx, vha, 0x111f, "Entered %s.\n", __func__);
  3704. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3705. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3706. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3707. mcp->mb[2] = LSW(RQST_TMPLT_SIZE);
  3708. mcp->mb[3] = MSW(RQST_TMPLT_SIZE);
  3709. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  3710. mcp->in_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
  3711. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3712. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3713. mcp->tov = MBX_TOV_SECONDS;
  3714. rval = qla2x00_mailbox_command(vha, mcp);
  3715. /* Always copy back return mailbox values. */
  3716. if (rval != QLA_SUCCESS) {
  3717. ql_dbg(ql_dbg_mbx, vha, 0x1120,
  3718. "mailbox command FAILED=0x%x, subcode=%x.\n",
  3719. (mcp->mb[1] << 16) | mcp->mb[0],
  3720. (mcp->mb[3] << 16) | mcp->mb[2]);
  3721. } else {
  3722. ql_dbg(ql_dbg_mbx, vha, 0x1121, "Done %s.\n", __func__);
  3723. ha->md_template_size = ((mcp->mb[3] << 16) | mcp->mb[2]);
  3724. if (!ha->md_template_size) {
  3725. ql_dbg(ql_dbg_mbx, vha, 0x1122,
  3726. "Null template size obtained.\n");
  3727. rval = QLA_FUNCTION_FAILED;
  3728. }
  3729. }
  3730. return rval;
  3731. }
  3732. int
  3733. qla82xx_md_get_template(scsi_qla_host_t *vha)
  3734. {
  3735. struct qla_hw_data *ha = vha->hw;
  3736. mbx_cmd_t mc;
  3737. mbx_cmd_t *mcp = &mc;
  3738. int rval = QLA_FUNCTION_FAILED;
  3739. ql_dbg(ql_dbg_mbx, vha, 0x1123, "Entered %s.\n", __func__);
  3740. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  3741. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  3742. if (!ha->md_tmplt_hdr) {
  3743. ql_log(ql_log_warn, vha, 0x1124,
  3744. "Unable to allocate memory for Minidump template.\n");
  3745. return rval;
  3746. }
  3747. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3748. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3749. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3750. mcp->mb[2] = LSW(RQST_TMPLT);
  3751. mcp->mb[3] = MSW(RQST_TMPLT);
  3752. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma));
  3753. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma));
  3754. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma));
  3755. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma));
  3756. mcp->mb[8] = LSW(ha->md_template_size);
  3757. mcp->mb[9] = MSW(ha->md_template_size);
  3758. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3759. mcp->tov = MBX_TOV_SECONDS;
  3760. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  3761. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3762. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  3763. rval = qla2x00_mailbox_command(vha, mcp);
  3764. if (rval != QLA_SUCCESS) {
  3765. ql_dbg(ql_dbg_mbx, vha, 0x1125,
  3766. "mailbox command FAILED=0x%x, subcode=%x.\n",
  3767. ((mcp->mb[1] << 16) | mcp->mb[0]),
  3768. ((mcp->mb[3] << 16) | mcp->mb[2]));
  3769. } else
  3770. ql_dbg(ql_dbg_mbx, vha, 0x1126, "Done %s.\n", __func__);
  3771. return rval;
  3772. }
  3773. int
  3774. qla81xx_set_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  3775. {
  3776. int rval;
  3777. struct qla_hw_data *ha = vha->hw;
  3778. mbx_cmd_t mc;
  3779. mbx_cmd_t *mcp = &mc;
  3780. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  3781. return QLA_FUNCTION_FAILED;
  3782. ql_dbg(ql_dbg_mbx, vha, 0x1133, "Entered %s.\n", __func__);
  3783. memset(mcp, 0, sizeof(mbx_cmd_t));
  3784. mcp->mb[0] = MBC_SET_LED_CONFIG;
  3785. mcp->mb[1] = led_cfg[0];
  3786. mcp->mb[2] = led_cfg[1];
  3787. if (IS_QLA8031(ha)) {
  3788. mcp->mb[3] = led_cfg[2];
  3789. mcp->mb[4] = led_cfg[3];
  3790. mcp->mb[5] = led_cfg[4];
  3791. mcp->mb[6] = led_cfg[5];
  3792. }
  3793. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  3794. if (IS_QLA8031(ha))
  3795. mcp->out_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  3796. mcp->in_mb = MBX_0;
  3797. mcp->tov = 30;
  3798. mcp->flags = 0;
  3799. rval = qla2x00_mailbox_command(vha, mcp);
  3800. if (rval != QLA_SUCCESS) {
  3801. ql_dbg(ql_dbg_mbx, vha, 0x1134,
  3802. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3803. } else {
  3804. ql_dbg(ql_dbg_mbx, vha, 0x1135, "Done %s.\n", __func__);
  3805. }
  3806. return rval;
  3807. }
  3808. int
  3809. qla81xx_get_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  3810. {
  3811. int rval;
  3812. struct qla_hw_data *ha = vha->hw;
  3813. mbx_cmd_t mc;
  3814. mbx_cmd_t *mcp = &mc;
  3815. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  3816. return QLA_FUNCTION_FAILED;
  3817. ql_dbg(ql_dbg_mbx, vha, 0x1136, "Entered %s.\n", __func__);
  3818. memset(mcp, 0, sizeof(mbx_cmd_t));
  3819. mcp->mb[0] = MBC_GET_LED_CONFIG;
  3820. mcp->out_mb = MBX_0;
  3821. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3822. if (IS_QLA8031(ha))
  3823. mcp->in_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  3824. mcp->tov = 30;
  3825. mcp->flags = 0;
  3826. rval = qla2x00_mailbox_command(vha, mcp);
  3827. if (rval != QLA_SUCCESS) {
  3828. ql_dbg(ql_dbg_mbx, vha, 0x1137,
  3829. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3830. } else {
  3831. led_cfg[0] = mcp->mb[1];
  3832. led_cfg[1] = mcp->mb[2];
  3833. if (IS_QLA8031(ha)) {
  3834. led_cfg[2] = mcp->mb[3];
  3835. led_cfg[3] = mcp->mb[4];
  3836. led_cfg[4] = mcp->mb[5];
  3837. led_cfg[5] = mcp->mb[6];
  3838. }
  3839. ql_dbg(ql_dbg_mbx, vha, 0x1138, "Done %s.\n", __func__);
  3840. }
  3841. return rval;
  3842. }
  3843. int
  3844. qla82xx_mbx_beacon_ctl(scsi_qla_host_t *vha, int enable)
  3845. {
  3846. int rval;
  3847. struct qla_hw_data *ha = vha->hw;
  3848. mbx_cmd_t mc;
  3849. mbx_cmd_t *mcp = &mc;
  3850. if (!IS_QLA82XX(ha))
  3851. return QLA_FUNCTION_FAILED;
  3852. ql_dbg(ql_dbg_mbx, vha, 0x1127,
  3853. "Entered %s.\n", __func__);
  3854. memset(mcp, 0, sizeof(mbx_cmd_t));
  3855. mcp->mb[0] = MBC_SET_LED_CONFIG;
  3856. if (enable)
  3857. mcp->mb[7] = 0xE;
  3858. else
  3859. mcp->mb[7] = 0xD;
  3860. mcp->out_mb = MBX_7|MBX_0;
  3861. mcp->in_mb = MBX_0;
  3862. mcp->tov = MBX_TOV_SECONDS;
  3863. mcp->flags = 0;
  3864. rval = qla2x00_mailbox_command(vha, mcp);
  3865. if (rval != QLA_SUCCESS) {
  3866. ql_dbg(ql_dbg_mbx, vha, 0x1128,
  3867. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3868. } else {
  3869. ql_dbg(ql_dbg_mbx, vha, 0x1129,
  3870. "Done %s.\n", __func__);
  3871. }
  3872. return rval;
  3873. }
  3874. int
  3875. qla83xx_write_remote_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t data)
  3876. {
  3877. int rval;
  3878. struct qla_hw_data *ha = vha->hw;
  3879. mbx_cmd_t mc;
  3880. mbx_cmd_t *mcp = &mc;
  3881. if (!IS_QLA83XX(ha))
  3882. return QLA_FUNCTION_FAILED;
  3883. ql_dbg(ql_dbg_mbx, vha, 0x1130, "Entered %s.\n", __func__);
  3884. mcp->mb[0] = MBC_WRITE_REMOTE_REG;
  3885. mcp->mb[1] = LSW(reg);
  3886. mcp->mb[2] = MSW(reg);
  3887. mcp->mb[3] = LSW(data);
  3888. mcp->mb[4] = MSW(data);
  3889. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3890. mcp->in_mb = MBX_1|MBX_0;
  3891. mcp->tov = MBX_TOV_SECONDS;
  3892. mcp->flags = 0;
  3893. rval = qla2x00_mailbox_command(vha, mcp);
  3894. if (rval != QLA_SUCCESS) {
  3895. ql_dbg(ql_dbg_mbx, vha, 0x1131,
  3896. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3897. } else {
  3898. ql_dbg(ql_dbg_mbx, vha, 0x1132,
  3899. "Done %s.\n", __func__);
  3900. }
  3901. return rval;
  3902. }
  3903. int
  3904. qla2x00_port_logout(scsi_qla_host_t *vha, struct fc_port *fcport)
  3905. {
  3906. int rval;
  3907. struct qla_hw_data *ha = vha->hw;
  3908. mbx_cmd_t mc;
  3909. mbx_cmd_t *mcp = &mc;
  3910. if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
  3911. ql_dbg(ql_dbg_mbx, vha, 0x113b,
  3912. "Implicit LOGO Unsupported.\n");
  3913. return QLA_FUNCTION_FAILED;
  3914. }
  3915. ql_dbg(ql_dbg_mbx, vha, 0x113c, "Done %s.\n", __func__);
  3916. /* Perform Implicit LOGO. */
  3917. mcp->mb[0] = MBC_PORT_LOGOUT;
  3918. mcp->mb[1] = fcport->loop_id;
  3919. mcp->mb[10] = BIT_15;
  3920. mcp->out_mb = MBX_10|MBX_1|MBX_0;
  3921. mcp->in_mb = MBX_0;
  3922. mcp->tov = MBX_TOV_SECONDS;
  3923. mcp->flags = 0;
  3924. rval = qla2x00_mailbox_command(vha, mcp);
  3925. if (rval != QLA_SUCCESS)
  3926. ql_dbg(ql_dbg_mbx, vha, 0x113d,
  3927. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3928. else
  3929. ql_dbg(ql_dbg_mbx, vha, 0x113e, "Done %s.\n", __func__);
  3930. return rval;
  3931. }