synclinkmp.c 148 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659
  1. /*
  2. * $Id: synclinkmp.c,v 4.38 2005/07/15 13:29:44 paulkf Exp $
  3. *
  4. * Device driver for Microgate SyncLink Multiport
  5. * high speed multiprotocol serial adapter.
  6. *
  7. * written by Paul Fulghum for Microgate Corporation
  8. * paulkf@microgate.com
  9. *
  10. * Microgate and SyncLink are trademarks of Microgate Corporation
  11. *
  12. * Derived from serial.c written by Theodore Ts'o and Linus Torvalds
  13. * This code is released under the GNU General Public License (GPL)
  14. *
  15. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  16. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  17. * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  18. * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
  19. * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  20. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  21. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  22. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  23. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  24. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
  25. * OF THE POSSIBILITY OF SUCH DAMAGE.
  26. */
  27. #define VERSION(ver,rel,seq) (((ver)<<16) | ((rel)<<8) | (seq))
  28. #if defined(__i386__)
  29. # define BREAKPOINT() asm(" int $3");
  30. #else
  31. # define BREAKPOINT() { }
  32. #endif
  33. #define MAX_DEVICES 12
  34. #include <linux/config.h>
  35. #include <linux/module.h>
  36. #include <linux/errno.h>
  37. #include <linux/signal.h>
  38. #include <linux/sched.h>
  39. #include <linux/timer.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/pci.h>
  42. #include <linux/tty.h>
  43. #include <linux/tty_flip.h>
  44. #include <linux/serial.h>
  45. #include <linux/major.h>
  46. #include <linux/string.h>
  47. #include <linux/fcntl.h>
  48. #include <linux/ptrace.h>
  49. #include <linux/ioport.h>
  50. #include <linux/mm.h>
  51. #include <linux/slab.h>
  52. #include <linux/netdevice.h>
  53. #include <linux/vmalloc.h>
  54. #include <linux/init.h>
  55. #include <linux/delay.h>
  56. #include <linux/ioctl.h>
  57. #include <asm/system.h>
  58. #include <asm/io.h>
  59. #include <asm/irq.h>
  60. #include <asm/dma.h>
  61. #include <linux/bitops.h>
  62. #include <asm/types.h>
  63. #include <linux/termios.h>
  64. #include <linux/workqueue.h>
  65. #include <linux/hdlc.h>
  66. #ifdef CONFIG_HDLC_MODULE
  67. #define CONFIG_HDLC 1
  68. #endif
  69. #define GET_USER(error,value,addr) error = get_user(value,addr)
  70. #define COPY_FROM_USER(error,dest,src,size) error = copy_from_user(dest,src,size) ? -EFAULT : 0
  71. #define PUT_USER(error,value,addr) error = put_user(value,addr)
  72. #define COPY_TO_USER(error,dest,src,size) error = copy_to_user(dest,src,size) ? -EFAULT : 0
  73. #include <asm/uaccess.h>
  74. #include "linux/synclink.h"
  75. static MGSL_PARAMS default_params = {
  76. MGSL_MODE_HDLC, /* unsigned long mode */
  77. 0, /* unsigned char loopback; */
  78. HDLC_FLAG_UNDERRUN_ABORT15, /* unsigned short flags; */
  79. HDLC_ENCODING_NRZI_SPACE, /* unsigned char encoding; */
  80. 0, /* unsigned long clock_speed; */
  81. 0xff, /* unsigned char addr_filter; */
  82. HDLC_CRC_16_CCITT, /* unsigned short crc_type; */
  83. HDLC_PREAMBLE_LENGTH_8BITS, /* unsigned char preamble_length; */
  84. HDLC_PREAMBLE_PATTERN_NONE, /* unsigned char preamble; */
  85. 9600, /* unsigned long data_rate; */
  86. 8, /* unsigned char data_bits; */
  87. 1, /* unsigned char stop_bits; */
  88. ASYNC_PARITY_NONE /* unsigned char parity; */
  89. };
  90. /* size in bytes of DMA data buffers */
  91. #define SCABUFSIZE 1024
  92. #define SCA_MEM_SIZE 0x40000
  93. #define SCA_BASE_SIZE 512
  94. #define SCA_REG_SIZE 16
  95. #define SCA_MAX_PORTS 4
  96. #define SCAMAXDESC 128
  97. #define BUFFERLISTSIZE 4096
  98. /* SCA-I style DMA buffer descriptor */
  99. typedef struct _SCADESC
  100. {
  101. u16 next; /* lower l6 bits of next descriptor addr */
  102. u16 buf_ptr; /* lower 16 bits of buffer addr */
  103. u8 buf_base; /* upper 8 bits of buffer addr */
  104. u8 pad1;
  105. u16 length; /* length of buffer */
  106. u8 status; /* status of buffer */
  107. u8 pad2;
  108. } SCADESC, *PSCADESC;
  109. typedef struct _SCADESC_EX
  110. {
  111. /* device driver bookkeeping section */
  112. char *virt_addr; /* virtual address of data buffer */
  113. u16 phys_entry; /* lower 16-bits of physical address of this descriptor */
  114. } SCADESC_EX, *PSCADESC_EX;
  115. /* The queue of BH actions to be performed */
  116. #define BH_RECEIVE 1
  117. #define BH_TRANSMIT 2
  118. #define BH_STATUS 4
  119. #define IO_PIN_SHUTDOWN_LIMIT 100
  120. #define RELEVANT_IFLAG(iflag) (iflag & (IGNBRK|BRKINT|IGNPAR|PARMRK|INPCK))
  121. struct _input_signal_events {
  122. int ri_up;
  123. int ri_down;
  124. int dsr_up;
  125. int dsr_down;
  126. int dcd_up;
  127. int dcd_down;
  128. int cts_up;
  129. int cts_down;
  130. };
  131. /*
  132. * Device instance data structure
  133. */
  134. typedef struct _synclinkmp_info {
  135. void *if_ptr; /* General purpose pointer (used by SPPP) */
  136. int magic;
  137. int flags;
  138. int count; /* count of opens */
  139. int line;
  140. unsigned short close_delay;
  141. unsigned short closing_wait; /* time to wait before closing */
  142. struct mgsl_icount icount;
  143. struct tty_struct *tty;
  144. int timeout;
  145. int x_char; /* xon/xoff character */
  146. int blocked_open; /* # of blocked opens */
  147. u16 read_status_mask1; /* break detection (SR1 indications) */
  148. u16 read_status_mask2; /* parity/framing/overun (SR2 indications) */
  149. unsigned char ignore_status_mask1; /* break detection (SR1 indications) */
  150. unsigned char ignore_status_mask2; /* parity/framing/overun (SR2 indications) */
  151. unsigned char *tx_buf;
  152. int tx_put;
  153. int tx_get;
  154. int tx_count;
  155. wait_queue_head_t open_wait;
  156. wait_queue_head_t close_wait;
  157. wait_queue_head_t status_event_wait_q;
  158. wait_queue_head_t event_wait_q;
  159. struct timer_list tx_timer; /* HDLC transmit timeout timer */
  160. struct _synclinkmp_info *next_device; /* device list link */
  161. struct timer_list status_timer; /* input signal status check timer */
  162. spinlock_t lock; /* spinlock for synchronizing with ISR */
  163. struct work_struct task; /* task structure for scheduling bh */
  164. u32 max_frame_size; /* as set by device config */
  165. u32 pending_bh;
  166. int bh_running; /* Protection from multiple */
  167. int isr_overflow;
  168. int bh_requested;
  169. int dcd_chkcount; /* check counts to prevent */
  170. int cts_chkcount; /* too many IRQs if a signal */
  171. int dsr_chkcount; /* is floating */
  172. int ri_chkcount;
  173. char *buffer_list; /* virtual address of Rx & Tx buffer lists */
  174. unsigned long buffer_list_phys;
  175. unsigned int rx_buf_count; /* count of total allocated Rx buffers */
  176. SCADESC *rx_buf_list; /* list of receive buffer entries */
  177. SCADESC_EX rx_buf_list_ex[SCAMAXDESC]; /* list of receive buffer entries */
  178. unsigned int current_rx_buf;
  179. unsigned int tx_buf_count; /* count of total allocated Tx buffers */
  180. SCADESC *tx_buf_list; /* list of transmit buffer entries */
  181. SCADESC_EX tx_buf_list_ex[SCAMAXDESC]; /* list of transmit buffer entries */
  182. unsigned int last_tx_buf;
  183. unsigned char *tmp_rx_buf;
  184. unsigned int tmp_rx_buf_count;
  185. int rx_enabled;
  186. int rx_overflow;
  187. int tx_enabled;
  188. int tx_active;
  189. u32 idle_mode;
  190. unsigned char ie0_value;
  191. unsigned char ie1_value;
  192. unsigned char ie2_value;
  193. unsigned char ctrlreg_value;
  194. unsigned char old_signals;
  195. char device_name[25]; /* device instance name */
  196. int port_count;
  197. int adapter_num;
  198. int port_num;
  199. struct _synclinkmp_info *port_array[SCA_MAX_PORTS];
  200. unsigned int bus_type; /* expansion bus type (ISA,EISA,PCI) */
  201. unsigned int irq_level; /* interrupt level */
  202. unsigned long irq_flags;
  203. int irq_requested; /* nonzero if IRQ requested */
  204. MGSL_PARAMS params; /* communications parameters */
  205. unsigned char serial_signals; /* current serial signal states */
  206. int irq_occurred; /* for diagnostics use */
  207. unsigned int init_error; /* Initialization startup error */
  208. u32 last_mem_alloc;
  209. unsigned char* memory_base; /* shared memory address (PCI only) */
  210. u32 phys_memory_base;
  211. int shared_mem_requested;
  212. unsigned char* sca_base; /* HD64570 SCA Memory address */
  213. u32 phys_sca_base;
  214. u32 sca_offset;
  215. int sca_base_requested;
  216. unsigned char* lcr_base; /* local config registers (PCI only) */
  217. u32 phys_lcr_base;
  218. u32 lcr_offset;
  219. int lcr_mem_requested;
  220. unsigned char* statctrl_base; /* status/control register memory */
  221. u32 phys_statctrl_base;
  222. u32 statctrl_offset;
  223. int sca_statctrl_requested;
  224. u32 misc_ctrl_value;
  225. char flag_buf[MAX_ASYNC_BUFFER_SIZE];
  226. char char_buf[MAX_ASYNC_BUFFER_SIZE];
  227. BOOLEAN drop_rts_on_tx_done;
  228. struct _input_signal_events input_signal_events;
  229. /* SPPP/Cisco HDLC device parts */
  230. int netcount;
  231. int dosyncppp;
  232. spinlock_t netlock;
  233. #ifdef CONFIG_HDLC
  234. struct net_device *netdev;
  235. #endif
  236. } SLMP_INFO;
  237. #define MGSL_MAGIC 0x5401
  238. /*
  239. * define serial signal status change macros
  240. */
  241. #define MISCSTATUS_DCD_LATCHED (SerialSignal_DCD<<8) /* indicates change in DCD */
  242. #define MISCSTATUS_RI_LATCHED (SerialSignal_RI<<8) /* indicates change in RI */
  243. #define MISCSTATUS_CTS_LATCHED (SerialSignal_CTS<<8) /* indicates change in CTS */
  244. #define MISCSTATUS_DSR_LATCHED (SerialSignal_DSR<<8) /* change in DSR */
  245. /* Common Register macros */
  246. #define LPR 0x00
  247. #define PABR0 0x02
  248. #define PABR1 0x03
  249. #define WCRL 0x04
  250. #define WCRM 0x05
  251. #define WCRH 0x06
  252. #define DPCR 0x08
  253. #define DMER 0x09
  254. #define ISR0 0x10
  255. #define ISR1 0x11
  256. #define ISR2 0x12
  257. #define IER0 0x14
  258. #define IER1 0x15
  259. #define IER2 0x16
  260. #define ITCR 0x18
  261. #define INTVR 0x1a
  262. #define IMVR 0x1c
  263. /* MSCI Register macros */
  264. #define TRB 0x20
  265. #define TRBL 0x20
  266. #define TRBH 0x21
  267. #define SR0 0x22
  268. #define SR1 0x23
  269. #define SR2 0x24
  270. #define SR3 0x25
  271. #define FST 0x26
  272. #define IE0 0x28
  273. #define IE1 0x29
  274. #define IE2 0x2a
  275. #define FIE 0x2b
  276. #define CMD 0x2c
  277. #define MD0 0x2e
  278. #define MD1 0x2f
  279. #define MD2 0x30
  280. #define CTL 0x31
  281. #define SA0 0x32
  282. #define SA1 0x33
  283. #define IDL 0x34
  284. #define TMC 0x35
  285. #define RXS 0x36
  286. #define TXS 0x37
  287. #define TRC0 0x38
  288. #define TRC1 0x39
  289. #define RRC 0x3a
  290. #define CST0 0x3c
  291. #define CST1 0x3d
  292. /* Timer Register Macros */
  293. #define TCNT 0x60
  294. #define TCNTL 0x60
  295. #define TCNTH 0x61
  296. #define TCONR 0x62
  297. #define TCONRL 0x62
  298. #define TCONRH 0x63
  299. #define TMCS 0x64
  300. #define TEPR 0x65
  301. /* DMA Controller Register macros */
  302. #define DARL 0x80
  303. #define DARH 0x81
  304. #define DARB 0x82
  305. #define BAR 0x80
  306. #define BARL 0x80
  307. #define BARH 0x81
  308. #define BARB 0x82
  309. #define SAR 0x84
  310. #define SARL 0x84
  311. #define SARH 0x85
  312. #define SARB 0x86
  313. #define CPB 0x86
  314. #define CDA 0x88
  315. #define CDAL 0x88
  316. #define CDAH 0x89
  317. #define EDA 0x8a
  318. #define EDAL 0x8a
  319. #define EDAH 0x8b
  320. #define BFL 0x8c
  321. #define BFLL 0x8c
  322. #define BFLH 0x8d
  323. #define BCR 0x8e
  324. #define BCRL 0x8e
  325. #define BCRH 0x8f
  326. #define DSR 0x90
  327. #define DMR 0x91
  328. #define FCT 0x93
  329. #define DIR 0x94
  330. #define DCMD 0x95
  331. /* combine with timer or DMA register address */
  332. #define TIMER0 0x00
  333. #define TIMER1 0x08
  334. #define TIMER2 0x10
  335. #define TIMER3 0x18
  336. #define RXDMA 0x00
  337. #define TXDMA 0x20
  338. /* SCA Command Codes */
  339. #define NOOP 0x00
  340. #define TXRESET 0x01
  341. #define TXENABLE 0x02
  342. #define TXDISABLE 0x03
  343. #define TXCRCINIT 0x04
  344. #define TXCRCEXCL 0x05
  345. #define TXEOM 0x06
  346. #define TXABORT 0x07
  347. #define MPON 0x08
  348. #define TXBUFCLR 0x09
  349. #define RXRESET 0x11
  350. #define RXENABLE 0x12
  351. #define RXDISABLE 0x13
  352. #define RXCRCINIT 0x14
  353. #define RXREJECT 0x15
  354. #define SEARCHMP 0x16
  355. #define RXCRCEXCL 0x17
  356. #define RXCRCCALC 0x18
  357. #define CHRESET 0x21
  358. #define HUNT 0x31
  359. /* DMA command codes */
  360. #define SWABORT 0x01
  361. #define FEICLEAR 0x02
  362. /* IE0 */
  363. #define TXINTE BIT7
  364. #define RXINTE BIT6
  365. #define TXRDYE BIT1
  366. #define RXRDYE BIT0
  367. /* IE1 & SR1 */
  368. #define UDRN BIT7
  369. #define IDLE BIT6
  370. #define SYNCD BIT4
  371. #define FLGD BIT4
  372. #define CCTS BIT3
  373. #define CDCD BIT2
  374. #define BRKD BIT1
  375. #define ABTD BIT1
  376. #define GAPD BIT1
  377. #define BRKE BIT0
  378. #define IDLD BIT0
  379. /* IE2 & SR2 */
  380. #define EOM BIT7
  381. #define PMP BIT6
  382. #define SHRT BIT6
  383. #define PE BIT5
  384. #define ABT BIT5
  385. #define FRME BIT4
  386. #define RBIT BIT4
  387. #define OVRN BIT3
  388. #define CRCE BIT2
  389. /*
  390. * Global linked list of SyncLink devices
  391. */
  392. static SLMP_INFO *synclinkmp_device_list = NULL;
  393. static int synclinkmp_adapter_count = -1;
  394. static int synclinkmp_device_count = 0;
  395. /*
  396. * Set this param to non-zero to load eax with the
  397. * .text section address and breakpoint on module load.
  398. * This is useful for use with gdb and add-symbol-file command.
  399. */
  400. static int break_on_load=0;
  401. /*
  402. * Driver major number, defaults to zero to get auto
  403. * assigned major number. May be forced as module parameter.
  404. */
  405. static int ttymajor=0;
  406. /*
  407. * Array of user specified options for ISA adapters.
  408. */
  409. static int debug_level = 0;
  410. static int maxframe[MAX_DEVICES] = {0,};
  411. static int dosyncppp[MAX_DEVICES] = {0,};
  412. module_param(break_on_load, bool, 0);
  413. module_param(ttymajor, int, 0);
  414. module_param(debug_level, int, 0);
  415. module_param_array(maxframe, int, NULL, 0);
  416. module_param_array(dosyncppp, int, NULL, 0);
  417. static char *driver_name = "SyncLink MultiPort driver";
  418. static char *driver_version = "$Revision: 4.38 $";
  419. static int synclinkmp_init_one(struct pci_dev *dev,const struct pci_device_id *ent);
  420. static void synclinkmp_remove_one(struct pci_dev *dev);
  421. static struct pci_device_id synclinkmp_pci_tbl[] = {
  422. { PCI_VENDOR_ID_MICROGATE, PCI_DEVICE_ID_MICROGATE_SCA, PCI_ANY_ID, PCI_ANY_ID, },
  423. { 0, }, /* terminate list */
  424. };
  425. MODULE_DEVICE_TABLE(pci, synclinkmp_pci_tbl);
  426. MODULE_LICENSE("GPL");
  427. static struct pci_driver synclinkmp_pci_driver = {
  428. .name = "synclinkmp",
  429. .id_table = synclinkmp_pci_tbl,
  430. .probe = synclinkmp_init_one,
  431. .remove = __devexit_p(synclinkmp_remove_one),
  432. };
  433. static struct tty_driver *serial_driver;
  434. /* number of characters left in xmit buffer before we ask for more */
  435. #define WAKEUP_CHARS 256
  436. /* tty callbacks */
  437. static int open(struct tty_struct *tty, struct file * filp);
  438. static void close(struct tty_struct *tty, struct file * filp);
  439. static void hangup(struct tty_struct *tty);
  440. static void set_termios(struct tty_struct *tty, struct termios *old_termios);
  441. static int write(struct tty_struct *tty, const unsigned char *buf, int count);
  442. static void put_char(struct tty_struct *tty, unsigned char ch);
  443. static void send_xchar(struct tty_struct *tty, char ch);
  444. static void wait_until_sent(struct tty_struct *tty, int timeout);
  445. static int write_room(struct tty_struct *tty);
  446. static void flush_chars(struct tty_struct *tty);
  447. static void flush_buffer(struct tty_struct *tty);
  448. static void tx_hold(struct tty_struct *tty);
  449. static void tx_release(struct tty_struct *tty);
  450. static int ioctl(struct tty_struct *tty, struct file *file, unsigned int cmd, unsigned long arg);
  451. static int read_proc(char *page, char **start, off_t off, int count,int *eof, void *data);
  452. static int chars_in_buffer(struct tty_struct *tty);
  453. static void throttle(struct tty_struct * tty);
  454. static void unthrottle(struct tty_struct * tty);
  455. static void set_break(struct tty_struct *tty, int break_state);
  456. #ifdef CONFIG_HDLC
  457. #define dev_to_port(D) (dev_to_hdlc(D)->priv)
  458. static void hdlcdev_tx_done(SLMP_INFO *info);
  459. static void hdlcdev_rx(SLMP_INFO *info, char *buf, int size);
  460. static int hdlcdev_init(SLMP_INFO *info);
  461. static void hdlcdev_exit(SLMP_INFO *info);
  462. #endif
  463. /* ioctl handlers */
  464. static int get_stats(SLMP_INFO *info, struct mgsl_icount __user *user_icount);
  465. static int get_params(SLMP_INFO *info, MGSL_PARAMS __user *params);
  466. static int set_params(SLMP_INFO *info, MGSL_PARAMS __user *params);
  467. static int get_txidle(SLMP_INFO *info, int __user *idle_mode);
  468. static int set_txidle(SLMP_INFO *info, int idle_mode);
  469. static int tx_enable(SLMP_INFO *info, int enable);
  470. static int tx_abort(SLMP_INFO *info);
  471. static int rx_enable(SLMP_INFO *info, int enable);
  472. static int modem_input_wait(SLMP_INFO *info,int arg);
  473. static int wait_mgsl_event(SLMP_INFO *info, int __user *mask_ptr);
  474. static int tiocmget(struct tty_struct *tty, struct file *file);
  475. static int tiocmset(struct tty_struct *tty, struct file *file,
  476. unsigned int set, unsigned int clear);
  477. static void set_break(struct tty_struct *tty, int break_state);
  478. static void add_device(SLMP_INFO *info);
  479. static void device_init(int adapter_num, struct pci_dev *pdev);
  480. static int claim_resources(SLMP_INFO *info);
  481. static void release_resources(SLMP_INFO *info);
  482. static int startup(SLMP_INFO *info);
  483. static int block_til_ready(struct tty_struct *tty, struct file * filp,SLMP_INFO *info);
  484. static void shutdown(SLMP_INFO *info);
  485. static void program_hw(SLMP_INFO *info);
  486. static void change_params(SLMP_INFO *info);
  487. static int init_adapter(SLMP_INFO *info);
  488. static int register_test(SLMP_INFO *info);
  489. static int irq_test(SLMP_INFO *info);
  490. static int loopback_test(SLMP_INFO *info);
  491. static int adapter_test(SLMP_INFO *info);
  492. static int memory_test(SLMP_INFO *info);
  493. static void reset_adapter(SLMP_INFO *info);
  494. static void reset_port(SLMP_INFO *info);
  495. static void async_mode(SLMP_INFO *info);
  496. static void hdlc_mode(SLMP_INFO *info);
  497. static void rx_stop(SLMP_INFO *info);
  498. static void rx_start(SLMP_INFO *info);
  499. static void rx_reset_buffers(SLMP_INFO *info);
  500. static void rx_free_frame_buffers(SLMP_INFO *info, unsigned int first, unsigned int last);
  501. static int rx_get_frame(SLMP_INFO *info);
  502. static void tx_start(SLMP_INFO *info);
  503. static void tx_stop(SLMP_INFO *info);
  504. static void tx_load_fifo(SLMP_INFO *info);
  505. static void tx_set_idle(SLMP_INFO *info);
  506. static void tx_load_dma_buffer(SLMP_INFO *info, const char *buf, unsigned int count);
  507. static void get_signals(SLMP_INFO *info);
  508. static void set_signals(SLMP_INFO *info);
  509. static void enable_loopback(SLMP_INFO *info, int enable);
  510. static void set_rate(SLMP_INFO *info, u32 data_rate);
  511. static int bh_action(SLMP_INFO *info);
  512. static void bh_handler(void* Context);
  513. static void bh_receive(SLMP_INFO *info);
  514. static void bh_transmit(SLMP_INFO *info);
  515. static void bh_status(SLMP_INFO *info);
  516. static void isr_timer(SLMP_INFO *info);
  517. static void isr_rxint(SLMP_INFO *info);
  518. static void isr_rxrdy(SLMP_INFO *info);
  519. static void isr_txint(SLMP_INFO *info);
  520. static void isr_txrdy(SLMP_INFO *info);
  521. static void isr_rxdmaok(SLMP_INFO *info);
  522. static void isr_rxdmaerror(SLMP_INFO *info);
  523. static void isr_txdmaok(SLMP_INFO *info);
  524. static void isr_txdmaerror(SLMP_INFO *info);
  525. static void isr_io_pin(SLMP_INFO *info, u16 status);
  526. static int alloc_dma_bufs(SLMP_INFO *info);
  527. static void free_dma_bufs(SLMP_INFO *info);
  528. static int alloc_buf_list(SLMP_INFO *info);
  529. static int alloc_frame_bufs(SLMP_INFO *info, SCADESC *list, SCADESC_EX *list_ex,int count);
  530. static int alloc_tmp_rx_buf(SLMP_INFO *info);
  531. static void free_tmp_rx_buf(SLMP_INFO *info);
  532. static void load_pci_memory(SLMP_INFO *info, char* dest, const char* src, unsigned short count);
  533. static void trace_block(SLMP_INFO *info, const char* data, int count, int xmit);
  534. static void tx_timeout(unsigned long context);
  535. static void status_timeout(unsigned long context);
  536. static unsigned char read_reg(SLMP_INFO *info, unsigned char addr);
  537. static void write_reg(SLMP_INFO *info, unsigned char addr, unsigned char val);
  538. static u16 read_reg16(SLMP_INFO *info, unsigned char addr);
  539. static void write_reg16(SLMP_INFO *info, unsigned char addr, u16 val);
  540. static unsigned char read_status_reg(SLMP_INFO * info);
  541. static void write_control_reg(SLMP_INFO * info);
  542. static unsigned char rx_active_fifo_level = 16; // rx request FIFO activation level in bytes
  543. static unsigned char tx_active_fifo_level = 16; // tx request FIFO activation level in bytes
  544. static unsigned char tx_negate_fifo_level = 32; // tx request FIFO negation level in bytes
  545. static u32 misc_ctrl_value = 0x007e4040;
  546. static u32 lcr1_brdr_value = 0x00800029;
  547. static u32 read_ahead_count = 8;
  548. /* DPCR, DMA Priority Control
  549. *
  550. * 07..05 Not used, must be 0
  551. * 04 BRC, bus release condition: 0=all transfers complete
  552. * 1=release after 1 xfer on all channels
  553. * 03 CCC, channel change condition: 0=every cycle
  554. * 1=after each channel completes all xfers
  555. * 02..00 PR<2..0>, priority 100=round robin
  556. *
  557. * 00000100 = 0x00
  558. */
  559. static unsigned char dma_priority = 0x04;
  560. // Number of bytes that can be written to shared RAM
  561. // in a single write operation
  562. static u32 sca_pci_load_interval = 64;
  563. /*
  564. * 1st function defined in .text section. Calling this function in
  565. * init_module() followed by a breakpoint allows a remote debugger
  566. * (gdb) to get the .text address for the add-symbol-file command.
  567. * This allows remote debugging of dynamically loadable modules.
  568. */
  569. static void* synclinkmp_get_text_ptr(void);
  570. static void* synclinkmp_get_text_ptr(void) {return synclinkmp_get_text_ptr;}
  571. static inline int sanity_check(SLMP_INFO *info,
  572. char *name, const char *routine)
  573. {
  574. #ifdef SANITY_CHECK
  575. static const char *badmagic =
  576. "Warning: bad magic number for synclinkmp_struct (%s) in %s\n";
  577. static const char *badinfo =
  578. "Warning: null synclinkmp_struct for (%s) in %s\n";
  579. if (!info) {
  580. printk(badinfo, name, routine);
  581. return 1;
  582. }
  583. if (info->magic != MGSL_MAGIC) {
  584. printk(badmagic, name, routine);
  585. return 1;
  586. }
  587. #else
  588. if (!info)
  589. return 1;
  590. #endif
  591. return 0;
  592. }
  593. /**
  594. * line discipline callback wrappers
  595. *
  596. * The wrappers maintain line discipline references
  597. * while calling into the line discipline.
  598. *
  599. * ldisc_receive_buf - pass receive data to line discipline
  600. */
  601. static void ldisc_receive_buf(struct tty_struct *tty,
  602. const __u8 *data, char *flags, int count)
  603. {
  604. struct tty_ldisc *ld;
  605. if (!tty)
  606. return;
  607. ld = tty_ldisc_ref(tty);
  608. if (ld) {
  609. if (ld->receive_buf)
  610. ld->receive_buf(tty, data, flags, count);
  611. tty_ldisc_deref(ld);
  612. }
  613. }
  614. /* tty callbacks */
  615. /* Called when a port is opened. Init and enable port.
  616. */
  617. static int open(struct tty_struct *tty, struct file *filp)
  618. {
  619. SLMP_INFO *info;
  620. int retval, line;
  621. unsigned long flags;
  622. line = tty->index;
  623. if ((line < 0) || (line >= synclinkmp_device_count)) {
  624. printk("%s(%d): open with invalid line #%d.\n",
  625. __FILE__,__LINE__,line);
  626. return -ENODEV;
  627. }
  628. info = synclinkmp_device_list;
  629. while(info && info->line != line)
  630. info = info->next_device;
  631. if (sanity_check(info, tty->name, "open"))
  632. return -ENODEV;
  633. if ( info->init_error ) {
  634. printk("%s(%d):%s device is not allocated, init error=%d\n",
  635. __FILE__,__LINE__,info->device_name,info->init_error);
  636. return -ENODEV;
  637. }
  638. tty->driver_data = info;
  639. info->tty = tty;
  640. if (debug_level >= DEBUG_LEVEL_INFO)
  641. printk("%s(%d):%s open(), old ref count = %d\n",
  642. __FILE__,__LINE__,tty->driver->name, info->count);
  643. /* If port is closing, signal caller to try again */
  644. if (tty_hung_up_p(filp) || info->flags & ASYNC_CLOSING){
  645. if (info->flags & ASYNC_CLOSING)
  646. interruptible_sleep_on(&info->close_wait);
  647. retval = ((info->flags & ASYNC_HUP_NOTIFY) ?
  648. -EAGAIN : -ERESTARTSYS);
  649. goto cleanup;
  650. }
  651. info->tty->low_latency = (info->flags & ASYNC_LOW_LATENCY) ? 1 : 0;
  652. spin_lock_irqsave(&info->netlock, flags);
  653. if (info->netcount) {
  654. retval = -EBUSY;
  655. spin_unlock_irqrestore(&info->netlock, flags);
  656. goto cleanup;
  657. }
  658. info->count++;
  659. spin_unlock_irqrestore(&info->netlock, flags);
  660. if (info->count == 1) {
  661. /* 1st open on this device, init hardware */
  662. retval = startup(info);
  663. if (retval < 0)
  664. goto cleanup;
  665. }
  666. retval = block_til_ready(tty, filp, info);
  667. if (retval) {
  668. if (debug_level >= DEBUG_LEVEL_INFO)
  669. printk("%s(%d):%s block_til_ready() returned %d\n",
  670. __FILE__,__LINE__, info->device_name, retval);
  671. goto cleanup;
  672. }
  673. if (debug_level >= DEBUG_LEVEL_INFO)
  674. printk("%s(%d):%s open() success\n",
  675. __FILE__,__LINE__, info->device_name);
  676. retval = 0;
  677. cleanup:
  678. if (retval) {
  679. if (tty->count == 1)
  680. info->tty = NULL; /* tty layer will release tty struct */
  681. if(info->count)
  682. info->count--;
  683. }
  684. return retval;
  685. }
  686. /* Called when port is closed. Wait for remaining data to be
  687. * sent. Disable port and free resources.
  688. */
  689. static void close(struct tty_struct *tty, struct file *filp)
  690. {
  691. SLMP_INFO * info = (SLMP_INFO *)tty->driver_data;
  692. if (sanity_check(info, tty->name, "close"))
  693. return;
  694. if (debug_level >= DEBUG_LEVEL_INFO)
  695. printk("%s(%d):%s close() entry, count=%d\n",
  696. __FILE__,__LINE__, info->device_name, info->count);
  697. if (!info->count)
  698. return;
  699. if (tty_hung_up_p(filp))
  700. goto cleanup;
  701. if ((tty->count == 1) && (info->count != 1)) {
  702. /*
  703. * tty->count is 1 and the tty structure will be freed.
  704. * info->count should be one in this case.
  705. * if it's not, correct it so that the port is shutdown.
  706. */
  707. printk("%s(%d):%s close: bad refcount; tty->count is 1, "
  708. "info->count is %d\n",
  709. __FILE__,__LINE__, info->device_name, info->count);
  710. info->count = 1;
  711. }
  712. info->count--;
  713. /* if at least one open remaining, leave hardware active */
  714. if (info->count)
  715. goto cleanup;
  716. info->flags |= ASYNC_CLOSING;
  717. /* set tty->closing to notify line discipline to
  718. * only process XON/XOFF characters. Only the N_TTY
  719. * discipline appears to use this (ppp does not).
  720. */
  721. tty->closing = 1;
  722. /* wait for transmit data to clear all layers */
  723. if (info->closing_wait != ASYNC_CLOSING_WAIT_NONE) {
  724. if (debug_level >= DEBUG_LEVEL_INFO)
  725. printk("%s(%d):%s close() calling tty_wait_until_sent\n",
  726. __FILE__,__LINE__, info->device_name );
  727. tty_wait_until_sent(tty, info->closing_wait);
  728. }
  729. if (info->flags & ASYNC_INITIALIZED)
  730. wait_until_sent(tty, info->timeout);
  731. if (tty->driver->flush_buffer)
  732. tty->driver->flush_buffer(tty);
  733. tty_ldisc_flush(tty);
  734. shutdown(info);
  735. tty->closing = 0;
  736. info->tty = NULL;
  737. if (info->blocked_open) {
  738. if (info->close_delay) {
  739. msleep_interruptible(jiffies_to_msecs(info->close_delay));
  740. }
  741. wake_up_interruptible(&info->open_wait);
  742. }
  743. info->flags &= ~(ASYNC_NORMAL_ACTIVE|ASYNC_CLOSING);
  744. wake_up_interruptible(&info->close_wait);
  745. cleanup:
  746. if (debug_level >= DEBUG_LEVEL_INFO)
  747. printk("%s(%d):%s close() exit, count=%d\n", __FILE__,__LINE__,
  748. tty->driver->name, info->count);
  749. }
  750. /* Called by tty_hangup() when a hangup is signaled.
  751. * This is the same as closing all open descriptors for the port.
  752. */
  753. static void hangup(struct tty_struct *tty)
  754. {
  755. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  756. if (debug_level >= DEBUG_LEVEL_INFO)
  757. printk("%s(%d):%s hangup()\n",
  758. __FILE__,__LINE__, info->device_name );
  759. if (sanity_check(info, tty->name, "hangup"))
  760. return;
  761. flush_buffer(tty);
  762. shutdown(info);
  763. info->count = 0;
  764. info->flags &= ~ASYNC_NORMAL_ACTIVE;
  765. info->tty = NULL;
  766. wake_up_interruptible(&info->open_wait);
  767. }
  768. /* Set new termios settings
  769. */
  770. static void set_termios(struct tty_struct *tty, struct termios *old_termios)
  771. {
  772. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  773. unsigned long flags;
  774. if (debug_level >= DEBUG_LEVEL_INFO)
  775. printk("%s(%d):%s set_termios()\n", __FILE__,__LINE__,
  776. tty->driver->name );
  777. /* just return if nothing has changed */
  778. if ((tty->termios->c_cflag == old_termios->c_cflag)
  779. && (RELEVANT_IFLAG(tty->termios->c_iflag)
  780. == RELEVANT_IFLAG(old_termios->c_iflag)))
  781. return;
  782. change_params(info);
  783. /* Handle transition to B0 status */
  784. if (old_termios->c_cflag & CBAUD &&
  785. !(tty->termios->c_cflag & CBAUD)) {
  786. info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
  787. spin_lock_irqsave(&info->lock,flags);
  788. set_signals(info);
  789. spin_unlock_irqrestore(&info->lock,flags);
  790. }
  791. /* Handle transition away from B0 status */
  792. if (!(old_termios->c_cflag & CBAUD) &&
  793. tty->termios->c_cflag & CBAUD) {
  794. info->serial_signals |= SerialSignal_DTR;
  795. if (!(tty->termios->c_cflag & CRTSCTS) ||
  796. !test_bit(TTY_THROTTLED, &tty->flags)) {
  797. info->serial_signals |= SerialSignal_RTS;
  798. }
  799. spin_lock_irqsave(&info->lock,flags);
  800. set_signals(info);
  801. spin_unlock_irqrestore(&info->lock,flags);
  802. }
  803. /* Handle turning off CRTSCTS */
  804. if (old_termios->c_cflag & CRTSCTS &&
  805. !(tty->termios->c_cflag & CRTSCTS)) {
  806. tty->hw_stopped = 0;
  807. tx_release(tty);
  808. }
  809. }
  810. /* Send a block of data
  811. *
  812. * Arguments:
  813. *
  814. * tty pointer to tty information structure
  815. * buf pointer to buffer containing send data
  816. * count size of send data in bytes
  817. *
  818. * Return Value: number of characters written
  819. */
  820. static int write(struct tty_struct *tty,
  821. const unsigned char *buf, int count)
  822. {
  823. int c, ret = 0;
  824. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  825. unsigned long flags;
  826. if (debug_level >= DEBUG_LEVEL_INFO)
  827. printk("%s(%d):%s write() count=%d\n",
  828. __FILE__,__LINE__,info->device_name,count);
  829. if (sanity_check(info, tty->name, "write"))
  830. goto cleanup;
  831. if (!tty || !info->tx_buf)
  832. goto cleanup;
  833. if (info->params.mode == MGSL_MODE_HDLC) {
  834. if (count > info->max_frame_size) {
  835. ret = -EIO;
  836. goto cleanup;
  837. }
  838. if (info->tx_active)
  839. goto cleanup;
  840. if (info->tx_count) {
  841. /* send accumulated data from send_char() calls */
  842. /* as frame and wait before accepting more data. */
  843. tx_load_dma_buffer(info, info->tx_buf, info->tx_count);
  844. goto start;
  845. }
  846. ret = info->tx_count = count;
  847. tx_load_dma_buffer(info, buf, count);
  848. goto start;
  849. }
  850. for (;;) {
  851. c = min_t(int, count,
  852. min(info->max_frame_size - info->tx_count - 1,
  853. info->max_frame_size - info->tx_put));
  854. if (c <= 0)
  855. break;
  856. memcpy(info->tx_buf + info->tx_put, buf, c);
  857. spin_lock_irqsave(&info->lock,flags);
  858. info->tx_put += c;
  859. if (info->tx_put >= info->max_frame_size)
  860. info->tx_put -= info->max_frame_size;
  861. info->tx_count += c;
  862. spin_unlock_irqrestore(&info->lock,flags);
  863. buf += c;
  864. count -= c;
  865. ret += c;
  866. }
  867. if (info->params.mode == MGSL_MODE_HDLC) {
  868. if (count) {
  869. ret = info->tx_count = 0;
  870. goto cleanup;
  871. }
  872. tx_load_dma_buffer(info, info->tx_buf, info->tx_count);
  873. }
  874. start:
  875. if (info->tx_count && !tty->stopped && !tty->hw_stopped) {
  876. spin_lock_irqsave(&info->lock,flags);
  877. if (!info->tx_active)
  878. tx_start(info);
  879. spin_unlock_irqrestore(&info->lock,flags);
  880. }
  881. cleanup:
  882. if (debug_level >= DEBUG_LEVEL_INFO)
  883. printk( "%s(%d):%s write() returning=%d\n",
  884. __FILE__,__LINE__,info->device_name,ret);
  885. return ret;
  886. }
  887. /* Add a character to the transmit buffer.
  888. */
  889. static void put_char(struct tty_struct *tty, unsigned char ch)
  890. {
  891. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  892. unsigned long flags;
  893. if ( debug_level >= DEBUG_LEVEL_INFO ) {
  894. printk( "%s(%d):%s put_char(%d)\n",
  895. __FILE__,__LINE__,info->device_name,ch);
  896. }
  897. if (sanity_check(info, tty->name, "put_char"))
  898. return;
  899. if (!tty || !info->tx_buf)
  900. return;
  901. spin_lock_irqsave(&info->lock,flags);
  902. if ( (info->params.mode != MGSL_MODE_HDLC) ||
  903. !info->tx_active ) {
  904. if (info->tx_count < info->max_frame_size - 1) {
  905. info->tx_buf[info->tx_put++] = ch;
  906. if (info->tx_put >= info->max_frame_size)
  907. info->tx_put -= info->max_frame_size;
  908. info->tx_count++;
  909. }
  910. }
  911. spin_unlock_irqrestore(&info->lock,flags);
  912. }
  913. /* Send a high-priority XON/XOFF character
  914. */
  915. static void send_xchar(struct tty_struct *tty, char ch)
  916. {
  917. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  918. unsigned long flags;
  919. if (debug_level >= DEBUG_LEVEL_INFO)
  920. printk("%s(%d):%s send_xchar(%d)\n",
  921. __FILE__,__LINE__, info->device_name, ch );
  922. if (sanity_check(info, tty->name, "send_xchar"))
  923. return;
  924. info->x_char = ch;
  925. if (ch) {
  926. /* Make sure transmit interrupts are on */
  927. spin_lock_irqsave(&info->lock,flags);
  928. if (!info->tx_enabled)
  929. tx_start(info);
  930. spin_unlock_irqrestore(&info->lock,flags);
  931. }
  932. }
  933. /* Wait until the transmitter is empty.
  934. */
  935. static void wait_until_sent(struct tty_struct *tty, int timeout)
  936. {
  937. SLMP_INFO * info = (SLMP_INFO *)tty->driver_data;
  938. unsigned long orig_jiffies, char_time;
  939. if (!info )
  940. return;
  941. if (debug_level >= DEBUG_LEVEL_INFO)
  942. printk("%s(%d):%s wait_until_sent() entry\n",
  943. __FILE__,__LINE__, info->device_name );
  944. if (sanity_check(info, tty->name, "wait_until_sent"))
  945. return;
  946. if (!(info->flags & ASYNC_INITIALIZED))
  947. goto exit;
  948. orig_jiffies = jiffies;
  949. /* Set check interval to 1/5 of estimated time to
  950. * send a character, and make it at least 1. The check
  951. * interval should also be less than the timeout.
  952. * Note: use tight timings here to satisfy the NIST-PCTS.
  953. */
  954. if ( info->params.data_rate ) {
  955. char_time = info->timeout/(32 * 5);
  956. if (!char_time)
  957. char_time++;
  958. } else
  959. char_time = 1;
  960. if (timeout)
  961. char_time = min_t(unsigned long, char_time, timeout);
  962. if ( info->params.mode == MGSL_MODE_HDLC ) {
  963. while (info->tx_active) {
  964. msleep_interruptible(jiffies_to_msecs(char_time));
  965. if (signal_pending(current))
  966. break;
  967. if (timeout && time_after(jiffies, orig_jiffies + timeout))
  968. break;
  969. }
  970. } else {
  971. //TODO: determine if there is something similar to USC16C32
  972. // TXSTATUS_ALL_SENT status
  973. while ( info->tx_active && info->tx_enabled) {
  974. msleep_interruptible(jiffies_to_msecs(char_time));
  975. if (signal_pending(current))
  976. break;
  977. if (timeout && time_after(jiffies, orig_jiffies + timeout))
  978. break;
  979. }
  980. }
  981. exit:
  982. if (debug_level >= DEBUG_LEVEL_INFO)
  983. printk("%s(%d):%s wait_until_sent() exit\n",
  984. __FILE__,__LINE__, info->device_name );
  985. }
  986. /* Return the count of free bytes in transmit buffer
  987. */
  988. static int write_room(struct tty_struct *tty)
  989. {
  990. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  991. int ret;
  992. if (sanity_check(info, tty->name, "write_room"))
  993. return 0;
  994. if (info->params.mode == MGSL_MODE_HDLC) {
  995. ret = (info->tx_active) ? 0 : HDLC_MAX_FRAME_SIZE;
  996. } else {
  997. ret = info->max_frame_size - info->tx_count - 1;
  998. if (ret < 0)
  999. ret = 0;
  1000. }
  1001. if (debug_level >= DEBUG_LEVEL_INFO)
  1002. printk("%s(%d):%s write_room()=%d\n",
  1003. __FILE__, __LINE__, info->device_name, ret);
  1004. return ret;
  1005. }
  1006. /* enable transmitter and send remaining buffered characters
  1007. */
  1008. static void flush_chars(struct tty_struct *tty)
  1009. {
  1010. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1011. unsigned long flags;
  1012. if ( debug_level >= DEBUG_LEVEL_INFO )
  1013. printk( "%s(%d):%s flush_chars() entry tx_count=%d\n",
  1014. __FILE__,__LINE__,info->device_name,info->tx_count);
  1015. if (sanity_check(info, tty->name, "flush_chars"))
  1016. return;
  1017. if (info->tx_count <= 0 || tty->stopped || tty->hw_stopped ||
  1018. !info->tx_buf)
  1019. return;
  1020. if ( debug_level >= DEBUG_LEVEL_INFO )
  1021. printk( "%s(%d):%s flush_chars() entry, starting transmitter\n",
  1022. __FILE__,__LINE__,info->device_name );
  1023. spin_lock_irqsave(&info->lock,flags);
  1024. if (!info->tx_active) {
  1025. if ( (info->params.mode == MGSL_MODE_HDLC) &&
  1026. info->tx_count ) {
  1027. /* operating in synchronous (frame oriented) mode */
  1028. /* copy data from circular tx_buf to */
  1029. /* transmit DMA buffer. */
  1030. tx_load_dma_buffer(info,
  1031. info->tx_buf,info->tx_count);
  1032. }
  1033. tx_start(info);
  1034. }
  1035. spin_unlock_irqrestore(&info->lock,flags);
  1036. }
  1037. /* Discard all data in the send buffer
  1038. */
  1039. static void flush_buffer(struct tty_struct *tty)
  1040. {
  1041. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1042. unsigned long flags;
  1043. if (debug_level >= DEBUG_LEVEL_INFO)
  1044. printk("%s(%d):%s flush_buffer() entry\n",
  1045. __FILE__,__LINE__, info->device_name );
  1046. if (sanity_check(info, tty->name, "flush_buffer"))
  1047. return;
  1048. spin_lock_irqsave(&info->lock,flags);
  1049. info->tx_count = info->tx_put = info->tx_get = 0;
  1050. del_timer(&info->tx_timer);
  1051. spin_unlock_irqrestore(&info->lock,flags);
  1052. wake_up_interruptible(&tty->write_wait);
  1053. tty_wakeup(tty);
  1054. }
  1055. /* throttle (stop) transmitter
  1056. */
  1057. static void tx_hold(struct tty_struct *tty)
  1058. {
  1059. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1060. unsigned long flags;
  1061. if (sanity_check(info, tty->name, "tx_hold"))
  1062. return;
  1063. if ( debug_level >= DEBUG_LEVEL_INFO )
  1064. printk("%s(%d):%s tx_hold()\n",
  1065. __FILE__,__LINE__,info->device_name);
  1066. spin_lock_irqsave(&info->lock,flags);
  1067. if (info->tx_enabled)
  1068. tx_stop(info);
  1069. spin_unlock_irqrestore(&info->lock,flags);
  1070. }
  1071. /* release (start) transmitter
  1072. */
  1073. static void tx_release(struct tty_struct *tty)
  1074. {
  1075. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1076. unsigned long flags;
  1077. if (sanity_check(info, tty->name, "tx_release"))
  1078. return;
  1079. if ( debug_level >= DEBUG_LEVEL_INFO )
  1080. printk("%s(%d):%s tx_release()\n",
  1081. __FILE__,__LINE__,info->device_name);
  1082. spin_lock_irqsave(&info->lock,flags);
  1083. if (!info->tx_enabled)
  1084. tx_start(info);
  1085. spin_unlock_irqrestore(&info->lock,flags);
  1086. }
  1087. /* Service an IOCTL request
  1088. *
  1089. * Arguments:
  1090. *
  1091. * tty pointer to tty instance data
  1092. * file pointer to associated file object for device
  1093. * cmd IOCTL command code
  1094. * arg command argument/context
  1095. *
  1096. * Return Value: 0 if success, otherwise error code
  1097. */
  1098. static int ioctl(struct tty_struct *tty, struct file *file,
  1099. unsigned int cmd, unsigned long arg)
  1100. {
  1101. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1102. int error;
  1103. struct mgsl_icount cnow; /* kernel counter temps */
  1104. struct serial_icounter_struct __user *p_cuser; /* user space */
  1105. unsigned long flags;
  1106. void __user *argp = (void __user *)arg;
  1107. if (debug_level >= DEBUG_LEVEL_INFO)
  1108. printk("%s(%d):%s ioctl() cmd=%08X\n", __FILE__,__LINE__,
  1109. info->device_name, cmd );
  1110. if (sanity_check(info, tty->name, "ioctl"))
  1111. return -ENODEV;
  1112. if ((cmd != TIOCGSERIAL) && (cmd != TIOCSSERIAL) &&
  1113. (cmd != TIOCMIWAIT) && (cmd != TIOCGICOUNT)) {
  1114. if (tty->flags & (1 << TTY_IO_ERROR))
  1115. return -EIO;
  1116. }
  1117. switch (cmd) {
  1118. case MGSL_IOCGPARAMS:
  1119. return get_params(info, argp);
  1120. case MGSL_IOCSPARAMS:
  1121. return set_params(info, argp);
  1122. case MGSL_IOCGTXIDLE:
  1123. return get_txidle(info, argp);
  1124. case MGSL_IOCSTXIDLE:
  1125. return set_txidle(info, (int)arg);
  1126. case MGSL_IOCTXENABLE:
  1127. return tx_enable(info, (int)arg);
  1128. case MGSL_IOCRXENABLE:
  1129. return rx_enable(info, (int)arg);
  1130. case MGSL_IOCTXABORT:
  1131. return tx_abort(info);
  1132. case MGSL_IOCGSTATS:
  1133. return get_stats(info, argp);
  1134. case MGSL_IOCWAITEVENT:
  1135. return wait_mgsl_event(info, argp);
  1136. case MGSL_IOCLOOPTXDONE:
  1137. return 0; // TODO: Not supported, need to document
  1138. /* Wait for modem input (DCD,RI,DSR,CTS) change
  1139. * as specified by mask in arg (TIOCM_RNG/DSR/CD/CTS)
  1140. */
  1141. case TIOCMIWAIT:
  1142. return modem_input_wait(info,(int)arg);
  1143. /*
  1144. * Get counter of input serial line interrupts (DCD,RI,DSR,CTS)
  1145. * Return: write counters to the user passed counter struct
  1146. * NB: both 1->0 and 0->1 transitions are counted except for
  1147. * RI where only 0->1 is counted.
  1148. */
  1149. case TIOCGICOUNT:
  1150. spin_lock_irqsave(&info->lock,flags);
  1151. cnow = info->icount;
  1152. spin_unlock_irqrestore(&info->lock,flags);
  1153. p_cuser = argp;
  1154. PUT_USER(error,cnow.cts, &p_cuser->cts);
  1155. if (error) return error;
  1156. PUT_USER(error,cnow.dsr, &p_cuser->dsr);
  1157. if (error) return error;
  1158. PUT_USER(error,cnow.rng, &p_cuser->rng);
  1159. if (error) return error;
  1160. PUT_USER(error,cnow.dcd, &p_cuser->dcd);
  1161. if (error) return error;
  1162. PUT_USER(error,cnow.rx, &p_cuser->rx);
  1163. if (error) return error;
  1164. PUT_USER(error,cnow.tx, &p_cuser->tx);
  1165. if (error) return error;
  1166. PUT_USER(error,cnow.frame, &p_cuser->frame);
  1167. if (error) return error;
  1168. PUT_USER(error,cnow.overrun, &p_cuser->overrun);
  1169. if (error) return error;
  1170. PUT_USER(error,cnow.parity, &p_cuser->parity);
  1171. if (error) return error;
  1172. PUT_USER(error,cnow.brk, &p_cuser->brk);
  1173. if (error) return error;
  1174. PUT_USER(error,cnow.buf_overrun, &p_cuser->buf_overrun);
  1175. if (error) return error;
  1176. return 0;
  1177. default:
  1178. return -ENOIOCTLCMD;
  1179. }
  1180. return 0;
  1181. }
  1182. /*
  1183. * /proc fs routines....
  1184. */
  1185. static inline int line_info(char *buf, SLMP_INFO *info)
  1186. {
  1187. char stat_buf[30];
  1188. int ret;
  1189. unsigned long flags;
  1190. ret = sprintf(buf, "%s: SCABase=%08x Mem=%08X StatusControl=%08x LCR=%08X\n"
  1191. "\tIRQ=%d MaxFrameSize=%u\n",
  1192. info->device_name,
  1193. info->phys_sca_base,
  1194. info->phys_memory_base,
  1195. info->phys_statctrl_base,
  1196. info->phys_lcr_base,
  1197. info->irq_level,
  1198. info->max_frame_size );
  1199. /* output current serial signal states */
  1200. spin_lock_irqsave(&info->lock,flags);
  1201. get_signals(info);
  1202. spin_unlock_irqrestore(&info->lock,flags);
  1203. stat_buf[0] = 0;
  1204. stat_buf[1] = 0;
  1205. if (info->serial_signals & SerialSignal_RTS)
  1206. strcat(stat_buf, "|RTS");
  1207. if (info->serial_signals & SerialSignal_CTS)
  1208. strcat(stat_buf, "|CTS");
  1209. if (info->serial_signals & SerialSignal_DTR)
  1210. strcat(stat_buf, "|DTR");
  1211. if (info->serial_signals & SerialSignal_DSR)
  1212. strcat(stat_buf, "|DSR");
  1213. if (info->serial_signals & SerialSignal_DCD)
  1214. strcat(stat_buf, "|CD");
  1215. if (info->serial_signals & SerialSignal_RI)
  1216. strcat(stat_buf, "|RI");
  1217. if (info->params.mode == MGSL_MODE_HDLC) {
  1218. ret += sprintf(buf+ret, "\tHDLC txok:%d rxok:%d",
  1219. info->icount.txok, info->icount.rxok);
  1220. if (info->icount.txunder)
  1221. ret += sprintf(buf+ret, " txunder:%d", info->icount.txunder);
  1222. if (info->icount.txabort)
  1223. ret += sprintf(buf+ret, " txabort:%d", info->icount.txabort);
  1224. if (info->icount.rxshort)
  1225. ret += sprintf(buf+ret, " rxshort:%d", info->icount.rxshort);
  1226. if (info->icount.rxlong)
  1227. ret += sprintf(buf+ret, " rxlong:%d", info->icount.rxlong);
  1228. if (info->icount.rxover)
  1229. ret += sprintf(buf+ret, " rxover:%d", info->icount.rxover);
  1230. if (info->icount.rxcrc)
  1231. ret += sprintf(buf+ret, " rxlong:%d", info->icount.rxcrc);
  1232. } else {
  1233. ret += sprintf(buf+ret, "\tASYNC tx:%d rx:%d",
  1234. info->icount.tx, info->icount.rx);
  1235. if (info->icount.frame)
  1236. ret += sprintf(buf+ret, " fe:%d", info->icount.frame);
  1237. if (info->icount.parity)
  1238. ret += sprintf(buf+ret, " pe:%d", info->icount.parity);
  1239. if (info->icount.brk)
  1240. ret += sprintf(buf+ret, " brk:%d", info->icount.brk);
  1241. if (info->icount.overrun)
  1242. ret += sprintf(buf+ret, " oe:%d", info->icount.overrun);
  1243. }
  1244. /* Append serial signal status to end */
  1245. ret += sprintf(buf+ret, " %s\n", stat_buf+1);
  1246. ret += sprintf(buf+ret, "\ttxactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
  1247. info->tx_active,info->bh_requested,info->bh_running,
  1248. info->pending_bh);
  1249. return ret;
  1250. }
  1251. /* Called to print information about devices
  1252. */
  1253. int read_proc(char *page, char **start, off_t off, int count,
  1254. int *eof, void *data)
  1255. {
  1256. int len = 0, l;
  1257. off_t begin = 0;
  1258. SLMP_INFO *info;
  1259. len += sprintf(page, "synclinkmp driver:%s\n", driver_version);
  1260. info = synclinkmp_device_list;
  1261. while( info ) {
  1262. l = line_info(page + len, info);
  1263. len += l;
  1264. if (len+begin > off+count)
  1265. goto done;
  1266. if (len+begin < off) {
  1267. begin += len;
  1268. len = 0;
  1269. }
  1270. info = info->next_device;
  1271. }
  1272. *eof = 1;
  1273. done:
  1274. if (off >= len+begin)
  1275. return 0;
  1276. *start = page + (off-begin);
  1277. return ((count < begin+len-off) ? count : begin+len-off);
  1278. }
  1279. /* Return the count of bytes in transmit buffer
  1280. */
  1281. static int chars_in_buffer(struct tty_struct *tty)
  1282. {
  1283. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1284. if (sanity_check(info, tty->name, "chars_in_buffer"))
  1285. return 0;
  1286. if (debug_level >= DEBUG_LEVEL_INFO)
  1287. printk("%s(%d):%s chars_in_buffer()=%d\n",
  1288. __FILE__, __LINE__, info->device_name, info->tx_count);
  1289. return info->tx_count;
  1290. }
  1291. /* Signal remote device to throttle send data (our receive data)
  1292. */
  1293. static void throttle(struct tty_struct * tty)
  1294. {
  1295. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1296. unsigned long flags;
  1297. if (debug_level >= DEBUG_LEVEL_INFO)
  1298. printk("%s(%d):%s throttle() entry\n",
  1299. __FILE__,__LINE__, info->device_name );
  1300. if (sanity_check(info, tty->name, "throttle"))
  1301. return;
  1302. if (I_IXOFF(tty))
  1303. send_xchar(tty, STOP_CHAR(tty));
  1304. if (tty->termios->c_cflag & CRTSCTS) {
  1305. spin_lock_irqsave(&info->lock,flags);
  1306. info->serial_signals &= ~SerialSignal_RTS;
  1307. set_signals(info);
  1308. spin_unlock_irqrestore(&info->lock,flags);
  1309. }
  1310. }
  1311. /* Signal remote device to stop throttling send data (our receive data)
  1312. */
  1313. static void unthrottle(struct tty_struct * tty)
  1314. {
  1315. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  1316. unsigned long flags;
  1317. if (debug_level >= DEBUG_LEVEL_INFO)
  1318. printk("%s(%d):%s unthrottle() entry\n",
  1319. __FILE__,__LINE__, info->device_name );
  1320. if (sanity_check(info, tty->name, "unthrottle"))
  1321. return;
  1322. if (I_IXOFF(tty)) {
  1323. if (info->x_char)
  1324. info->x_char = 0;
  1325. else
  1326. send_xchar(tty, START_CHAR(tty));
  1327. }
  1328. if (tty->termios->c_cflag & CRTSCTS) {
  1329. spin_lock_irqsave(&info->lock,flags);
  1330. info->serial_signals |= SerialSignal_RTS;
  1331. set_signals(info);
  1332. spin_unlock_irqrestore(&info->lock,flags);
  1333. }
  1334. }
  1335. /* set or clear transmit break condition
  1336. * break_state -1=set break condition, 0=clear
  1337. */
  1338. static void set_break(struct tty_struct *tty, int break_state)
  1339. {
  1340. unsigned char RegValue;
  1341. SLMP_INFO * info = (SLMP_INFO *)tty->driver_data;
  1342. unsigned long flags;
  1343. if (debug_level >= DEBUG_LEVEL_INFO)
  1344. printk("%s(%d):%s set_break(%d)\n",
  1345. __FILE__,__LINE__, info->device_name, break_state);
  1346. if (sanity_check(info, tty->name, "set_break"))
  1347. return;
  1348. spin_lock_irqsave(&info->lock,flags);
  1349. RegValue = read_reg(info, CTL);
  1350. if (break_state == -1)
  1351. RegValue |= BIT3;
  1352. else
  1353. RegValue &= ~BIT3;
  1354. write_reg(info, CTL, RegValue);
  1355. spin_unlock_irqrestore(&info->lock,flags);
  1356. }
  1357. #ifdef CONFIG_HDLC
  1358. /**
  1359. * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
  1360. * set encoding and frame check sequence (FCS) options
  1361. *
  1362. * dev pointer to network device structure
  1363. * encoding serial encoding setting
  1364. * parity FCS setting
  1365. *
  1366. * returns 0 if success, otherwise error code
  1367. */
  1368. static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
  1369. unsigned short parity)
  1370. {
  1371. SLMP_INFO *info = dev_to_port(dev);
  1372. unsigned char new_encoding;
  1373. unsigned short new_crctype;
  1374. /* return error if TTY interface open */
  1375. if (info->count)
  1376. return -EBUSY;
  1377. switch (encoding)
  1378. {
  1379. case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
  1380. case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
  1381. case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
  1382. case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
  1383. case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
  1384. default: return -EINVAL;
  1385. }
  1386. switch (parity)
  1387. {
  1388. case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
  1389. case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
  1390. case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
  1391. default: return -EINVAL;
  1392. }
  1393. info->params.encoding = new_encoding;
  1394. info->params.crc_type = new_crctype;;
  1395. /* if network interface up, reprogram hardware */
  1396. if (info->netcount)
  1397. program_hw(info);
  1398. return 0;
  1399. }
  1400. /**
  1401. * called by generic HDLC layer to send frame
  1402. *
  1403. * skb socket buffer containing HDLC frame
  1404. * dev pointer to network device structure
  1405. *
  1406. * returns 0 if success, otherwise error code
  1407. */
  1408. static int hdlcdev_xmit(struct sk_buff *skb, struct net_device *dev)
  1409. {
  1410. SLMP_INFO *info = dev_to_port(dev);
  1411. struct net_device_stats *stats = hdlc_stats(dev);
  1412. unsigned long flags;
  1413. if (debug_level >= DEBUG_LEVEL_INFO)
  1414. printk(KERN_INFO "%s:hdlc_xmit(%s)\n",__FILE__,dev->name);
  1415. /* stop sending until this frame completes */
  1416. netif_stop_queue(dev);
  1417. /* copy data to device buffers */
  1418. info->tx_count = skb->len;
  1419. tx_load_dma_buffer(info, skb->data, skb->len);
  1420. /* update network statistics */
  1421. stats->tx_packets++;
  1422. stats->tx_bytes += skb->len;
  1423. /* done with socket buffer, so free it */
  1424. dev_kfree_skb(skb);
  1425. /* save start time for transmit timeout detection */
  1426. dev->trans_start = jiffies;
  1427. /* start hardware transmitter if necessary */
  1428. spin_lock_irqsave(&info->lock,flags);
  1429. if (!info->tx_active)
  1430. tx_start(info);
  1431. spin_unlock_irqrestore(&info->lock,flags);
  1432. return 0;
  1433. }
  1434. /**
  1435. * called by network layer when interface enabled
  1436. * claim resources and initialize hardware
  1437. *
  1438. * dev pointer to network device structure
  1439. *
  1440. * returns 0 if success, otherwise error code
  1441. */
  1442. static int hdlcdev_open(struct net_device *dev)
  1443. {
  1444. SLMP_INFO *info = dev_to_port(dev);
  1445. int rc;
  1446. unsigned long flags;
  1447. if (debug_level >= DEBUG_LEVEL_INFO)
  1448. printk("%s:hdlcdev_open(%s)\n",__FILE__,dev->name);
  1449. /* generic HDLC layer open processing */
  1450. if ((rc = hdlc_open(dev)))
  1451. return rc;
  1452. /* arbitrate between network and tty opens */
  1453. spin_lock_irqsave(&info->netlock, flags);
  1454. if (info->count != 0 || info->netcount != 0) {
  1455. printk(KERN_WARNING "%s: hdlc_open returning busy\n", dev->name);
  1456. spin_unlock_irqrestore(&info->netlock, flags);
  1457. return -EBUSY;
  1458. }
  1459. info->netcount=1;
  1460. spin_unlock_irqrestore(&info->netlock, flags);
  1461. /* claim resources and init adapter */
  1462. if ((rc = startup(info)) != 0) {
  1463. spin_lock_irqsave(&info->netlock, flags);
  1464. info->netcount=0;
  1465. spin_unlock_irqrestore(&info->netlock, flags);
  1466. return rc;
  1467. }
  1468. /* assert DTR and RTS, apply hardware settings */
  1469. info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
  1470. program_hw(info);
  1471. /* enable network layer transmit */
  1472. dev->trans_start = jiffies;
  1473. netif_start_queue(dev);
  1474. /* inform generic HDLC layer of current DCD status */
  1475. spin_lock_irqsave(&info->lock, flags);
  1476. get_signals(info);
  1477. spin_unlock_irqrestore(&info->lock, flags);
  1478. hdlc_set_carrier(info->serial_signals & SerialSignal_DCD, dev);
  1479. return 0;
  1480. }
  1481. /**
  1482. * called by network layer when interface is disabled
  1483. * shutdown hardware and release resources
  1484. *
  1485. * dev pointer to network device structure
  1486. *
  1487. * returns 0 if success, otherwise error code
  1488. */
  1489. static int hdlcdev_close(struct net_device *dev)
  1490. {
  1491. SLMP_INFO *info = dev_to_port(dev);
  1492. unsigned long flags;
  1493. if (debug_level >= DEBUG_LEVEL_INFO)
  1494. printk("%s:hdlcdev_close(%s)\n",__FILE__,dev->name);
  1495. netif_stop_queue(dev);
  1496. /* shutdown adapter and release resources */
  1497. shutdown(info);
  1498. hdlc_close(dev);
  1499. spin_lock_irqsave(&info->netlock, flags);
  1500. info->netcount=0;
  1501. spin_unlock_irqrestore(&info->netlock, flags);
  1502. return 0;
  1503. }
  1504. /**
  1505. * called by network layer to process IOCTL call to network device
  1506. *
  1507. * dev pointer to network device structure
  1508. * ifr pointer to network interface request structure
  1509. * cmd IOCTL command code
  1510. *
  1511. * returns 0 if success, otherwise error code
  1512. */
  1513. static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1514. {
  1515. const size_t size = sizeof(sync_serial_settings);
  1516. sync_serial_settings new_line;
  1517. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  1518. SLMP_INFO *info = dev_to_port(dev);
  1519. unsigned int flags;
  1520. if (debug_level >= DEBUG_LEVEL_INFO)
  1521. printk("%s:hdlcdev_ioctl(%s)\n",__FILE__,dev->name);
  1522. /* return error if TTY interface open */
  1523. if (info->count)
  1524. return -EBUSY;
  1525. if (cmd != SIOCWANDEV)
  1526. return hdlc_ioctl(dev, ifr, cmd);
  1527. switch(ifr->ifr_settings.type) {
  1528. case IF_GET_IFACE: /* return current sync_serial_settings */
  1529. ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
  1530. if (ifr->ifr_settings.size < size) {
  1531. ifr->ifr_settings.size = size; /* data size wanted */
  1532. return -ENOBUFS;
  1533. }
  1534. flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  1535. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  1536. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  1537. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
  1538. switch (flags){
  1539. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
  1540. case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
  1541. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
  1542. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
  1543. default: new_line.clock_type = CLOCK_DEFAULT;
  1544. }
  1545. new_line.clock_rate = info->params.clock_speed;
  1546. new_line.loopback = info->params.loopback ? 1:0;
  1547. if (copy_to_user(line, &new_line, size))
  1548. return -EFAULT;
  1549. return 0;
  1550. case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
  1551. if(!capable(CAP_NET_ADMIN))
  1552. return -EPERM;
  1553. if (copy_from_user(&new_line, line, size))
  1554. return -EFAULT;
  1555. switch (new_line.clock_type)
  1556. {
  1557. case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
  1558. case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
  1559. case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
  1560. case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
  1561. case CLOCK_DEFAULT: flags = info->params.flags &
  1562. (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  1563. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  1564. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  1565. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
  1566. default: return -EINVAL;
  1567. }
  1568. if (new_line.loopback != 0 && new_line.loopback != 1)
  1569. return -EINVAL;
  1570. info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  1571. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  1572. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  1573. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
  1574. info->params.flags |= flags;
  1575. info->params.loopback = new_line.loopback;
  1576. if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
  1577. info->params.clock_speed = new_line.clock_rate;
  1578. else
  1579. info->params.clock_speed = 0;
  1580. /* if network interface up, reprogram hardware */
  1581. if (info->netcount)
  1582. program_hw(info);
  1583. return 0;
  1584. default:
  1585. return hdlc_ioctl(dev, ifr, cmd);
  1586. }
  1587. }
  1588. /**
  1589. * called by network layer when transmit timeout is detected
  1590. *
  1591. * dev pointer to network device structure
  1592. */
  1593. static void hdlcdev_tx_timeout(struct net_device *dev)
  1594. {
  1595. SLMP_INFO *info = dev_to_port(dev);
  1596. struct net_device_stats *stats = hdlc_stats(dev);
  1597. unsigned long flags;
  1598. if (debug_level >= DEBUG_LEVEL_INFO)
  1599. printk("hdlcdev_tx_timeout(%s)\n",dev->name);
  1600. stats->tx_errors++;
  1601. stats->tx_aborted_errors++;
  1602. spin_lock_irqsave(&info->lock,flags);
  1603. tx_stop(info);
  1604. spin_unlock_irqrestore(&info->lock,flags);
  1605. netif_wake_queue(dev);
  1606. }
  1607. /**
  1608. * called by device driver when transmit completes
  1609. * reenable network layer transmit if stopped
  1610. *
  1611. * info pointer to device instance information
  1612. */
  1613. static void hdlcdev_tx_done(SLMP_INFO *info)
  1614. {
  1615. if (netif_queue_stopped(info->netdev))
  1616. netif_wake_queue(info->netdev);
  1617. }
  1618. /**
  1619. * called by device driver when frame received
  1620. * pass frame to network layer
  1621. *
  1622. * info pointer to device instance information
  1623. * buf pointer to buffer contianing frame data
  1624. * size count of data bytes in buf
  1625. */
  1626. static void hdlcdev_rx(SLMP_INFO *info, char *buf, int size)
  1627. {
  1628. struct sk_buff *skb = dev_alloc_skb(size);
  1629. struct net_device *dev = info->netdev;
  1630. struct net_device_stats *stats = hdlc_stats(dev);
  1631. if (debug_level >= DEBUG_LEVEL_INFO)
  1632. printk("hdlcdev_rx(%s)\n",dev->name);
  1633. if (skb == NULL) {
  1634. printk(KERN_NOTICE "%s: can't alloc skb, dropping packet\n", dev->name);
  1635. stats->rx_dropped++;
  1636. return;
  1637. }
  1638. memcpy(skb_put(skb, size),buf,size);
  1639. skb->protocol = hdlc_type_trans(skb, info->netdev);
  1640. stats->rx_packets++;
  1641. stats->rx_bytes += size;
  1642. netif_rx(skb);
  1643. info->netdev->last_rx = jiffies;
  1644. }
  1645. /**
  1646. * called by device driver when adding device instance
  1647. * do generic HDLC initialization
  1648. *
  1649. * info pointer to device instance information
  1650. *
  1651. * returns 0 if success, otherwise error code
  1652. */
  1653. static int hdlcdev_init(SLMP_INFO *info)
  1654. {
  1655. int rc;
  1656. struct net_device *dev;
  1657. hdlc_device *hdlc;
  1658. /* allocate and initialize network and HDLC layer objects */
  1659. if (!(dev = alloc_hdlcdev(info))) {
  1660. printk(KERN_ERR "%s:hdlc device allocation failure\n",__FILE__);
  1661. return -ENOMEM;
  1662. }
  1663. /* for network layer reporting purposes only */
  1664. dev->mem_start = info->phys_sca_base;
  1665. dev->mem_end = info->phys_sca_base + SCA_BASE_SIZE - 1;
  1666. dev->irq = info->irq_level;
  1667. /* network layer callbacks and settings */
  1668. dev->do_ioctl = hdlcdev_ioctl;
  1669. dev->open = hdlcdev_open;
  1670. dev->stop = hdlcdev_close;
  1671. dev->tx_timeout = hdlcdev_tx_timeout;
  1672. dev->watchdog_timeo = 10*HZ;
  1673. dev->tx_queue_len = 50;
  1674. /* generic HDLC layer callbacks and settings */
  1675. hdlc = dev_to_hdlc(dev);
  1676. hdlc->attach = hdlcdev_attach;
  1677. hdlc->xmit = hdlcdev_xmit;
  1678. /* register objects with HDLC layer */
  1679. if ((rc = register_hdlc_device(dev))) {
  1680. printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
  1681. free_netdev(dev);
  1682. return rc;
  1683. }
  1684. info->netdev = dev;
  1685. return 0;
  1686. }
  1687. /**
  1688. * called by device driver when removing device instance
  1689. * do generic HDLC cleanup
  1690. *
  1691. * info pointer to device instance information
  1692. */
  1693. static void hdlcdev_exit(SLMP_INFO *info)
  1694. {
  1695. unregister_hdlc_device(info->netdev);
  1696. free_netdev(info->netdev);
  1697. info->netdev = NULL;
  1698. }
  1699. #endif /* CONFIG_HDLC */
  1700. /* Return next bottom half action to perform.
  1701. * Return Value: BH action code or 0 if nothing to do.
  1702. */
  1703. int bh_action(SLMP_INFO *info)
  1704. {
  1705. unsigned long flags;
  1706. int rc = 0;
  1707. spin_lock_irqsave(&info->lock,flags);
  1708. if (info->pending_bh & BH_RECEIVE) {
  1709. info->pending_bh &= ~BH_RECEIVE;
  1710. rc = BH_RECEIVE;
  1711. } else if (info->pending_bh & BH_TRANSMIT) {
  1712. info->pending_bh &= ~BH_TRANSMIT;
  1713. rc = BH_TRANSMIT;
  1714. } else if (info->pending_bh & BH_STATUS) {
  1715. info->pending_bh &= ~BH_STATUS;
  1716. rc = BH_STATUS;
  1717. }
  1718. if (!rc) {
  1719. /* Mark BH routine as complete */
  1720. info->bh_running = 0;
  1721. info->bh_requested = 0;
  1722. }
  1723. spin_unlock_irqrestore(&info->lock,flags);
  1724. return rc;
  1725. }
  1726. /* Perform bottom half processing of work items queued by ISR.
  1727. */
  1728. void bh_handler(void* Context)
  1729. {
  1730. SLMP_INFO *info = (SLMP_INFO*)Context;
  1731. int action;
  1732. if (!info)
  1733. return;
  1734. if ( debug_level >= DEBUG_LEVEL_BH )
  1735. printk( "%s(%d):%s bh_handler() entry\n",
  1736. __FILE__,__LINE__,info->device_name);
  1737. info->bh_running = 1;
  1738. while((action = bh_action(info)) != 0) {
  1739. /* Process work item */
  1740. if ( debug_level >= DEBUG_LEVEL_BH )
  1741. printk( "%s(%d):%s bh_handler() work item action=%d\n",
  1742. __FILE__,__LINE__,info->device_name, action);
  1743. switch (action) {
  1744. case BH_RECEIVE:
  1745. bh_receive(info);
  1746. break;
  1747. case BH_TRANSMIT:
  1748. bh_transmit(info);
  1749. break;
  1750. case BH_STATUS:
  1751. bh_status(info);
  1752. break;
  1753. default:
  1754. /* unknown work item ID */
  1755. printk("%s(%d):%s Unknown work item ID=%08X!\n",
  1756. __FILE__,__LINE__,info->device_name,action);
  1757. break;
  1758. }
  1759. }
  1760. if ( debug_level >= DEBUG_LEVEL_BH )
  1761. printk( "%s(%d):%s bh_handler() exit\n",
  1762. __FILE__,__LINE__,info->device_name);
  1763. }
  1764. void bh_receive(SLMP_INFO *info)
  1765. {
  1766. if ( debug_level >= DEBUG_LEVEL_BH )
  1767. printk( "%s(%d):%s bh_receive()\n",
  1768. __FILE__,__LINE__,info->device_name);
  1769. while( rx_get_frame(info) );
  1770. }
  1771. void bh_transmit(SLMP_INFO *info)
  1772. {
  1773. struct tty_struct *tty = info->tty;
  1774. if ( debug_level >= DEBUG_LEVEL_BH )
  1775. printk( "%s(%d):%s bh_transmit() entry\n",
  1776. __FILE__,__LINE__,info->device_name);
  1777. if (tty) {
  1778. tty_wakeup(tty);
  1779. wake_up_interruptible(&tty->write_wait);
  1780. }
  1781. }
  1782. void bh_status(SLMP_INFO *info)
  1783. {
  1784. if ( debug_level >= DEBUG_LEVEL_BH )
  1785. printk( "%s(%d):%s bh_status() entry\n",
  1786. __FILE__,__LINE__,info->device_name);
  1787. info->ri_chkcount = 0;
  1788. info->dsr_chkcount = 0;
  1789. info->dcd_chkcount = 0;
  1790. info->cts_chkcount = 0;
  1791. }
  1792. void isr_timer(SLMP_INFO * info)
  1793. {
  1794. unsigned char timer = (info->port_num & 1) ? TIMER2 : TIMER0;
  1795. /* IER2<7..4> = timer<3..0> interrupt enables (0=disabled) */
  1796. write_reg(info, IER2, 0);
  1797. /* TMCS, Timer Control/Status Register
  1798. *
  1799. * 07 CMF, Compare match flag (read only) 1=match
  1800. * 06 ECMI, CMF Interrupt Enable: 0=disabled
  1801. * 05 Reserved, must be 0
  1802. * 04 TME, Timer Enable
  1803. * 03..00 Reserved, must be 0
  1804. *
  1805. * 0000 0000
  1806. */
  1807. write_reg(info, (unsigned char)(timer + TMCS), 0);
  1808. info->irq_occurred = TRUE;
  1809. if ( debug_level >= DEBUG_LEVEL_ISR )
  1810. printk("%s(%d):%s isr_timer()\n",
  1811. __FILE__,__LINE__,info->device_name);
  1812. }
  1813. void isr_rxint(SLMP_INFO * info)
  1814. {
  1815. struct tty_struct *tty = info->tty;
  1816. struct mgsl_icount *icount = &info->icount;
  1817. unsigned char status = read_reg(info, SR1) & info->ie1_value & (FLGD + IDLD + CDCD + BRKD);
  1818. unsigned char status2 = read_reg(info, SR2) & info->ie2_value & OVRN;
  1819. /* clear status bits */
  1820. if (status)
  1821. write_reg(info, SR1, status);
  1822. if (status2)
  1823. write_reg(info, SR2, status2);
  1824. if ( debug_level >= DEBUG_LEVEL_ISR )
  1825. printk("%s(%d):%s isr_rxint status=%02X %02x\n",
  1826. __FILE__,__LINE__,info->device_name,status,status2);
  1827. if (info->params.mode == MGSL_MODE_ASYNC) {
  1828. if (status & BRKD) {
  1829. icount->brk++;
  1830. /* process break detection if tty control
  1831. * is not set to ignore it
  1832. */
  1833. if ( tty ) {
  1834. if (!(status & info->ignore_status_mask1)) {
  1835. if (info->read_status_mask1 & BRKD) {
  1836. *tty->flip.flag_buf_ptr = TTY_BREAK;
  1837. if (info->flags & ASYNC_SAK)
  1838. do_SAK(tty);
  1839. }
  1840. }
  1841. }
  1842. }
  1843. }
  1844. else {
  1845. if (status & (FLGD|IDLD)) {
  1846. if (status & FLGD)
  1847. info->icount.exithunt++;
  1848. else if (status & IDLD)
  1849. info->icount.rxidle++;
  1850. wake_up_interruptible(&info->event_wait_q);
  1851. }
  1852. }
  1853. if (status & CDCD) {
  1854. /* simulate a common modem status change interrupt
  1855. * for our handler
  1856. */
  1857. get_signals( info );
  1858. isr_io_pin(info,
  1859. MISCSTATUS_DCD_LATCHED|(info->serial_signals&SerialSignal_DCD));
  1860. }
  1861. }
  1862. /*
  1863. * handle async rx data interrupts
  1864. */
  1865. void isr_rxrdy(SLMP_INFO * info)
  1866. {
  1867. u16 status;
  1868. unsigned char DataByte;
  1869. struct tty_struct *tty = info->tty;
  1870. struct mgsl_icount *icount = &info->icount;
  1871. if ( debug_level >= DEBUG_LEVEL_ISR )
  1872. printk("%s(%d):%s isr_rxrdy\n",
  1873. __FILE__,__LINE__,info->device_name);
  1874. while((status = read_reg(info,CST0)) & BIT0)
  1875. {
  1876. DataByte = read_reg(info,TRB);
  1877. if ( tty ) {
  1878. if (tty->flip.count >= TTY_FLIPBUF_SIZE)
  1879. continue;
  1880. *tty->flip.char_buf_ptr = DataByte;
  1881. *tty->flip.flag_buf_ptr = 0;
  1882. }
  1883. icount->rx++;
  1884. if ( status & (PE + FRME + OVRN) ) {
  1885. printk("%s(%d):%s rxerr=%04X\n",
  1886. __FILE__,__LINE__,info->device_name,status);
  1887. /* update error statistics */
  1888. if (status & PE)
  1889. icount->parity++;
  1890. else if (status & FRME)
  1891. icount->frame++;
  1892. else if (status & OVRN)
  1893. icount->overrun++;
  1894. /* discard char if tty control flags say so */
  1895. if (status & info->ignore_status_mask2)
  1896. continue;
  1897. status &= info->read_status_mask2;
  1898. if ( tty ) {
  1899. if (status & PE)
  1900. *tty->flip.flag_buf_ptr = TTY_PARITY;
  1901. else if (status & FRME)
  1902. *tty->flip.flag_buf_ptr = TTY_FRAME;
  1903. if (status & OVRN) {
  1904. /* Overrun is special, since it's
  1905. * reported immediately, and doesn't
  1906. * affect the current character
  1907. */
  1908. if (tty->flip.count < TTY_FLIPBUF_SIZE) {
  1909. tty->flip.count++;
  1910. tty->flip.flag_buf_ptr++;
  1911. tty->flip.char_buf_ptr++;
  1912. *tty->flip.flag_buf_ptr = TTY_OVERRUN;
  1913. }
  1914. }
  1915. }
  1916. } /* end of if (error) */
  1917. if ( tty ) {
  1918. tty->flip.flag_buf_ptr++;
  1919. tty->flip.char_buf_ptr++;
  1920. tty->flip.count++;
  1921. }
  1922. }
  1923. if ( debug_level >= DEBUG_LEVEL_ISR ) {
  1924. printk("%s(%d):%s isr_rxrdy() flip count=%d\n",
  1925. __FILE__,__LINE__,info->device_name,
  1926. tty ? tty->flip.count : 0);
  1927. printk("%s(%d):%s rx=%d brk=%d parity=%d frame=%d overrun=%d\n",
  1928. __FILE__,__LINE__,info->device_name,
  1929. icount->rx,icount->brk,icount->parity,
  1930. icount->frame,icount->overrun);
  1931. }
  1932. if ( tty && tty->flip.count )
  1933. tty_flip_buffer_push(tty);
  1934. }
  1935. static void isr_txeom(SLMP_INFO * info, unsigned char status)
  1936. {
  1937. if ( debug_level >= DEBUG_LEVEL_ISR )
  1938. printk("%s(%d):%s isr_txeom status=%02x\n",
  1939. __FILE__,__LINE__,info->device_name,status);
  1940. write_reg(info, TXDMA + DIR, 0x00); /* disable Tx DMA IRQs */
  1941. write_reg(info, TXDMA + DSR, 0xc0); /* clear IRQs and disable DMA */
  1942. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  1943. if (status & UDRN) {
  1944. write_reg(info, CMD, TXRESET);
  1945. write_reg(info, CMD, TXENABLE);
  1946. } else
  1947. write_reg(info, CMD, TXBUFCLR);
  1948. /* disable and clear tx interrupts */
  1949. info->ie0_value &= ~TXRDYE;
  1950. info->ie1_value &= ~(IDLE + UDRN);
  1951. write_reg16(info, IE0, (unsigned short)((info->ie1_value << 8) + info->ie0_value));
  1952. write_reg(info, SR1, (unsigned char)(UDRN + IDLE));
  1953. if ( info->tx_active ) {
  1954. if (info->params.mode != MGSL_MODE_ASYNC) {
  1955. if (status & UDRN)
  1956. info->icount.txunder++;
  1957. else if (status & IDLE)
  1958. info->icount.txok++;
  1959. }
  1960. info->tx_active = 0;
  1961. info->tx_count = info->tx_put = info->tx_get = 0;
  1962. del_timer(&info->tx_timer);
  1963. if (info->params.mode != MGSL_MODE_ASYNC && info->drop_rts_on_tx_done ) {
  1964. info->serial_signals &= ~SerialSignal_RTS;
  1965. info->drop_rts_on_tx_done = 0;
  1966. set_signals(info);
  1967. }
  1968. #ifdef CONFIG_HDLC
  1969. if (info->netcount)
  1970. hdlcdev_tx_done(info);
  1971. else
  1972. #endif
  1973. {
  1974. if (info->tty && (info->tty->stopped || info->tty->hw_stopped)) {
  1975. tx_stop(info);
  1976. return;
  1977. }
  1978. info->pending_bh |= BH_TRANSMIT;
  1979. }
  1980. }
  1981. }
  1982. /*
  1983. * handle tx status interrupts
  1984. */
  1985. void isr_txint(SLMP_INFO * info)
  1986. {
  1987. unsigned char status = read_reg(info, SR1) & info->ie1_value & (UDRN + IDLE + CCTS);
  1988. /* clear status bits */
  1989. write_reg(info, SR1, status);
  1990. if ( debug_level >= DEBUG_LEVEL_ISR )
  1991. printk("%s(%d):%s isr_txint status=%02x\n",
  1992. __FILE__,__LINE__,info->device_name,status);
  1993. if (status & (UDRN + IDLE))
  1994. isr_txeom(info, status);
  1995. if (status & CCTS) {
  1996. /* simulate a common modem status change interrupt
  1997. * for our handler
  1998. */
  1999. get_signals( info );
  2000. isr_io_pin(info,
  2001. MISCSTATUS_CTS_LATCHED|(info->serial_signals&SerialSignal_CTS));
  2002. }
  2003. }
  2004. /*
  2005. * handle async tx data interrupts
  2006. */
  2007. void isr_txrdy(SLMP_INFO * info)
  2008. {
  2009. if ( debug_level >= DEBUG_LEVEL_ISR )
  2010. printk("%s(%d):%s isr_txrdy() tx_count=%d\n",
  2011. __FILE__,__LINE__,info->device_name,info->tx_count);
  2012. if (info->params.mode != MGSL_MODE_ASYNC) {
  2013. /* disable TXRDY IRQ, enable IDLE IRQ */
  2014. info->ie0_value &= ~TXRDYE;
  2015. info->ie1_value |= IDLE;
  2016. write_reg16(info, IE0, (unsigned short)((info->ie1_value << 8) + info->ie0_value));
  2017. return;
  2018. }
  2019. if (info->tty && (info->tty->stopped || info->tty->hw_stopped)) {
  2020. tx_stop(info);
  2021. return;
  2022. }
  2023. if ( info->tx_count )
  2024. tx_load_fifo( info );
  2025. else {
  2026. info->tx_active = 0;
  2027. info->ie0_value &= ~TXRDYE;
  2028. write_reg(info, IE0, info->ie0_value);
  2029. }
  2030. if (info->tx_count < WAKEUP_CHARS)
  2031. info->pending_bh |= BH_TRANSMIT;
  2032. }
  2033. void isr_rxdmaok(SLMP_INFO * info)
  2034. {
  2035. /* BIT7 = EOT (end of transfer)
  2036. * BIT6 = EOM (end of message/frame)
  2037. */
  2038. unsigned char status = read_reg(info,RXDMA + DSR) & 0xc0;
  2039. /* clear IRQ (BIT0 must be 1 to prevent clearing DE bit) */
  2040. write_reg(info, RXDMA + DSR, (unsigned char)(status | 1));
  2041. if ( debug_level >= DEBUG_LEVEL_ISR )
  2042. printk("%s(%d):%s isr_rxdmaok(), status=%02x\n",
  2043. __FILE__,__LINE__,info->device_name,status);
  2044. info->pending_bh |= BH_RECEIVE;
  2045. }
  2046. void isr_rxdmaerror(SLMP_INFO * info)
  2047. {
  2048. /* BIT5 = BOF (buffer overflow)
  2049. * BIT4 = COF (counter overflow)
  2050. */
  2051. unsigned char status = read_reg(info,RXDMA + DSR) & 0x30;
  2052. /* clear IRQ (BIT0 must be 1 to prevent clearing DE bit) */
  2053. write_reg(info, RXDMA + DSR, (unsigned char)(status | 1));
  2054. if ( debug_level >= DEBUG_LEVEL_ISR )
  2055. printk("%s(%d):%s isr_rxdmaerror(), status=%02x\n",
  2056. __FILE__,__LINE__,info->device_name,status);
  2057. info->rx_overflow = TRUE;
  2058. info->pending_bh |= BH_RECEIVE;
  2059. }
  2060. void isr_txdmaok(SLMP_INFO * info)
  2061. {
  2062. unsigned char status_reg1 = read_reg(info, SR1);
  2063. write_reg(info, TXDMA + DIR, 0x00); /* disable Tx DMA IRQs */
  2064. write_reg(info, TXDMA + DSR, 0xc0); /* clear IRQs and disable DMA */
  2065. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  2066. if ( debug_level >= DEBUG_LEVEL_ISR )
  2067. printk("%s(%d):%s isr_txdmaok(), status=%02x\n",
  2068. __FILE__,__LINE__,info->device_name,status_reg1);
  2069. /* program TXRDY as FIFO empty flag, enable TXRDY IRQ */
  2070. write_reg16(info, TRC0, 0);
  2071. info->ie0_value |= TXRDYE;
  2072. write_reg(info, IE0, info->ie0_value);
  2073. }
  2074. void isr_txdmaerror(SLMP_INFO * info)
  2075. {
  2076. /* BIT5 = BOF (buffer overflow)
  2077. * BIT4 = COF (counter overflow)
  2078. */
  2079. unsigned char status = read_reg(info,TXDMA + DSR) & 0x30;
  2080. /* clear IRQ (BIT0 must be 1 to prevent clearing DE bit) */
  2081. write_reg(info, TXDMA + DSR, (unsigned char)(status | 1));
  2082. if ( debug_level >= DEBUG_LEVEL_ISR )
  2083. printk("%s(%d):%s isr_txdmaerror(), status=%02x\n",
  2084. __FILE__,__LINE__,info->device_name,status);
  2085. }
  2086. /* handle input serial signal changes
  2087. */
  2088. void isr_io_pin( SLMP_INFO *info, u16 status )
  2089. {
  2090. struct mgsl_icount *icount;
  2091. if ( debug_level >= DEBUG_LEVEL_ISR )
  2092. printk("%s(%d):isr_io_pin status=%04X\n",
  2093. __FILE__,__LINE__,status);
  2094. if (status & (MISCSTATUS_CTS_LATCHED | MISCSTATUS_DCD_LATCHED |
  2095. MISCSTATUS_DSR_LATCHED | MISCSTATUS_RI_LATCHED) ) {
  2096. icount = &info->icount;
  2097. /* update input line counters */
  2098. if (status & MISCSTATUS_RI_LATCHED) {
  2099. icount->rng++;
  2100. if ( status & SerialSignal_RI )
  2101. info->input_signal_events.ri_up++;
  2102. else
  2103. info->input_signal_events.ri_down++;
  2104. }
  2105. if (status & MISCSTATUS_DSR_LATCHED) {
  2106. icount->dsr++;
  2107. if ( status & SerialSignal_DSR )
  2108. info->input_signal_events.dsr_up++;
  2109. else
  2110. info->input_signal_events.dsr_down++;
  2111. }
  2112. if (status & MISCSTATUS_DCD_LATCHED) {
  2113. if ((info->dcd_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT) {
  2114. info->ie1_value &= ~CDCD;
  2115. write_reg(info, IE1, info->ie1_value);
  2116. }
  2117. icount->dcd++;
  2118. if (status & SerialSignal_DCD) {
  2119. info->input_signal_events.dcd_up++;
  2120. } else
  2121. info->input_signal_events.dcd_down++;
  2122. #ifdef CONFIG_HDLC
  2123. if (info->netcount)
  2124. hdlc_set_carrier(status & SerialSignal_DCD, info->netdev);
  2125. #endif
  2126. }
  2127. if (status & MISCSTATUS_CTS_LATCHED)
  2128. {
  2129. if ((info->cts_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT) {
  2130. info->ie1_value &= ~CCTS;
  2131. write_reg(info, IE1, info->ie1_value);
  2132. }
  2133. icount->cts++;
  2134. if ( status & SerialSignal_CTS )
  2135. info->input_signal_events.cts_up++;
  2136. else
  2137. info->input_signal_events.cts_down++;
  2138. }
  2139. wake_up_interruptible(&info->status_event_wait_q);
  2140. wake_up_interruptible(&info->event_wait_q);
  2141. if ( (info->flags & ASYNC_CHECK_CD) &&
  2142. (status & MISCSTATUS_DCD_LATCHED) ) {
  2143. if ( debug_level >= DEBUG_LEVEL_ISR )
  2144. printk("%s CD now %s...", info->device_name,
  2145. (status & SerialSignal_DCD) ? "on" : "off");
  2146. if (status & SerialSignal_DCD)
  2147. wake_up_interruptible(&info->open_wait);
  2148. else {
  2149. if ( debug_level >= DEBUG_LEVEL_ISR )
  2150. printk("doing serial hangup...");
  2151. if (info->tty)
  2152. tty_hangup(info->tty);
  2153. }
  2154. }
  2155. if ( (info->flags & ASYNC_CTS_FLOW) &&
  2156. (status & MISCSTATUS_CTS_LATCHED) ) {
  2157. if ( info->tty ) {
  2158. if (info->tty->hw_stopped) {
  2159. if (status & SerialSignal_CTS) {
  2160. if ( debug_level >= DEBUG_LEVEL_ISR )
  2161. printk("CTS tx start...");
  2162. info->tty->hw_stopped = 0;
  2163. tx_start(info);
  2164. info->pending_bh |= BH_TRANSMIT;
  2165. return;
  2166. }
  2167. } else {
  2168. if (!(status & SerialSignal_CTS)) {
  2169. if ( debug_level >= DEBUG_LEVEL_ISR )
  2170. printk("CTS tx stop...");
  2171. info->tty->hw_stopped = 1;
  2172. tx_stop(info);
  2173. }
  2174. }
  2175. }
  2176. }
  2177. }
  2178. info->pending_bh |= BH_STATUS;
  2179. }
  2180. /* Interrupt service routine entry point.
  2181. *
  2182. * Arguments:
  2183. * irq interrupt number that caused interrupt
  2184. * dev_id device ID supplied during interrupt registration
  2185. * regs interrupted processor context
  2186. */
  2187. static irqreturn_t synclinkmp_interrupt(int irq, void *dev_id,
  2188. struct pt_regs *regs)
  2189. {
  2190. SLMP_INFO * info;
  2191. unsigned char status, status0, status1=0;
  2192. unsigned char dmastatus, dmastatus0, dmastatus1=0;
  2193. unsigned char timerstatus0, timerstatus1=0;
  2194. unsigned char shift;
  2195. unsigned int i;
  2196. unsigned short tmp;
  2197. if ( debug_level >= DEBUG_LEVEL_ISR )
  2198. printk("%s(%d): synclinkmp_interrupt(%d)entry.\n",
  2199. __FILE__,__LINE__,irq);
  2200. info = (SLMP_INFO *)dev_id;
  2201. if (!info)
  2202. return IRQ_NONE;
  2203. spin_lock(&info->lock);
  2204. for(;;) {
  2205. /* get status for SCA0 (ports 0-1) */
  2206. tmp = read_reg16(info, ISR0); /* get ISR0 and ISR1 in one read */
  2207. status0 = (unsigned char)tmp;
  2208. dmastatus0 = (unsigned char)(tmp>>8);
  2209. timerstatus0 = read_reg(info, ISR2);
  2210. if ( debug_level >= DEBUG_LEVEL_ISR )
  2211. printk("%s(%d):%s status0=%02x, dmastatus0=%02x, timerstatus0=%02x\n",
  2212. __FILE__,__LINE__,info->device_name,
  2213. status0,dmastatus0,timerstatus0);
  2214. if (info->port_count == 4) {
  2215. /* get status for SCA1 (ports 2-3) */
  2216. tmp = read_reg16(info->port_array[2], ISR0);
  2217. status1 = (unsigned char)tmp;
  2218. dmastatus1 = (unsigned char)(tmp>>8);
  2219. timerstatus1 = read_reg(info->port_array[2], ISR2);
  2220. if ( debug_level >= DEBUG_LEVEL_ISR )
  2221. printk("%s(%d):%s status1=%02x, dmastatus1=%02x, timerstatus1=%02x\n",
  2222. __FILE__,__LINE__,info->device_name,
  2223. status1,dmastatus1,timerstatus1);
  2224. }
  2225. if (!status0 && !dmastatus0 && !timerstatus0 &&
  2226. !status1 && !dmastatus1 && !timerstatus1)
  2227. break;
  2228. for(i=0; i < info->port_count ; i++) {
  2229. if (info->port_array[i] == NULL)
  2230. continue;
  2231. if (i < 2) {
  2232. status = status0;
  2233. dmastatus = dmastatus0;
  2234. } else {
  2235. status = status1;
  2236. dmastatus = dmastatus1;
  2237. }
  2238. shift = i & 1 ? 4 :0;
  2239. if (status & BIT0 << shift)
  2240. isr_rxrdy(info->port_array[i]);
  2241. if (status & BIT1 << shift)
  2242. isr_txrdy(info->port_array[i]);
  2243. if (status & BIT2 << shift)
  2244. isr_rxint(info->port_array[i]);
  2245. if (status & BIT3 << shift)
  2246. isr_txint(info->port_array[i]);
  2247. if (dmastatus & BIT0 << shift)
  2248. isr_rxdmaerror(info->port_array[i]);
  2249. if (dmastatus & BIT1 << shift)
  2250. isr_rxdmaok(info->port_array[i]);
  2251. if (dmastatus & BIT2 << shift)
  2252. isr_txdmaerror(info->port_array[i]);
  2253. if (dmastatus & BIT3 << shift)
  2254. isr_txdmaok(info->port_array[i]);
  2255. }
  2256. if (timerstatus0 & (BIT5 | BIT4))
  2257. isr_timer(info->port_array[0]);
  2258. if (timerstatus0 & (BIT7 | BIT6))
  2259. isr_timer(info->port_array[1]);
  2260. if (timerstatus1 & (BIT5 | BIT4))
  2261. isr_timer(info->port_array[2]);
  2262. if (timerstatus1 & (BIT7 | BIT6))
  2263. isr_timer(info->port_array[3]);
  2264. }
  2265. for(i=0; i < info->port_count ; i++) {
  2266. SLMP_INFO * port = info->port_array[i];
  2267. /* Request bottom half processing if there's something
  2268. * for it to do and the bh is not already running.
  2269. *
  2270. * Note: startup adapter diags require interrupts.
  2271. * do not request bottom half processing if the
  2272. * device is not open in a normal mode.
  2273. */
  2274. if ( port && (port->count || port->netcount) &&
  2275. port->pending_bh && !port->bh_running &&
  2276. !port->bh_requested ) {
  2277. if ( debug_level >= DEBUG_LEVEL_ISR )
  2278. printk("%s(%d):%s queueing bh task.\n",
  2279. __FILE__,__LINE__,port->device_name);
  2280. schedule_work(&port->task);
  2281. port->bh_requested = 1;
  2282. }
  2283. }
  2284. spin_unlock(&info->lock);
  2285. if ( debug_level >= DEBUG_LEVEL_ISR )
  2286. printk("%s(%d):synclinkmp_interrupt(%d)exit.\n",
  2287. __FILE__,__LINE__,irq);
  2288. return IRQ_HANDLED;
  2289. }
  2290. /* Initialize and start device.
  2291. */
  2292. static int startup(SLMP_INFO * info)
  2293. {
  2294. if ( debug_level >= DEBUG_LEVEL_INFO )
  2295. printk("%s(%d):%s tx_releaseup()\n",__FILE__,__LINE__,info->device_name);
  2296. if (info->flags & ASYNC_INITIALIZED)
  2297. return 0;
  2298. if (!info->tx_buf) {
  2299. info->tx_buf = (unsigned char *)kmalloc(info->max_frame_size, GFP_KERNEL);
  2300. if (!info->tx_buf) {
  2301. printk(KERN_ERR"%s(%d):%s can't allocate transmit buffer\n",
  2302. __FILE__,__LINE__,info->device_name);
  2303. return -ENOMEM;
  2304. }
  2305. }
  2306. info->pending_bh = 0;
  2307. /* program hardware for current parameters */
  2308. reset_port(info);
  2309. change_params(info);
  2310. info->status_timer.expires = jiffies + msecs_to_jiffies(10);
  2311. add_timer(&info->status_timer);
  2312. if (info->tty)
  2313. clear_bit(TTY_IO_ERROR, &info->tty->flags);
  2314. info->flags |= ASYNC_INITIALIZED;
  2315. return 0;
  2316. }
  2317. /* Called by close() and hangup() to shutdown hardware
  2318. */
  2319. static void shutdown(SLMP_INFO * info)
  2320. {
  2321. unsigned long flags;
  2322. if (!(info->flags & ASYNC_INITIALIZED))
  2323. return;
  2324. if (debug_level >= DEBUG_LEVEL_INFO)
  2325. printk("%s(%d):%s synclinkmp_shutdown()\n",
  2326. __FILE__,__LINE__, info->device_name );
  2327. /* clear status wait queue because status changes */
  2328. /* can't happen after shutting down the hardware */
  2329. wake_up_interruptible(&info->status_event_wait_q);
  2330. wake_up_interruptible(&info->event_wait_q);
  2331. del_timer(&info->tx_timer);
  2332. del_timer(&info->status_timer);
  2333. if (info->tx_buf) {
  2334. kfree(info->tx_buf);
  2335. info->tx_buf = NULL;
  2336. }
  2337. spin_lock_irqsave(&info->lock,flags);
  2338. reset_port(info);
  2339. if (!info->tty || info->tty->termios->c_cflag & HUPCL) {
  2340. info->serial_signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
  2341. set_signals(info);
  2342. }
  2343. spin_unlock_irqrestore(&info->lock,flags);
  2344. if (info->tty)
  2345. set_bit(TTY_IO_ERROR, &info->tty->flags);
  2346. info->flags &= ~ASYNC_INITIALIZED;
  2347. }
  2348. static void program_hw(SLMP_INFO *info)
  2349. {
  2350. unsigned long flags;
  2351. spin_lock_irqsave(&info->lock,flags);
  2352. rx_stop(info);
  2353. tx_stop(info);
  2354. info->tx_count = info->tx_put = info->tx_get = 0;
  2355. if (info->params.mode == MGSL_MODE_HDLC || info->netcount)
  2356. hdlc_mode(info);
  2357. else
  2358. async_mode(info);
  2359. set_signals(info);
  2360. info->dcd_chkcount = 0;
  2361. info->cts_chkcount = 0;
  2362. info->ri_chkcount = 0;
  2363. info->dsr_chkcount = 0;
  2364. info->ie1_value |= (CDCD|CCTS);
  2365. write_reg(info, IE1, info->ie1_value);
  2366. get_signals(info);
  2367. if (info->netcount || (info->tty && info->tty->termios->c_cflag & CREAD) )
  2368. rx_start(info);
  2369. spin_unlock_irqrestore(&info->lock,flags);
  2370. }
  2371. /* Reconfigure adapter based on new parameters
  2372. */
  2373. static void change_params(SLMP_INFO *info)
  2374. {
  2375. unsigned cflag;
  2376. int bits_per_char;
  2377. if (!info->tty || !info->tty->termios)
  2378. return;
  2379. if (debug_level >= DEBUG_LEVEL_INFO)
  2380. printk("%s(%d):%s change_params()\n",
  2381. __FILE__,__LINE__, info->device_name );
  2382. cflag = info->tty->termios->c_cflag;
  2383. /* if B0 rate (hangup) specified then negate DTR and RTS */
  2384. /* otherwise assert DTR and RTS */
  2385. if (cflag & CBAUD)
  2386. info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
  2387. else
  2388. info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
  2389. /* byte size and parity */
  2390. switch (cflag & CSIZE) {
  2391. case CS5: info->params.data_bits = 5; break;
  2392. case CS6: info->params.data_bits = 6; break;
  2393. case CS7: info->params.data_bits = 7; break;
  2394. case CS8: info->params.data_bits = 8; break;
  2395. /* Never happens, but GCC is too dumb to figure it out */
  2396. default: info->params.data_bits = 7; break;
  2397. }
  2398. if (cflag & CSTOPB)
  2399. info->params.stop_bits = 2;
  2400. else
  2401. info->params.stop_bits = 1;
  2402. info->params.parity = ASYNC_PARITY_NONE;
  2403. if (cflag & PARENB) {
  2404. if (cflag & PARODD)
  2405. info->params.parity = ASYNC_PARITY_ODD;
  2406. else
  2407. info->params.parity = ASYNC_PARITY_EVEN;
  2408. #ifdef CMSPAR
  2409. if (cflag & CMSPAR)
  2410. info->params.parity = ASYNC_PARITY_SPACE;
  2411. #endif
  2412. }
  2413. /* calculate number of jiffies to transmit a full
  2414. * FIFO (32 bytes) at specified data rate
  2415. */
  2416. bits_per_char = info->params.data_bits +
  2417. info->params.stop_bits + 1;
  2418. /* if port data rate is set to 460800 or less then
  2419. * allow tty settings to override, otherwise keep the
  2420. * current data rate.
  2421. */
  2422. if (info->params.data_rate <= 460800) {
  2423. info->params.data_rate = tty_get_baud_rate(info->tty);
  2424. }
  2425. if ( info->params.data_rate ) {
  2426. info->timeout = (32*HZ*bits_per_char) /
  2427. info->params.data_rate;
  2428. }
  2429. info->timeout += HZ/50; /* Add .02 seconds of slop */
  2430. if (cflag & CRTSCTS)
  2431. info->flags |= ASYNC_CTS_FLOW;
  2432. else
  2433. info->flags &= ~ASYNC_CTS_FLOW;
  2434. if (cflag & CLOCAL)
  2435. info->flags &= ~ASYNC_CHECK_CD;
  2436. else
  2437. info->flags |= ASYNC_CHECK_CD;
  2438. /* process tty input control flags */
  2439. info->read_status_mask2 = OVRN;
  2440. if (I_INPCK(info->tty))
  2441. info->read_status_mask2 |= PE | FRME;
  2442. if (I_BRKINT(info->tty) || I_PARMRK(info->tty))
  2443. info->read_status_mask1 |= BRKD;
  2444. if (I_IGNPAR(info->tty))
  2445. info->ignore_status_mask2 |= PE | FRME;
  2446. if (I_IGNBRK(info->tty)) {
  2447. info->ignore_status_mask1 |= BRKD;
  2448. /* If ignoring parity and break indicators, ignore
  2449. * overruns too. (For real raw support).
  2450. */
  2451. if (I_IGNPAR(info->tty))
  2452. info->ignore_status_mask2 |= OVRN;
  2453. }
  2454. program_hw(info);
  2455. }
  2456. static int get_stats(SLMP_INFO * info, struct mgsl_icount __user *user_icount)
  2457. {
  2458. int err;
  2459. if (debug_level >= DEBUG_LEVEL_INFO)
  2460. printk("%s(%d):%s get_params()\n",
  2461. __FILE__,__LINE__, info->device_name);
  2462. COPY_TO_USER(err,user_icount, &info->icount, sizeof(struct mgsl_icount));
  2463. if (err) {
  2464. if ( debug_level >= DEBUG_LEVEL_INFO )
  2465. printk( "%s(%d):%s get_stats() user buffer copy failed\n",
  2466. __FILE__,__LINE__,info->device_name);
  2467. return -EFAULT;
  2468. }
  2469. return 0;
  2470. }
  2471. static int get_params(SLMP_INFO * info, MGSL_PARAMS __user *user_params)
  2472. {
  2473. int err;
  2474. if (debug_level >= DEBUG_LEVEL_INFO)
  2475. printk("%s(%d):%s get_params()\n",
  2476. __FILE__,__LINE__, info->device_name);
  2477. COPY_TO_USER(err,user_params, &info->params, sizeof(MGSL_PARAMS));
  2478. if (err) {
  2479. if ( debug_level >= DEBUG_LEVEL_INFO )
  2480. printk( "%s(%d):%s get_params() user buffer copy failed\n",
  2481. __FILE__,__LINE__,info->device_name);
  2482. return -EFAULT;
  2483. }
  2484. return 0;
  2485. }
  2486. static int set_params(SLMP_INFO * info, MGSL_PARAMS __user *new_params)
  2487. {
  2488. unsigned long flags;
  2489. MGSL_PARAMS tmp_params;
  2490. int err;
  2491. if (debug_level >= DEBUG_LEVEL_INFO)
  2492. printk("%s(%d):%s set_params\n",
  2493. __FILE__,__LINE__,info->device_name );
  2494. COPY_FROM_USER(err,&tmp_params, new_params, sizeof(MGSL_PARAMS));
  2495. if (err) {
  2496. if ( debug_level >= DEBUG_LEVEL_INFO )
  2497. printk( "%s(%d):%s set_params() user buffer copy failed\n",
  2498. __FILE__,__LINE__,info->device_name);
  2499. return -EFAULT;
  2500. }
  2501. spin_lock_irqsave(&info->lock,flags);
  2502. memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
  2503. spin_unlock_irqrestore(&info->lock,flags);
  2504. change_params(info);
  2505. return 0;
  2506. }
  2507. static int get_txidle(SLMP_INFO * info, int __user *idle_mode)
  2508. {
  2509. int err;
  2510. if (debug_level >= DEBUG_LEVEL_INFO)
  2511. printk("%s(%d):%s get_txidle()=%d\n",
  2512. __FILE__,__LINE__, info->device_name, info->idle_mode);
  2513. COPY_TO_USER(err,idle_mode, &info->idle_mode, sizeof(int));
  2514. if (err) {
  2515. if ( debug_level >= DEBUG_LEVEL_INFO )
  2516. printk( "%s(%d):%s get_txidle() user buffer copy failed\n",
  2517. __FILE__,__LINE__,info->device_name);
  2518. return -EFAULT;
  2519. }
  2520. return 0;
  2521. }
  2522. static int set_txidle(SLMP_INFO * info, int idle_mode)
  2523. {
  2524. unsigned long flags;
  2525. if (debug_level >= DEBUG_LEVEL_INFO)
  2526. printk("%s(%d):%s set_txidle(%d)\n",
  2527. __FILE__,__LINE__,info->device_name, idle_mode );
  2528. spin_lock_irqsave(&info->lock,flags);
  2529. info->idle_mode = idle_mode;
  2530. tx_set_idle( info );
  2531. spin_unlock_irqrestore(&info->lock,flags);
  2532. return 0;
  2533. }
  2534. static int tx_enable(SLMP_INFO * info, int enable)
  2535. {
  2536. unsigned long flags;
  2537. if (debug_level >= DEBUG_LEVEL_INFO)
  2538. printk("%s(%d):%s tx_enable(%d)\n",
  2539. __FILE__,__LINE__,info->device_name, enable);
  2540. spin_lock_irqsave(&info->lock,flags);
  2541. if ( enable ) {
  2542. if ( !info->tx_enabled ) {
  2543. tx_start(info);
  2544. }
  2545. } else {
  2546. if ( info->tx_enabled )
  2547. tx_stop(info);
  2548. }
  2549. spin_unlock_irqrestore(&info->lock,flags);
  2550. return 0;
  2551. }
  2552. /* abort send HDLC frame
  2553. */
  2554. static int tx_abort(SLMP_INFO * info)
  2555. {
  2556. unsigned long flags;
  2557. if (debug_level >= DEBUG_LEVEL_INFO)
  2558. printk("%s(%d):%s tx_abort()\n",
  2559. __FILE__,__LINE__,info->device_name);
  2560. spin_lock_irqsave(&info->lock,flags);
  2561. if ( info->tx_active && info->params.mode == MGSL_MODE_HDLC ) {
  2562. info->ie1_value &= ~UDRN;
  2563. info->ie1_value |= IDLE;
  2564. write_reg(info, IE1, info->ie1_value); /* disable tx status interrupts */
  2565. write_reg(info, SR1, (unsigned char)(IDLE + UDRN)); /* clear pending */
  2566. write_reg(info, TXDMA + DSR, 0); /* disable DMA channel */
  2567. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  2568. write_reg(info, CMD, TXABORT);
  2569. }
  2570. spin_unlock_irqrestore(&info->lock,flags);
  2571. return 0;
  2572. }
  2573. static int rx_enable(SLMP_INFO * info, int enable)
  2574. {
  2575. unsigned long flags;
  2576. if (debug_level >= DEBUG_LEVEL_INFO)
  2577. printk("%s(%d):%s rx_enable(%d)\n",
  2578. __FILE__,__LINE__,info->device_name,enable);
  2579. spin_lock_irqsave(&info->lock,flags);
  2580. if ( enable ) {
  2581. if ( !info->rx_enabled )
  2582. rx_start(info);
  2583. } else {
  2584. if ( info->rx_enabled )
  2585. rx_stop(info);
  2586. }
  2587. spin_unlock_irqrestore(&info->lock,flags);
  2588. return 0;
  2589. }
  2590. /* wait for specified event to occur
  2591. */
  2592. static int wait_mgsl_event(SLMP_INFO * info, int __user *mask_ptr)
  2593. {
  2594. unsigned long flags;
  2595. int s;
  2596. int rc=0;
  2597. struct mgsl_icount cprev, cnow;
  2598. int events;
  2599. int mask;
  2600. struct _input_signal_events oldsigs, newsigs;
  2601. DECLARE_WAITQUEUE(wait, current);
  2602. COPY_FROM_USER(rc,&mask, mask_ptr, sizeof(int));
  2603. if (rc) {
  2604. return -EFAULT;
  2605. }
  2606. if (debug_level >= DEBUG_LEVEL_INFO)
  2607. printk("%s(%d):%s wait_mgsl_event(%d)\n",
  2608. __FILE__,__LINE__,info->device_name,mask);
  2609. spin_lock_irqsave(&info->lock,flags);
  2610. /* return immediately if state matches requested events */
  2611. get_signals(info);
  2612. s = info->serial_signals;
  2613. events = mask &
  2614. ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
  2615. ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
  2616. ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
  2617. ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
  2618. if (events) {
  2619. spin_unlock_irqrestore(&info->lock,flags);
  2620. goto exit;
  2621. }
  2622. /* save current irq counts */
  2623. cprev = info->icount;
  2624. oldsigs = info->input_signal_events;
  2625. /* enable hunt and idle irqs if needed */
  2626. if (mask & (MgslEvent_ExitHuntMode+MgslEvent_IdleReceived)) {
  2627. unsigned char oldval = info->ie1_value;
  2628. unsigned char newval = oldval +
  2629. (mask & MgslEvent_ExitHuntMode ? FLGD:0) +
  2630. (mask & MgslEvent_IdleReceived ? IDLD:0);
  2631. if ( oldval != newval ) {
  2632. info->ie1_value = newval;
  2633. write_reg(info, IE1, info->ie1_value);
  2634. }
  2635. }
  2636. set_current_state(TASK_INTERRUPTIBLE);
  2637. add_wait_queue(&info->event_wait_q, &wait);
  2638. spin_unlock_irqrestore(&info->lock,flags);
  2639. for(;;) {
  2640. schedule();
  2641. if (signal_pending(current)) {
  2642. rc = -ERESTARTSYS;
  2643. break;
  2644. }
  2645. /* get current irq counts */
  2646. spin_lock_irqsave(&info->lock,flags);
  2647. cnow = info->icount;
  2648. newsigs = info->input_signal_events;
  2649. set_current_state(TASK_INTERRUPTIBLE);
  2650. spin_unlock_irqrestore(&info->lock,flags);
  2651. /* if no change, wait aborted for some reason */
  2652. if (newsigs.dsr_up == oldsigs.dsr_up &&
  2653. newsigs.dsr_down == oldsigs.dsr_down &&
  2654. newsigs.dcd_up == oldsigs.dcd_up &&
  2655. newsigs.dcd_down == oldsigs.dcd_down &&
  2656. newsigs.cts_up == oldsigs.cts_up &&
  2657. newsigs.cts_down == oldsigs.cts_down &&
  2658. newsigs.ri_up == oldsigs.ri_up &&
  2659. newsigs.ri_down == oldsigs.ri_down &&
  2660. cnow.exithunt == cprev.exithunt &&
  2661. cnow.rxidle == cprev.rxidle) {
  2662. rc = -EIO;
  2663. break;
  2664. }
  2665. events = mask &
  2666. ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
  2667. (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
  2668. (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
  2669. (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
  2670. (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
  2671. (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
  2672. (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
  2673. (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
  2674. (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
  2675. (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
  2676. if (events)
  2677. break;
  2678. cprev = cnow;
  2679. oldsigs = newsigs;
  2680. }
  2681. remove_wait_queue(&info->event_wait_q, &wait);
  2682. set_current_state(TASK_RUNNING);
  2683. if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
  2684. spin_lock_irqsave(&info->lock,flags);
  2685. if (!waitqueue_active(&info->event_wait_q)) {
  2686. /* disable enable exit hunt mode/idle rcvd IRQs */
  2687. info->ie1_value &= ~(FLGD|IDLD);
  2688. write_reg(info, IE1, info->ie1_value);
  2689. }
  2690. spin_unlock_irqrestore(&info->lock,flags);
  2691. }
  2692. exit:
  2693. if ( rc == 0 )
  2694. PUT_USER(rc, events, mask_ptr);
  2695. return rc;
  2696. }
  2697. static int modem_input_wait(SLMP_INFO *info,int arg)
  2698. {
  2699. unsigned long flags;
  2700. int rc;
  2701. struct mgsl_icount cprev, cnow;
  2702. DECLARE_WAITQUEUE(wait, current);
  2703. /* save current irq counts */
  2704. spin_lock_irqsave(&info->lock,flags);
  2705. cprev = info->icount;
  2706. add_wait_queue(&info->status_event_wait_q, &wait);
  2707. set_current_state(TASK_INTERRUPTIBLE);
  2708. spin_unlock_irqrestore(&info->lock,flags);
  2709. for(;;) {
  2710. schedule();
  2711. if (signal_pending(current)) {
  2712. rc = -ERESTARTSYS;
  2713. break;
  2714. }
  2715. /* get new irq counts */
  2716. spin_lock_irqsave(&info->lock,flags);
  2717. cnow = info->icount;
  2718. set_current_state(TASK_INTERRUPTIBLE);
  2719. spin_unlock_irqrestore(&info->lock,flags);
  2720. /* if no change, wait aborted for some reason */
  2721. if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
  2722. cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
  2723. rc = -EIO;
  2724. break;
  2725. }
  2726. /* check for change in caller specified modem input */
  2727. if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
  2728. (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
  2729. (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
  2730. (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
  2731. rc = 0;
  2732. break;
  2733. }
  2734. cprev = cnow;
  2735. }
  2736. remove_wait_queue(&info->status_event_wait_q, &wait);
  2737. set_current_state(TASK_RUNNING);
  2738. return rc;
  2739. }
  2740. /* return the state of the serial control and status signals
  2741. */
  2742. static int tiocmget(struct tty_struct *tty, struct file *file)
  2743. {
  2744. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  2745. unsigned int result;
  2746. unsigned long flags;
  2747. spin_lock_irqsave(&info->lock,flags);
  2748. get_signals(info);
  2749. spin_unlock_irqrestore(&info->lock,flags);
  2750. result = ((info->serial_signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
  2751. ((info->serial_signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
  2752. ((info->serial_signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
  2753. ((info->serial_signals & SerialSignal_RI) ? TIOCM_RNG:0) +
  2754. ((info->serial_signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
  2755. ((info->serial_signals & SerialSignal_CTS) ? TIOCM_CTS:0);
  2756. if (debug_level >= DEBUG_LEVEL_INFO)
  2757. printk("%s(%d):%s tiocmget() value=%08X\n",
  2758. __FILE__,__LINE__, info->device_name, result );
  2759. return result;
  2760. }
  2761. /* set modem control signals (DTR/RTS)
  2762. */
  2763. static int tiocmset(struct tty_struct *tty, struct file *file,
  2764. unsigned int set, unsigned int clear)
  2765. {
  2766. SLMP_INFO *info = (SLMP_INFO *)tty->driver_data;
  2767. unsigned long flags;
  2768. if (debug_level >= DEBUG_LEVEL_INFO)
  2769. printk("%s(%d):%s tiocmset(%x,%x)\n",
  2770. __FILE__,__LINE__,info->device_name, set, clear);
  2771. if (set & TIOCM_RTS)
  2772. info->serial_signals |= SerialSignal_RTS;
  2773. if (set & TIOCM_DTR)
  2774. info->serial_signals |= SerialSignal_DTR;
  2775. if (clear & TIOCM_RTS)
  2776. info->serial_signals &= ~SerialSignal_RTS;
  2777. if (clear & TIOCM_DTR)
  2778. info->serial_signals &= ~SerialSignal_DTR;
  2779. spin_lock_irqsave(&info->lock,flags);
  2780. set_signals(info);
  2781. spin_unlock_irqrestore(&info->lock,flags);
  2782. return 0;
  2783. }
  2784. /* Block the current process until the specified port is ready to open.
  2785. */
  2786. static int block_til_ready(struct tty_struct *tty, struct file *filp,
  2787. SLMP_INFO *info)
  2788. {
  2789. DECLARE_WAITQUEUE(wait, current);
  2790. int retval;
  2791. int do_clocal = 0, extra_count = 0;
  2792. unsigned long flags;
  2793. if (debug_level >= DEBUG_LEVEL_INFO)
  2794. printk("%s(%d):%s block_til_ready()\n",
  2795. __FILE__,__LINE__, tty->driver->name );
  2796. if (filp->f_flags & O_NONBLOCK || tty->flags & (1 << TTY_IO_ERROR)){
  2797. /* nonblock mode is set or port is not enabled */
  2798. /* just verify that callout device is not active */
  2799. info->flags |= ASYNC_NORMAL_ACTIVE;
  2800. return 0;
  2801. }
  2802. if (tty->termios->c_cflag & CLOCAL)
  2803. do_clocal = 1;
  2804. /* Wait for carrier detect and the line to become
  2805. * free (i.e., not in use by the callout). While we are in
  2806. * this loop, info->count is dropped by one, so that
  2807. * close() knows when to free things. We restore it upon
  2808. * exit, either normal or abnormal.
  2809. */
  2810. retval = 0;
  2811. add_wait_queue(&info->open_wait, &wait);
  2812. if (debug_level >= DEBUG_LEVEL_INFO)
  2813. printk("%s(%d):%s block_til_ready() before block, count=%d\n",
  2814. __FILE__,__LINE__, tty->driver->name, info->count );
  2815. spin_lock_irqsave(&info->lock, flags);
  2816. if (!tty_hung_up_p(filp)) {
  2817. extra_count = 1;
  2818. info->count--;
  2819. }
  2820. spin_unlock_irqrestore(&info->lock, flags);
  2821. info->blocked_open++;
  2822. while (1) {
  2823. if ((tty->termios->c_cflag & CBAUD)) {
  2824. spin_lock_irqsave(&info->lock,flags);
  2825. info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
  2826. set_signals(info);
  2827. spin_unlock_irqrestore(&info->lock,flags);
  2828. }
  2829. set_current_state(TASK_INTERRUPTIBLE);
  2830. if (tty_hung_up_p(filp) || !(info->flags & ASYNC_INITIALIZED)){
  2831. retval = (info->flags & ASYNC_HUP_NOTIFY) ?
  2832. -EAGAIN : -ERESTARTSYS;
  2833. break;
  2834. }
  2835. spin_lock_irqsave(&info->lock,flags);
  2836. get_signals(info);
  2837. spin_unlock_irqrestore(&info->lock,flags);
  2838. if (!(info->flags & ASYNC_CLOSING) &&
  2839. (do_clocal || (info->serial_signals & SerialSignal_DCD)) ) {
  2840. break;
  2841. }
  2842. if (signal_pending(current)) {
  2843. retval = -ERESTARTSYS;
  2844. break;
  2845. }
  2846. if (debug_level >= DEBUG_LEVEL_INFO)
  2847. printk("%s(%d):%s block_til_ready() count=%d\n",
  2848. __FILE__,__LINE__, tty->driver->name, info->count );
  2849. schedule();
  2850. }
  2851. set_current_state(TASK_RUNNING);
  2852. remove_wait_queue(&info->open_wait, &wait);
  2853. if (extra_count)
  2854. info->count++;
  2855. info->blocked_open--;
  2856. if (debug_level >= DEBUG_LEVEL_INFO)
  2857. printk("%s(%d):%s block_til_ready() after, count=%d\n",
  2858. __FILE__,__LINE__, tty->driver->name, info->count );
  2859. if (!retval)
  2860. info->flags |= ASYNC_NORMAL_ACTIVE;
  2861. return retval;
  2862. }
  2863. int alloc_dma_bufs(SLMP_INFO *info)
  2864. {
  2865. unsigned short BuffersPerFrame;
  2866. unsigned short BufferCount;
  2867. // Force allocation to start at 64K boundary for each port.
  2868. // This is necessary because *all* buffer descriptors for a port
  2869. // *must* be in the same 64K block. All descriptors on a port
  2870. // share a common 'base' address (upper 8 bits of 24 bits) programmed
  2871. // into the CBP register.
  2872. info->port_array[0]->last_mem_alloc = (SCA_MEM_SIZE/4) * info->port_num;
  2873. /* Calculate the number of DMA buffers necessary to hold the */
  2874. /* largest allowable frame size. Note: If the max frame size is */
  2875. /* not an even multiple of the DMA buffer size then we need to */
  2876. /* round the buffer count per frame up one. */
  2877. BuffersPerFrame = (unsigned short)(info->max_frame_size/SCABUFSIZE);
  2878. if ( info->max_frame_size % SCABUFSIZE )
  2879. BuffersPerFrame++;
  2880. /* calculate total number of data buffers (SCABUFSIZE) possible
  2881. * in one ports memory (SCA_MEM_SIZE/4) after allocating memory
  2882. * for the descriptor list (BUFFERLISTSIZE).
  2883. */
  2884. BufferCount = (SCA_MEM_SIZE/4 - BUFFERLISTSIZE)/SCABUFSIZE;
  2885. /* limit number of buffers to maximum amount of descriptors */
  2886. if (BufferCount > BUFFERLISTSIZE/sizeof(SCADESC))
  2887. BufferCount = BUFFERLISTSIZE/sizeof(SCADESC);
  2888. /* use enough buffers to transmit one max size frame */
  2889. info->tx_buf_count = BuffersPerFrame + 1;
  2890. /* never use more than half the available buffers for transmit */
  2891. if (info->tx_buf_count > (BufferCount/2))
  2892. info->tx_buf_count = BufferCount/2;
  2893. if (info->tx_buf_count > SCAMAXDESC)
  2894. info->tx_buf_count = SCAMAXDESC;
  2895. /* use remaining buffers for receive */
  2896. info->rx_buf_count = BufferCount - info->tx_buf_count;
  2897. if (info->rx_buf_count > SCAMAXDESC)
  2898. info->rx_buf_count = SCAMAXDESC;
  2899. if ( debug_level >= DEBUG_LEVEL_INFO )
  2900. printk("%s(%d):%s Allocating %d TX and %d RX DMA buffers.\n",
  2901. __FILE__,__LINE__, info->device_name,
  2902. info->tx_buf_count,info->rx_buf_count);
  2903. if ( alloc_buf_list( info ) < 0 ||
  2904. alloc_frame_bufs(info,
  2905. info->rx_buf_list,
  2906. info->rx_buf_list_ex,
  2907. info->rx_buf_count) < 0 ||
  2908. alloc_frame_bufs(info,
  2909. info->tx_buf_list,
  2910. info->tx_buf_list_ex,
  2911. info->tx_buf_count) < 0 ||
  2912. alloc_tmp_rx_buf(info) < 0 ) {
  2913. printk("%s(%d):%s Can't allocate DMA buffer memory\n",
  2914. __FILE__,__LINE__, info->device_name);
  2915. return -ENOMEM;
  2916. }
  2917. rx_reset_buffers( info );
  2918. return 0;
  2919. }
  2920. /* Allocate DMA buffers for the transmit and receive descriptor lists.
  2921. */
  2922. int alloc_buf_list(SLMP_INFO *info)
  2923. {
  2924. unsigned int i;
  2925. /* build list in adapter shared memory */
  2926. info->buffer_list = info->memory_base + info->port_array[0]->last_mem_alloc;
  2927. info->buffer_list_phys = info->port_array[0]->last_mem_alloc;
  2928. info->port_array[0]->last_mem_alloc += BUFFERLISTSIZE;
  2929. memset(info->buffer_list, 0, BUFFERLISTSIZE);
  2930. /* Save virtual address pointers to the receive and */
  2931. /* transmit buffer lists. (Receive 1st). These pointers will */
  2932. /* be used by the processor to access the lists. */
  2933. info->rx_buf_list = (SCADESC *)info->buffer_list;
  2934. info->tx_buf_list = (SCADESC *)info->buffer_list;
  2935. info->tx_buf_list += info->rx_buf_count;
  2936. /* Build links for circular buffer entry lists (tx and rx)
  2937. *
  2938. * Note: links are physical addresses read by the SCA device
  2939. * to determine the next buffer entry to use.
  2940. */
  2941. for ( i = 0; i < info->rx_buf_count; i++ ) {
  2942. /* calculate and store physical address of this buffer entry */
  2943. info->rx_buf_list_ex[i].phys_entry =
  2944. info->buffer_list_phys + (i * sizeof(SCABUFSIZE));
  2945. /* calculate and store physical address of */
  2946. /* next entry in cirular list of entries */
  2947. info->rx_buf_list[i].next = info->buffer_list_phys;
  2948. if ( i < info->rx_buf_count - 1 )
  2949. info->rx_buf_list[i].next += (i + 1) * sizeof(SCADESC);
  2950. info->rx_buf_list[i].length = SCABUFSIZE;
  2951. }
  2952. for ( i = 0; i < info->tx_buf_count; i++ ) {
  2953. /* calculate and store physical address of this buffer entry */
  2954. info->tx_buf_list_ex[i].phys_entry = info->buffer_list_phys +
  2955. ((info->rx_buf_count + i) * sizeof(SCADESC));
  2956. /* calculate and store physical address of */
  2957. /* next entry in cirular list of entries */
  2958. info->tx_buf_list[i].next = info->buffer_list_phys +
  2959. info->rx_buf_count * sizeof(SCADESC);
  2960. if ( i < info->tx_buf_count - 1 )
  2961. info->tx_buf_list[i].next += (i + 1) * sizeof(SCADESC);
  2962. }
  2963. return 0;
  2964. }
  2965. /* Allocate the frame DMA buffers used by the specified buffer list.
  2966. */
  2967. int alloc_frame_bufs(SLMP_INFO *info, SCADESC *buf_list,SCADESC_EX *buf_list_ex,int count)
  2968. {
  2969. int i;
  2970. unsigned long phys_addr;
  2971. for ( i = 0; i < count; i++ ) {
  2972. buf_list_ex[i].virt_addr = info->memory_base + info->port_array[0]->last_mem_alloc;
  2973. phys_addr = info->port_array[0]->last_mem_alloc;
  2974. info->port_array[0]->last_mem_alloc += SCABUFSIZE;
  2975. buf_list[i].buf_ptr = (unsigned short)phys_addr;
  2976. buf_list[i].buf_base = (unsigned char)(phys_addr >> 16);
  2977. }
  2978. return 0;
  2979. }
  2980. void free_dma_bufs(SLMP_INFO *info)
  2981. {
  2982. info->buffer_list = NULL;
  2983. info->rx_buf_list = NULL;
  2984. info->tx_buf_list = NULL;
  2985. }
  2986. /* allocate buffer large enough to hold max_frame_size.
  2987. * This buffer is used to pass an assembled frame to the line discipline.
  2988. */
  2989. int alloc_tmp_rx_buf(SLMP_INFO *info)
  2990. {
  2991. info->tmp_rx_buf = kmalloc(info->max_frame_size, GFP_KERNEL);
  2992. if (info->tmp_rx_buf == NULL)
  2993. return -ENOMEM;
  2994. return 0;
  2995. }
  2996. void free_tmp_rx_buf(SLMP_INFO *info)
  2997. {
  2998. if (info->tmp_rx_buf)
  2999. kfree(info->tmp_rx_buf);
  3000. info->tmp_rx_buf = NULL;
  3001. }
  3002. int claim_resources(SLMP_INFO *info)
  3003. {
  3004. if (request_mem_region(info->phys_memory_base,SCA_MEM_SIZE,"synclinkmp") == NULL) {
  3005. printk( "%s(%d):%s mem addr conflict, Addr=%08X\n",
  3006. __FILE__,__LINE__,info->device_name, info->phys_memory_base);
  3007. info->init_error = DiagStatus_AddressConflict;
  3008. goto errout;
  3009. }
  3010. else
  3011. info->shared_mem_requested = 1;
  3012. if (request_mem_region(info->phys_lcr_base + info->lcr_offset,128,"synclinkmp") == NULL) {
  3013. printk( "%s(%d):%s lcr mem addr conflict, Addr=%08X\n",
  3014. __FILE__,__LINE__,info->device_name, info->phys_lcr_base);
  3015. info->init_error = DiagStatus_AddressConflict;
  3016. goto errout;
  3017. }
  3018. else
  3019. info->lcr_mem_requested = 1;
  3020. if (request_mem_region(info->phys_sca_base + info->sca_offset,SCA_BASE_SIZE,"synclinkmp") == NULL) {
  3021. printk( "%s(%d):%s sca mem addr conflict, Addr=%08X\n",
  3022. __FILE__,__LINE__,info->device_name, info->phys_sca_base);
  3023. info->init_error = DiagStatus_AddressConflict;
  3024. goto errout;
  3025. }
  3026. else
  3027. info->sca_base_requested = 1;
  3028. if (request_mem_region(info->phys_statctrl_base + info->statctrl_offset,SCA_REG_SIZE,"synclinkmp") == NULL) {
  3029. printk( "%s(%d):%s stat/ctrl mem addr conflict, Addr=%08X\n",
  3030. __FILE__,__LINE__,info->device_name, info->phys_statctrl_base);
  3031. info->init_error = DiagStatus_AddressConflict;
  3032. goto errout;
  3033. }
  3034. else
  3035. info->sca_statctrl_requested = 1;
  3036. info->memory_base = ioremap(info->phys_memory_base,SCA_MEM_SIZE);
  3037. if (!info->memory_base) {
  3038. printk( "%s(%d):%s Cant map shared memory, MemAddr=%08X\n",
  3039. __FILE__,__LINE__,info->device_name, info->phys_memory_base );
  3040. info->init_error = DiagStatus_CantAssignPciResources;
  3041. goto errout;
  3042. }
  3043. info->lcr_base = ioremap(info->phys_lcr_base,PAGE_SIZE);
  3044. if (!info->lcr_base) {
  3045. printk( "%s(%d):%s Cant map LCR memory, MemAddr=%08X\n",
  3046. __FILE__,__LINE__,info->device_name, info->phys_lcr_base );
  3047. info->init_error = DiagStatus_CantAssignPciResources;
  3048. goto errout;
  3049. }
  3050. info->lcr_base += info->lcr_offset;
  3051. info->sca_base = ioremap(info->phys_sca_base,PAGE_SIZE);
  3052. if (!info->sca_base) {
  3053. printk( "%s(%d):%s Cant map SCA memory, MemAddr=%08X\n",
  3054. __FILE__,__LINE__,info->device_name, info->phys_sca_base );
  3055. info->init_error = DiagStatus_CantAssignPciResources;
  3056. goto errout;
  3057. }
  3058. info->sca_base += info->sca_offset;
  3059. info->statctrl_base = ioremap(info->phys_statctrl_base,PAGE_SIZE);
  3060. if (!info->statctrl_base) {
  3061. printk( "%s(%d):%s Cant map SCA Status/Control memory, MemAddr=%08X\n",
  3062. __FILE__,__LINE__,info->device_name, info->phys_statctrl_base );
  3063. info->init_error = DiagStatus_CantAssignPciResources;
  3064. goto errout;
  3065. }
  3066. info->statctrl_base += info->statctrl_offset;
  3067. if ( !memory_test(info) ) {
  3068. printk( "%s(%d):Shared Memory Test failed for device %s MemAddr=%08X\n",
  3069. __FILE__,__LINE__,info->device_name, info->phys_memory_base );
  3070. info->init_error = DiagStatus_MemoryError;
  3071. goto errout;
  3072. }
  3073. return 0;
  3074. errout:
  3075. release_resources( info );
  3076. return -ENODEV;
  3077. }
  3078. void release_resources(SLMP_INFO *info)
  3079. {
  3080. if ( debug_level >= DEBUG_LEVEL_INFO )
  3081. printk( "%s(%d):%s release_resources() entry\n",
  3082. __FILE__,__LINE__,info->device_name );
  3083. if ( info->irq_requested ) {
  3084. free_irq(info->irq_level, info);
  3085. info->irq_requested = 0;
  3086. }
  3087. if ( info->shared_mem_requested ) {
  3088. release_mem_region(info->phys_memory_base,SCA_MEM_SIZE);
  3089. info->shared_mem_requested = 0;
  3090. }
  3091. if ( info->lcr_mem_requested ) {
  3092. release_mem_region(info->phys_lcr_base + info->lcr_offset,128);
  3093. info->lcr_mem_requested = 0;
  3094. }
  3095. if ( info->sca_base_requested ) {
  3096. release_mem_region(info->phys_sca_base + info->sca_offset,SCA_BASE_SIZE);
  3097. info->sca_base_requested = 0;
  3098. }
  3099. if ( info->sca_statctrl_requested ) {
  3100. release_mem_region(info->phys_statctrl_base + info->statctrl_offset,SCA_REG_SIZE);
  3101. info->sca_statctrl_requested = 0;
  3102. }
  3103. if (info->memory_base){
  3104. iounmap(info->memory_base);
  3105. info->memory_base = NULL;
  3106. }
  3107. if (info->sca_base) {
  3108. iounmap(info->sca_base - info->sca_offset);
  3109. info->sca_base=NULL;
  3110. }
  3111. if (info->statctrl_base) {
  3112. iounmap(info->statctrl_base - info->statctrl_offset);
  3113. info->statctrl_base=NULL;
  3114. }
  3115. if (info->lcr_base){
  3116. iounmap(info->lcr_base - info->lcr_offset);
  3117. info->lcr_base = NULL;
  3118. }
  3119. if ( debug_level >= DEBUG_LEVEL_INFO )
  3120. printk( "%s(%d):%s release_resources() exit\n",
  3121. __FILE__,__LINE__,info->device_name );
  3122. }
  3123. /* Add the specified device instance data structure to the
  3124. * global linked list of devices and increment the device count.
  3125. */
  3126. void add_device(SLMP_INFO *info)
  3127. {
  3128. info->next_device = NULL;
  3129. info->line = synclinkmp_device_count;
  3130. sprintf(info->device_name,"ttySLM%dp%d",info->adapter_num,info->port_num);
  3131. if (info->line < MAX_DEVICES) {
  3132. if (maxframe[info->line])
  3133. info->max_frame_size = maxframe[info->line];
  3134. info->dosyncppp = dosyncppp[info->line];
  3135. }
  3136. synclinkmp_device_count++;
  3137. if ( !synclinkmp_device_list )
  3138. synclinkmp_device_list = info;
  3139. else {
  3140. SLMP_INFO *current_dev = synclinkmp_device_list;
  3141. while( current_dev->next_device )
  3142. current_dev = current_dev->next_device;
  3143. current_dev->next_device = info;
  3144. }
  3145. if ( info->max_frame_size < 4096 )
  3146. info->max_frame_size = 4096;
  3147. else if ( info->max_frame_size > 65535 )
  3148. info->max_frame_size = 65535;
  3149. printk( "SyncLink MultiPort %s: "
  3150. "Mem=(%08x %08X %08x %08X) IRQ=%d MaxFrameSize=%u\n",
  3151. info->device_name,
  3152. info->phys_sca_base,
  3153. info->phys_memory_base,
  3154. info->phys_statctrl_base,
  3155. info->phys_lcr_base,
  3156. info->irq_level,
  3157. info->max_frame_size );
  3158. #ifdef CONFIG_HDLC
  3159. hdlcdev_init(info);
  3160. #endif
  3161. }
  3162. /* Allocate and initialize a device instance structure
  3163. *
  3164. * Return Value: pointer to SLMP_INFO if success, otherwise NULL
  3165. */
  3166. static SLMP_INFO *alloc_dev(int adapter_num, int port_num, struct pci_dev *pdev)
  3167. {
  3168. SLMP_INFO *info;
  3169. info = (SLMP_INFO *)kmalloc(sizeof(SLMP_INFO),
  3170. GFP_KERNEL);
  3171. if (!info) {
  3172. printk("%s(%d) Error can't allocate device instance data for adapter %d, port %d\n",
  3173. __FILE__,__LINE__, adapter_num, port_num);
  3174. } else {
  3175. memset(info, 0, sizeof(SLMP_INFO));
  3176. info->magic = MGSL_MAGIC;
  3177. INIT_WORK(&info->task, bh_handler, info);
  3178. info->max_frame_size = 4096;
  3179. info->close_delay = 5*HZ/10;
  3180. info->closing_wait = 30*HZ;
  3181. init_waitqueue_head(&info->open_wait);
  3182. init_waitqueue_head(&info->close_wait);
  3183. init_waitqueue_head(&info->status_event_wait_q);
  3184. init_waitqueue_head(&info->event_wait_q);
  3185. spin_lock_init(&info->netlock);
  3186. memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
  3187. info->idle_mode = HDLC_TXIDLE_FLAGS;
  3188. info->adapter_num = adapter_num;
  3189. info->port_num = port_num;
  3190. /* Copy configuration info to device instance data */
  3191. info->irq_level = pdev->irq;
  3192. info->phys_lcr_base = pci_resource_start(pdev,0);
  3193. info->phys_sca_base = pci_resource_start(pdev,2);
  3194. info->phys_memory_base = pci_resource_start(pdev,3);
  3195. info->phys_statctrl_base = pci_resource_start(pdev,4);
  3196. /* Because veremap only works on page boundaries we must map
  3197. * a larger area than is actually implemented for the LCR
  3198. * memory range. We map a full page starting at the page boundary.
  3199. */
  3200. info->lcr_offset = info->phys_lcr_base & (PAGE_SIZE-1);
  3201. info->phys_lcr_base &= ~(PAGE_SIZE-1);
  3202. info->sca_offset = info->phys_sca_base & (PAGE_SIZE-1);
  3203. info->phys_sca_base &= ~(PAGE_SIZE-1);
  3204. info->statctrl_offset = info->phys_statctrl_base & (PAGE_SIZE-1);
  3205. info->phys_statctrl_base &= ~(PAGE_SIZE-1);
  3206. info->bus_type = MGSL_BUS_TYPE_PCI;
  3207. info->irq_flags = SA_SHIRQ;
  3208. init_timer(&info->tx_timer);
  3209. info->tx_timer.data = (unsigned long)info;
  3210. info->tx_timer.function = tx_timeout;
  3211. init_timer(&info->status_timer);
  3212. info->status_timer.data = (unsigned long)info;
  3213. info->status_timer.function = status_timeout;
  3214. /* Store the PCI9050 misc control register value because a flaw
  3215. * in the PCI9050 prevents LCR registers from being read if
  3216. * BIOS assigns an LCR base address with bit 7 set.
  3217. *
  3218. * Only the misc control register is accessed for which only
  3219. * write access is needed, so set an initial value and change
  3220. * bits to the device instance data as we write the value
  3221. * to the actual misc control register.
  3222. */
  3223. info->misc_ctrl_value = 0x087e4546;
  3224. /* initial port state is unknown - if startup errors
  3225. * occur, init_error will be set to indicate the
  3226. * problem. Once the port is fully initialized,
  3227. * this value will be set to 0 to indicate the
  3228. * port is available.
  3229. */
  3230. info->init_error = -1;
  3231. }
  3232. return info;
  3233. }
  3234. void device_init(int adapter_num, struct pci_dev *pdev)
  3235. {
  3236. SLMP_INFO *port_array[SCA_MAX_PORTS];
  3237. int port;
  3238. /* allocate device instances for up to SCA_MAX_PORTS devices */
  3239. for ( port = 0; port < SCA_MAX_PORTS; ++port ) {
  3240. port_array[port] = alloc_dev(adapter_num,port,pdev);
  3241. if( port_array[port] == NULL ) {
  3242. for ( --port; port >= 0; --port )
  3243. kfree(port_array[port]);
  3244. return;
  3245. }
  3246. }
  3247. /* give copy of port_array to all ports and add to device list */
  3248. for ( port = 0; port < SCA_MAX_PORTS; ++port ) {
  3249. memcpy(port_array[port]->port_array,port_array,sizeof(port_array));
  3250. add_device( port_array[port] );
  3251. spin_lock_init(&port_array[port]->lock);
  3252. }
  3253. /* Allocate and claim adapter resources */
  3254. if ( !claim_resources(port_array[0]) ) {
  3255. alloc_dma_bufs(port_array[0]);
  3256. /* copy resource information from first port to others */
  3257. for ( port = 1; port < SCA_MAX_PORTS; ++port ) {
  3258. port_array[port]->lock = port_array[0]->lock;
  3259. port_array[port]->irq_level = port_array[0]->irq_level;
  3260. port_array[port]->memory_base = port_array[0]->memory_base;
  3261. port_array[port]->sca_base = port_array[0]->sca_base;
  3262. port_array[port]->statctrl_base = port_array[0]->statctrl_base;
  3263. port_array[port]->lcr_base = port_array[0]->lcr_base;
  3264. alloc_dma_bufs(port_array[port]);
  3265. }
  3266. if ( request_irq(port_array[0]->irq_level,
  3267. synclinkmp_interrupt,
  3268. port_array[0]->irq_flags,
  3269. port_array[0]->device_name,
  3270. port_array[0]) < 0 ) {
  3271. printk( "%s(%d):%s Cant request interrupt, IRQ=%d\n",
  3272. __FILE__,__LINE__,
  3273. port_array[0]->device_name,
  3274. port_array[0]->irq_level );
  3275. }
  3276. else {
  3277. port_array[0]->irq_requested = 1;
  3278. adapter_test(port_array[0]);
  3279. }
  3280. }
  3281. }
  3282. static struct tty_operations ops = {
  3283. .open = open,
  3284. .close = close,
  3285. .write = write,
  3286. .put_char = put_char,
  3287. .flush_chars = flush_chars,
  3288. .write_room = write_room,
  3289. .chars_in_buffer = chars_in_buffer,
  3290. .flush_buffer = flush_buffer,
  3291. .ioctl = ioctl,
  3292. .throttle = throttle,
  3293. .unthrottle = unthrottle,
  3294. .send_xchar = send_xchar,
  3295. .break_ctl = set_break,
  3296. .wait_until_sent = wait_until_sent,
  3297. .read_proc = read_proc,
  3298. .set_termios = set_termios,
  3299. .stop = tx_hold,
  3300. .start = tx_release,
  3301. .hangup = hangup,
  3302. .tiocmget = tiocmget,
  3303. .tiocmset = tiocmset,
  3304. };
  3305. static void synclinkmp_cleanup(void)
  3306. {
  3307. int rc;
  3308. SLMP_INFO *info;
  3309. SLMP_INFO *tmp;
  3310. printk("Unloading %s %s\n", driver_name, driver_version);
  3311. if (serial_driver) {
  3312. if ((rc = tty_unregister_driver(serial_driver)))
  3313. printk("%s(%d) failed to unregister tty driver err=%d\n",
  3314. __FILE__,__LINE__,rc);
  3315. put_tty_driver(serial_driver);
  3316. }
  3317. /* reset devices */
  3318. info = synclinkmp_device_list;
  3319. while(info) {
  3320. reset_port(info);
  3321. info = info->next_device;
  3322. }
  3323. /* release devices */
  3324. info = synclinkmp_device_list;
  3325. while(info) {
  3326. #ifdef CONFIG_HDLC
  3327. hdlcdev_exit(info);
  3328. #endif
  3329. free_dma_bufs(info);
  3330. free_tmp_rx_buf(info);
  3331. if ( info->port_num == 0 ) {
  3332. if (info->sca_base)
  3333. write_reg(info, LPR, 1); /* set low power mode */
  3334. release_resources(info);
  3335. }
  3336. tmp = info;
  3337. info = info->next_device;
  3338. kfree(tmp);
  3339. }
  3340. pci_unregister_driver(&synclinkmp_pci_driver);
  3341. }
  3342. /* Driver initialization entry point.
  3343. */
  3344. static int __init synclinkmp_init(void)
  3345. {
  3346. int rc;
  3347. if (break_on_load) {
  3348. synclinkmp_get_text_ptr();
  3349. BREAKPOINT();
  3350. }
  3351. printk("%s %s\n", driver_name, driver_version);
  3352. if ((rc = pci_register_driver(&synclinkmp_pci_driver)) < 0) {
  3353. printk("%s:failed to register PCI driver, error=%d\n",__FILE__,rc);
  3354. return rc;
  3355. }
  3356. serial_driver = alloc_tty_driver(128);
  3357. if (!serial_driver) {
  3358. rc = -ENOMEM;
  3359. goto error;
  3360. }
  3361. /* Initialize the tty_driver structure */
  3362. serial_driver->owner = THIS_MODULE;
  3363. serial_driver->driver_name = "synclinkmp";
  3364. serial_driver->name = "ttySLM";
  3365. serial_driver->major = ttymajor;
  3366. serial_driver->minor_start = 64;
  3367. serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
  3368. serial_driver->subtype = SERIAL_TYPE_NORMAL;
  3369. serial_driver->init_termios = tty_std_termios;
  3370. serial_driver->init_termios.c_cflag =
  3371. B9600 | CS8 | CREAD | HUPCL | CLOCAL;
  3372. serial_driver->flags = TTY_DRIVER_REAL_RAW;
  3373. tty_set_operations(serial_driver, &ops);
  3374. if ((rc = tty_register_driver(serial_driver)) < 0) {
  3375. printk("%s(%d):Couldn't register serial driver\n",
  3376. __FILE__,__LINE__);
  3377. put_tty_driver(serial_driver);
  3378. serial_driver = NULL;
  3379. goto error;
  3380. }
  3381. printk("%s %s, tty major#%d\n",
  3382. driver_name, driver_version,
  3383. serial_driver->major);
  3384. return 0;
  3385. error:
  3386. synclinkmp_cleanup();
  3387. return rc;
  3388. }
  3389. static void __exit synclinkmp_exit(void)
  3390. {
  3391. synclinkmp_cleanup();
  3392. }
  3393. module_init(synclinkmp_init);
  3394. module_exit(synclinkmp_exit);
  3395. /* Set the port for internal loopback mode.
  3396. * The TxCLK and RxCLK signals are generated from the BRG and
  3397. * the TxD is looped back to the RxD internally.
  3398. */
  3399. void enable_loopback(SLMP_INFO *info, int enable)
  3400. {
  3401. if (enable) {
  3402. /* MD2 (Mode Register 2)
  3403. * 01..00 CNCT<1..0> Channel Connection 11=Local Loopback
  3404. */
  3405. write_reg(info, MD2, (unsigned char)(read_reg(info, MD2) | (BIT1 + BIT0)));
  3406. /* degate external TxC clock source */
  3407. info->port_array[0]->ctrlreg_value |= (BIT0 << (info->port_num * 2));
  3408. write_control_reg(info);
  3409. /* RXS/TXS (Rx/Tx clock source)
  3410. * 07 Reserved, must be 0
  3411. * 06..04 Clock Source, 100=BRG
  3412. * 03..00 Clock Divisor, 0000=1
  3413. */
  3414. write_reg(info, RXS, 0x40);
  3415. write_reg(info, TXS, 0x40);
  3416. } else {
  3417. /* MD2 (Mode Register 2)
  3418. * 01..00 CNCT<1..0> Channel connection, 0=normal
  3419. */
  3420. write_reg(info, MD2, (unsigned char)(read_reg(info, MD2) & ~(BIT1 + BIT0)));
  3421. /* RXS/TXS (Rx/Tx clock source)
  3422. * 07 Reserved, must be 0
  3423. * 06..04 Clock Source, 000=RxC/TxC Pin
  3424. * 03..00 Clock Divisor, 0000=1
  3425. */
  3426. write_reg(info, RXS, 0x00);
  3427. write_reg(info, TXS, 0x00);
  3428. }
  3429. /* set LinkSpeed if available, otherwise default to 2Mbps */
  3430. if (info->params.clock_speed)
  3431. set_rate(info, info->params.clock_speed);
  3432. else
  3433. set_rate(info, 3686400);
  3434. }
  3435. /* Set the baud rate register to the desired speed
  3436. *
  3437. * data_rate data rate of clock in bits per second
  3438. * A data rate of 0 disables the AUX clock.
  3439. */
  3440. void set_rate( SLMP_INFO *info, u32 data_rate )
  3441. {
  3442. u32 TMCValue;
  3443. unsigned char BRValue;
  3444. u32 Divisor=0;
  3445. /* fBRG = fCLK/(TMC * 2^BR)
  3446. */
  3447. if (data_rate != 0) {
  3448. Divisor = 14745600/data_rate;
  3449. if (!Divisor)
  3450. Divisor = 1;
  3451. TMCValue = Divisor;
  3452. BRValue = 0;
  3453. if (TMCValue != 1 && TMCValue != 2) {
  3454. /* BRValue of 0 provides 50/50 duty cycle *only* when
  3455. * TMCValue is 1 or 2. BRValue of 1 to 9 always provides
  3456. * 50/50 duty cycle.
  3457. */
  3458. BRValue = 1;
  3459. TMCValue >>= 1;
  3460. }
  3461. /* while TMCValue is too big for TMC register, divide
  3462. * by 2 and increment BR exponent.
  3463. */
  3464. for(; TMCValue > 256 && BRValue < 10; BRValue++)
  3465. TMCValue >>= 1;
  3466. write_reg(info, TXS,
  3467. (unsigned char)((read_reg(info, TXS) & 0xf0) | BRValue));
  3468. write_reg(info, RXS,
  3469. (unsigned char)((read_reg(info, RXS) & 0xf0) | BRValue));
  3470. write_reg(info, TMC, (unsigned char)TMCValue);
  3471. }
  3472. else {
  3473. write_reg(info, TXS,0);
  3474. write_reg(info, RXS,0);
  3475. write_reg(info, TMC, 0);
  3476. }
  3477. }
  3478. /* Disable receiver
  3479. */
  3480. void rx_stop(SLMP_INFO *info)
  3481. {
  3482. if (debug_level >= DEBUG_LEVEL_ISR)
  3483. printk("%s(%d):%s rx_stop()\n",
  3484. __FILE__,__LINE__, info->device_name );
  3485. write_reg(info, CMD, RXRESET);
  3486. info->ie0_value &= ~RXRDYE;
  3487. write_reg(info, IE0, info->ie0_value); /* disable Rx data interrupts */
  3488. write_reg(info, RXDMA + DSR, 0); /* disable Rx DMA */
  3489. write_reg(info, RXDMA + DCMD, SWABORT); /* reset/init Rx DMA */
  3490. write_reg(info, RXDMA + DIR, 0); /* disable Rx DMA interrupts */
  3491. info->rx_enabled = 0;
  3492. info->rx_overflow = 0;
  3493. }
  3494. /* enable the receiver
  3495. */
  3496. void rx_start(SLMP_INFO *info)
  3497. {
  3498. int i;
  3499. if (debug_level >= DEBUG_LEVEL_ISR)
  3500. printk("%s(%d):%s rx_start()\n",
  3501. __FILE__,__LINE__, info->device_name );
  3502. write_reg(info, CMD, RXRESET);
  3503. if ( info->params.mode == MGSL_MODE_HDLC ) {
  3504. /* HDLC, disabe IRQ on rxdata */
  3505. info->ie0_value &= ~RXRDYE;
  3506. write_reg(info, IE0, info->ie0_value);
  3507. /* Reset all Rx DMA buffers and program rx dma */
  3508. write_reg(info, RXDMA + DSR, 0); /* disable Rx DMA */
  3509. write_reg(info, RXDMA + DCMD, SWABORT); /* reset/init Rx DMA */
  3510. for (i = 0; i < info->rx_buf_count; i++) {
  3511. info->rx_buf_list[i].status = 0xff;
  3512. // throttle to 4 shared memory writes at a time to prevent
  3513. // hogging local bus (keep latency time for DMA requests low).
  3514. if (!(i % 4))
  3515. read_status_reg(info);
  3516. }
  3517. info->current_rx_buf = 0;
  3518. /* set current/1st descriptor address */
  3519. write_reg16(info, RXDMA + CDA,
  3520. info->rx_buf_list_ex[0].phys_entry);
  3521. /* set new last rx descriptor address */
  3522. write_reg16(info, RXDMA + EDA,
  3523. info->rx_buf_list_ex[info->rx_buf_count - 1].phys_entry);
  3524. /* set buffer length (shared by all rx dma data buffers) */
  3525. write_reg16(info, RXDMA + BFL, SCABUFSIZE);
  3526. write_reg(info, RXDMA + DIR, 0x60); /* enable Rx DMA interrupts (EOM/BOF) */
  3527. write_reg(info, RXDMA + DSR, 0xf2); /* clear Rx DMA IRQs, enable Rx DMA */
  3528. } else {
  3529. /* async, enable IRQ on rxdata */
  3530. info->ie0_value |= RXRDYE;
  3531. write_reg(info, IE0, info->ie0_value);
  3532. }
  3533. write_reg(info, CMD, RXENABLE);
  3534. info->rx_overflow = FALSE;
  3535. info->rx_enabled = 1;
  3536. }
  3537. /* Enable the transmitter and send a transmit frame if
  3538. * one is loaded in the DMA buffers.
  3539. */
  3540. void tx_start(SLMP_INFO *info)
  3541. {
  3542. if (debug_level >= DEBUG_LEVEL_ISR)
  3543. printk("%s(%d):%s tx_start() tx_count=%d\n",
  3544. __FILE__,__LINE__, info->device_name,info->tx_count );
  3545. if (!info->tx_enabled ) {
  3546. write_reg(info, CMD, TXRESET);
  3547. write_reg(info, CMD, TXENABLE);
  3548. info->tx_enabled = TRUE;
  3549. }
  3550. if ( info->tx_count ) {
  3551. /* If auto RTS enabled and RTS is inactive, then assert */
  3552. /* RTS and set a flag indicating that the driver should */
  3553. /* negate RTS when the transmission completes. */
  3554. info->drop_rts_on_tx_done = 0;
  3555. if (info->params.mode != MGSL_MODE_ASYNC) {
  3556. if ( info->params.flags & HDLC_FLAG_AUTO_RTS ) {
  3557. get_signals( info );
  3558. if ( !(info->serial_signals & SerialSignal_RTS) ) {
  3559. info->serial_signals |= SerialSignal_RTS;
  3560. set_signals( info );
  3561. info->drop_rts_on_tx_done = 1;
  3562. }
  3563. }
  3564. write_reg16(info, TRC0,
  3565. (unsigned short)(((tx_negate_fifo_level-1)<<8) + tx_active_fifo_level));
  3566. write_reg(info, TXDMA + DSR, 0); /* disable DMA channel */
  3567. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  3568. /* set TX CDA (current descriptor address) */
  3569. write_reg16(info, TXDMA + CDA,
  3570. info->tx_buf_list_ex[0].phys_entry);
  3571. /* set TX EDA (last descriptor address) */
  3572. write_reg16(info, TXDMA + EDA,
  3573. info->tx_buf_list_ex[info->last_tx_buf].phys_entry);
  3574. /* enable underrun IRQ */
  3575. info->ie1_value &= ~IDLE;
  3576. info->ie1_value |= UDRN;
  3577. write_reg(info, IE1, info->ie1_value);
  3578. write_reg(info, SR1, (unsigned char)(IDLE + UDRN));
  3579. write_reg(info, TXDMA + DIR, 0x40); /* enable Tx DMA interrupts (EOM) */
  3580. write_reg(info, TXDMA + DSR, 0xf2); /* clear Tx DMA IRQs, enable Tx DMA */
  3581. info->tx_timer.expires = jiffies + msecs_to_jiffies(5000);
  3582. add_timer(&info->tx_timer);
  3583. }
  3584. else {
  3585. tx_load_fifo(info);
  3586. /* async, enable IRQ on txdata */
  3587. info->ie0_value |= TXRDYE;
  3588. write_reg(info, IE0, info->ie0_value);
  3589. }
  3590. info->tx_active = 1;
  3591. }
  3592. }
  3593. /* stop the transmitter and DMA
  3594. */
  3595. void tx_stop( SLMP_INFO *info )
  3596. {
  3597. if (debug_level >= DEBUG_LEVEL_ISR)
  3598. printk("%s(%d):%s tx_stop()\n",
  3599. __FILE__,__LINE__, info->device_name );
  3600. del_timer(&info->tx_timer);
  3601. write_reg(info, TXDMA + DSR, 0); /* disable DMA channel */
  3602. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  3603. write_reg(info, CMD, TXRESET);
  3604. info->ie1_value &= ~(UDRN + IDLE);
  3605. write_reg(info, IE1, info->ie1_value); /* disable tx status interrupts */
  3606. write_reg(info, SR1, (unsigned char)(IDLE + UDRN)); /* clear pending */
  3607. info->ie0_value &= ~TXRDYE;
  3608. write_reg(info, IE0, info->ie0_value); /* disable tx data interrupts */
  3609. info->tx_enabled = 0;
  3610. info->tx_active = 0;
  3611. }
  3612. /* Fill the transmit FIFO until the FIFO is full or
  3613. * there is no more data to load.
  3614. */
  3615. void tx_load_fifo(SLMP_INFO *info)
  3616. {
  3617. u8 TwoBytes[2];
  3618. /* do nothing is now tx data available and no XON/XOFF pending */
  3619. if ( !info->tx_count && !info->x_char )
  3620. return;
  3621. /* load the Transmit FIFO until FIFOs full or all data sent */
  3622. while( info->tx_count && (read_reg(info,SR0) & BIT1) ) {
  3623. /* there is more space in the transmit FIFO and */
  3624. /* there is more data in transmit buffer */
  3625. if ( (info->tx_count > 1) && !info->x_char ) {
  3626. /* write 16-bits */
  3627. TwoBytes[0] = info->tx_buf[info->tx_get++];
  3628. if (info->tx_get >= info->max_frame_size)
  3629. info->tx_get -= info->max_frame_size;
  3630. TwoBytes[1] = info->tx_buf[info->tx_get++];
  3631. if (info->tx_get >= info->max_frame_size)
  3632. info->tx_get -= info->max_frame_size;
  3633. write_reg16(info, TRB, *((u16 *)TwoBytes));
  3634. info->tx_count -= 2;
  3635. info->icount.tx += 2;
  3636. } else {
  3637. /* only 1 byte left to transmit or 1 FIFO slot left */
  3638. if (info->x_char) {
  3639. /* transmit pending high priority char */
  3640. write_reg(info, TRB, info->x_char);
  3641. info->x_char = 0;
  3642. } else {
  3643. write_reg(info, TRB, info->tx_buf[info->tx_get++]);
  3644. if (info->tx_get >= info->max_frame_size)
  3645. info->tx_get -= info->max_frame_size;
  3646. info->tx_count--;
  3647. }
  3648. info->icount.tx++;
  3649. }
  3650. }
  3651. }
  3652. /* Reset a port to a known state
  3653. */
  3654. void reset_port(SLMP_INFO *info)
  3655. {
  3656. if (info->sca_base) {
  3657. tx_stop(info);
  3658. rx_stop(info);
  3659. info->serial_signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
  3660. set_signals(info);
  3661. /* disable all port interrupts */
  3662. info->ie0_value = 0;
  3663. info->ie1_value = 0;
  3664. info->ie2_value = 0;
  3665. write_reg(info, IE0, info->ie0_value);
  3666. write_reg(info, IE1, info->ie1_value);
  3667. write_reg(info, IE2, info->ie2_value);
  3668. write_reg(info, CMD, CHRESET);
  3669. }
  3670. }
  3671. /* Reset all the ports to a known state.
  3672. */
  3673. void reset_adapter(SLMP_INFO *info)
  3674. {
  3675. int i;
  3676. for ( i=0; i < SCA_MAX_PORTS; ++i) {
  3677. if (info->port_array[i])
  3678. reset_port(info->port_array[i]);
  3679. }
  3680. }
  3681. /* Program port for asynchronous communications.
  3682. */
  3683. void async_mode(SLMP_INFO *info)
  3684. {
  3685. unsigned char RegValue;
  3686. tx_stop(info);
  3687. rx_stop(info);
  3688. /* MD0, Mode Register 0
  3689. *
  3690. * 07..05 PRCTL<2..0>, Protocol Mode, 000=async
  3691. * 04 AUTO, Auto-enable (RTS/CTS/DCD)
  3692. * 03 Reserved, must be 0
  3693. * 02 CRCCC, CRC Calculation, 0=disabled
  3694. * 01..00 STOP<1..0> Stop bits (00=1,10=2)
  3695. *
  3696. * 0000 0000
  3697. */
  3698. RegValue = 0x00;
  3699. if (info->params.stop_bits != 1)
  3700. RegValue |= BIT1;
  3701. write_reg(info, MD0, RegValue);
  3702. /* MD1, Mode Register 1
  3703. *
  3704. * 07..06 BRATE<1..0>, bit rate, 00=1/1 01=1/16 10=1/32 11=1/64
  3705. * 05..04 TXCHR<1..0>, tx char size, 00=8 bits,01=7,10=6,11=5
  3706. * 03..02 RXCHR<1..0>, rx char size
  3707. * 01..00 PMPM<1..0>, Parity mode, 00=none 10=even 11=odd
  3708. *
  3709. * 0100 0000
  3710. */
  3711. RegValue = 0x40;
  3712. switch (info->params.data_bits) {
  3713. case 7: RegValue |= BIT4 + BIT2; break;
  3714. case 6: RegValue |= BIT5 + BIT3; break;
  3715. case 5: RegValue |= BIT5 + BIT4 + BIT3 + BIT2; break;
  3716. }
  3717. if (info->params.parity != ASYNC_PARITY_NONE) {
  3718. RegValue |= BIT1;
  3719. if (info->params.parity == ASYNC_PARITY_ODD)
  3720. RegValue |= BIT0;
  3721. }
  3722. write_reg(info, MD1, RegValue);
  3723. /* MD2, Mode Register 2
  3724. *
  3725. * 07..02 Reserved, must be 0
  3726. * 01..00 CNCT<1..0> Channel connection, 0=normal
  3727. *
  3728. * 0000 0000
  3729. */
  3730. RegValue = 0x00;
  3731. write_reg(info, MD2, RegValue);
  3732. /* RXS, Receive clock source
  3733. *
  3734. * 07 Reserved, must be 0
  3735. * 06..04 RXCS<2..0>, clock source, 000=RxC Pin, 100=BRG, 110=DPLL
  3736. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3737. */
  3738. RegValue=BIT6;
  3739. write_reg(info, RXS, RegValue);
  3740. /* TXS, Transmit clock source
  3741. *
  3742. * 07 Reserved, must be 0
  3743. * 06..04 RXCS<2..0>, clock source, 000=TxC Pin, 100=BRG, 110=Receive Clock
  3744. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3745. */
  3746. RegValue=BIT6;
  3747. write_reg(info, TXS, RegValue);
  3748. /* Control Register
  3749. *
  3750. * 6,4,2,0 CLKSEL<3..0>, 0 = TcCLK in, 1 = Auxclk out
  3751. */
  3752. info->port_array[0]->ctrlreg_value |= (BIT0 << (info->port_num * 2));
  3753. write_control_reg(info);
  3754. tx_set_idle(info);
  3755. /* RRC Receive Ready Control 0
  3756. *
  3757. * 07..05 Reserved, must be 0
  3758. * 04..00 RRC<4..0> Rx FIFO trigger active 0x00 = 1 byte
  3759. */
  3760. write_reg(info, RRC, 0x00);
  3761. /* TRC0 Transmit Ready Control 0
  3762. *
  3763. * 07..05 Reserved, must be 0
  3764. * 04..00 TRC<4..0> Tx FIFO trigger active 0x10 = 16 bytes
  3765. */
  3766. write_reg(info, TRC0, 0x10);
  3767. /* TRC1 Transmit Ready Control 1
  3768. *
  3769. * 07..05 Reserved, must be 0
  3770. * 04..00 TRC<4..0> Tx FIFO trigger inactive 0x1e = 31 bytes (full-1)
  3771. */
  3772. write_reg(info, TRC1, 0x1e);
  3773. /* CTL, MSCI control register
  3774. *
  3775. * 07..06 Reserved, set to 0
  3776. * 05 UDRNC, underrun control, 0=abort 1=CRC+flag (HDLC/BSC)
  3777. * 04 IDLC, idle control, 0=mark 1=idle register
  3778. * 03 BRK, break, 0=off 1 =on (async)
  3779. * 02 SYNCLD, sync char load enable (BSC) 1=enabled
  3780. * 01 GOP, go active on poll (LOOP mode) 1=enabled
  3781. * 00 RTS, RTS output control, 0=active 1=inactive
  3782. *
  3783. * 0001 0001
  3784. */
  3785. RegValue = 0x10;
  3786. if (!(info->serial_signals & SerialSignal_RTS))
  3787. RegValue |= 0x01;
  3788. write_reg(info, CTL, RegValue);
  3789. /* enable status interrupts */
  3790. info->ie0_value |= TXINTE + RXINTE;
  3791. write_reg(info, IE0, info->ie0_value);
  3792. /* enable break detect interrupt */
  3793. info->ie1_value = BRKD;
  3794. write_reg(info, IE1, info->ie1_value);
  3795. /* enable rx overrun interrupt */
  3796. info->ie2_value = OVRN;
  3797. write_reg(info, IE2, info->ie2_value);
  3798. set_rate( info, info->params.data_rate * 16 );
  3799. if (info->params.loopback)
  3800. enable_loopback(info,1);
  3801. }
  3802. /* Program the SCA for HDLC communications.
  3803. */
  3804. void hdlc_mode(SLMP_INFO *info)
  3805. {
  3806. unsigned char RegValue;
  3807. u32 DpllDivisor;
  3808. // Can't use DPLL because SCA outputs recovered clock on RxC when
  3809. // DPLL mode selected. This causes output contention with RxC receiver.
  3810. // Use of DPLL would require external hardware to disable RxC receiver
  3811. // when DPLL mode selected.
  3812. info->params.flags &= ~(HDLC_FLAG_TXC_DPLL + HDLC_FLAG_RXC_DPLL);
  3813. /* disable DMA interrupts */
  3814. write_reg(info, TXDMA + DIR, 0);
  3815. write_reg(info, RXDMA + DIR, 0);
  3816. /* MD0, Mode Register 0
  3817. *
  3818. * 07..05 PRCTL<2..0>, Protocol Mode, 100=HDLC
  3819. * 04 AUTO, Auto-enable (RTS/CTS/DCD)
  3820. * 03 Reserved, must be 0
  3821. * 02 CRCCC, CRC Calculation, 1=enabled
  3822. * 01 CRC1, CRC selection, 0=CRC-16,1=CRC-CCITT-16
  3823. * 00 CRC0, CRC initial value, 1 = all 1s
  3824. *
  3825. * 1000 0001
  3826. */
  3827. RegValue = 0x81;
  3828. if (info->params.flags & HDLC_FLAG_AUTO_CTS)
  3829. RegValue |= BIT4;
  3830. if (info->params.flags & HDLC_FLAG_AUTO_DCD)
  3831. RegValue |= BIT4;
  3832. if (info->params.crc_type == HDLC_CRC_16_CCITT)
  3833. RegValue |= BIT2 + BIT1;
  3834. write_reg(info, MD0, RegValue);
  3835. /* MD1, Mode Register 1
  3836. *
  3837. * 07..06 ADDRS<1..0>, Address detect, 00=no addr check
  3838. * 05..04 TXCHR<1..0>, tx char size, 00=8 bits
  3839. * 03..02 RXCHR<1..0>, rx char size, 00=8 bits
  3840. * 01..00 PMPM<1..0>, Parity mode, 00=no parity
  3841. *
  3842. * 0000 0000
  3843. */
  3844. RegValue = 0x00;
  3845. write_reg(info, MD1, RegValue);
  3846. /* MD2, Mode Register 2
  3847. *
  3848. * 07 NRZFM, 0=NRZ, 1=FM
  3849. * 06..05 CODE<1..0> Encoding, 00=NRZ
  3850. * 04..03 DRATE<1..0> DPLL Divisor, 00=8
  3851. * 02 Reserved, must be 0
  3852. * 01..00 CNCT<1..0> Channel connection, 0=normal
  3853. *
  3854. * 0000 0000
  3855. */
  3856. RegValue = 0x00;
  3857. switch(info->params.encoding) {
  3858. case HDLC_ENCODING_NRZI: RegValue |= BIT5; break;
  3859. case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT7 + BIT5; break; /* aka FM1 */
  3860. case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT7 + BIT6; break; /* aka FM0 */
  3861. case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT7; break; /* aka Manchester */
  3862. #if 0
  3863. case HDLC_ENCODING_NRZB: /* not supported */
  3864. case HDLC_ENCODING_NRZI_MARK: /* not supported */
  3865. case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: /* not supported */
  3866. #endif
  3867. }
  3868. if ( info->params.flags & HDLC_FLAG_DPLL_DIV16 ) {
  3869. DpllDivisor = 16;
  3870. RegValue |= BIT3;
  3871. } else if ( info->params.flags & HDLC_FLAG_DPLL_DIV8 ) {
  3872. DpllDivisor = 8;
  3873. } else {
  3874. DpllDivisor = 32;
  3875. RegValue |= BIT4;
  3876. }
  3877. write_reg(info, MD2, RegValue);
  3878. /* RXS, Receive clock source
  3879. *
  3880. * 07 Reserved, must be 0
  3881. * 06..04 RXCS<2..0>, clock source, 000=RxC Pin, 100=BRG, 110=DPLL
  3882. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3883. */
  3884. RegValue=0;
  3885. if (info->params.flags & HDLC_FLAG_RXC_BRG)
  3886. RegValue |= BIT6;
  3887. if (info->params.flags & HDLC_FLAG_RXC_DPLL)
  3888. RegValue |= BIT6 + BIT5;
  3889. write_reg(info, RXS, RegValue);
  3890. /* TXS, Transmit clock source
  3891. *
  3892. * 07 Reserved, must be 0
  3893. * 06..04 RXCS<2..0>, clock source, 000=TxC Pin, 100=BRG, 110=Receive Clock
  3894. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3895. */
  3896. RegValue=0;
  3897. if (info->params.flags & HDLC_FLAG_TXC_BRG)
  3898. RegValue |= BIT6;
  3899. if (info->params.flags & HDLC_FLAG_TXC_DPLL)
  3900. RegValue |= BIT6 + BIT5;
  3901. write_reg(info, TXS, RegValue);
  3902. if (info->params.flags & HDLC_FLAG_RXC_DPLL)
  3903. set_rate(info, info->params.clock_speed * DpllDivisor);
  3904. else
  3905. set_rate(info, info->params.clock_speed);
  3906. /* GPDATA (General Purpose I/O Data Register)
  3907. *
  3908. * 6,4,2,0 CLKSEL<3..0>, 0 = TcCLK in, 1 = Auxclk out
  3909. */
  3910. if (info->params.flags & HDLC_FLAG_TXC_BRG)
  3911. info->port_array[0]->ctrlreg_value |= (BIT0 << (info->port_num * 2));
  3912. else
  3913. info->port_array[0]->ctrlreg_value &= ~(BIT0 << (info->port_num * 2));
  3914. write_control_reg(info);
  3915. /* RRC Receive Ready Control 0
  3916. *
  3917. * 07..05 Reserved, must be 0
  3918. * 04..00 RRC<4..0> Rx FIFO trigger active
  3919. */
  3920. write_reg(info, RRC, rx_active_fifo_level);
  3921. /* TRC0 Transmit Ready Control 0
  3922. *
  3923. * 07..05 Reserved, must be 0
  3924. * 04..00 TRC<4..0> Tx FIFO trigger active
  3925. */
  3926. write_reg(info, TRC0, tx_active_fifo_level);
  3927. /* TRC1 Transmit Ready Control 1
  3928. *
  3929. * 07..05 Reserved, must be 0
  3930. * 04..00 TRC<4..0> Tx FIFO trigger inactive 0x1f = 32 bytes (full)
  3931. */
  3932. write_reg(info, TRC1, (unsigned char)(tx_negate_fifo_level - 1));
  3933. /* DMR, DMA Mode Register
  3934. *
  3935. * 07..05 Reserved, must be 0
  3936. * 04 TMOD, Transfer Mode: 1=chained-block
  3937. * 03 Reserved, must be 0
  3938. * 02 NF, Number of Frames: 1=multi-frame
  3939. * 01 CNTE, Frame End IRQ Counter enable: 0=disabled
  3940. * 00 Reserved, must be 0
  3941. *
  3942. * 0001 0100
  3943. */
  3944. write_reg(info, TXDMA + DMR, 0x14);
  3945. write_reg(info, RXDMA + DMR, 0x14);
  3946. /* Set chain pointer base (upper 8 bits of 24 bit addr) */
  3947. write_reg(info, RXDMA + CPB,
  3948. (unsigned char)(info->buffer_list_phys >> 16));
  3949. /* Set chain pointer base (upper 8 bits of 24 bit addr) */
  3950. write_reg(info, TXDMA + CPB,
  3951. (unsigned char)(info->buffer_list_phys >> 16));
  3952. /* enable status interrupts. other code enables/disables
  3953. * the individual sources for these two interrupt classes.
  3954. */
  3955. info->ie0_value |= TXINTE + RXINTE;
  3956. write_reg(info, IE0, info->ie0_value);
  3957. /* CTL, MSCI control register
  3958. *
  3959. * 07..06 Reserved, set to 0
  3960. * 05 UDRNC, underrun control, 0=abort 1=CRC+flag (HDLC/BSC)
  3961. * 04 IDLC, idle control, 0=mark 1=idle register
  3962. * 03 BRK, break, 0=off 1 =on (async)
  3963. * 02 SYNCLD, sync char load enable (BSC) 1=enabled
  3964. * 01 GOP, go active on poll (LOOP mode) 1=enabled
  3965. * 00 RTS, RTS output control, 0=active 1=inactive
  3966. *
  3967. * 0001 0001
  3968. */
  3969. RegValue = 0x10;
  3970. if (!(info->serial_signals & SerialSignal_RTS))
  3971. RegValue |= 0x01;
  3972. write_reg(info, CTL, RegValue);
  3973. /* preamble not supported ! */
  3974. tx_set_idle(info);
  3975. tx_stop(info);
  3976. rx_stop(info);
  3977. set_rate(info, info->params.clock_speed);
  3978. if (info->params.loopback)
  3979. enable_loopback(info,1);
  3980. }
  3981. /* Set the transmit HDLC idle mode
  3982. */
  3983. void tx_set_idle(SLMP_INFO *info)
  3984. {
  3985. unsigned char RegValue = 0xff;
  3986. /* Map API idle mode to SCA register bits */
  3987. switch(info->idle_mode) {
  3988. case HDLC_TXIDLE_FLAGS: RegValue = 0x7e; break;
  3989. case HDLC_TXIDLE_ALT_ZEROS_ONES: RegValue = 0xaa; break;
  3990. case HDLC_TXIDLE_ZEROS: RegValue = 0x00; break;
  3991. case HDLC_TXIDLE_ONES: RegValue = 0xff; break;
  3992. case HDLC_TXIDLE_ALT_MARK_SPACE: RegValue = 0xaa; break;
  3993. case HDLC_TXIDLE_SPACE: RegValue = 0x00; break;
  3994. case HDLC_TXIDLE_MARK: RegValue = 0xff; break;
  3995. }
  3996. write_reg(info, IDL, RegValue);
  3997. }
  3998. /* Query the adapter for the state of the V24 status (input) signals.
  3999. */
  4000. void get_signals(SLMP_INFO *info)
  4001. {
  4002. u16 status = read_reg(info, SR3);
  4003. u16 gpstatus = read_status_reg(info);
  4004. u16 testbit;
  4005. /* clear all serial signals except DTR and RTS */
  4006. info->serial_signals &= SerialSignal_DTR + SerialSignal_RTS;
  4007. /* set serial signal bits to reflect MISR */
  4008. if (!(status & BIT3))
  4009. info->serial_signals |= SerialSignal_CTS;
  4010. if ( !(status & BIT2))
  4011. info->serial_signals |= SerialSignal_DCD;
  4012. testbit = BIT1 << (info->port_num * 2); // Port 0..3 RI is GPDATA<1,3,5,7>
  4013. if (!(gpstatus & testbit))
  4014. info->serial_signals |= SerialSignal_RI;
  4015. testbit = BIT0 << (info->port_num * 2); // Port 0..3 DSR is GPDATA<0,2,4,6>
  4016. if (!(gpstatus & testbit))
  4017. info->serial_signals |= SerialSignal_DSR;
  4018. }
  4019. /* Set the state of DTR and RTS based on contents of
  4020. * serial_signals member of device context.
  4021. */
  4022. void set_signals(SLMP_INFO *info)
  4023. {
  4024. unsigned char RegValue;
  4025. u16 EnableBit;
  4026. RegValue = read_reg(info, CTL);
  4027. if (info->serial_signals & SerialSignal_RTS)
  4028. RegValue &= ~BIT0;
  4029. else
  4030. RegValue |= BIT0;
  4031. write_reg(info, CTL, RegValue);
  4032. // Port 0..3 DTR is ctrl reg <1,3,5,7>
  4033. EnableBit = BIT1 << (info->port_num*2);
  4034. if (info->serial_signals & SerialSignal_DTR)
  4035. info->port_array[0]->ctrlreg_value &= ~EnableBit;
  4036. else
  4037. info->port_array[0]->ctrlreg_value |= EnableBit;
  4038. write_control_reg(info);
  4039. }
  4040. /*******************/
  4041. /* DMA Buffer Code */
  4042. /*******************/
  4043. /* Set the count for all receive buffers to SCABUFSIZE
  4044. * and set the current buffer to the first buffer. This effectively
  4045. * makes all buffers free and discards any data in buffers.
  4046. */
  4047. void rx_reset_buffers(SLMP_INFO *info)
  4048. {
  4049. rx_free_frame_buffers(info, 0, info->rx_buf_count - 1);
  4050. }
  4051. /* Free the buffers used by a received frame
  4052. *
  4053. * info pointer to device instance data
  4054. * first index of 1st receive buffer of frame
  4055. * last index of last receive buffer of frame
  4056. */
  4057. void rx_free_frame_buffers(SLMP_INFO *info, unsigned int first, unsigned int last)
  4058. {
  4059. int done = 0;
  4060. while(!done) {
  4061. /* reset current buffer for reuse */
  4062. info->rx_buf_list[first].status = 0xff;
  4063. if (first == last) {
  4064. done = 1;
  4065. /* set new last rx descriptor address */
  4066. write_reg16(info, RXDMA + EDA, info->rx_buf_list_ex[first].phys_entry);
  4067. }
  4068. first++;
  4069. if (first == info->rx_buf_count)
  4070. first = 0;
  4071. }
  4072. /* set current buffer to next buffer after last buffer of frame */
  4073. info->current_rx_buf = first;
  4074. }
  4075. /* Return a received frame from the receive DMA buffers.
  4076. * Only frames received without errors are returned.
  4077. *
  4078. * Return Value: 1 if frame returned, otherwise 0
  4079. */
  4080. int rx_get_frame(SLMP_INFO *info)
  4081. {
  4082. unsigned int StartIndex, EndIndex; /* index of 1st and last buffers of Rx frame */
  4083. unsigned short status;
  4084. unsigned int framesize = 0;
  4085. int ReturnCode = 0;
  4086. unsigned long flags;
  4087. struct tty_struct *tty = info->tty;
  4088. unsigned char addr_field = 0xff;
  4089. SCADESC *desc;
  4090. SCADESC_EX *desc_ex;
  4091. CheckAgain:
  4092. /* assume no frame returned, set zero length */
  4093. framesize = 0;
  4094. addr_field = 0xff;
  4095. /*
  4096. * current_rx_buf points to the 1st buffer of the next available
  4097. * receive frame. To find the last buffer of the frame look for
  4098. * a non-zero status field in the buffer entries. (The status
  4099. * field is set by the 16C32 after completing a receive frame.
  4100. */
  4101. StartIndex = EndIndex = info->current_rx_buf;
  4102. for ( ;; ) {
  4103. desc = &info->rx_buf_list[EndIndex];
  4104. desc_ex = &info->rx_buf_list_ex[EndIndex];
  4105. if (desc->status == 0xff)
  4106. goto Cleanup; /* current desc still in use, no frames available */
  4107. if (framesize == 0 && info->params.addr_filter != 0xff)
  4108. addr_field = desc_ex->virt_addr[0];
  4109. framesize += desc->length;
  4110. /* Status != 0 means last buffer of frame */
  4111. if (desc->status)
  4112. break;
  4113. EndIndex++;
  4114. if (EndIndex == info->rx_buf_count)
  4115. EndIndex = 0;
  4116. if (EndIndex == info->current_rx_buf) {
  4117. /* all buffers have been 'used' but none mark */
  4118. /* the end of a frame. Reset buffers and receiver. */
  4119. if ( info->rx_enabled ){
  4120. spin_lock_irqsave(&info->lock,flags);
  4121. rx_start(info);
  4122. spin_unlock_irqrestore(&info->lock,flags);
  4123. }
  4124. goto Cleanup;
  4125. }
  4126. }
  4127. /* check status of receive frame */
  4128. /* frame status is byte stored after frame data
  4129. *
  4130. * 7 EOM (end of msg), 1 = last buffer of frame
  4131. * 6 Short Frame, 1 = short frame
  4132. * 5 Abort, 1 = frame aborted
  4133. * 4 Residue, 1 = last byte is partial
  4134. * 3 Overrun, 1 = overrun occurred during frame reception
  4135. * 2 CRC, 1 = CRC error detected
  4136. *
  4137. */
  4138. status = desc->status;
  4139. /* ignore CRC bit if not using CRC (bit is undefined) */
  4140. /* Note:CRC is not save to data buffer */
  4141. if (info->params.crc_type == HDLC_CRC_NONE)
  4142. status &= ~BIT2;
  4143. if (framesize == 0 ||
  4144. (addr_field != 0xff && addr_field != info->params.addr_filter)) {
  4145. /* discard 0 byte frames, this seems to occur sometime
  4146. * when remote is idling flags.
  4147. */
  4148. rx_free_frame_buffers(info, StartIndex, EndIndex);
  4149. goto CheckAgain;
  4150. }
  4151. if (framesize < 2)
  4152. status |= BIT6;
  4153. if (status & (BIT6+BIT5+BIT3+BIT2)) {
  4154. /* received frame has errors,
  4155. * update counts and mark frame size as 0
  4156. */
  4157. if (status & BIT6)
  4158. info->icount.rxshort++;
  4159. else if (status & BIT5)
  4160. info->icount.rxabort++;
  4161. else if (status & BIT3)
  4162. info->icount.rxover++;
  4163. else
  4164. info->icount.rxcrc++;
  4165. framesize = 0;
  4166. #ifdef CONFIG_HDLC
  4167. {
  4168. struct net_device_stats *stats = hdlc_stats(info->netdev);
  4169. stats->rx_errors++;
  4170. stats->rx_frame_errors++;
  4171. }
  4172. #endif
  4173. }
  4174. if ( debug_level >= DEBUG_LEVEL_BH )
  4175. printk("%s(%d):%s rx_get_frame() status=%04X size=%d\n",
  4176. __FILE__,__LINE__,info->device_name,status,framesize);
  4177. if ( debug_level >= DEBUG_LEVEL_DATA )
  4178. trace_block(info,info->rx_buf_list_ex[StartIndex].virt_addr,
  4179. min_t(int, framesize,SCABUFSIZE),0);
  4180. if (framesize) {
  4181. if (framesize > info->max_frame_size)
  4182. info->icount.rxlong++;
  4183. else {
  4184. /* copy dma buffer(s) to contiguous intermediate buffer */
  4185. int copy_count = framesize;
  4186. int index = StartIndex;
  4187. unsigned char *ptmp = info->tmp_rx_buf;
  4188. info->tmp_rx_buf_count = framesize;
  4189. info->icount.rxok++;
  4190. while(copy_count) {
  4191. int partial_count = min(copy_count,SCABUFSIZE);
  4192. memcpy( ptmp,
  4193. info->rx_buf_list_ex[index].virt_addr,
  4194. partial_count );
  4195. ptmp += partial_count;
  4196. copy_count -= partial_count;
  4197. if ( ++index == info->rx_buf_count )
  4198. index = 0;
  4199. }
  4200. #ifdef CONFIG_HDLC
  4201. if (info->netcount)
  4202. hdlcdev_rx(info,info->tmp_rx_buf,framesize);
  4203. else
  4204. #endif
  4205. ldisc_receive_buf(tty,info->tmp_rx_buf,
  4206. info->flag_buf, framesize);
  4207. }
  4208. }
  4209. /* Free the buffers used by this frame. */
  4210. rx_free_frame_buffers( info, StartIndex, EndIndex );
  4211. ReturnCode = 1;
  4212. Cleanup:
  4213. if ( info->rx_enabled && info->rx_overflow ) {
  4214. /* Receiver is enabled, but needs to restarted due to
  4215. * rx buffer overflow. If buffers are empty, restart receiver.
  4216. */
  4217. if (info->rx_buf_list[EndIndex].status == 0xff) {
  4218. spin_lock_irqsave(&info->lock,flags);
  4219. rx_start(info);
  4220. spin_unlock_irqrestore(&info->lock,flags);
  4221. }
  4222. }
  4223. return ReturnCode;
  4224. }
  4225. /* load the transmit DMA buffer with data
  4226. */
  4227. void tx_load_dma_buffer(SLMP_INFO *info, const char *buf, unsigned int count)
  4228. {
  4229. unsigned short copy_count;
  4230. unsigned int i = 0;
  4231. SCADESC *desc;
  4232. SCADESC_EX *desc_ex;
  4233. if ( debug_level >= DEBUG_LEVEL_DATA )
  4234. trace_block(info,buf, min_t(int, count,SCABUFSIZE), 1);
  4235. /* Copy source buffer to one or more DMA buffers, starting with
  4236. * the first transmit dma buffer.
  4237. */
  4238. for(i=0;;)
  4239. {
  4240. copy_count = min_t(unsigned short,count,SCABUFSIZE);
  4241. desc = &info->tx_buf_list[i];
  4242. desc_ex = &info->tx_buf_list_ex[i];
  4243. load_pci_memory(info, desc_ex->virt_addr,buf,copy_count);
  4244. desc->length = copy_count;
  4245. desc->status = 0;
  4246. buf += copy_count;
  4247. count -= copy_count;
  4248. if (!count)
  4249. break;
  4250. i++;
  4251. if (i >= info->tx_buf_count)
  4252. i = 0;
  4253. }
  4254. info->tx_buf_list[i].status = 0x81; /* set EOM and EOT status */
  4255. info->last_tx_buf = ++i;
  4256. }
  4257. int register_test(SLMP_INFO *info)
  4258. {
  4259. static unsigned char testval[] = {0x00, 0xff, 0xaa, 0x55, 0x69, 0x96};
  4260. static unsigned int count = sizeof(testval)/sizeof(unsigned char);
  4261. unsigned int i;
  4262. int rc = TRUE;
  4263. unsigned long flags;
  4264. spin_lock_irqsave(&info->lock,flags);
  4265. reset_port(info);
  4266. /* assume failure */
  4267. info->init_error = DiagStatus_AddressFailure;
  4268. /* Write bit patterns to various registers but do it out of */
  4269. /* sync, then read back and verify values. */
  4270. for (i = 0 ; i < count ; i++) {
  4271. write_reg(info, TMC, testval[i]);
  4272. write_reg(info, IDL, testval[(i+1)%count]);
  4273. write_reg(info, SA0, testval[(i+2)%count]);
  4274. write_reg(info, SA1, testval[(i+3)%count]);
  4275. if ( (read_reg(info, TMC) != testval[i]) ||
  4276. (read_reg(info, IDL) != testval[(i+1)%count]) ||
  4277. (read_reg(info, SA0) != testval[(i+2)%count]) ||
  4278. (read_reg(info, SA1) != testval[(i+3)%count]) )
  4279. {
  4280. rc = FALSE;
  4281. break;
  4282. }
  4283. }
  4284. reset_port(info);
  4285. spin_unlock_irqrestore(&info->lock,flags);
  4286. return rc;
  4287. }
  4288. int irq_test(SLMP_INFO *info)
  4289. {
  4290. unsigned long timeout;
  4291. unsigned long flags;
  4292. unsigned char timer = (info->port_num & 1) ? TIMER2 : TIMER0;
  4293. spin_lock_irqsave(&info->lock,flags);
  4294. reset_port(info);
  4295. /* assume failure */
  4296. info->init_error = DiagStatus_IrqFailure;
  4297. info->irq_occurred = FALSE;
  4298. /* setup timer0 on SCA0 to interrupt */
  4299. /* IER2<7..4> = timer<3..0> interrupt enables (1=enabled) */
  4300. write_reg(info, IER2, (unsigned char)((info->port_num & 1) ? BIT6 : BIT4));
  4301. write_reg(info, (unsigned char)(timer + TEPR), 0); /* timer expand prescale */
  4302. write_reg16(info, (unsigned char)(timer + TCONR), 1); /* timer constant */
  4303. /* TMCS, Timer Control/Status Register
  4304. *
  4305. * 07 CMF, Compare match flag (read only) 1=match
  4306. * 06 ECMI, CMF Interrupt Enable: 1=enabled
  4307. * 05 Reserved, must be 0
  4308. * 04 TME, Timer Enable
  4309. * 03..00 Reserved, must be 0
  4310. *
  4311. * 0101 0000
  4312. */
  4313. write_reg(info, (unsigned char)(timer + TMCS), 0x50);
  4314. spin_unlock_irqrestore(&info->lock,flags);
  4315. timeout=100;
  4316. while( timeout-- && !info->irq_occurred ) {
  4317. msleep_interruptible(10);
  4318. }
  4319. spin_lock_irqsave(&info->lock,flags);
  4320. reset_port(info);
  4321. spin_unlock_irqrestore(&info->lock,flags);
  4322. return info->irq_occurred;
  4323. }
  4324. /* initialize individual SCA device (2 ports)
  4325. */
  4326. static int sca_init(SLMP_INFO *info)
  4327. {
  4328. /* set wait controller to single mem partition (low), no wait states */
  4329. write_reg(info, PABR0, 0); /* wait controller addr boundary 0 */
  4330. write_reg(info, PABR1, 0); /* wait controller addr boundary 1 */
  4331. write_reg(info, WCRL, 0); /* wait controller low range */
  4332. write_reg(info, WCRM, 0); /* wait controller mid range */
  4333. write_reg(info, WCRH, 0); /* wait controller high range */
  4334. /* DPCR, DMA Priority Control
  4335. *
  4336. * 07..05 Not used, must be 0
  4337. * 04 BRC, bus release condition: 0=all transfers complete
  4338. * 03 CCC, channel change condition: 0=every cycle
  4339. * 02..00 PR<2..0>, priority 100=round robin
  4340. *
  4341. * 00000100 = 0x04
  4342. */
  4343. write_reg(info, DPCR, dma_priority);
  4344. /* DMA Master Enable, BIT7: 1=enable all channels */
  4345. write_reg(info, DMER, 0x80);
  4346. /* enable all interrupt classes */
  4347. write_reg(info, IER0, 0xff); /* TxRDY,RxRDY,TxINT,RxINT (ports 0-1) */
  4348. write_reg(info, IER1, 0xff); /* DMIB,DMIA (channels 0-3) */
  4349. write_reg(info, IER2, 0xf0); /* TIRQ (timers 0-3) */
  4350. /* ITCR, interrupt control register
  4351. * 07 IPC, interrupt priority, 0=MSCI->DMA
  4352. * 06..05 IAK<1..0>, Acknowledge cycle, 00=non-ack cycle
  4353. * 04 VOS, Vector Output, 0=unmodified vector
  4354. * 03..00 Reserved, must be 0
  4355. */
  4356. write_reg(info, ITCR, 0);
  4357. return TRUE;
  4358. }
  4359. /* initialize adapter hardware
  4360. */
  4361. int init_adapter(SLMP_INFO *info)
  4362. {
  4363. int i;
  4364. /* Set BIT30 of Local Control Reg 0x50 to reset SCA */
  4365. volatile u32 *MiscCtrl = (u32 *)(info->lcr_base + 0x50);
  4366. u32 readval;
  4367. info->misc_ctrl_value |= BIT30;
  4368. *MiscCtrl = info->misc_ctrl_value;
  4369. /*
  4370. * Force at least 170ns delay before clearing
  4371. * reset bit. Each read from LCR takes at least
  4372. * 30ns so 10 times for 300ns to be safe.
  4373. */
  4374. for(i=0;i<10;i++)
  4375. readval = *MiscCtrl;
  4376. info->misc_ctrl_value &= ~BIT30;
  4377. *MiscCtrl = info->misc_ctrl_value;
  4378. /* init control reg (all DTRs off, all clksel=input) */
  4379. info->ctrlreg_value = 0xaa;
  4380. write_control_reg(info);
  4381. {
  4382. volatile u32 *LCR1BRDR = (u32 *)(info->lcr_base + 0x2c);
  4383. lcr1_brdr_value &= ~(BIT5 + BIT4 + BIT3);
  4384. switch(read_ahead_count)
  4385. {
  4386. case 16:
  4387. lcr1_brdr_value |= BIT5 + BIT4 + BIT3;
  4388. break;
  4389. case 8:
  4390. lcr1_brdr_value |= BIT5 + BIT4;
  4391. break;
  4392. case 4:
  4393. lcr1_brdr_value |= BIT5 + BIT3;
  4394. break;
  4395. case 0:
  4396. lcr1_brdr_value |= BIT5;
  4397. break;
  4398. }
  4399. *LCR1BRDR = lcr1_brdr_value;
  4400. *MiscCtrl = misc_ctrl_value;
  4401. }
  4402. sca_init(info->port_array[0]);
  4403. sca_init(info->port_array[2]);
  4404. return TRUE;
  4405. }
  4406. /* Loopback an HDLC frame to test the hardware
  4407. * interrupt and DMA functions.
  4408. */
  4409. int loopback_test(SLMP_INFO *info)
  4410. {
  4411. #define TESTFRAMESIZE 20
  4412. unsigned long timeout;
  4413. u16 count = TESTFRAMESIZE;
  4414. unsigned char buf[TESTFRAMESIZE];
  4415. int rc = FALSE;
  4416. unsigned long flags;
  4417. struct tty_struct *oldtty = info->tty;
  4418. u32 speed = info->params.clock_speed;
  4419. info->params.clock_speed = 3686400;
  4420. info->tty = NULL;
  4421. /* assume failure */
  4422. info->init_error = DiagStatus_DmaFailure;
  4423. /* build and send transmit frame */
  4424. for (count = 0; count < TESTFRAMESIZE;++count)
  4425. buf[count] = (unsigned char)count;
  4426. memset(info->tmp_rx_buf,0,TESTFRAMESIZE);
  4427. /* program hardware for HDLC and enabled receiver */
  4428. spin_lock_irqsave(&info->lock,flags);
  4429. hdlc_mode(info);
  4430. enable_loopback(info,1);
  4431. rx_start(info);
  4432. info->tx_count = count;
  4433. tx_load_dma_buffer(info,buf,count);
  4434. tx_start(info);
  4435. spin_unlock_irqrestore(&info->lock,flags);
  4436. /* wait for receive complete */
  4437. /* Set a timeout for waiting for interrupt. */
  4438. for ( timeout = 100; timeout; --timeout ) {
  4439. msleep_interruptible(10);
  4440. if (rx_get_frame(info)) {
  4441. rc = TRUE;
  4442. break;
  4443. }
  4444. }
  4445. /* verify received frame length and contents */
  4446. if (rc == TRUE &&
  4447. ( info->tmp_rx_buf_count != count ||
  4448. memcmp(buf, info->tmp_rx_buf,count))) {
  4449. rc = FALSE;
  4450. }
  4451. spin_lock_irqsave(&info->lock,flags);
  4452. reset_adapter(info);
  4453. spin_unlock_irqrestore(&info->lock,flags);
  4454. info->params.clock_speed = speed;
  4455. info->tty = oldtty;
  4456. return rc;
  4457. }
  4458. /* Perform diagnostics on hardware
  4459. */
  4460. int adapter_test( SLMP_INFO *info )
  4461. {
  4462. unsigned long flags;
  4463. if ( debug_level >= DEBUG_LEVEL_INFO )
  4464. printk( "%s(%d):Testing device %s\n",
  4465. __FILE__,__LINE__,info->device_name );
  4466. spin_lock_irqsave(&info->lock,flags);
  4467. init_adapter(info);
  4468. spin_unlock_irqrestore(&info->lock,flags);
  4469. info->port_array[0]->port_count = 0;
  4470. if ( register_test(info->port_array[0]) &&
  4471. register_test(info->port_array[1])) {
  4472. info->port_array[0]->port_count = 2;
  4473. if ( register_test(info->port_array[2]) &&
  4474. register_test(info->port_array[3]) )
  4475. info->port_array[0]->port_count += 2;
  4476. }
  4477. else {
  4478. printk( "%s(%d):Register test failure for device %s Addr=%08lX\n",
  4479. __FILE__,__LINE__,info->device_name, (unsigned long)(info->phys_sca_base));
  4480. return -ENODEV;
  4481. }
  4482. if ( !irq_test(info->port_array[0]) ||
  4483. !irq_test(info->port_array[1]) ||
  4484. (info->port_count == 4 && !irq_test(info->port_array[2])) ||
  4485. (info->port_count == 4 && !irq_test(info->port_array[3]))) {
  4486. printk( "%s(%d):Interrupt test failure for device %s IRQ=%d\n",
  4487. __FILE__,__LINE__,info->device_name, (unsigned short)(info->irq_level) );
  4488. return -ENODEV;
  4489. }
  4490. if (!loopback_test(info->port_array[0]) ||
  4491. !loopback_test(info->port_array[1]) ||
  4492. (info->port_count == 4 && !loopback_test(info->port_array[2])) ||
  4493. (info->port_count == 4 && !loopback_test(info->port_array[3]))) {
  4494. printk( "%s(%d):DMA test failure for device %s\n",
  4495. __FILE__,__LINE__,info->device_name);
  4496. return -ENODEV;
  4497. }
  4498. if ( debug_level >= DEBUG_LEVEL_INFO )
  4499. printk( "%s(%d):device %s passed diagnostics\n",
  4500. __FILE__,__LINE__,info->device_name );
  4501. info->port_array[0]->init_error = 0;
  4502. info->port_array[1]->init_error = 0;
  4503. if ( info->port_count > 2 ) {
  4504. info->port_array[2]->init_error = 0;
  4505. info->port_array[3]->init_error = 0;
  4506. }
  4507. return 0;
  4508. }
  4509. /* Test the shared memory on a PCI adapter.
  4510. */
  4511. int memory_test(SLMP_INFO *info)
  4512. {
  4513. static unsigned long testval[] = { 0x0, 0x55555555, 0xaaaaaaaa,
  4514. 0x66666666, 0x99999999, 0xffffffff, 0x12345678 };
  4515. unsigned long count = sizeof(testval)/sizeof(unsigned long);
  4516. unsigned long i;
  4517. unsigned long limit = SCA_MEM_SIZE/sizeof(unsigned long);
  4518. unsigned long * addr = (unsigned long *)info->memory_base;
  4519. /* Test data lines with test pattern at one location. */
  4520. for ( i = 0 ; i < count ; i++ ) {
  4521. *addr = testval[i];
  4522. if ( *addr != testval[i] )
  4523. return FALSE;
  4524. }
  4525. /* Test address lines with incrementing pattern over */
  4526. /* entire address range. */
  4527. for ( i = 0 ; i < limit ; i++ ) {
  4528. *addr = i * 4;
  4529. addr++;
  4530. }
  4531. addr = (unsigned long *)info->memory_base;
  4532. for ( i = 0 ; i < limit ; i++ ) {
  4533. if ( *addr != i * 4 )
  4534. return FALSE;
  4535. addr++;
  4536. }
  4537. memset( info->memory_base, 0, SCA_MEM_SIZE );
  4538. return TRUE;
  4539. }
  4540. /* Load data into PCI adapter shared memory.
  4541. *
  4542. * The PCI9050 releases control of the local bus
  4543. * after completing the current read or write operation.
  4544. *
  4545. * While the PCI9050 write FIFO not empty, the
  4546. * PCI9050 treats all of the writes as a single transaction
  4547. * and does not release the bus. This causes DMA latency problems
  4548. * at high speeds when copying large data blocks to the shared memory.
  4549. *
  4550. * This function breaks a write into multiple transations by
  4551. * interleaving a read which flushes the write FIFO and 'completes'
  4552. * the write transation. This allows any pending DMA request to gain control
  4553. * of the local bus in a timely fasion.
  4554. */
  4555. void load_pci_memory(SLMP_INFO *info, char* dest, const char* src, unsigned short count)
  4556. {
  4557. /* A load interval of 16 allows for 4 32-bit writes at */
  4558. /* 136ns each for a maximum latency of 542ns on the local bus.*/
  4559. unsigned short interval = count / sca_pci_load_interval;
  4560. unsigned short i;
  4561. for ( i = 0 ; i < interval ; i++ )
  4562. {
  4563. memcpy(dest, src, sca_pci_load_interval);
  4564. read_status_reg(info);
  4565. dest += sca_pci_load_interval;
  4566. src += sca_pci_load_interval;
  4567. }
  4568. memcpy(dest, src, count % sca_pci_load_interval);
  4569. }
  4570. void trace_block(SLMP_INFO *info,const char* data, int count, int xmit)
  4571. {
  4572. int i;
  4573. int linecount;
  4574. if (xmit)
  4575. printk("%s tx data:\n",info->device_name);
  4576. else
  4577. printk("%s rx data:\n",info->device_name);
  4578. while(count) {
  4579. if (count > 16)
  4580. linecount = 16;
  4581. else
  4582. linecount = count;
  4583. for(i=0;i<linecount;i++)
  4584. printk("%02X ",(unsigned char)data[i]);
  4585. for(;i<17;i++)
  4586. printk(" ");
  4587. for(i=0;i<linecount;i++) {
  4588. if (data[i]>=040 && data[i]<=0176)
  4589. printk("%c",data[i]);
  4590. else
  4591. printk(".");
  4592. }
  4593. printk("\n");
  4594. data += linecount;
  4595. count -= linecount;
  4596. }
  4597. } /* end of trace_block() */
  4598. /* called when HDLC frame times out
  4599. * update stats and do tx completion processing
  4600. */
  4601. void tx_timeout(unsigned long context)
  4602. {
  4603. SLMP_INFO *info = (SLMP_INFO*)context;
  4604. unsigned long flags;
  4605. if ( debug_level >= DEBUG_LEVEL_INFO )
  4606. printk( "%s(%d):%s tx_timeout()\n",
  4607. __FILE__,__LINE__,info->device_name);
  4608. if(info->tx_active && info->params.mode == MGSL_MODE_HDLC) {
  4609. info->icount.txtimeout++;
  4610. }
  4611. spin_lock_irqsave(&info->lock,flags);
  4612. info->tx_active = 0;
  4613. info->tx_count = info->tx_put = info->tx_get = 0;
  4614. spin_unlock_irqrestore(&info->lock,flags);
  4615. #ifdef CONFIG_HDLC
  4616. if (info->netcount)
  4617. hdlcdev_tx_done(info);
  4618. else
  4619. #endif
  4620. bh_transmit(info);
  4621. }
  4622. /* called to periodically check the DSR/RI modem signal input status
  4623. */
  4624. void status_timeout(unsigned long context)
  4625. {
  4626. u16 status = 0;
  4627. SLMP_INFO *info = (SLMP_INFO*)context;
  4628. unsigned long flags;
  4629. unsigned char delta;
  4630. spin_lock_irqsave(&info->lock,flags);
  4631. get_signals(info);
  4632. spin_unlock_irqrestore(&info->lock,flags);
  4633. /* check for DSR/RI state change */
  4634. delta = info->old_signals ^ info->serial_signals;
  4635. info->old_signals = info->serial_signals;
  4636. if (delta & SerialSignal_DSR)
  4637. status |= MISCSTATUS_DSR_LATCHED|(info->serial_signals&SerialSignal_DSR);
  4638. if (delta & SerialSignal_RI)
  4639. status |= MISCSTATUS_RI_LATCHED|(info->serial_signals&SerialSignal_RI);
  4640. if (delta & SerialSignal_DCD)
  4641. status |= MISCSTATUS_DCD_LATCHED|(info->serial_signals&SerialSignal_DCD);
  4642. if (delta & SerialSignal_CTS)
  4643. status |= MISCSTATUS_CTS_LATCHED|(info->serial_signals&SerialSignal_CTS);
  4644. if (status)
  4645. isr_io_pin(info,status);
  4646. info->status_timer.data = (unsigned long)info;
  4647. info->status_timer.function = status_timeout;
  4648. info->status_timer.expires = jiffies + msecs_to_jiffies(10);
  4649. add_timer(&info->status_timer);
  4650. }
  4651. /* Register Access Routines -
  4652. * All registers are memory mapped
  4653. */
  4654. #define CALC_REGADDR() \
  4655. unsigned char * RegAddr = (unsigned char*)(info->sca_base + Addr); \
  4656. if (info->port_num > 1) \
  4657. RegAddr += 256; /* port 0-1 SCA0, 2-3 SCA1 */ \
  4658. if ( info->port_num & 1) { \
  4659. if (Addr > 0x7f) \
  4660. RegAddr += 0x40; /* DMA access */ \
  4661. else if (Addr > 0x1f && Addr < 0x60) \
  4662. RegAddr += 0x20; /* MSCI access */ \
  4663. }
  4664. unsigned char read_reg(SLMP_INFO * info, unsigned char Addr)
  4665. {
  4666. CALC_REGADDR();
  4667. return *RegAddr;
  4668. }
  4669. void write_reg(SLMP_INFO * info, unsigned char Addr, unsigned char Value)
  4670. {
  4671. CALC_REGADDR();
  4672. *RegAddr = Value;
  4673. }
  4674. u16 read_reg16(SLMP_INFO * info, unsigned char Addr)
  4675. {
  4676. CALC_REGADDR();
  4677. return *((u16 *)RegAddr);
  4678. }
  4679. void write_reg16(SLMP_INFO * info, unsigned char Addr, u16 Value)
  4680. {
  4681. CALC_REGADDR();
  4682. *((u16 *)RegAddr) = Value;
  4683. }
  4684. unsigned char read_status_reg(SLMP_INFO * info)
  4685. {
  4686. unsigned char *RegAddr = (unsigned char *)info->statctrl_base;
  4687. return *RegAddr;
  4688. }
  4689. void write_control_reg(SLMP_INFO * info)
  4690. {
  4691. unsigned char *RegAddr = (unsigned char *)info->statctrl_base;
  4692. *RegAddr = info->port_array[0]->ctrlreg_value;
  4693. }
  4694. static int __devinit synclinkmp_init_one (struct pci_dev *dev,
  4695. const struct pci_device_id *ent)
  4696. {
  4697. if (pci_enable_device(dev)) {
  4698. printk("error enabling pci device %p\n", dev);
  4699. return -EIO;
  4700. }
  4701. device_init( ++synclinkmp_adapter_count, dev );
  4702. return 0;
  4703. }
  4704. static void __devexit synclinkmp_remove_one (struct pci_dev *dev)
  4705. {
  4706. }