imx28.dtsi 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. /include/ "skeleton.dtsi"
  12. / {
  13. interrupt-parent = <&icoll>;
  14. aliases {
  15. gpio0 = &gpio0;
  16. gpio1 = &gpio1;
  17. gpio2 = &gpio2;
  18. gpio3 = &gpio3;
  19. gpio4 = &gpio4;
  20. saif0 = &saif0;
  21. saif1 = &saif1;
  22. serial0 = &auart0;
  23. serial1 = &auart1;
  24. serial2 = &auart2;
  25. serial3 = &auart3;
  26. serial4 = &auart4;
  27. ethernet0 = &mac0;
  28. ethernet1 = &mac1;
  29. };
  30. cpus {
  31. #address-cells = <0>;
  32. #size-cells = <0>;
  33. cpu {
  34. compatible = "arm,arm926ej-s";
  35. device_type = "cpu";
  36. };
  37. };
  38. apb@80000000 {
  39. compatible = "simple-bus";
  40. #address-cells = <1>;
  41. #size-cells = <1>;
  42. reg = <0x80000000 0x80000>;
  43. ranges;
  44. apbh@80000000 {
  45. compatible = "simple-bus";
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. reg = <0x80000000 0x3c900>;
  49. ranges;
  50. icoll: interrupt-controller@80000000 {
  51. compatible = "fsl,imx28-icoll", "fsl,icoll";
  52. interrupt-controller;
  53. #interrupt-cells = <1>;
  54. reg = <0x80000000 0x2000>;
  55. };
  56. hsadc@80002000 {
  57. reg = <0x80002000 0x2000>;
  58. interrupts = <13>;
  59. dmas = <&dma_apbh 12>;
  60. dma-names = "rx";
  61. status = "disabled";
  62. };
  63. dma_apbh: dma-apbh@80004000 {
  64. compatible = "fsl,imx28-dma-apbh";
  65. reg = <0x80004000 0x2000>;
  66. interrupts = <82 83 84 85
  67. 88 88 88 88
  68. 88 88 88 88
  69. 87 86 0 0>;
  70. interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
  71. "gpmi0", "gmpi1", "gpmi2", "gmpi3",
  72. "gpmi4", "gmpi5", "gpmi6", "gmpi7",
  73. "hsadc", "lcdif", "empty", "empty";
  74. #dma-cells = <1>;
  75. dma-channels = <16>;
  76. clocks = <&clks 25>;
  77. };
  78. perfmon@80006000 {
  79. reg = <0x80006000 0x800>;
  80. interrupts = <27>;
  81. status = "disabled";
  82. };
  83. gpmi-nand@8000c000 {
  84. compatible = "fsl,imx28-gpmi-nand";
  85. #address-cells = <1>;
  86. #size-cells = <1>;
  87. reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
  88. reg-names = "gpmi-nand", "bch";
  89. interrupts = <41>;
  90. interrupt-names = "bch";
  91. clocks = <&clks 50>;
  92. clock-names = "gpmi_io";
  93. dmas = <&dma_apbh 4>;
  94. dma-names = "rx-tx";
  95. status = "disabled";
  96. };
  97. ssp0: ssp@80010000 {
  98. #address-cells = <1>;
  99. #size-cells = <0>;
  100. reg = <0x80010000 0x2000>;
  101. interrupts = <96>;
  102. clocks = <&clks 46>;
  103. dmas = <&dma_apbh 0>;
  104. dma-names = "rx-tx";
  105. status = "disabled";
  106. };
  107. ssp1: ssp@80012000 {
  108. #address-cells = <1>;
  109. #size-cells = <0>;
  110. reg = <0x80012000 0x2000>;
  111. interrupts = <97>;
  112. clocks = <&clks 47>;
  113. dmas = <&dma_apbh 1>;
  114. dma-names = "rx-tx";
  115. status = "disabled";
  116. };
  117. ssp2: ssp@80014000 {
  118. #address-cells = <1>;
  119. #size-cells = <0>;
  120. reg = <0x80014000 0x2000>;
  121. interrupts = <98>;
  122. clocks = <&clks 48>;
  123. dmas = <&dma_apbh 2>;
  124. dma-names = "rx-tx";
  125. status = "disabled";
  126. };
  127. ssp3: ssp@80016000 {
  128. #address-cells = <1>;
  129. #size-cells = <0>;
  130. reg = <0x80016000 0x2000>;
  131. interrupts = <99>;
  132. clocks = <&clks 49>;
  133. dmas = <&dma_apbh 3>;
  134. dma-names = "rx-tx";
  135. status = "disabled";
  136. };
  137. pinctrl@80018000 {
  138. #address-cells = <1>;
  139. #size-cells = <0>;
  140. compatible = "fsl,imx28-pinctrl", "simple-bus";
  141. reg = <0x80018000 0x2000>;
  142. gpio0: gpio@0 {
  143. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  144. interrupts = <127>;
  145. gpio-controller;
  146. #gpio-cells = <2>;
  147. interrupt-controller;
  148. #interrupt-cells = <2>;
  149. };
  150. gpio1: gpio@1 {
  151. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  152. interrupts = <126>;
  153. gpio-controller;
  154. #gpio-cells = <2>;
  155. interrupt-controller;
  156. #interrupt-cells = <2>;
  157. };
  158. gpio2: gpio@2 {
  159. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  160. interrupts = <125>;
  161. gpio-controller;
  162. #gpio-cells = <2>;
  163. interrupt-controller;
  164. #interrupt-cells = <2>;
  165. };
  166. gpio3: gpio@3 {
  167. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  168. interrupts = <124>;
  169. gpio-controller;
  170. #gpio-cells = <2>;
  171. interrupt-controller;
  172. #interrupt-cells = <2>;
  173. };
  174. gpio4: gpio@4 {
  175. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  176. interrupts = <123>;
  177. gpio-controller;
  178. #gpio-cells = <2>;
  179. interrupt-controller;
  180. #interrupt-cells = <2>;
  181. };
  182. duart_pins_a: duart@0 {
  183. reg = <0>;
  184. fsl,pinmux-ids = <
  185. 0x3102 /* MX28_PAD_PWM0__DUART_RX */
  186. 0x3112 /* MX28_PAD_PWM1__DUART_TX */
  187. >;
  188. fsl,drive-strength = <0>;
  189. fsl,voltage = <1>;
  190. fsl,pull-up = <0>;
  191. };
  192. duart_pins_b: duart@1 {
  193. reg = <1>;
  194. fsl,pinmux-ids = <
  195. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  196. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  197. >;
  198. fsl,drive-strength = <0>;
  199. fsl,voltage = <1>;
  200. fsl,pull-up = <0>;
  201. };
  202. duart_4pins_a: duart-4pins@0 {
  203. reg = <0>;
  204. fsl,pinmux-ids = <
  205. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  206. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  207. 0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */
  208. 0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */
  209. >;
  210. fsl,drive-strength = <0>;
  211. fsl,voltage = <1>;
  212. fsl,pull-up = <0>;
  213. };
  214. gpmi_pins_a: gpmi-nand@0 {
  215. reg = <0>;
  216. fsl,pinmux-ids = <
  217. 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
  218. 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
  219. 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
  220. 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
  221. 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
  222. 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
  223. 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
  224. 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
  225. 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
  226. 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
  227. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  228. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  229. 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
  230. 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
  231. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  232. >;
  233. fsl,drive-strength = <0>;
  234. fsl,voltage = <1>;
  235. fsl,pull-up = <0>;
  236. };
  237. gpmi_status_cfg: gpmi-status-cfg {
  238. fsl,pinmux-ids = <
  239. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  240. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  241. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  242. >;
  243. fsl,drive-strength = <2>;
  244. };
  245. auart0_pins_a: auart0@0 {
  246. reg = <0>;
  247. fsl,pinmux-ids = <
  248. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  249. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  250. 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
  251. 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
  252. >;
  253. fsl,drive-strength = <0>;
  254. fsl,voltage = <1>;
  255. fsl,pull-up = <0>;
  256. };
  257. auart0_2pins_a: auart0-2pins@0 {
  258. reg = <0>;
  259. fsl,pinmux-ids = <
  260. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  261. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  262. >;
  263. fsl,drive-strength = <0>;
  264. fsl,voltage = <1>;
  265. fsl,pull-up = <0>;
  266. };
  267. auart1_pins_a: auart1@0 {
  268. reg = <0>;
  269. fsl,pinmux-ids = <
  270. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  271. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  272. 0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */
  273. 0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */
  274. >;
  275. fsl,drive-strength = <0>;
  276. fsl,voltage = <1>;
  277. fsl,pull-up = <0>;
  278. };
  279. auart1_2pins_a: auart1-2pins@0 {
  280. reg = <0>;
  281. fsl,pinmux-ids = <
  282. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  283. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  284. >;
  285. fsl,drive-strength = <0>;
  286. fsl,voltage = <1>;
  287. fsl,pull-up = <0>;
  288. };
  289. auart2_2pins_a: auart2-2pins@0 {
  290. reg = <0>;
  291. fsl,pinmux-ids = <
  292. 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
  293. 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
  294. >;
  295. fsl,drive-strength = <0>;
  296. fsl,voltage = <1>;
  297. fsl,pull-up = <0>;
  298. };
  299. auart2_2pins_b: auart2-2pins@1 {
  300. reg = <1>;
  301. fsl,pinmux-ids = <
  302. 0x3080 /* MX28_PAD_AUART2_RX__AUART2_RX */
  303. 0x3090 /* MX28_PAD_AUART2_TX__AUART2_TX */
  304. >;
  305. fsl,drive-strength = <0>;
  306. fsl,voltage = <1>;
  307. fsl,pull-up = <0>;
  308. };
  309. auart3_pins_a: auart3@0 {
  310. reg = <0>;
  311. fsl,pinmux-ids = <
  312. 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
  313. 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
  314. 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
  315. 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
  316. >;
  317. fsl,drive-strength = <0>;
  318. fsl,voltage = <1>;
  319. fsl,pull-up = <0>;
  320. };
  321. auart3_2pins_a: auart3-2pins@0 {
  322. reg = <0>;
  323. fsl,pinmux-ids = <
  324. 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
  325. 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
  326. >;
  327. fsl,drive-strength = <0>;
  328. fsl,voltage = <1>;
  329. fsl,pull-up = <0>;
  330. };
  331. auart3_2pins_b: auart3-2pins@1 {
  332. reg = <1>;
  333. fsl,pinmux-ids = <
  334. 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
  335. 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
  336. >;
  337. fsl,drive-strength = <0>;
  338. fsl,voltage = <1>;
  339. fsl,pull-up = <0>;
  340. };
  341. auart4_2pins_a: auart4@0 {
  342. reg = <0>;
  343. fsl,pinmux-ids = <
  344. 0x2181 /* MX28_PAD_SSP3_SCK__AUART4_TX */
  345. 0x2191 /* MX28_PAD_SSP3_MOSI__AUART4_RX */
  346. >;
  347. fsl,drive-strength = <0>;
  348. fsl,voltage = <1>;
  349. fsl,pull-up = <0>;
  350. };
  351. mac0_pins_a: mac0@0 {
  352. reg = <0>;
  353. fsl,pinmux-ids = <
  354. 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
  355. 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
  356. 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
  357. 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
  358. 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
  359. 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
  360. 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
  361. 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
  362. 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
  363. >;
  364. fsl,drive-strength = <1>;
  365. fsl,voltage = <1>;
  366. fsl,pull-up = <1>;
  367. };
  368. mac1_pins_a: mac1@0 {
  369. reg = <0>;
  370. fsl,pinmux-ids = <
  371. 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
  372. 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
  373. 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
  374. 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
  375. 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
  376. 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
  377. >;
  378. fsl,drive-strength = <1>;
  379. fsl,voltage = <1>;
  380. fsl,pull-up = <1>;
  381. };
  382. mmc0_8bit_pins_a: mmc0-8bit@0 {
  383. reg = <0>;
  384. fsl,pinmux-ids = <
  385. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  386. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  387. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  388. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  389. 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
  390. 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
  391. 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
  392. 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
  393. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  394. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  395. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  396. >;
  397. fsl,drive-strength = <1>;
  398. fsl,voltage = <1>;
  399. fsl,pull-up = <1>;
  400. };
  401. mmc0_4bit_pins_a: mmc0-4bit@0 {
  402. reg = <0>;
  403. fsl,pinmux-ids = <
  404. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  405. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  406. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  407. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  408. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  409. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  410. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  411. >;
  412. fsl,drive-strength = <1>;
  413. fsl,voltage = <1>;
  414. fsl,pull-up = <1>;
  415. };
  416. mmc0_cd_cfg: mmc0-cd-cfg {
  417. fsl,pinmux-ids = <
  418. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  419. >;
  420. fsl,pull-up = <0>;
  421. };
  422. mmc0_sck_cfg: mmc0-sck-cfg {
  423. fsl,pinmux-ids = <
  424. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  425. >;
  426. fsl,drive-strength = <2>;
  427. fsl,pull-up = <0>;
  428. };
  429. i2c0_pins_a: i2c0@0 {
  430. reg = <0>;
  431. fsl,pinmux-ids = <
  432. 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
  433. 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
  434. >;
  435. fsl,drive-strength = <1>;
  436. fsl,voltage = <1>;
  437. fsl,pull-up = <1>;
  438. };
  439. i2c0_pins_b: i2c0@1 {
  440. reg = <1>;
  441. fsl,pinmux-ids = <
  442. 0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */
  443. 0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */
  444. >;
  445. fsl,drive-strength = <1>;
  446. fsl,voltage = <1>;
  447. fsl,pull-up = <1>;
  448. };
  449. i2c1_pins_a: i2c1@0 {
  450. reg = <0>;
  451. fsl,pinmux-ids = <
  452. 0x3101 /* MX28_PAD_PWM0__I2C1_SCL */
  453. 0x3111 /* MX28_PAD_PWM1__I2C1_SDA */
  454. >;
  455. fsl,drive-strength = <1>;
  456. fsl,voltage = <1>;
  457. fsl,pull-up = <1>;
  458. };
  459. saif0_pins_a: saif0@0 {
  460. reg = <0>;
  461. fsl,pinmux-ids = <
  462. 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
  463. 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
  464. 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
  465. 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
  466. >;
  467. fsl,drive-strength = <2>;
  468. fsl,voltage = <1>;
  469. fsl,pull-up = <1>;
  470. };
  471. saif1_pins_a: saif1@0 {
  472. reg = <0>;
  473. fsl,pinmux-ids = <
  474. 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
  475. >;
  476. fsl,drive-strength = <2>;
  477. fsl,voltage = <1>;
  478. fsl,pull-up = <1>;
  479. };
  480. pwm0_pins_a: pwm0@0 {
  481. reg = <0>;
  482. fsl,pinmux-ids = <
  483. 0x3100 /* MX28_PAD_PWM0__PWM_0 */
  484. >;
  485. fsl,drive-strength = <0>;
  486. fsl,voltage = <1>;
  487. fsl,pull-up = <0>;
  488. };
  489. pwm2_pins_a: pwm2@0 {
  490. reg = <0>;
  491. fsl,pinmux-ids = <
  492. 0x3120 /* MX28_PAD_PWM2__PWM_2 */
  493. >;
  494. fsl,drive-strength = <0>;
  495. fsl,voltage = <1>;
  496. fsl,pull-up = <0>;
  497. };
  498. pwm3_pins_a: pwm3@0 {
  499. reg = <0>;
  500. fsl,pinmux-ids = <
  501. 0x31c0 /* MX28_PAD_PWM3__PWM_3 */
  502. >;
  503. fsl,drive-strength = <0>;
  504. fsl,voltage = <1>;
  505. fsl,pull-up = <0>;
  506. };
  507. pwm3_pins_b: pwm3@1 {
  508. reg = <1>;
  509. fsl,pinmux-ids = <
  510. 0x3141 /* MX28_PAD_SAIF0_MCLK__PWM3 */
  511. >;
  512. fsl,drive-strength = <0>;
  513. fsl,voltage = <1>;
  514. fsl,pull-up = <0>;
  515. };
  516. pwm4_pins_a: pwm4@0 {
  517. reg = <0>;
  518. fsl,pinmux-ids = <
  519. 0x31d0 /* MX28_PAD_PWM4__PWM_4 */
  520. >;
  521. fsl,drive-strength = <0>;
  522. fsl,voltage = <1>;
  523. fsl,pull-up = <0>;
  524. };
  525. lcdif_24bit_pins_a: lcdif-24bit@0 {
  526. reg = <0>;
  527. fsl,pinmux-ids = <
  528. 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
  529. 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
  530. 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
  531. 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
  532. 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
  533. 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
  534. 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
  535. 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
  536. 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
  537. 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
  538. 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
  539. 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
  540. 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
  541. 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
  542. 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
  543. 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
  544. 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
  545. 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
  546. 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
  547. 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
  548. 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
  549. 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
  550. 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
  551. 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
  552. >;
  553. fsl,drive-strength = <0>;
  554. fsl,voltage = <1>;
  555. fsl,pull-up = <0>;
  556. };
  557. lcdif_16bit_pins_a: lcdif-16bit@0 {
  558. reg = <0>;
  559. fsl,pinmux-ids = <
  560. 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
  561. 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
  562. 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
  563. 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
  564. 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
  565. 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
  566. 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
  567. 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
  568. 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
  569. 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
  570. 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
  571. 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
  572. 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
  573. 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
  574. 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
  575. 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
  576. >;
  577. fsl,drive-strength = <0>;
  578. fsl,voltage = <1>;
  579. fsl,pull-up = <0>;
  580. };
  581. can0_pins_a: can0@0 {
  582. reg = <0>;
  583. fsl,pinmux-ids = <
  584. 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
  585. 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
  586. >;
  587. fsl,drive-strength = <0>;
  588. fsl,voltage = <1>;
  589. fsl,pull-up = <0>;
  590. };
  591. can1_pins_a: can1@0 {
  592. reg = <0>;
  593. fsl,pinmux-ids = <
  594. 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
  595. 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
  596. >;
  597. fsl,drive-strength = <0>;
  598. fsl,voltage = <1>;
  599. fsl,pull-up = <0>;
  600. };
  601. spi2_pins_a: spi2@0 {
  602. reg = <0>;
  603. fsl,pinmux-ids = <
  604. 0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */
  605. 0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */
  606. 0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */
  607. 0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */
  608. >;
  609. fsl,drive-strength = <1>;
  610. fsl,voltage = <1>;
  611. fsl,pull-up = <1>;
  612. };
  613. usbphy0_pins_a: usbphy0@0 {
  614. reg = <0>;
  615. fsl,pinmux-ids = <
  616. 0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */
  617. >;
  618. fsl,drive-strength = <2>;
  619. fsl,voltage = <1>;
  620. fsl,pull-up = <0>;
  621. };
  622. usbphy0_pins_b: usbphy0@1 {
  623. reg = <1>;
  624. fsl,pinmux-ids = <
  625. 0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */
  626. >;
  627. fsl,drive-strength = <2>;
  628. fsl,voltage = <1>;
  629. fsl,pull-up = <0>;
  630. };
  631. usbphy1_pins_a: usbphy1@0 {
  632. reg = <0>;
  633. fsl,pinmux-ids = <
  634. 0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */
  635. >;
  636. fsl,drive-strength = <2>;
  637. fsl,voltage = <1>;
  638. fsl,pull-up = <0>;
  639. };
  640. };
  641. digctl@8001c000 {
  642. compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
  643. reg = <0x8001c000 0x2000>;
  644. interrupts = <89>;
  645. status = "disabled";
  646. };
  647. etm@80022000 {
  648. reg = <0x80022000 0x2000>;
  649. status = "disabled";
  650. };
  651. dma_apbx: dma-apbx@80024000 {
  652. compatible = "fsl,imx28-dma-apbx";
  653. reg = <0x80024000 0x2000>;
  654. interrupts = <78 79 66 0
  655. 80 81 68 69
  656. 70 71 72 73
  657. 74 75 76 77>;
  658. interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty",
  659. "saif0", "saif1", "i2c0", "i2c1",
  660. "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
  661. "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
  662. #dma-cells = <1>;
  663. dma-channels = <16>;
  664. clocks = <&clks 26>;
  665. };
  666. dcp@80028000 {
  667. reg = <0x80028000 0x2000>;
  668. interrupts = <52 53 54>;
  669. compatible = "fsl-dcp";
  670. };
  671. pxp@8002a000 {
  672. reg = <0x8002a000 0x2000>;
  673. interrupts = <39>;
  674. status = "disabled";
  675. };
  676. ocotp@8002c000 {
  677. compatible = "fsl,ocotp";
  678. reg = <0x8002c000 0x2000>;
  679. status = "disabled";
  680. };
  681. axi-ahb@8002e000 {
  682. reg = <0x8002e000 0x2000>;
  683. status = "disabled";
  684. };
  685. lcdif@80030000 {
  686. compatible = "fsl,imx28-lcdif";
  687. reg = <0x80030000 0x2000>;
  688. interrupts = <38>;
  689. clocks = <&clks 55>;
  690. dmas = <&dma_apbh 13>;
  691. dma-names = "rx";
  692. status = "disabled";
  693. };
  694. can0: can@80032000 {
  695. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  696. reg = <0x80032000 0x2000>;
  697. interrupts = <8>;
  698. clocks = <&clks 58>, <&clks 58>;
  699. clock-names = "ipg", "per";
  700. status = "disabled";
  701. };
  702. can1: can@80034000 {
  703. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  704. reg = <0x80034000 0x2000>;
  705. interrupts = <9>;
  706. clocks = <&clks 59>, <&clks 59>;
  707. clock-names = "ipg", "per";
  708. status = "disabled";
  709. };
  710. simdbg@8003c000 {
  711. reg = <0x8003c000 0x200>;
  712. status = "disabled";
  713. };
  714. simgpmisel@8003c200 {
  715. reg = <0x8003c200 0x100>;
  716. status = "disabled";
  717. };
  718. simsspsel@8003c300 {
  719. reg = <0x8003c300 0x100>;
  720. status = "disabled";
  721. };
  722. simmemsel@8003c400 {
  723. reg = <0x8003c400 0x100>;
  724. status = "disabled";
  725. };
  726. gpiomon@8003c500 {
  727. reg = <0x8003c500 0x100>;
  728. status = "disabled";
  729. };
  730. simenet@8003c700 {
  731. reg = <0x8003c700 0x100>;
  732. status = "disabled";
  733. };
  734. armjtag@8003c800 {
  735. reg = <0x8003c800 0x100>;
  736. status = "disabled";
  737. };
  738. };
  739. apbx@80040000 {
  740. compatible = "simple-bus";
  741. #address-cells = <1>;
  742. #size-cells = <1>;
  743. reg = <0x80040000 0x40000>;
  744. ranges;
  745. clks: clkctrl@80040000 {
  746. compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
  747. reg = <0x80040000 0x2000>;
  748. #clock-cells = <1>;
  749. };
  750. saif0: saif@80042000 {
  751. compatible = "fsl,imx28-saif";
  752. reg = <0x80042000 0x2000>;
  753. interrupts = <59>;
  754. #clock-cells = <0>;
  755. clocks = <&clks 53>;
  756. dmas = <&dma_apbx 4>;
  757. dma-names = "rx-tx";
  758. status = "disabled";
  759. };
  760. power@80044000 {
  761. reg = <0x80044000 0x2000>;
  762. status = "disabled";
  763. };
  764. saif1: saif@80046000 {
  765. compatible = "fsl,imx28-saif";
  766. reg = <0x80046000 0x2000>;
  767. interrupts = <58>;
  768. clocks = <&clks 54>;
  769. dmas = <&dma_apbx 5>;
  770. dma-names = "rx-tx";
  771. status = "disabled";
  772. };
  773. lradc@80050000 {
  774. compatible = "fsl,imx28-lradc";
  775. reg = <0x80050000 0x2000>;
  776. interrupts = <10 14 15 16 17 18 19
  777. 20 21 22 23 24 25>;
  778. status = "disabled";
  779. };
  780. spdif@80054000 {
  781. reg = <0x80054000 0x2000>;
  782. interrupts = <45>;
  783. dmas = <&dma_apbx 2>;
  784. dma-names = "tx";
  785. status = "disabled";
  786. };
  787. rtc@80056000 {
  788. compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
  789. reg = <0x80056000 0x2000>;
  790. interrupts = <29>;
  791. };
  792. i2c0: i2c@80058000 {
  793. #address-cells = <1>;
  794. #size-cells = <0>;
  795. compatible = "fsl,imx28-i2c";
  796. reg = <0x80058000 0x2000>;
  797. interrupts = <111>;
  798. clock-frequency = <100000>;
  799. dmas = <&dma_apbx 6>;
  800. dma-names = "rx-tx";
  801. status = "disabled";
  802. };
  803. i2c1: i2c@8005a000 {
  804. #address-cells = <1>;
  805. #size-cells = <0>;
  806. compatible = "fsl,imx28-i2c";
  807. reg = <0x8005a000 0x2000>;
  808. interrupts = <110>;
  809. clock-frequency = <100000>;
  810. dmas = <&dma_apbx 7>;
  811. dma-names = "rx-tx";
  812. status = "disabled";
  813. };
  814. pwm: pwm@80064000 {
  815. compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
  816. reg = <0x80064000 0x2000>;
  817. clocks = <&clks 44>;
  818. #pwm-cells = <2>;
  819. fsl,pwm-number = <8>;
  820. status = "disabled";
  821. };
  822. timrot@80068000 {
  823. compatible = "fsl,imx28-timrot", "fsl,timrot";
  824. reg = <0x80068000 0x2000>;
  825. interrupts = <48 49 50 51>;
  826. clocks = <&clks 26>;
  827. };
  828. auart0: serial@8006a000 {
  829. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  830. reg = <0x8006a000 0x2000>;
  831. interrupts = <112>;
  832. dmas = <&dma_apbx 8>, <&dma_apbx 9>;
  833. dma-names = "rx", "tx";
  834. clocks = <&clks 45>;
  835. status = "disabled";
  836. };
  837. auart1: serial@8006c000 {
  838. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  839. reg = <0x8006c000 0x2000>;
  840. interrupts = <113>;
  841. dmas = <&dma_apbx 10>, <&dma_apbx 11>;
  842. dma-names = "rx", "tx";
  843. clocks = <&clks 45>;
  844. status = "disabled";
  845. };
  846. auart2: serial@8006e000 {
  847. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  848. reg = <0x8006e000 0x2000>;
  849. interrupts = <114>;
  850. dmas = <&dma_apbx 12>, <&dma_apbx 13>;
  851. dma-names = "rx", "tx";
  852. clocks = <&clks 45>;
  853. status = "disabled";
  854. };
  855. auart3: serial@80070000 {
  856. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  857. reg = <0x80070000 0x2000>;
  858. interrupts = <115>;
  859. dmas = <&dma_apbx 14>, <&dma_apbx 15>;
  860. dma-names = "rx", "tx";
  861. clocks = <&clks 45>;
  862. status = "disabled";
  863. };
  864. auart4: serial@80072000 {
  865. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  866. reg = <0x80072000 0x2000>;
  867. interrupts = <116>;
  868. dmas = <&dma_apbx 0>, <&dma_apbx 1>;
  869. dma-names = "rx", "tx";
  870. clocks = <&clks 45>;
  871. status = "disabled";
  872. };
  873. duart: serial@80074000 {
  874. compatible = "arm,pl011", "arm,primecell";
  875. reg = <0x80074000 0x1000>;
  876. interrupts = <47>;
  877. clocks = <&clks 45>, <&clks 26>;
  878. clock-names = "uart", "apb_pclk";
  879. status = "disabled";
  880. };
  881. usbphy0: usbphy@8007c000 {
  882. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  883. reg = <0x8007c000 0x2000>;
  884. clocks = <&clks 62>;
  885. status = "disabled";
  886. };
  887. usbphy1: usbphy@8007e000 {
  888. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  889. reg = <0x8007e000 0x2000>;
  890. clocks = <&clks 63>;
  891. status = "disabled";
  892. };
  893. };
  894. };
  895. ahb@80080000 {
  896. compatible = "simple-bus";
  897. #address-cells = <1>;
  898. #size-cells = <1>;
  899. reg = <0x80080000 0x80000>;
  900. ranges;
  901. usb0: usb@80080000 {
  902. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  903. reg = <0x80080000 0x10000>;
  904. interrupts = <93>;
  905. clocks = <&clks 60>;
  906. fsl,usbphy = <&usbphy0>;
  907. status = "disabled";
  908. };
  909. usb1: usb@80090000 {
  910. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  911. reg = <0x80090000 0x10000>;
  912. interrupts = <92>;
  913. clocks = <&clks 61>;
  914. fsl,usbphy = <&usbphy1>;
  915. status = "disabled";
  916. };
  917. dflpt@800c0000 {
  918. reg = <0x800c0000 0x10000>;
  919. status = "disabled";
  920. };
  921. mac0: ethernet@800f0000 {
  922. compatible = "fsl,imx28-fec";
  923. reg = <0x800f0000 0x4000>;
  924. interrupts = <101>;
  925. clocks = <&clks 57>, <&clks 57>, <&clks 64>;
  926. clock-names = "ipg", "ahb", "enet_out";
  927. status = "disabled";
  928. };
  929. mac1: ethernet@800f4000 {
  930. compatible = "fsl,imx28-fec";
  931. reg = <0x800f4000 0x4000>;
  932. interrupts = <102>;
  933. clocks = <&clks 57>, <&clks 57>;
  934. clock-names = "ipg", "ahb";
  935. status = "disabled";
  936. };
  937. switch@800f8000 {
  938. reg = <0x800f8000 0x8000>;
  939. status = "disabled";
  940. };
  941. };
  942. };