intel_cacheinfo.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078
  1. /*
  2. * Routines to indentify caches on Intel CPU.
  3. *
  4. * Changes:
  5. * Venkatesh Pallipadi : Adding cache identification through cpuid(4)
  6. * Ashok Raj <ashok.raj@intel.com>: Work with CPU hotplug infrastructure.
  7. * Andi Kleen / Andreas Herrmann : CPUID4 emulation on AMD.
  8. */
  9. #include <linux/init.h>
  10. #include <linux/slab.h>
  11. #include <linux/device.h>
  12. #include <linux/compiler.h>
  13. #include <linux/cpu.h>
  14. #include <linux/sched.h>
  15. #include <linux/pci.h>
  16. #include <asm/processor.h>
  17. #include <linux/smp.h>
  18. #include <asm/k8.h>
  19. #include <asm/smp.h>
  20. #define LVL_1_INST 1
  21. #define LVL_1_DATA 2
  22. #define LVL_2 3
  23. #define LVL_3 4
  24. #define LVL_TRACE 5
  25. struct _cache_table {
  26. unsigned char descriptor;
  27. char cache_type;
  28. short size;
  29. };
  30. #define MB(x) ((x) * 1024)
  31. /* All the cache descriptor types we care about (no TLB or
  32. trace cache entries) */
  33. static const struct _cache_table __cpuinitconst cache_table[] =
  34. {
  35. { 0x06, LVL_1_INST, 8 }, /* 4-way set assoc, 32 byte line size */
  36. { 0x08, LVL_1_INST, 16 }, /* 4-way set assoc, 32 byte line size */
  37. { 0x09, LVL_1_INST, 32 }, /* 4-way set assoc, 64 byte line size */
  38. { 0x0a, LVL_1_DATA, 8 }, /* 2 way set assoc, 32 byte line size */
  39. { 0x0c, LVL_1_DATA, 16 }, /* 4-way set assoc, 32 byte line size */
  40. { 0x0d, LVL_1_DATA, 16 }, /* 4-way set assoc, 64 byte line size */
  41. { 0x21, LVL_2, 256 }, /* 8-way set assoc, 64 byte line size */
  42. { 0x22, LVL_3, 512 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  43. { 0x23, LVL_3, MB(1) }, /* 8-way set assoc, sectored cache, 64 byte line size */
  44. { 0x25, LVL_3, MB(2) }, /* 8-way set assoc, sectored cache, 64 byte line size */
  45. { 0x29, LVL_3, MB(4) }, /* 8-way set assoc, sectored cache, 64 byte line size */
  46. { 0x2c, LVL_1_DATA, 32 }, /* 8-way set assoc, 64 byte line size */
  47. { 0x30, LVL_1_INST, 32 }, /* 8-way set assoc, 64 byte line size */
  48. { 0x39, LVL_2, 128 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  49. { 0x3a, LVL_2, 192 }, /* 6-way set assoc, sectored cache, 64 byte line size */
  50. { 0x3b, LVL_2, 128 }, /* 2-way set assoc, sectored cache, 64 byte line size */
  51. { 0x3c, LVL_2, 256 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  52. { 0x3d, LVL_2, 384 }, /* 6-way set assoc, sectored cache, 64 byte line size */
  53. { 0x3e, LVL_2, 512 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  54. { 0x3f, LVL_2, 256 }, /* 2-way set assoc, 64 byte line size */
  55. { 0x41, LVL_2, 128 }, /* 4-way set assoc, 32 byte line size */
  56. { 0x42, LVL_2, 256 }, /* 4-way set assoc, 32 byte line size */
  57. { 0x43, LVL_2, 512 }, /* 4-way set assoc, 32 byte line size */
  58. { 0x44, LVL_2, MB(1) }, /* 4-way set assoc, 32 byte line size */
  59. { 0x45, LVL_2, MB(2) }, /* 4-way set assoc, 32 byte line size */
  60. { 0x46, LVL_3, MB(4) }, /* 4-way set assoc, 64 byte line size */
  61. { 0x47, LVL_3, MB(8) }, /* 8-way set assoc, 64 byte line size */
  62. { 0x49, LVL_3, MB(4) }, /* 16-way set assoc, 64 byte line size */
  63. { 0x4a, LVL_3, MB(6) }, /* 12-way set assoc, 64 byte line size */
  64. { 0x4b, LVL_3, MB(8) }, /* 16-way set assoc, 64 byte line size */
  65. { 0x4c, LVL_3, MB(12) }, /* 12-way set assoc, 64 byte line size */
  66. { 0x4d, LVL_3, MB(16) }, /* 16-way set assoc, 64 byte line size */
  67. { 0x4e, LVL_2, MB(6) }, /* 24-way set assoc, 64 byte line size */
  68. { 0x60, LVL_1_DATA, 16 }, /* 8-way set assoc, sectored cache, 64 byte line size */
  69. { 0x66, LVL_1_DATA, 8 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  70. { 0x67, LVL_1_DATA, 16 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  71. { 0x68, LVL_1_DATA, 32 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  72. { 0x70, LVL_TRACE, 12 }, /* 8-way set assoc */
  73. { 0x71, LVL_TRACE, 16 }, /* 8-way set assoc */
  74. { 0x72, LVL_TRACE, 32 }, /* 8-way set assoc */
  75. { 0x73, LVL_TRACE, 64 }, /* 8-way set assoc */
  76. { 0x78, LVL_2, MB(1) }, /* 4-way set assoc, 64 byte line size */
  77. { 0x79, LVL_2, 128 }, /* 8-way set assoc, sectored cache, 64 byte line size */
  78. { 0x7a, LVL_2, 256 }, /* 8-way set assoc, sectored cache, 64 byte line size */
  79. { 0x7b, LVL_2, 512 }, /* 8-way set assoc, sectored cache, 64 byte line size */
  80. { 0x7c, LVL_2, MB(1) }, /* 8-way set assoc, sectored cache, 64 byte line size */
  81. { 0x7d, LVL_2, MB(2) }, /* 8-way set assoc, 64 byte line size */
  82. { 0x7f, LVL_2, 512 }, /* 2-way set assoc, 64 byte line size */
  83. { 0x82, LVL_2, 256 }, /* 8-way set assoc, 32 byte line size */
  84. { 0x83, LVL_2, 512 }, /* 8-way set assoc, 32 byte line size */
  85. { 0x84, LVL_2, MB(1) }, /* 8-way set assoc, 32 byte line size */
  86. { 0x85, LVL_2, MB(2) }, /* 8-way set assoc, 32 byte line size */
  87. { 0x86, LVL_2, 512 }, /* 4-way set assoc, 64 byte line size */
  88. { 0x87, LVL_2, MB(1) }, /* 8-way set assoc, 64 byte line size */
  89. { 0xd0, LVL_3, 512 }, /* 4-way set assoc, 64 byte line size */
  90. { 0xd1, LVL_3, MB(1) }, /* 4-way set assoc, 64 byte line size */
  91. { 0xd2, LVL_3, MB(2) }, /* 4-way set assoc, 64 byte line size */
  92. { 0xd6, LVL_3, MB(1) }, /* 8-way set assoc, 64 byte line size */
  93. { 0xd7, LVL_3, MB(2) }, /* 8-way set assoc, 64 byte line size */
  94. { 0xd8, LVL_3, MB(4) }, /* 12-way set assoc, 64 byte line size */
  95. { 0xdc, LVL_3, MB(2) }, /* 12-way set assoc, 64 byte line size */
  96. { 0xdd, LVL_3, MB(4) }, /* 12-way set assoc, 64 byte line size */
  97. { 0xde, LVL_3, MB(8) }, /* 12-way set assoc, 64 byte line size */
  98. { 0xe2, LVL_3, MB(2) }, /* 16-way set assoc, 64 byte line size */
  99. { 0xe3, LVL_3, MB(4) }, /* 16-way set assoc, 64 byte line size */
  100. { 0xe4, LVL_3, MB(8) }, /* 16-way set assoc, 64 byte line size */
  101. { 0xea, LVL_3, MB(12) }, /* 24-way set assoc, 64 byte line size */
  102. { 0xeb, LVL_3, MB(18) }, /* 24-way set assoc, 64 byte line size */
  103. { 0xec, LVL_3, MB(24) }, /* 24-way set assoc, 64 byte line size */
  104. { 0x00, 0, 0}
  105. };
  106. enum _cache_type {
  107. CACHE_TYPE_NULL = 0,
  108. CACHE_TYPE_DATA = 1,
  109. CACHE_TYPE_INST = 2,
  110. CACHE_TYPE_UNIFIED = 3
  111. };
  112. union _cpuid4_leaf_eax {
  113. struct {
  114. enum _cache_type type:5;
  115. unsigned int level:3;
  116. unsigned int is_self_initializing:1;
  117. unsigned int is_fully_associative:1;
  118. unsigned int reserved:4;
  119. unsigned int num_threads_sharing:12;
  120. unsigned int num_cores_on_die:6;
  121. } split;
  122. u32 full;
  123. };
  124. union _cpuid4_leaf_ebx {
  125. struct {
  126. unsigned int coherency_line_size:12;
  127. unsigned int physical_line_partition:10;
  128. unsigned int ways_of_associativity:10;
  129. } split;
  130. u32 full;
  131. };
  132. union _cpuid4_leaf_ecx {
  133. struct {
  134. unsigned int number_of_sets:32;
  135. } split;
  136. u32 full;
  137. };
  138. struct _cpuid4_info {
  139. union _cpuid4_leaf_eax eax;
  140. union _cpuid4_leaf_ebx ebx;
  141. union _cpuid4_leaf_ecx ecx;
  142. unsigned long size;
  143. bool can_disable;
  144. unsigned int l3_indices;
  145. DECLARE_BITMAP(shared_cpu_map, NR_CPUS);
  146. };
  147. /* subset of above _cpuid4_info w/o shared_cpu_map */
  148. struct _cpuid4_info_regs {
  149. union _cpuid4_leaf_eax eax;
  150. union _cpuid4_leaf_ebx ebx;
  151. union _cpuid4_leaf_ecx ecx;
  152. unsigned long size;
  153. bool can_disable;
  154. unsigned int l3_indices;
  155. };
  156. unsigned short num_cache_leaves;
  157. /* AMD doesn't have CPUID4. Emulate it here to report the same
  158. information to the user. This makes some assumptions about the machine:
  159. L2 not shared, no SMT etc. that is currently true on AMD CPUs.
  160. In theory the TLBs could be reported as fake type (they are in "dummy").
  161. Maybe later */
  162. union l1_cache {
  163. struct {
  164. unsigned line_size:8;
  165. unsigned lines_per_tag:8;
  166. unsigned assoc:8;
  167. unsigned size_in_kb:8;
  168. };
  169. unsigned val;
  170. };
  171. union l2_cache {
  172. struct {
  173. unsigned line_size:8;
  174. unsigned lines_per_tag:4;
  175. unsigned assoc:4;
  176. unsigned size_in_kb:16;
  177. };
  178. unsigned val;
  179. };
  180. union l3_cache {
  181. struct {
  182. unsigned line_size:8;
  183. unsigned lines_per_tag:4;
  184. unsigned assoc:4;
  185. unsigned res:2;
  186. unsigned size_encoded:14;
  187. };
  188. unsigned val;
  189. };
  190. static const unsigned short __cpuinitconst assocs[] = {
  191. [1] = 1,
  192. [2] = 2,
  193. [4] = 4,
  194. [6] = 8,
  195. [8] = 16,
  196. [0xa] = 32,
  197. [0xb] = 48,
  198. [0xc] = 64,
  199. [0xd] = 96,
  200. [0xe] = 128,
  201. [0xf] = 0xffff /* fully associative - no way to show this currently */
  202. };
  203. static const unsigned char __cpuinitconst levels[] = { 1, 1, 2, 3 };
  204. static const unsigned char __cpuinitconst types[] = { 1, 2, 3, 3 };
  205. static void __cpuinit
  206. amd_cpuid4(int leaf, union _cpuid4_leaf_eax *eax,
  207. union _cpuid4_leaf_ebx *ebx,
  208. union _cpuid4_leaf_ecx *ecx)
  209. {
  210. unsigned dummy;
  211. unsigned line_size, lines_per_tag, assoc, size_in_kb;
  212. union l1_cache l1i, l1d;
  213. union l2_cache l2;
  214. union l3_cache l3;
  215. union l1_cache *l1 = &l1d;
  216. eax->full = 0;
  217. ebx->full = 0;
  218. ecx->full = 0;
  219. cpuid(0x80000005, &dummy, &dummy, &l1d.val, &l1i.val);
  220. cpuid(0x80000006, &dummy, &dummy, &l2.val, &l3.val);
  221. switch (leaf) {
  222. case 1:
  223. l1 = &l1i;
  224. case 0:
  225. if (!l1->val)
  226. return;
  227. assoc = assocs[l1->assoc];
  228. line_size = l1->line_size;
  229. lines_per_tag = l1->lines_per_tag;
  230. size_in_kb = l1->size_in_kb;
  231. break;
  232. case 2:
  233. if (!l2.val)
  234. return;
  235. assoc = assocs[l2.assoc];
  236. line_size = l2.line_size;
  237. lines_per_tag = l2.lines_per_tag;
  238. /* cpu_data has errata corrections for K7 applied */
  239. size_in_kb = current_cpu_data.x86_cache_size;
  240. break;
  241. case 3:
  242. if (!l3.val)
  243. return;
  244. assoc = assocs[l3.assoc];
  245. line_size = l3.line_size;
  246. lines_per_tag = l3.lines_per_tag;
  247. size_in_kb = l3.size_encoded * 512;
  248. if (boot_cpu_has(X86_FEATURE_AMD_DCM)) {
  249. size_in_kb = size_in_kb >> 1;
  250. assoc = assoc >> 1;
  251. }
  252. break;
  253. default:
  254. return;
  255. }
  256. eax->split.is_self_initializing = 1;
  257. eax->split.type = types[leaf];
  258. eax->split.level = levels[leaf];
  259. eax->split.num_threads_sharing = 0;
  260. eax->split.num_cores_on_die = current_cpu_data.x86_max_cores - 1;
  261. if (assoc == 0xffff)
  262. eax->split.is_fully_associative = 1;
  263. ebx->split.coherency_line_size = line_size - 1;
  264. ebx->split.ways_of_associativity = assoc - 1;
  265. ebx->split.physical_line_partition = lines_per_tag - 1;
  266. ecx->split.number_of_sets = (size_in_kb * 1024) / line_size /
  267. (ebx->split.ways_of_associativity + 1) - 1;
  268. }
  269. struct _cache_attr {
  270. struct attribute attr;
  271. ssize_t (*show)(struct _cpuid4_info *, char *);
  272. ssize_t (*store)(struct _cpuid4_info *, const char *, size_t count);
  273. };
  274. #ifdef CONFIG_CPU_SUP_AMD
  275. static unsigned int __cpuinit amd_calc_l3_indices(void)
  276. {
  277. /*
  278. * We're called over smp_call_function_single() and therefore
  279. * are on the correct cpu.
  280. */
  281. int cpu = smp_processor_id();
  282. int node = cpu_to_node(cpu);
  283. struct pci_dev *dev = node_to_k8_nb_misc(node);
  284. unsigned int sc0, sc1, sc2, sc3;
  285. u32 val = 0;
  286. pci_read_config_dword(dev, 0x1C4, &val);
  287. /* calculate subcache sizes */
  288. sc0 = !(val & BIT(0));
  289. sc1 = !(val & BIT(4));
  290. sc2 = !(val & BIT(8)) + !(val & BIT(9));
  291. sc3 = !(val & BIT(12)) + !(val & BIT(13));
  292. return (max(max(max(sc0, sc1), sc2), sc3) << 10) - 1;
  293. }
  294. static void __cpuinit
  295. amd_check_l3_disable(int index, struct _cpuid4_info_regs *this_leaf)
  296. {
  297. if (index < 3)
  298. return;
  299. if (boot_cpu_data.x86 == 0x11)
  300. return;
  301. /* see errata #382 and #388 */
  302. if ((boot_cpu_data.x86 == 0x10) &&
  303. ((boot_cpu_data.x86_model < 0x8) ||
  304. (boot_cpu_data.x86_mask < 0x1)))
  305. return;
  306. /* not in virtualized environments */
  307. if (num_k8_northbridges == 0)
  308. return;
  309. this_leaf->can_disable = true;
  310. this_leaf->l3_indices = amd_calc_l3_indices();
  311. }
  312. static ssize_t show_cache_disable(struct _cpuid4_info *this_leaf, char *buf,
  313. unsigned int index)
  314. {
  315. int cpu = cpumask_first(to_cpumask(this_leaf->shared_cpu_map));
  316. int node = amd_get_nb_id(cpu);
  317. struct pci_dev *dev = node_to_k8_nb_misc(node);
  318. unsigned int reg = 0;
  319. if (!this_leaf->can_disable)
  320. return -EINVAL;
  321. if (!dev)
  322. return -EINVAL;
  323. pci_read_config_dword(dev, 0x1BC + index * 4, &reg);
  324. return sprintf(buf, "0x%08x\n", reg);
  325. }
  326. #define SHOW_CACHE_DISABLE(index) \
  327. static ssize_t \
  328. show_cache_disable_##index(struct _cpuid4_info *this_leaf, char *buf) \
  329. { \
  330. return show_cache_disable(this_leaf, buf, index); \
  331. }
  332. SHOW_CACHE_DISABLE(0)
  333. SHOW_CACHE_DISABLE(1)
  334. static ssize_t store_cache_disable(struct _cpuid4_info *this_leaf,
  335. const char *buf, size_t count, unsigned int index)
  336. {
  337. int cpu = cpumask_first(to_cpumask(this_leaf->shared_cpu_map));
  338. int node = amd_get_nb_id(cpu);
  339. struct pci_dev *dev = node_to_k8_nb_misc(node);
  340. unsigned long val = 0;
  341. #define SUBCACHE_MASK (3UL << 20)
  342. #define SUBCACHE_INDEX 0xfff
  343. if (!this_leaf->can_disable)
  344. return -EINVAL;
  345. if (!capable(CAP_SYS_ADMIN))
  346. return -EPERM;
  347. if (!dev)
  348. return -EINVAL;
  349. if (strict_strtoul(buf, 10, &val) < 0)
  350. return -EINVAL;
  351. /* do not allow writes outside of allowed bits */
  352. if ((val & ~(SUBCACHE_MASK | SUBCACHE_INDEX)) ||
  353. ((val & SUBCACHE_INDEX) > this_leaf->l3_indices))
  354. return -EINVAL;
  355. val |= BIT(30);
  356. pci_write_config_dword(dev, 0x1BC + index * 4, val);
  357. /*
  358. * We need to WBINVD on a core on the node containing the L3 cache which
  359. * indices we disable therefore a simple wbinvd() is not sufficient.
  360. */
  361. wbinvd_on_cpu(cpu);
  362. pci_write_config_dword(dev, 0x1BC + index * 4, val | BIT(31));
  363. return count;
  364. }
  365. #define STORE_CACHE_DISABLE(index) \
  366. static ssize_t \
  367. store_cache_disable_##index(struct _cpuid4_info *this_leaf, \
  368. const char *buf, size_t count) \
  369. { \
  370. return store_cache_disable(this_leaf, buf, count, index); \
  371. }
  372. STORE_CACHE_DISABLE(0)
  373. STORE_CACHE_DISABLE(1)
  374. static struct _cache_attr cache_disable_0 = __ATTR(cache_disable_0, 0644,
  375. show_cache_disable_0, store_cache_disable_0);
  376. static struct _cache_attr cache_disable_1 = __ATTR(cache_disable_1, 0644,
  377. show_cache_disable_1, store_cache_disable_1);
  378. #else /* CONFIG_CPU_SUP_AMD */
  379. static void __cpuinit
  380. amd_check_l3_disable(int index, struct _cpuid4_info_regs *this_leaf)
  381. {
  382. };
  383. #endif /* CONFIG_CPU_SUP_AMD */
  384. static int
  385. __cpuinit cpuid4_cache_lookup_regs(int index,
  386. struct _cpuid4_info_regs *this_leaf)
  387. {
  388. union _cpuid4_leaf_eax eax;
  389. union _cpuid4_leaf_ebx ebx;
  390. union _cpuid4_leaf_ecx ecx;
  391. unsigned edx;
  392. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD) {
  393. amd_cpuid4(index, &eax, &ebx, &ecx);
  394. if (boot_cpu_data.x86 >= 0x10)
  395. amd_check_l3_disable(index, this_leaf);
  396. } else {
  397. cpuid_count(4, index, &eax.full, &ebx.full, &ecx.full, &edx);
  398. }
  399. if (eax.split.type == CACHE_TYPE_NULL)
  400. return -EIO; /* better error ? */
  401. this_leaf->eax = eax;
  402. this_leaf->ebx = ebx;
  403. this_leaf->ecx = ecx;
  404. this_leaf->size = (ecx.split.number_of_sets + 1) *
  405. (ebx.split.coherency_line_size + 1) *
  406. (ebx.split.physical_line_partition + 1) *
  407. (ebx.split.ways_of_associativity + 1);
  408. return 0;
  409. }
  410. static int __cpuinit find_num_cache_leaves(void)
  411. {
  412. unsigned int eax, ebx, ecx, edx;
  413. union _cpuid4_leaf_eax cache_eax;
  414. int i = -1;
  415. do {
  416. ++i;
  417. /* Do cpuid(4) loop to find out num_cache_leaves */
  418. cpuid_count(4, i, &eax, &ebx, &ecx, &edx);
  419. cache_eax.full = eax;
  420. } while (cache_eax.split.type != CACHE_TYPE_NULL);
  421. return i;
  422. }
  423. unsigned int __cpuinit init_intel_cacheinfo(struct cpuinfo_x86 *c)
  424. {
  425. /* Cache sizes */
  426. unsigned int trace = 0, l1i = 0, l1d = 0, l2 = 0, l3 = 0;
  427. unsigned int new_l1d = 0, new_l1i = 0; /* Cache sizes from cpuid(4) */
  428. unsigned int new_l2 = 0, new_l3 = 0, i; /* Cache sizes from cpuid(4) */
  429. unsigned int l2_id = 0, l3_id = 0, num_threads_sharing, index_msb;
  430. #ifdef CONFIG_X86_HT
  431. unsigned int cpu = c->cpu_index;
  432. #endif
  433. if (c->cpuid_level > 3) {
  434. static int is_initialized;
  435. if (is_initialized == 0) {
  436. /* Init num_cache_leaves from boot CPU */
  437. num_cache_leaves = find_num_cache_leaves();
  438. is_initialized++;
  439. }
  440. /*
  441. * Whenever possible use cpuid(4), deterministic cache
  442. * parameters cpuid leaf to find the cache details
  443. */
  444. for (i = 0; i < num_cache_leaves; i++) {
  445. struct _cpuid4_info_regs this_leaf;
  446. int retval;
  447. retval = cpuid4_cache_lookup_regs(i, &this_leaf);
  448. if (retval >= 0) {
  449. switch (this_leaf.eax.split.level) {
  450. case 1:
  451. if (this_leaf.eax.split.type ==
  452. CACHE_TYPE_DATA)
  453. new_l1d = this_leaf.size/1024;
  454. else if (this_leaf.eax.split.type ==
  455. CACHE_TYPE_INST)
  456. new_l1i = this_leaf.size/1024;
  457. break;
  458. case 2:
  459. new_l2 = this_leaf.size/1024;
  460. num_threads_sharing = 1 + this_leaf.eax.split.num_threads_sharing;
  461. index_msb = get_count_order(num_threads_sharing);
  462. l2_id = c->apicid >> index_msb;
  463. break;
  464. case 3:
  465. new_l3 = this_leaf.size/1024;
  466. num_threads_sharing = 1 + this_leaf.eax.split.num_threads_sharing;
  467. index_msb = get_count_order(
  468. num_threads_sharing);
  469. l3_id = c->apicid >> index_msb;
  470. break;
  471. default:
  472. break;
  473. }
  474. }
  475. }
  476. }
  477. /*
  478. * Don't use cpuid2 if cpuid4 is supported. For P4, we use cpuid2 for
  479. * trace cache
  480. */
  481. if ((num_cache_leaves == 0 || c->x86 == 15) && c->cpuid_level > 1) {
  482. /* supports eax=2 call */
  483. int j, n;
  484. unsigned int regs[4];
  485. unsigned char *dp = (unsigned char *)regs;
  486. int only_trace = 0;
  487. if (num_cache_leaves != 0 && c->x86 == 15)
  488. only_trace = 1;
  489. /* Number of times to iterate */
  490. n = cpuid_eax(2) & 0xFF;
  491. for (i = 0 ; i < n ; i++) {
  492. cpuid(2, &regs[0], &regs[1], &regs[2], &regs[3]);
  493. /* If bit 31 is set, this is an unknown format */
  494. for (j = 0 ; j < 3 ; j++)
  495. if (regs[j] & (1 << 31))
  496. regs[j] = 0;
  497. /* Byte 0 is level count, not a descriptor */
  498. for (j = 1 ; j < 16 ; j++) {
  499. unsigned char des = dp[j];
  500. unsigned char k = 0;
  501. /* look up this descriptor in the table */
  502. while (cache_table[k].descriptor != 0) {
  503. if (cache_table[k].descriptor == des) {
  504. if (only_trace && cache_table[k].cache_type != LVL_TRACE)
  505. break;
  506. switch (cache_table[k].cache_type) {
  507. case LVL_1_INST:
  508. l1i += cache_table[k].size;
  509. break;
  510. case LVL_1_DATA:
  511. l1d += cache_table[k].size;
  512. break;
  513. case LVL_2:
  514. l2 += cache_table[k].size;
  515. break;
  516. case LVL_3:
  517. l3 += cache_table[k].size;
  518. break;
  519. case LVL_TRACE:
  520. trace += cache_table[k].size;
  521. break;
  522. }
  523. break;
  524. }
  525. k++;
  526. }
  527. }
  528. }
  529. }
  530. if (new_l1d)
  531. l1d = new_l1d;
  532. if (new_l1i)
  533. l1i = new_l1i;
  534. if (new_l2) {
  535. l2 = new_l2;
  536. #ifdef CONFIG_X86_HT
  537. per_cpu(cpu_llc_id, cpu) = l2_id;
  538. #endif
  539. }
  540. if (new_l3) {
  541. l3 = new_l3;
  542. #ifdef CONFIG_X86_HT
  543. per_cpu(cpu_llc_id, cpu) = l3_id;
  544. #endif
  545. }
  546. c->x86_cache_size = l3 ? l3 : (l2 ? l2 : (l1i+l1d));
  547. return l2;
  548. }
  549. #ifdef CONFIG_SYSFS
  550. /* pointer to _cpuid4_info array (for each cache leaf) */
  551. static DEFINE_PER_CPU(struct _cpuid4_info *, ici_cpuid4_info);
  552. #define CPUID4_INFO_IDX(x, y) (&((per_cpu(ici_cpuid4_info, x))[y]))
  553. #ifdef CONFIG_SMP
  554. static void __cpuinit cache_shared_cpu_map_setup(unsigned int cpu, int index)
  555. {
  556. struct _cpuid4_info *this_leaf, *sibling_leaf;
  557. unsigned long num_threads_sharing;
  558. int index_msb, i, sibling;
  559. struct cpuinfo_x86 *c = &cpu_data(cpu);
  560. if ((index == 3) && (c->x86_vendor == X86_VENDOR_AMD)) {
  561. for_each_cpu(i, c->llc_shared_map) {
  562. if (!per_cpu(ici_cpuid4_info, i))
  563. continue;
  564. this_leaf = CPUID4_INFO_IDX(i, index);
  565. for_each_cpu(sibling, c->llc_shared_map) {
  566. if (!cpu_online(sibling))
  567. continue;
  568. set_bit(sibling, this_leaf->shared_cpu_map);
  569. }
  570. }
  571. return;
  572. }
  573. this_leaf = CPUID4_INFO_IDX(cpu, index);
  574. num_threads_sharing = 1 + this_leaf->eax.split.num_threads_sharing;
  575. if (num_threads_sharing == 1)
  576. cpumask_set_cpu(cpu, to_cpumask(this_leaf->shared_cpu_map));
  577. else {
  578. index_msb = get_count_order(num_threads_sharing);
  579. for_each_online_cpu(i) {
  580. if (cpu_data(i).apicid >> index_msb ==
  581. c->apicid >> index_msb) {
  582. cpumask_set_cpu(i,
  583. to_cpumask(this_leaf->shared_cpu_map));
  584. if (i != cpu && per_cpu(ici_cpuid4_info, i)) {
  585. sibling_leaf =
  586. CPUID4_INFO_IDX(i, index);
  587. cpumask_set_cpu(cpu, to_cpumask(
  588. sibling_leaf->shared_cpu_map));
  589. }
  590. }
  591. }
  592. }
  593. }
  594. static void __cpuinit cache_remove_shared_cpu_map(unsigned int cpu, int index)
  595. {
  596. struct _cpuid4_info *this_leaf, *sibling_leaf;
  597. int sibling;
  598. this_leaf = CPUID4_INFO_IDX(cpu, index);
  599. for_each_cpu(sibling, to_cpumask(this_leaf->shared_cpu_map)) {
  600. sibling_leaf = CPUID4_INFO_IDX(sibling, index);
  601. cpumask_clear_cpu(cpu,
  602. to_cpumask(sibling_leaf->shared_cpu_map));
  603. }
  604. }
  605. #else
  606. static void __cpuinit cache_shared_cpu_map_setup(unsigned int cpu, int index)
  607. {
  608. }
  609. static void __cpuinit cache_remove_shared_cpu_map(unsigned int cpu, int index)
  610. {
  611. }
  612. #endif
  613. static void __cpuinit free_cache_attributes(unsigned int cpu)
  614. {
  615. int i;
  616. for (i = 0; i < num_cache_leaves; i++)
  617. cache_remove_shared_cpu_map(cpu, i);
  618. kfree(per_cpu(ici_cpuid4_info, cpu));
  619. per_cpu(ici_cpuid4_info, cpu) = NULL;
  620. }
  621. static int
  622. __cpuinit cpuid4_cache_lookup(int index, struct _cpuid4_info *this_leaf)
  623. {
  624. struct _cpuid4_info_regs *leaf_regs =
  625. (struct _cpuid4_info_regs *)this_leaf;
  626. return cpuid4_cache_lookup_regs(index, leaf_regs);
  627. }
  628. static void __cpuinit get_cpu_leaves(void *_retval)
  629. {
  630. int j, *retval = _retval, cpu = smp_processor_id();
  631. /* Do cpuid and store the results */
  632. for (j = 0; j < num_cache_leaves; j++) {
  633. struct _cpuid4_info *this_leaf;
  634. this_leaf = CPUID4_INFO_IDX(cpu, j);
  635. *retval = cpuid4_cache_lookup(j, this_leaf);
  636. if (unlikely(*retval < 0)) {
  637. int i;
  638. for (i = 0; i < j; i++)
  639. cache_remove_shared_cpu_map(cpu, i);
  640. break;
  641. }
  642. cache_shared_cpu_map_setup(cpu, j);
  643. }
  644. }
  645. static int __cpuinit detect_cache_attributes(unsigned int cpu)
  646. {
  647. int retval;
  648. if (num_cache_leaves == 0)
  649. return -ENOENT;
  650. per_cpu(ici_cpuid4_info, cpu) = kzalloc(
  651. sizeof(struct _cpuid4_info) * num_cache_leaves, GFP_KERNEL);
  652. if (per_cpu(ici_cpuid4_info, cpu) == NULL)
  653. return -ENOMEM;
  654. smp_call_function_single(cpu, get_cpu_leaves, &retval, true);
  655. if (retval) {
  656. kfree(per_cpu(ici_cpuid4_info, cpu));
  657. per_cpu(ici_cpuid4_info, cpu) = NULL;
  658. }
  659. return retval;
  660. }
  661. #include <linux/kobject.h>
  662. #include <linux/sysfs.h>
  663. extern struct sysdev_class cpu_sysdev_class; /* from drivers/base/cpu.c */
  664. /* pointer to kobject for cpuX/cache */
  665. static DEFINE_PER_CPU(struct kobject *, ici_cache_kobject);
  666. struct _index_kobject {
  667. struct kobject kobj;
  668. unsigned int cpu;
  669. unsigned short index;
  670. };
  671. /* pointer to array of kobjects for cpuX/cache/indexY */
  672. static DEFINE_PER_CPU(struct _index_kobject *, ici_index_kobject);
  673. #define INDEX_KOBJECT_PTR(x, y) (&((per_cpu(ici_index_kobject, x))[y]))
  674. #define show_one_plus(file_name, object, val) \
  675. static ssize_t show_##file_name \
  676. (struct _cpuid4_info *this_leaf, char *buf) \
  677. { \
  678. return sprintf(buf, "%lu\n", (unsigned long)this_leaf->object + val); \
  679. }
  680. show_one_plus(level, eax.split.level, 0);
  681. show_one_plus(coherency_line_size, ebx.split.coherency_line_size, 1);
  682. show_one_plus(physical_line_partition, ebx.split.physical_line_partition, 1);
  683. show_one_plus(ways_of_associativity, ebx.split.ways_of_associativity, 1);
  684. show_one_plus(number_of_sets, ecx.split.number_of_sets, 1);
  685. static ssize_t show_size(struct _cpuid4_info *this_leaf, char *buf)
  686. {
  687. return sprintf(buf, "%luK\n", this_leaf->size / 1024);
  688. }
  689. static ssize_t show_shared_cpu_map_func(struct _cpuid4_info *this_leaf,
  690. int type, char *buf)
  691. {
  692. ptrdiff_t len = PTR_ALIGN(buf + PAGE_SIZE - 1, PAGE_SIZE) - buf;
  693. int n = 0;
  694. if (len > 1) {
  695. const struct cpumask *mask;
  696. mask = to_cpumask(this_leaf->shared_cpu_map);
  697. n = type ?
  698. cpulist_scnprintf(buf, len-2, mask) :
  699. cpumask_scnprintf(buf, len-2, mask);
  700. buf[n++] = '\n';
  701. buf[n] = '\0';
  702. }
  703. return n;
  704. }
  705. static inline ssize_t show_shared_cpu_map(struct _cpuid4_info *leaf, char *buf)
  706. {
  707. return show_shared_cpu_map_func(leaf, 0, buf);
  708. }
  709. static inline ssize_t show_shared_cpu_list(struct _cpuid4_info *leaf, char *buf)
  710. {
  711. return show_shared_cpu_map_func(leaf, 1, buf);
  712. }
  713. static ssize_t show_type(struct _cpuid4_info *this_leaf, char *buf)
  714. {
  715. switch (this_leaf->eax.split.type) {
  716. case CACHE_TYPE_DATA:
  717. return sprintf(buf, "Data\n");
  718. case CACHE_TYPE_INST:
  719. return sprintf(buf, "Instruction\n");
  720. case CACHE_TYPE_UNIFIED:
  721. return sprintf(buf, "Unified\n");
  722. default:
  723. return sprintf(buf, "Unknown\n");
  724. }
  725. }
  726. #define to_object(k) container_of(k, struct _index_kobject, kobj)
  727. #define to_attr(a) container_of(a, struct _cache_attr, attr)
  728. #define define_one_ro(_name) \
  729. static struct _cache_attr _name = \
  730. __ATTR(_name, 0444, show_##_name, NULL)
  731. define_one_ro(level);
  732. define_one_ro(type);
  733. define_one_ro(coherency_line_size);
  734. define_one_ro(physical_line_partition);
  735. define_one_ro(ways_of_associativity);
  736. define_one_ro(number_of_sets);
  737. define_one_ro(size);
  738. define_one_ro(shared_cpu_map);
  739. define_one_ro(shared_cpu_list);
  740. #define DEFAULT_SYSFS_CACHE_ATTRS \
  741. &type.attr, \
  742. &level.attr, \
  743. &coherency_line_size.attr, \
  744. &physical_line_partition.attr, \
  745. &ways_of_associativity.attr, \
  746. &number_of_sets.attr, \
  747. &size.attr, \
  748. &shared_cpu_map.attr, \
  749. &shared_cpu_list.attr
  750. static struct attribute *default_attrs[] = {
  751. DEFAULT_SYSFS_CACHE_ATTRS,
  752. NULL
  753. };
  754. static struct attribute *default_l3_attrs[] = {
  755. DEFAULT_SYSFS_CACHE_ATTRS,
  756. #ifdef CONFIG_CPU_SUP_AMD
  757. &cache_disable_0.attr,
  758. &cache_disable_1.attr,
  759. #endif
  760. NULL
  761. };
  762. static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
  763. {
  764. struct _cache_attr *fattr = to_attr(attr);
  765. struct _index_kobject *this_leaf = to_object(kobj);
  766. ssize_t ret;
  767. ret = fattr->show ?
  768. fattr->show(CPUID4_INFO_IDX(this_leaf->cpu, this_leaf->index),
  769. buf) :
  770. 0;
  771. return ret;
  772. }
  773. static ssize_t store(struct kobject *kobj, struct attribute *attr,
  774. const char *buf, size_t count)
  775. {
  776. struct _cache_attr *fattr = to_attr(attr);
  777. struct _index_kobject *this_leaf = to_object(kobj);
  778. ssize_t ret;
  779. ret = fattr->store ?
  780. fattr->store(CPUID4_INFO_IDX(this_leaf->cpu, this_leaf->index),
  781. buf, count) :
  782. 0;
  783. return ret;
  784. }
  785. static const struct sysfs_ops sysfs_ops = {
  786. .show = show,
  787. .store = store,
  788. };
  789. static struct kobj_type ktype_cache = {
  790. .sysfs_ops = &sysfs_ops,
  791. .default_attrs = default_attrs,
  792. };
  793. static struct kobj_type ktype_percpu_entry = {
  794. .sysfs_ops = &sysfs_ops,
  795. };
  796. static void __cpuinit cpuid4_cache_sysfs_exit(unsigned int cpu)
  797. {
  798. kfree(per_cpu(ici_cache_kobject, cpu));
  799. kfree(per_cpu(ici_index_kobject, cpu));
  800. per_cpu(ici_cache_kobject, cpu) = NULL;
  801. per_cpu(ici_index_kobject, cpu) = NULL;
  802. free_cache_attributes(cpu);
  803. }
  804. static int __cpuinit cpuid4_cache_sysfs_init(unsigned int cpu)
  805. {
  806. int err;
  807. if (num_cache_leaves == 0)
  808. return -ENOENT;
  809. err = detect_cache_attributes(cpu);
  810. if (err)
  811. return err;
  812. /* Allocate all required memory */
  813. per_cpu(ici_cache_kobject, cpu) =
  814. kzalloc(sizeof(struct kobject), GFP_KERNEL);
  815. if (unlikely(per_cpu(ici_cache_kobject, cpu) == NULL))
  816. goto err_out;
  817. per_cpu(ici_index_kobject, cpu) = kzalloc(
  818. sizeof(struct _index_kobject) * num_cache_leaves, GFP_KERNEL);
  819. if (unlikely(per_cpu(ici_index_kobject, cpu) == NULL))
  820. goto err_out;
  821. return 0;
  822. err_out:
  823. cpuid4_cache_sysfs_exit(cpu);
  824. return -ENOMEM;
  825. }
  826. static DECLARE_BITMAP(cache_dev_map, NR_CPUS);
  827. /* Add/Remove cache interface for CPU device */
  828. static int __cpuinit cache_add_dev(struct sys_device * sys_dev)
  829. {
  830. unsigned int cpu = sys_dev->id;
  831. unsigned long i, j;
  832. struct _index_kobject *this_object;
  833. struct _cpuid4_info *this_leaf;
  834. int retval;
  835. retval = cpuid4_cache_sysfs_init(cpu);
  836. if (unlikely(retval < 0))
  837. return retval;
  838. retval = kobject_init_and_add(per_cpu(ici_cache_kobject, cpu),
  839. &ktype_percpu_entry,
  840. &sys_dev->kobj, "%s", "cache");
  841. if (retval < 0) {
  842. cpuid4_cache_sysfs_exit(cpu);
  843. return retval;
  844. }
  845. for (i = 0; i < num_cache_leaves; i++) {
  846. this_object = INDEX_KOBJECT_PTR(cpu, i);
  847. this_object->cpu = cpu;
  848. this_object->index = i;
  849. this_leaf = CPUID4_INFO_IDX(cpu, i);
  850. if (this_leaf->can_disable)
  851. ktype_cache.default_attrs = default_l3_attrs;
  852. else
  853. ktype_cache.default_attrs = default_attrs;
  854. retval = kobject_init_and_add(&(this_object->kobj),
  855. &ktype_cache,
  856. per_cpu(ici_cache_kobject, cpu),
  857. "index%1lu", i);
  858. if (unlikely(retval)) {
  859. for (j = 0; j < i; j++)
  860. kobject_put(&(INDEX_KOBJECT_PTR(cpu, j)->kobj));
  861. kobject_put(per_cpu(ici_cache_kobject, cpu));
  862. cpuid4_cache_sysfs_exit(cpu);
  863. return retval;
  864. }
  865. kobject_uevent(&(this_object->kobj), KOBJ_ADD);
  866. }
  867. cpumask_set_cpu(cpu, to_cpumask(cache_dev_map));
  868. kobject_uevent(per_cpu(ici_cache_kobject, cpu), KOBJ_ADD);
  869. return 0;
  870. }
  871. static void __cpuinit cache_remove_dev(struct sys_device * sys_dev)
  872. {
  873. unsigned int cpu = sys_dev->id;
  874. unsigned long i;
  875. if (per_cpu(ici_cpuid4_info, cpu) == NULL)
  876. return;
  877. if (!cpumask_test_cpu(cpu, to_cpumask(cache_dev_map)))
  878. return;
  879. cpumask_clear_cpu(cpu, to_cpumask(cache_dev_map));
  880. for (i = 0; i < num_cache_leaves; i++)
  881. kobject_put(&(INDEX_KOBJECT_PTR(cpu, i)->kobj));
  882. kobject_put(per_cpu(ici_cache_kobject, cpu));
  883. cpuid4_cache_sysfs_exit(cpu);
  884. }
  885. static int __cpuinit cacheinfo_cpu_callback(struct notifier_block *nfb,
  886. unsigned long action, void *hcpu)
  887. {
  888. unsigned int cpu = (unsigned long)hcpu;
  889. struct sys_device *sys_dev;
  890. sys_dev = get_cpu_sysdev(cpu);
  891. switch (action) {
  892. case CPU_ONLINE:
  893. case CPU_ONLINE_FROZEN:
  894. cache_add_dev(sys_dev);
  895. break;
  896. case CPU_DEAD:
  897. case CPU_DEAD_FROZEN:
  898. cache_remove_dev(sys_dev);
  899. break;
  900. }
  901. return NOTIFY_OK;
  902. }
  903. static struct notifier_block __cpuinitdata cacheinfo_cpu_notifier = {
  904. .notifier_call = cacheinfo_cpu_callback,
  905. };
  906. static int __cpuinit cache_sysfs_init(void)
  907. {
  908. int i;
  909. if (num_cache_leaves == 0)
  910. return 0;
  911. for_each_online_cpu(i) {
  912. int err;
  913. struct sys_device *sys_dev = get_cpu_sysdev(i);
  914. err = cache_add_dev(sys_dev);
  915. if (err)
  916. return err;
  917. }
  918. register_hotcpu_notifier(&cacheinfo_cpu_notifier);
  919. return 0;
  920. }
  921. device_initcall(cache_sysfs_init);
  922. #endif