clock.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /* linux/arch/arm/plat-s3c64xx/clock.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX Base clock support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/ioport.h>
  18. #include <linux/delay.h>
  19. #include <linux/io.h>
  20. #include <mach/hardware.h>
  21. #include <mach/map.h>
  22. #include <plat/regs-sys.h>
  23. #include <plat/regs-clock.h>
  24. #include <plat/cpu.h>
  25. #include <plat/devs.h>
  26. #include <plat/clock.h>
  27. struct clk clk_27m = {
  28. .name = "clk_27m",
  29. .id = -1,
  30. .rate = 27000000,
  31. };
  32. static int clk_48m_ctrl(struct clk *clk, int enable)
  33. {
  34. unsigned long flags;
  35. u32 val;
  36. /* can't rely on clock lock, this register has other usages */
  37. local_irq_save(flags);
  38. val = __raw_readl(S3C64XX_OTHERS);
  39. if (enable)
  40. val |= S3C64XX_OTHERS_USBMASK;
  41. else
  42. val &= ~S3C64XX_OTHERS_USBMASK;
  43. __raw_writel(val, S3C64XX_OTHERS);
  44. local_irq_restore(flags);
  45. return 0;
  46. }
  47. struct clk clk_48m = {
  48. .name = "clk_48m",
  49. .id = -1,
  50. .rate = 48000000,
  51. .enable = clk_48m_ctrl,
  52. };
  53. static int inline s3c64xx_gate(void __iomem *reg,
  54. struct clk *clk,
  55. int enable)
  56. {
  57. unsigned int ctrlbit = clk->ctrlbit;
  58. u32 con;
  59. con = __raw_readl(reg);
  60. if (enable)
  61. con |= ctrlbit;
  62. else
  63. con &= ~ctrlbit;
  64. __raw_writel(con, reg);
  65. return 0;
  66. }
  67. static int s3c64xx_pclk_ctrl(struct clk *clk, int enable)
  68. {
  69. return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);
  70. }
  71. static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
  72. {
  73. return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
  74. }
  75. int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
  76. {
  77. return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
  78. }
  79. static struct clk init_clocks_disable[] = {
  80. {
  81. .name = "nand",
  82. .id = -1,
  83. .parent = &clk_h,
  84. }, {
  85. .name = "adc",
  86. .id = -1,
  87. .parent = &clk_p,
  88. .enable = s3c64xx_pclk_ctrl,
  89. .ctrlbit = S3C_CLKCON_PCLK_TSADC,
  90. }, {
  91. .name = "i2c",
  92. .id = -1,
  93. .parent = &clk_p,
  94. .enable = s3c64xx_pclk_ctrl,
  95. .ctrlbit = S3C_CLKCON_PCLK_IIC,
  96. }, {
  97. .name = "iis",
  98. .id = 0,
  99. .parent = &clk_p,
  100. .enable = s3c64xx_pclk_ctrl,
  101. .ctrlbit = S3C_CLKCON_PCLK_IIS0,
  102. }, {
  103. .name = "iis",
  104. .id = 1,
  105. .parent = &clk_p,
  106. .enable = s3c64xx_pclk_ctrl,
  107. .ctrlbit = S3C_CLKCON_PCLK_IIS1,
  108. }, {
  109. .name = "spi",
  110. .id = 0,
  111. .parent = &clk_p,
  112. .enable = s3c64xx_pclk_ctrl,
  113. .ctrlbit = S3C_CLKCON_PCLK_SPI0,
  114. }, {
  115. .name = "spi",
  116. .id = 1,
  117. .parent = &clk_p,
  118. .enable = s3c64xx_pclk_ctrl,
  119. .ctrlbit = S3C_CLKCON_PCLK_SPI1,
  120. }, {
  121. .name = "48m",
  122. .id = 0,
  123. .parent = &clk_48m,
  124. .enable = s3c64xx_sclk_ctrl,
  125. .ctrlbit = S3C_CLKCON_SCLK_MMC0_48,
  126. }, {
  127. .name = "48m",
  128. .id = 1,
  129. .parent = &clk_48m,
  130. .enable = s3c64xx_sclk_ctrl,
  131. .ctrlbit = S3C_CLKCON_SCLK_MMC1_48,
  132. }, {
  133. .name = "48m",
  134. .id = 2,
  135. .parent = &clk_48m,
  136. .enable = s3c64xx_sclk_ctrl,
  137. .ctrlbit = S3C_CLKCON_SCLK_MMC2_48,
  138. },
  139. };
  140. static struct clk init_clocks[] = {
  141. {
  142. .name = "lcd",
  143. .id = -1,
  144. .parent = &clk_h,
  145. .enable = s3c64xx_hclk_ctrl,
  146. .ctrlbit = S3C_CLKCON_HCLK_LCD,
  147. }, {
  148. .name = "gpio",
  149. .id = -1,
  150. .parent = &clk_p,
  151. .enable = s3c64xx_pclk_ctrl,
  152. .ctrlbit = S3C_CLKCON_PCLK_GPIO,
  153. }, {
  154. .name = "usb-host",
  155. .id = -1,
  156. .parent = &clk_h,
  157. .enable = s3c64xx_hclk_ctrl,
  158. .ctrlbit = S3C_CLKCON_SCLK_UHOST,
  159. }, {
  160. .name = "hsmmc",
  161. .id = 0,
  162. .parent = &clk_h,
  163. .enable = s3c64xx_hclk_ctrl,
  164. .ctrlbit = S3C_CLKCON_HCLK_HSMMC0,
  165. }, {
  166. .name = "hsmmc",
  167. .id = 1,
  168. .parent = &clk_h,
  169. .enable = s3c64xx_hclk_ctrl,
  170. .ctrlbit = S3C_CLKCON_HCLK_HSMMC1,
  171. }, {
  172. .name = "hsmmc",
  173. .id = 2,
  174. .parent = &clk_h,
  175. .enable = s3c64xx_hclk_ctrl,
  176. .ctrlbit = S3C_CLKCON_HCLK_HSMMC2,
  177. }, {
  178. .name = "timers",
  179. .id = -1,
  180. .parent = &clk_p,
  181. .enable = s3c64xx_pclk_ctrl,
  182. .ctrlbit = S3C_CLKCON_PCLK_PWM,
  183. }, {
  184. .name = "uart",
  185. .id = 0,
  186. .parent = &clk_p,
  187. .enable = s3c64xx_pclk_ctrl,
  188. .ctrlbit = S3C_CLKCON_PCLK_UART0,
  189. }, {
  190. .name = "uart",
  191. .id = 1,
  192. .parent = &clk_p,
  193. .enable = s3c64xx_pclk_ctrl,
  194. .ctrlbit = S3C_CLKCON_PCLK_UART1,
  195. }, {
  196. .name = "uart",
  197. .id = 2,
  198. .parent = &clk_p,
  199. .enable = s3c64xx_pclk_ctrl,
  200. .ctrlbit = S3C_CLKCON_PCLK_UART2,
  201. }, {
  202. .name = "uart",
  203. .id = 3,
  204. .parent = &clk_p,
  205. .enable = s3c64xx_pclk_ctrl,
  206. .ctrlbit = S3C_CLKCON_PCLK_UART3,
  207. }, {
  208. .name = "rtc",
  209. .id = -1,
  210. .parent = &clk_p,
  211. .enable = s3c64xx_pclk_ctrl,
  212. .ctrlbit = S3C_CLKCON_PCLK_RTC,
  213. }, {
  214. .name = "watchdog",
  215. .id = -1,
  216. .parent = &clk_p,
  217. .ctrlbit = S3C_CLKCON_PCLK_WDT,
  218. }, {
  219. .name = "ac97",
  220. .id = -1,
  221. .parent = &clk_p,
  222. .ctrlbit = S3C_CLKCON_PCLK_AC97,
  223. }
  224. };
  225. static struct clk *clks[] __initdata = {
  226. &clk_ext,
  227. &clk_epll,
  228. &clk_27m,
  229. &clk_48m,
  230. };
  231. void s3c64xx_register_clocks(void)
  232. {
  233. struct clk *clkp;
  234. int ret;
  235. int ptr;
  236. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  237. clkp = init_clocks;
  238. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks); ptr++, clkp++) {
  239. ret = s3c24xx_register_clock(clkp);
  240. if (ret < 0) {
  241. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  242. clkp->name, ret);
  243. }
  244. }
  245. clkp = init_clocks_disable;
  246. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  247. ret = s3c24xx_register_clock(clkp);
  248. if (ret < 0) {
  249. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  250. clkp->name, ret);
  251. }
  252. (clkp->enable)(clkp, 0);
  253. }
  254. s3c_pwmclk_init();
  255. }