oxygen_lib.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. * C-Media CMI8788 driver - main driver module
  3. *
  4. * Copyright (c) Clemens Ladisch <clemens@ladisch.de>
  5. *
  6. *
  7. * This driver is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License, version 2.
  9. *
  10. * This driver is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this driver; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mutex.h>
  22. #include <linux/pci.h>
  23. #include <sound/ac97_codec.h>
  24. #include <sound/asoundef.h>
  25. #include <sound/core.h>
  26. #include <sound/info.h>
  27. #include <sound/mpu401.h>
  28. #include <sound/pcm.h>
  29. #include "oxygen.h"
  30. #include "cm9780.h"
  31. MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
  32. MODULE_DESCRIPTION("C-Media CMI8788 helper library");
  33. MODULE_LICENSE("GPL");
  34. static irqreturn_t oxygen_interrupt(int dummy, void *dev_id)
  35. {
  36. struct oxygen *chip = dev_id;
  37. unsigned int status, clear, elapsed_streams, i;
  38. status = oxygen_read16(chip, OXYGEN_INTERRUPT_STATUS);
  39. if (!status)
  40. return IRQ_NONE;
  41. spin_lock(&chip->reg_lock);
  42. clear = status & (OXYGEN_CHANNEL_A |
  43. OXYGEN_CHANNEL_B |
  44. OXYGEN_CHANNEL_C |
  45. OXYGEN_CHANNEL_SPDIF |
  46. OXYGEN_CHANNEL_MULTICH |
  47. OXYGEN_CHANNEL_AC97 |
  48. OXYGEN_INT_SPDIF_IN_DETECT |
  49. OXYGEN_INT_GPIO);
  50. if (clear) {
  51. if (clear & OXYGEN_INT_SPDIF_IN_DETECT)
  52. chip->interrupt_mask &= ~OXYGEN_INT_SPDIF_IN_DETECT;
  53. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  54. chip->interrupt_mask & ~clear);
  55. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  56. chip->interrupt_mask);
  57. }
  58. elapsed_streams = status & chip->pcm_running;
  59. spin_unlock(&chip->reg_lock);
  60. for (i = 0; i < PCM_COUNT; ++i)
  61. if ((elapsed_streams & (1 << i)) && chip->streams[i])
  62. snd_pcm_period_elapsed(chip->streams[i]);
  63. if (status & OXYGEN_INT_SPDIF_IN_DETECT) {
  64. spin_lock(&chip->reg_lock);
  65. i = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  66. if (i & (OXYGEN_SPDIF_SENSE_INT | OXYGEN_SPDIF_LOCK_INT |
  67. OXYGEN_SPDIF_RATE_INT)) {
  68. /* write the interrupt bit(s) to clear */
  69. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, i);
  70. schedule_work(&chip->spdif_input_bits_work);
  71. }
  72. spin_unlock(&chip->reg_lock);
  73. }
  74. if (status & OXYGEN_INT_GPIO)
  75. ;
  76. if ((status & OXYGEN_INT_MIDI) && chip->midi)
  77. snd_mpu401_uart_interrupt(0, chip->midi->private_data);
  78. return IRQ_HANDLED;
  79. }
  80. static void oxygen_spdif_input_bits_changed(struct work_struct *work)
  81. {
  82. struct oxygen *chip = container_of(work, struct oxygen,
  83. spdif_input_bits_work);
  84. u32 reg;
  85. /*
  86. * This function gets called when there is new activity on the SPDIF
  87. * input, or when we lose lock on the input signal, or when the rate
  88. * changes.
  89. */
  90. msleep(1);
  91. spin_lock_irq(&chip->reg_lock);
  92. reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  93. if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
  94. OXYGEN_SPDIF_LOCK_STATUS))
  95. == OXYGEN_SPDIF_SENSE_STATUS) {
  96. /*
  97. * If we detect activity on the SPDIF input but cannot lock to
  98. * a signal, the clock bit is likely to be wrong.
  99. */
  100. reg ^= OXYGEN_SPDIF_IN_CLOCK_MASK;
  101. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
  102. spin_unlock_irq(&chip->reg_lock);
  103. msleep(1);
  104. spin_lock_irq(&chip->reg_lock);
  105. reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  106. if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
  107. OXYGEN_SPDIF_LOCK_STATUS))
  108. == OXYGEN_SPDIF_SENSE_STATUS) {
  109. /* nothing detected with either clock; give up */
  110. if ((reg & OXYGEN_SPDIF_IN_CLOCK_MASK)
  111. == OXYGEN_SPDIF_IN_CLOCK_192) {
  112. /*
  113. * Reset clock to <= 96 kHz because this is
  114. * more likely to be received next time.
  115. */
  116. reg &= ~OXYGEN_SPDIF_IN_CLOCK_MASK;
  117. reg |= OXYGEN_SPDIF_IN_CLOCK_96;
  118. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
  119. }
  120. }
  121. }
  122. spin_unlock_irq(&chip->reg_lock);
  123. if (chip->controls[CONTROL_SPDIF_INPUT_BITS]) {
  124. spin_lock_irq(&chip->reg_lock);
  125. chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
  126. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  127. chip->interrupt_mask);
  128. spin_unlock_irq(&chip->reg_lock);
  129. /*
  130. * We don't actually know that any channel status bits have
  131. * changed, but let's send a notification just to be sure.
  132. */
  133. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  134. &chip->controls[CONTROL_SPDIF_INPUT_BITS]->id);
  135. }
  136. }
  137. #ifdef CONFIG_PROC_FS
  138. static void oxygen_proc_read(struct snd_info_entry *entry,
  139. struct snd_info_buffer *buffer)
  140. {
  141. struct oxygen *chip = entry->private_data;
  142. int i, j;
  143. snd_iprintf(buffer, "CMI8788\n\n");
  144. for (i = 0; i < 0x100; i += 0x10) {
  145. snd_iprintf(buffer, "%02x:", i);
  146. for (j = 0; j < 0x10; ++j)
  147. snd_iprintf(buffer, " %02x", oxygen_read8(chip, i + j));
  148. snd_iprintf(buffer, "\n");
  149. }
  150. if (mutex_lock_interruptible(&chip->mutex) < 0)
  151. return;
  152. if (chip->has_ac97_0) {
  153. snd_iprintf(buffer, "\nAC97\n");
  154. for (i = 0; i < 0x80; i += 0x10) {
  155. snd_iprintf(buffer, "%02x:", i);
  156. for (j = 0; j < 0x10; j += 2)
  157. snd_iprintf(buffer, " %04x",
  158. oxygen_read_ac97(chip, 0, i + j));
  159. snd_iprintf(buffer, "\n");
  160. }
  161. }
  162. if (chip->has_ac97_1) {
  163. snd_iprintf(buffer, "\nAC97 2\n");
  164. for (i = 0; i < 0x80; i += 0x10) {
  165. snd_iprintf(buffer, "%02x:", i);
  166. for (j = 0; j < 0x10; j += 2)
  167. snd_iprintf(buffer, " %04x",
  168. oxygen_read_ac97(chip, 1, i + j));
  169. snd_iprintf(buffer, "\n");
  170. }
  171. }
  172. mutex_unlock(&chip->mutex);
  173. }
  174. static void __devinit oxygen_proc_init(struct oxygen *chip)
  175. {
  176. struct snd_info_entry *entry;
  177. if (!snd_card_proc_new(chip->card, "cmi8788", &entry))
  178. snd_info_set_text_ops(entry, chip, oxygen_proc_read);
  179. }
  180. #else
  181. #define oxygen_proc_init(chip)
  182. #endif
  183. static void __devinit oxygen_init(struct oxygen *chip)
  184. {
  185. unsigned int i;
  186. chip->dac_routing = 1;
  187. for (i = 0; i < 8; ++i)
  188. chip->dac_volume[i] = 0xff;
  189. chip->spdif_playback_enable = 1;
  190. chip->spdif_bits = OXYGEN_SPDIF_C | OXYGEN_SPDIF_ORIGINAL |
  191. (IEC958_AES1_CON_PCM_CODER << OXYGEN_SPDIF_CATEGORY_SHIFT);
  192. chip->spdif_pcm_bits = chip->spdif_bits;
  193. if (oxygen_read8(chip, OXYGEN_REVISION) & OXYGEN_REVISION_2)
  194. chip->revision = 2;
  195. else
  196. chip->revision = 1;
  197. if (chip->revision == 1)
  198. oxygen_set_bits8(chip, OXYGEN_MISC,
  199. OXYGEN_MISC_PCI_MEM_W_1_CLOCK);
  200. i = oxygen_read16(chip, OXYGEN_AC97_CONTROL);
  201. chip->has_ac97_0 = (i & OXYGEN_AC97_CODEC_0) != 0;
  202. chip->has_ac97_1 = (i & OXYGEN_AC97_CODEC_1) != 0;
  203. oxygen_set_bits8(chip, OXYGEN_FUNCTION,
  204. OXYGEN_FUNCTION_RESET_CODEC |
  205. chip->model->function_flags);
  206. oxygen_write16(chip, OXYGEN_I2S_MULTICH_FORMAT,
  207. OXYGEN_RATE_48000 | OXYGEN_I2S_FORMAT_LJUST |
  208. OXYGEN_I2S_MCLK_128 | OXYGEN_I2S_BITS_16 |
  209. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  210. oxygen_write16(chip, OXYGEN_I2S_A_FORMAT,
  211. OXYGEN_RATE_48000 | OXYGEN_I2S_FORMAT_LJUST |
  212. OXYGEN_I2S_MCLK_128 | OXYGEN_I2S_BITS_16 |
  213. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  214. oxygen_write16(chip, OXYGEN_I2S_B_FORMAT,
  215. OXYGEN_RATE_48000 | OXYGEN_I2S_FORMAT_LJUST |
  216. OXYGEN_I2S_MCLK_128 | OXYGEN_I2S_BITS_16 |
  217. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  218. oxygen_write16(chip, OXYGEN_I2S_C_FORMAT,
  219. OXYGEN_RATE_48000 | OXYGEN_I2S_FORMAT_LJUST |
  220. OXYGEN_I2S_MCLK_128 | OXYGEN_I2S_BITS_16 |
  221. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  222. oxygen_write32_masked(chip, OXYGEN_SPDIF_CONTROL,
  223. OXYGEN_SPDIF_SENSE_MASK |
  224. OXYGEN_SPDIF_LOCK_MASK |
  225. OXYGEN_SPDIF_RATE_MASK |
  226. OXYGEN_SPDIF_LOCK_PAR |
  227. OXYGEN_SPDIF_IN_CLOCK_96,
  228. OXYGEN_SPDIF_OUT_ENABLE |
  229. OXYGEN_SPDIF_LOOPBACK |
  230. OXYGEN_SPDIF_SENSE_MASK |
  231. OXYGEN_SPDIF_LOCK_MASK |
  232. OXYGEN_SPDIF_RATE_MASK |
  233. OXYGEN_SPDIF_SENSE_PAR |
  234. OXYGEN_SPDIF_LOCK_PAR |
  235. OXYGEN_SPDIF_IN_CLOCK_MASK);
  236. oxygen_write32(chip, OXYGEN_SPDIF_OUTPUT_BITS, chip->spdif_bits);
  237. oxygen_write16(chip, OXYGEN_PLAY_ROUTING,
  238. OXYGEN_PLAY_MULTICH_I2S_DAC | OXYGEN_PLAY_SPDIF_SPDIF |
  239. (0 << OXYGEN_PLAY_DAC0_SOURCE_SHIFT) |
  240. (1 << OXYGEN_PLAY_DAC1_SOURCE_SHIFT) |
  241. (2 << OXYGEN_PLAY_DAC2_SOURCE_SHIFT) |
  242. (3 << OXYGEN_PLAY_DAC3_SOURCE_SHIFT));
  243. oxygen_write8(chip, OXYGEN_REC_ROUTING,
  244. OXYGEN_REC_A_ROUTE_I2S_ADC_1 |
  245. OXYGEN_REC_B_ROUTE_AC97_1 |
  246. OXYGEN_REC_C_ROUTE_SPDIF);
  247. oxygen_write8(chip, OXYGEN_ADC_MONITOR, 0);
  248. oxygen_write8(chip, OXYGEN_A_MONITOR_ROUTING,
  249. (0 << OXYGEN_A_MONITOR_ROUTE_0_SHIFT) |
  250. (1 << OXYGEN_A_MONITOR_ROUTE_1_SHIFT) |
  251. (2 << OXYGEN_A_MONITOR_ROUTE_2_SHIFT) |
  252. (3 << OXYGEN_A_MONITOR_ROUTE_3_SHIFT));
  253. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  254. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  255. oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK, 0);
  256. if (chip->has_ac97_0) {
  257. oxygen_clear_bits16(chip, OXYGEN_AC97_OUT_CONFIG,
  258. OXYGEN_AC97_CODEC0_FRONTL |
  259. OXYGEN_AC97_CODEC0_FRONTR |
  260. OXYGEN_AC97_CODEC0_SIDEL |
  261. OXYGEN_AC97_CODEC0_SIDER |
  262. OXYGEN_AC97_CODEC0_CENTER |
  263. OXYGEN_AC97_CODEC0_BASE |
  264. OXYGEN_AC97_CODEC0_REARL |
  265. OXYGEN_AC97_CODEC0_REARR);
  266. oxygen_set_bits16(chip, OXYGEN_AC97_IN_CONFIG,
  267. OXYGEN_AC97_CODEC0_LINEL |
  268. OXYGEN_AC97_CODEC0_LINER);
  269. oxygen_write_ac97(chip, 0, AC97_RESET, 0);
  270. msleep(1);
  271. oxygen_ac97_set_bits(chip, 0, CM9780_GPIO_SETUP,
  272. CM9780_GPIO0IO | CM9780_GPIO1IO);
  273. oxygen_ac97_set_bits(chip, 0, CM9780_MIXER,
  274. CM9780_BSTSEL | CM9780_STRO_MIC |
  275. CM9780_MIX2FR | CM9780_PCBSW);
  276. oxygen_ac97_set_bits(chip, 0, CM9780_JACK,
  277. CM9780_RSOE | CM9780_CBOE |
  278. CM9780_SSOE | CM9780_FROE |
  279. CM9780_MIC2MIC | CM9780_LI2LI);
  280. oxygen_write_ac97(chip, 0, AC97_MASTER, 0x0000);
  281. oxygen_write_ac97(chip, 0, AC97_PC_BEEP, 0x8000);
  282. oxygen_write_ac97(chip, 0, AC97_MIC, 0x8808);
  283. oxygen_write_ac97(chip, 0, AC97_LINE, 0x0808);
  284. oxygen_write_ac97(chip, 0, AC97_CD, 0x8808);
  285. oxygen_write_ac97(chip, 0, AC97_VIDEO, 0x8808);
  286. oxygen_write_ac97(chip, 0, AC97_AUX, 0x8808);
  287. oxygen_write_ac97(chip, 0, AC97_REC_GAIN, 0x8000);
  288. oxygen_write_ac97(chip, 0, AC97_CENTER_LFE_MASTER, 0x8080);
  289. oxygen_write_ac97(chip, 0, AC97_SURROUND_MASTER, 0x8080);
  290. oxygen_ac97_clear_bits(chip, 0,
  291. CM9780_GPIO_STATUS, CM9780_GPO0);
  292. /* power down unused ADCs and DACs */
  293. oxygen_ac97_set_bits(chip, 0, AC97_POWERDOWN,
  294. AC97_PD_PR0 | AC97_PD_PR1);
  295. oxygen_ac97_set_bits(chip, 0, AC97_EXTENDED_STATUS,
  296. AC97_EA_PRI | AC97_EA_PRJ | AC97_EA_PRK);
  297. }
  298. }
  299. static void oxygen_card_free(struct snd_card *card)
  300. {
  301. struct oxygen *chip = card->private_data;
  302. spin_lock_irq(&chip->reg_lock);
  303. chip->interrupt_mask = 0;
  304. chip->pcm_running = 0;
  305. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  306. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  307. spin_unlock_irq(&chip->reg_lock);
  308. if (chip->irq >= 0) {
  309. free_irq(chip->irq, chip);
  310. synchronize_irq(chip->irq);
  311. }
  312. flush_scheduled_work();
  313. chip->model->cleanup(chip);
  314. mutex_destroy(&chip->mutex);
  315. pci_release_regions(chip->pci);
  316. pci_disable_device(chip->pci);
  317. }
  318. int __devinit oxygen_pci_probe(struct pci_dev *pci, int index, char *id,
  319. int midi, const struct oxygen_model *model)
  320. {
  321. struct snd_card *card;
  322. struct oxygen *chip;
  323. int err;
  324. card = snd_card_new(index, id, model->owner,
  325. sizeof *chip + model->model_data_size);
  326. if (!card)
  327. return -ENOMEM;
  328. chip = card->private_data;
  329. chip->card = card;
  330. chip->pci = pci;
  331. chip->irq = -1;
  332. chip->model = model;
  333. chip->model_data = chip + 1;
  334. spin_lock_init(&chip->reg_lock);
  335. mutex_init(&chip->mutex);
  336. INIT_WORK(&chip->spdif_input_bits_work,
  337. oxygen_spdif_input_bits_changed);
  338. err = pci_enable_device(pci);
  339. if (err < 0)
  340. goto err_card;
  341. err = pci_request_regions(pci, model->chip);
  342. if (err < 0) {
  343. snd_printk(KERN_ERR "cannot reserve PCI resources\n");
  344. goto err_pci_enable;
  345. }
  346. if (!(pci_resource_flags(pci, 0) & IORESOURCE_IO) ||
  347. pci_resource_len(pci, 0) < 0x100) {
  348. snd_printk(KERN_ERR "invalid PCI I/O range\n");
  349. err = -ENXIO;
  350. goto err_pci_regions;
  351. }
  352. chip->addr = pci_resource_start(pci, 0);
  353. pci_set_master(pci);
  354. snd_card_set_dev(card, &pci->dev);
  355. card->private_free = oxygen_card_free;
  356. oxygen_init(chip);
  357. model->init(chip);
  358. err = request_irq(pci->irq, oxygen_interrupt, IRQF_SHARED,
  359. model->chip, chip);
  360. if (err < 0) {
  361. snd_printk(KERN_ERR "cannot grab interrupt %d\n", pci->irq);
  362. goto err_card;
  363. }
  364. chip->irq = pci->irq;
  365. strcpy(card->driver, model->chip);
  366. strcpy(card->shortname, model->shortname);
  367. sprintf(card->longname, "%s (rev %u) at %#lx, irq %i",
  368. model->longname, chip->revision, chip->addr, chip->irq);
  369. strcpy(card->mixername, model->chip);
  370. snd_component_add(card, model->chip);
  371. err = oxygen_pcm_init(chip);
  372. if (err < 0)
  373. goto err_card;
  374. err = oxygen_mixer_init(chip);
  375. if (err < 0)
  376. goto err_card;
  377. oxygen_write8_masked(chip, OXYGEN_MISC,
  378. midi ? OXYGEN_MISC_MIDI : 0, OXYGEN_MISC_MIDI);
  379. if (midi) {
  380. err = snd_mpu401_uart_new(card, 0, MPU401_HW_CMIPCI,
  381. chip->addr + OXYGEN_MPU401,
  382. MPU401_INFO_INTEGRATED, 0, 0,
  383. &chip->midi);
  384. if (err < 0)
  385. goto err_card;
  386. }
  387. oxygen_proc_init(chip);
  388. spin_lock_irq(&chip->reg_lock);
  389. chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
  390. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
  391. spin_unlock_irq(&chip->reg_lock);
  392. err = snd_card_register(card);
  393. if (err < 0)
  394. goto err_card;
  395. pci_set_drvdata(pci, card);
  396. return 0;
  397. err_pci_regions:
  398. pci_release_regions(pci);
  399. err_pci_enable:
  400. pci_disable_device(pci);
  401. err_card:
  402. snd_card_free(card);
  403. return err;
  404. }
  405. EXPORT_SYMBOL(oxygen_pci_probe);
  406. void __devexit oxygen_pci_remove(struct pci_dev *pci)
  407. {
  408. snd_card_free(pci_get_drvdata(pci));
  409. pci_set_drvdata(pci, NULL);
  410. }
  411. EXPORT_SYMBOL(oxygen_pci_remove);