intel-agp.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/pagemap.h>
  8. #include <linux/agp_backend.h>
  9. #include "agp.h"
  10. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  11. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  12. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  13. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  14. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  15. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  16. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  17. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  18. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  19. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  20. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  21. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB)
  22. /* Intel 815 register */
  23. #define INTEL_815_APCONT 0x51
  24. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  25. /* Intel i820 registers */
  26. #define INTEL_I820_RDCR 0x51
  27. #define INTEL_I820_ERRSTS 0xc8
  28. /* Intel i840 registers */
  29. #define INTEL_I840_MCHCFG 0x50
  30. #define INTEL_I840_ERRSTS 0xc8
  31. /* Intel i850 registers */
  32. #define INTEL_I850_MCHCFG 0x50
  33. #define INTEL_I850_ERRSTS 0xc8
  34. /* intel 915G registers */
  35. #define I915_GMADDR 0x18
  36. #define I915_MMADDR 0x10
  37. #define I915_PTEADDR 0x1C
  38. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  39. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  40. /* Intel 965G registers */
  41. #define I965_MSAC 0x62
  42. /* Intel 7505 registers */
  43. #define INTEL_I7505_APSIZE 0x74
  44. #define INTEL_I7505_NCAPID 0x60
  45. #define INTEL_I7505_NISTAT 0x6c
  46. #define INTEL_I7505_ATTBASE 0x78
  47. #define INTEL_I7505_ERRSTS 0x42
  48. #define INTEL_I7505_AGPCTRL 0x70
  49. #define INTEL_I7505_MCHCFG 0x50
  50. static struct aper_size_info_fixed intel_i810_sizes[] =
  51. {
  52. {64, 16384, 4},
  53. /* The 32M mode still requires a 64k gatt */
  54. {32, 8192, 4}
  55. };
  56. #define AGP_DCACHE_MEMORY 1
  57. #define AGP_PHYS_MEMORY 2
  58. static struct gatt_mask intel_i810_masks[] =
  59. {
  60. {.mask = I810_PTE_VALID, .type = 0},
  61. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  62. {.mask = I810_PTE_VALID, .type = 0}
  63. };
  64. static struct _intel_i810_private {
  65. struct pci_dev *i810_dev; /* device one */
  66. volatile u8 __iomem *registers;
  67. int num_dcache_entries;
  68. } intel_i810_private;
  69. static int intel_i810_fetch_size(void)
  70. {
  71. u32 smram_miscc;
  72. struct aper_size_info_fixed *values;
  73. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  74. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  75. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  76. printk(KERN_WARNING PFX "i810 is disabled\n");
  77. return 0;
  78. }
  79. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  80. agp_bridge->previous_size =
  81. agp_bridge->current_size = (void *) (values + 1);
  82. agp_bridge->aperture_size_idx = 1;
  83. return values[1].size;
  84. } else {
  85. agp_bridge->previous_size =
  86. agp_bridge->current_size = (void *) (values);
  87. agp_bridge->aperture_size_idx = 0;
  88. return values[0].size;
  89. }
  90. return 0;
  91. }
  92. static int intel_i810_configure(void)
  93. {
  94. struct aper_size_info_fixed *current_size;
  95. u32 temp;
  96. int i;
  97. current_size = A_SIZE_FIX(agp_bridge->current_size);
  98. pci_read_config_dword(intel_i810_private.i810_dev, I810_MMADDR, &temp);
  99. temp &= 0xfff80000;
  100. intel_i810_private.registers = ioremap(temp, 128 * 4096);
  101. if (!intel_i810_private.registers) {
  102. printk(KERN_ERR PFX "Unable to remap memory.\n");
  103. return -ENOMEM;
  104. }
  105. if ((readl(intel_i810_private.registers+I810_DRAM_CTL)
  106. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  107. /* This will need to be dynamically assigned */
  108. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  109. intel_i810_private.num_dcache_entries = 1024;
  110. }
  111. pci_read_config_dword(intel_i810_private.i810_dev, I810_GMADDR, &temp);
  112. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  113. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_i810_private.registers+I810_PGETBL_CTL);
  114. readl(intel_i810_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  115. if (agp_bridge->driver->needs_scratch_page) {
  116. for (i = 0; i < current_size->num_entries; i++) {
  117. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  118. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  119. }
  120. }
  121. global_cache_flush();
  122. return 0;
  123. }
  124. static void intel_i810_cleanup(void)
  125. {
  126. writel(0, intel_i810_private.registers+I810_PGETBL_CTL);
  127. readl(intel_i810_private.registers); /* PCI Posting. */
  128. iounmap(intel_i810_private.registers);
  129. }
  130. static void intel_i810_tlbflush(struct agp_memory *mem)
  131. {
  132. return;
  133. }
  134. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  135. {
  136. return;
  137. }
  138. /* Exists to support ARGB cursors */
  139. static void *i8xx_alloc_pages(void)
  140. {
  141. struct page * page;
  142. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  143. if (page == NULL)
  144. return NULL;
  145. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  146. global_flush_tlb();
  147. __free_page(page);
  148. return NULL;
  149. }
  150. global_flush_tlb();
  151. get_page(page);
  152. SetPageLocked(page);
  153. atomic_inc(&agp_bridge->current_memory_agp);
  154. return page_address(page);
  155. }
  156. static void i8xx_destroy_pages(void *addr)
  157. {
  158. struct page *page;
  159. if (addr == NULL)
  160. return;
  161. page = virt_to_page(addr);
  162. change_page_attr(page, 4, PAGE_KERNEL);
  163. global_flush_tlb();
  164. put_page(page);
  165. unlock_page(page);
  166. free_pages((unsigned long)addr, 2);
  167. atomic_dec(&agp_bridge->current_memory_agp);
  168. }
  169. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  170. int type)
  171. {
  172. int i, j, num_entries;
  173. void *temp;
  174. if (mem->page_count == 0)
  175. return 0;
  176. temp = agp_bridge->current_size;
  177. num_entries = A_SIZE_FIX(temp)->num_entries;
  178. if ((pg_start + mem->page_count) > num_entries)
  179. return -EINVAL;
  180. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  181. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j)))
  182. return -EBUSY;
  183. }
  184. if (type != 0 || mem->type != 0) {
  185. if ((type == AGP_DCACHE_MEMORY) && (mem->type == AGP_DCACHE_MEMORY)) {
  186. /* special insert */
  187. if (!mem->is_flushed) {
  188. global_cache_flush();
  189. mem->is_flushed = TRUE;
  190. }
  191. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  192. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  193. }
  194. readl(intel_i810_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  195. agp_bridge->driver->tlb_flush(mem);
  196. return 0;
  197. }
  198. if ((type == AGP_PHYS_MEMORY) && (mem->type == AGP_PHYS_MEMORY))
  199. goto insert;
  200. return -EINVAL;
  201. }
  202. insert:
  203. if (!mem->is_flushed) {
  204. global_cache_flush();
  205. mem->is_flushed = TRUE;
  206. }
  207. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  208. writel(agp_bridge->driver->mask_memory(agp_bridge,
  209. mem->memory[i], mem->type),
  210. intel_i810_private.registers+I810_PTE_BASE+(j*4));
  211. }
  212. readl(intel_i810_private.registers+I810_PTE_BASE+((j-1)*4)); /* PCI Posting. */
  213. agp_bridge->driver->tlb_flush(mem);
  214. return 0;
  215. }
  216. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  217. int type)
  218. {
  219. int i;
  220. if (mem->page_count == 0)
  221. return 0;
  222. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  223. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  224. }
  225. readl(intel_i810_private.registers+I810_PTE_BASE+((i-1)*4));
  226. agp_bridge->driver->tlb_flush(mem);
  227. return 0;
  228. }
  229. /*
  230. * The i810/i830 requires a physical address to program its mouse
  231. * pointer into hardware.
  232. * However the Xserver still writes to it through the agp aperture.
  233. */
  234. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  235. {
  236. struct agp_memory *new;
  237. void *addr;
  238. if (pg_count != 1 && pg_count != 4)
  239. return NULL;
  240. switch (pg_count) {
  241. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  242. global_flush_tlb();
  243. break;
  244. case 4:
  245. /* kludge to get 4 physical pages for ARGB cursor */
  246. addr = i8xx_alloc_pages();
  247. break;
  248. default:
  249. return NULL;
  250. }
  251. if (addr == NULL)
  252. return NULL;
  253. new = agp_create_memory(pg_count);
  254. if (new == NULL)
  255. return NULL;
  256. new->memory[0] = virt_to_gart(addr);
  257. if (pg_count == 4) {
  258. /* kludge to get 4 physical pages for ARGB cursor */
  259. new->memory[1] = new->memory[0] + PAGE_SIZE;
  260. new->memory[2] = new->memory[1] + PAGE_SIZE;
  261. new->memory[3] = new->memory[2] + PAGE_SIZE;
  262. }
  263. new->page_count = pg_count;
  264. new->num_scratch_pages = pg_count;
  265. new->type = AGP_PHYS_MEMORY;
  266. new->physical = new->memory[0];
  267. return new;
  268. }
  269. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  270. {
  271. struct agp_memory *new;
  272. if (type == AGP_DCACHE_MEMORY) {
  273. if (pg_count != intel_i810_private.num_dcache_entries)
  274. return NULL;
  275. new = agp_create_memory(1);
  276. if (new == NULL)
  277. return NULL;
  278. new->type = AGP_DCACHE_MEMORY;
  279. new->page_count = pg_count;
  280. new->num_scratch_pages = 0;
  281. vfree(new->memory);
  282. return new;
  283. }
  284. if (type == AGP_PHYS_MEMORY)
  285. return alloc_agpphysmem_i8xx(pg_count, type);
  286. return NULL;
  287. }
  288. static void intel_i810_free_by_type(struct agp_memory *curr)
  289. {
  290. agp_free_key(curr->key);
  291. if (curr->type == AGP_PHYS_MEMORY) {
  292. if (curr->page_count == 4)
  293. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  294. else {
  295. agp_bridge->driver->agp_destroy_page(
  296. gart_to_virt(curr->memory[0]));
  297. global_flush_tlb();
  298. }
  299. vfree(curr->memory);
  300. }
  301. kfree(curr);
  302. }
  303. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  304. unsigned long addr, int type)
  305. {
  306. /* Type checking must be done elsewhere */
  307. return addr | bridge->driver->masks[type].mask;
  308. }
  309. static struct aper_size_info_fixed intel_i830_sizes[] =
  310. {
  311. {128, 32768, 5},
  312. /* The 64M mode still requires a 128k gatt */
  313. {64, 16384, 5},
  314. {256, 65536, 6},
  315. {512, 131072, 7},
  316. };
  317. static struct _intel_i830_private {
  318. struct pci_dev *i830_dev; /* device one */
  319. volatile u8 __iomem *registers;
  320. volatile u32 __iomem *gtt; /* I915G */
  321. /* gtt_entries is the number of gtt entries that are already mapped
  322. * to stolen memory. Stolen memory is larger than the memory mapped
  323. * through gtt_entries, as it includes some reserved space for the BIOS
  324. * popup and for the GTT.
  325. */
  326. int gtt_entries;
  327. } intel_i830_private;
  328. static void intel_i830_init_gtt_entries(void)
  329. {
  330. u16 gmch_ctrl;
  331. int gtt_entries;
  332. u8 rdct;
  333. int local = 0;
  334. static const int ddt[4] = { 0, 16, 32, 64 };
  335. int size; /* reserved space (in kb) at the top of stolen memory */
  336. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  337. if (IS_I965) {
  338. u32 pgetbl_ctl;
  339. pci_read_config_dword(agp_bridge->dev, I810_PGETBL_CTL,
  340. &pgetbl_ctl);
  341. /* The 965 has a field telling us the size of the GTT,
  342. * which may be larger than what is necessary to map the
  343. * aperture.
  344. */
  345. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  346. case I965_PGETBL_SIZE_128KB:
  347. size = 128;
  348. break;
  349. case I965_PGETBL_SIZE_256KB:
  350. size = 256;
  351. break;
  352. case I965_PGETBL_SIZE_512KB:
  353. size = 512;
  354. break;
  355. default:
  356. printk(KERN_INFO PFX "Unknown page table size, "
  357. "assuming 512KB\n");
  358. size = 512;
  359. }
  360. size += 4; /* add in BIOS popup space */
  361. } else {
  362. /* On previous hardware, the GTT size was just what was
  363. * required to map the aperture.
  364. */
  365. size = agp_bridge->driver->fetch_size() + 4;
  366. }
  367. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  368. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  369. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  370. case I830_GMCH_GMS_STOLEN_512:
  371. gtt_entries = KB(512) - KB(size);
  372. break;
  373. case I830_GMCH_GMS_STOLEN_1024:
  374. gtt_entries = MB(1) - KB(size);
  375. break;
  376. case I830_GMCH_GMS_STOLEN_8192:
  377. gtt_entries = MB(8) - KB(size);
  378. break;
  379. case I830_GMCH_GMS_LOCAL:
  380. rdct = readb(intel_i830_private.registers+I830_RDRAM_CHANNEL_TYPE);
  381. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  382. MB(ddt[I830_RDRAM_DDT(rdct)]);
  383. local = 1;
  384. break;
  385. default:
  386. gtt_entries = 0;
  387. break;
  388. }
  389. } else {
  390. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  391. case I855_GMCH_GMS_STOLEN_1M:
  392. gtt_entries = MB(1) - KB(size);
  393. break;
  394. case I855_GMCH_GMS_STOLEN_4M:
  395. gtt_entries = MB(4) - KB(size);
  396. break;
  397. case I855_GMCH_GMS_STOLEN_8M:
  398. gtt_entries = MB(8) - KB(size);
  399. break;
  400. case I855_GMCH_GMS_STOLEN_16M:
  401. gtt_entries = MB(16) - KB(size);
  402. break;
  403. case I855_GMCH_GMS_STOLEN_32M:
  404. gtt_entries = MB(32) - KB(size);
  405. break;
  406. case I915_GMCH_GMS_STOLEN_48M:
  407. /* Check it's really I915G */
  408. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  409. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  410. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  411. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965 )
  412. gtt_entries = MB(48) - KB(size);
  413. else
  414. gtt_entries = 0;
  415. break;
  416. case I915_GMCH_GMS_STOLEN_64M:
  417. /* Check it's really I915G */
  418. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  419. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  420. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  421. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965)
  422. gtt_entries = MB(64) - KB(size);
  423. else
  424. gtt_entries = 0;
  425. default:
  426. gtt_entries = 0;
  427. break;
  428. }
  429. }
  430. if (gtt_entries > 0)
  431. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  432. gtt_entries / KB(1), local ? "local" : "stolen");
  433. else
  434. printk(KERN_INFO PFX
  435. "No pre-allocated video memory detected.\n");
  436. gtt_entries /= KB(4);
  437. intel_i830_private.gtt_entries = gtt_entries;
  438. }
  439. /* The intel i830 automatically initializes the agp aperture during POST.
  440. * Use the memory already set aside for in the GTT.
  441. */
  442. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  443. {
  444. int page_order;
  445. struct aper_size_info_fixed *size;
  446. int num_entries;
  447. u32 temp;
  448. size = agp_bridge->current_size;
  449. page_order = size->page_order;
  450. num_entries = size->num_entries;
  451. agp_bridge->gatt_table_real = NULL;
  452. pci_read_config_dword(intel_i830_private.i830_dev,I810_MMADDR,&temp);
  453. temp &= 0xfff80000;
  454. intel_i830_private.registers = ioremap(temp,128 * 4096);
  455. if (!intel_i830_private.registers)
  456. return -ENOMEM;
  457. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  458. global_cache_flush(); /* FIXME: ?? */
  459. /* we have to call this as early as possible after the MMIO base address is known */
  460. intel_i830_init_gtt_entries();
  461. agp_bridge->gatt_table = NULL;
  462. agp_bridge->gatt_bus_addr = temp;
  463. return 0;
  464. }
  465. /* Return the gatt table to a sane state. Use the top of stolen
  466. * memory for the GTT.
  467. */
  468. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  469. {
  470. return 0;
  471. }
  472. static int intel_i830_fetch_size(void)
  473. {
  474. u16 gmch_ctrl;
  475. struct aper_size_info_fixed *values;
  476. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  477. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  478. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  479. /* 855GM/852GM/865G has 128MB aperture size */
  480. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  481. agp_bridge->aperture_size_idx = 0;
  482. return values[0].size;
  483. }
  484. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  485. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  486. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  487. agp_bridge->aperture_size_idx = 0;
  488. return values[0].size;
  489. } else {
  490. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  491. agp_bridge->aperture_size_idx = 1;
  492. return values[1].size;
  493. }
  494. return 0;
  495. }
  496. static int intel_i830_configure(void)
  497. {
  498. struct aper_size_info_fixed *current_size;
  499. u32 temp;
  500. u16 gmch_ctrl;
  501. int i;
  502. current_size = A_SIZE_FIX(agp_bridge->current_size);
  503. pci_read_config_dword(intel_i830_private.i830_dev,I810_GMADDR,&temp);
  504. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  505. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  506. gmch_ctrl |= I830_GMCH_ENABLED;
  507. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  508. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  509. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  510. if (agp_bridge->driver->needs_scratch_page) {
  511. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  512. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  513. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  514. }
  515. }
  516. global_cache_flush();
  517. return 0;
  518. }
  519. static void intel_i830_cleanup(void)
  520. {
  521. iounmap(intel_i830_private.registers);
  522. }
  523. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  524. {
  525. int i,j,num_entries;
  526. void *temp;
  527. if (mem->page_count == 0)
  528. return 0;
  529. temp = agp_bridge->current_size;
  530. num_entries = A_SIZE_FIX(temp)->num_entries;
  531. if (pg_start < intel_i830_private.gtt_entries) {
  532. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  533. pg_start,intel_i830_private.gtt_entries);
  534. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  535. return -EINVAL;
  536. }
  537. if ((pg_start + mem->page_count) > num_entries)
  538. return -EINVAL;
  539. /* The i830 can't check the GTT for entries since its read only,
  540. * depend on the caller to make the correct offset decisions.
  541. */
  542. if ((type != 0 && type != AGP_PHYS_MEMORY) ||
  543. (mem->type != 0 && mem->type != AGP_PHYS_MEMORY))
  544. return -EINVAL;
  545. if (!mem->is_flushed) {
  546. global_cache_flush();
  547. mem->is_flushed = TRUE;
  548. }
  549. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  550. writel(agp_bridge->driver->mask_memory(agp_bridge,
  551. mem->memory[i], mem->type),
  552. intel_i830_private.registers+I810_PTE_BASE+(j*4));
  553. }
  554. readl(intel_i830_private.registers+I810_PTE_BASE+((j-1)*4));
  555. agp_bridge->driver->tlb_flush(mem);
  556. return 0;
  557. }
  558. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  559. int type)
  560. {
  561. int i;
  562. if (mem->page_count == 0)
  563. return 0;
  564. if (pg_start < intel_i830_private.gtt_entries) {
  565. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  566. return -EINVAL;
  567. }
  568. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  569. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  570. }
  571. readl(intel_i830_private.registers+I810_PTE_BASE+((i-1)*4));
  572. agp_bridge->driver->tlb_flush(mem);
  573. return 0;
  574. }
  575. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  576. {
  577. if (type == AGP_PHYS_MEMORY)
  578. return alloc_agpphysmem_i8xx(pg_count, type);
  579. /* always return NULL for other allocation types for now */
  580. return NULL;
  581. }
  582. static int intel_i915_configure(void)
  583. {
  584. struct aper_size_info_fixed *current_size;
  585. u32 temp;
  586. u16 gmch_ctrl;
  587. int i;
  588. current_size = A_SIZE_FIX(agp_bridge->current_size);
  589. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  590. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  591. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  592. gmch_ctrl |= I830_GMCH_ENABLED;
  593. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  594. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  595. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  596. if (agp_bridge->driver->needs_scratch_page) {
  597. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  598. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  599. readl(intel_i830_private.gtt+i); /* PCI Posting. */
  600. }
  601. }
  602. global_cache_flush();
  603. return 0;
  604. }
  605. static void intel_i915_cleanup(void)
  606. {
  607. iounmap(intel_i830_private.gtt);
  608. iounmap(intel_i830_private.registers);
  609. }
  610. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  611. int type)
  612. {
  613. int i,j,num_entries;
  614. void *temp;
  615. if (mem->page_count == 0)
  616. return 0;
  617. temp = agp_bridge->current_size;
  618. num_entries = A_SIZE_FIX(temp)->num_entries;
  619. if (pg_start < intel_i830_private.gtt_entries) {
  620. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  621. pg_start,intel_i830_private.gtt_entries);
  622. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  623. return -EINVAL;
  624. }
  625. if ((pg_start + mem->page_count) > num_entries)
  626. return -EINVAL;
  627. /* The i830 can't check the GTT for entries since its read only,
  628. * depend on the caller to make the correct offset decisions.
  629. */
  630. if ((type != 0 && type != AGP_PHYS_MEMORY) ||
  631. (mem->type != 0 && mem->type != AGP_PHYS_MEMORY))
  632. return -EINVAL;
  633. if (!mem->is_flushed) {
  634. global_cache_flush();
  635. mem->is_flushed = TRUE;
  636. }
  637. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  638. writel(agp_bridge->driver->mask_memory(agp_bridge,
  639. mem->memory[i], mem->type), intel_i830_private.gtt+j);
  640. }
  641. readl(intel_i830_private.gtt+j-1);
  642. agp_bridge->driver->tlb_flush(mem);
  643. return 0;
  644. }
  645. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  646. int type)
  647. {
  648. int i;
  649. if (mem->page_count == 0)
  650. return 0;
  651. if (pg_start < intel_i830_private.gtt_entries) {
  652. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  653. return -EINVAL;
  654. }
  655. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  656. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  657. }
  658. readl(intel_i830_private.gtt+i-1);
  659. agp_bridge->driver->tlb_flush(mem);
  660. return 0;
  661. }
  662. /* Return the aperture size by just checking the resource length. The effect
  663. * described in the spec of the MSAC registers is just changing of the
  664. * resource size.
  665. */
  666. static int intel_i9xx_fetch_size(void)
  667. {
  668. int num_sizes = sizeof(intel_i830_sizes) / sizeof(*intel_i830_sizes);
  669. int aper_size; /* size in megabytes */
  670. int i;
  671. aper_size = pci_resource_len(intel_i830_private.i830_dev, 2) / MB(1);
  672. for (i = 0; i < num_sizes; i++) {
  673. if (aper_size == intel_i830_sizes[i].size) {
  674. agp_bridge->current_size = intel_i830_sizes + i;
  675. agp_bridge->previous_size = agp_bridge->current_size;
  676. return aper_size;
  677. }
  678. }
  679. return 0;
  680. }
  681. /* The intel i915 automatically initializes the agp aperture during POST.
  682. * Use the memory already set aside for in the GTT.
  683. */
  684. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  685. {
  686. int page_order;
  687. struct aper_size_info_fixed *size;
  688. int num_entries;
  689. u32 temp, temp2;
  690. size = agp_bridge->current_size;
  691. page_order = size->page_order;
  692. num_entries = size->num_entries;
  693. agp_bridge->gatt_table_real = NULL;
  694. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  695. pci_read_config_dword(intel_i830_private.i830_dev, I915_PTEADDR,&temp2);
  696. intel_i830_private.gtt = ioremap(temp2, 256 * 1024);
  697. if (!intel_i830_private.gtt)
  698. return -ENOMEM;
  699. temp &= 0xfff80000;
  700. intel_i830_private.registers = ioremap(temp,128 * 4096);
  701. if (!intel_i830_private.registers)
  702. return -ENOMEM;
  703. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  704. global_cache_flush(); /* FIXME: ? */
  705. /* we have to call this as early as possible after the MMIO base address is known */
  706. intel_i830_init_gtt_entries();
  707. agp_bridge->gatt_table = NULL;
  708. agp_bridge->gatt_bus_addr = temp;
  709. return 0;
  710. }
  711. /*
  712. * The i965 supports 36-bit physical addresses, but to keep
  713. * the format of the GTT the same, the bits that don't fit
  714. * in a 32-bit word are shifted down to bits 4..7.
  715. *
  716. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  717. * is always zero on 32-bit architectures, so no need to make
  718. * this conditional.
  719. */
  720. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  721. unsigned long addr, int type)
  722. {
  723. /* Shift high bits down */
  724. addr |= (addr >> 28) & 0xf0;
  725. /* Type checking must be done elsewhere */
  726. return addr | bridge->driver->masks[type].mask;
  727. }
  728. /* The intel i965 automatically initializes the agp aperture during POST.
  729. * Use the memory already set aside for in the GTT.
  730. */
  731. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  732. {
  733. int page_order;
  734. struct aper_size_info_fixed *size;
  735. int num_entries;
  736. u32 temp;
  737. size = agp_bridge->current_size;
  738. page_order = size->page_order;
  739. num_entries = size->num_entries;
  740. agp_bridge->gatt_table_real = NULL;
  741. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  742. temp &= 0xfff00000;
  743. intel_i830_private.gtt = ioremap((temp + (512 * 1024)) , 512 * 1024);
  744. if (!intel_i830_private.gtt)
  745. return -ENOMEM;
  746. intel_i830_private.registers = ioremap(temp,128 * 4096);
  747. if (!intel_i830_private.registers)
  748. return -ENOMEM;
  749. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  750. global_cache_flush(); /* FIXME: ? */
  751. /* we have to call this as early as possible after the MMIO base address is known */
  752. intel_i830_init_gtt_entries();
  753. agp_bridge->gatt_table = NULL;
  754. agp_bridge->gatt_bus_addr = temp;
  755. return 0;
  756. }
  757. static int intel_fetch_size(void)
  758. {
  759. int i;
  760. u16 temp;
  761. struct aper_size_info_16 *values;
  762. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  763. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  764. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  765. if (temp == values[i].size_value) {
  766. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  767. agp_bridge->aperture_size_idx = i;
  768. return values[i].size;
  769. }
  770. }
  771. return 0;
  772. }
  773. static int __intel_8xx_fetch_size(u8 temp)
  774. {
  775. int i;
  776. struct aper_size_info_8 *values;
  777. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  778. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  779. if (temp == values[i].size_value) {
  780. agp_bridge->previous_size =
  781. agp_bridge->current_size = (void *) (values + i);
  782. agp_bridge->aperture_size_idx = i;
  783. return values[i].size;
  784. }
  785. }
  786. return 0;
  787. }
  788. static int intel_8xx_fetch_size(void)
  789. {
  790. u8 temp;
  791. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  792. return __intel_8xx_fetch_size(temp);
  793. }
  794. static int intel_815_fetch_size(void)
  795. {
  796. u8 temp;
  797. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  798. * one non-reserved bit, so mask the others out ... */
  799. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  800. temp &= (1 << 3);
  801. return __intel_8xx_fetch_size(temp);
  802. }
  803. static void intel_tlbflush(struct agp_memory *mem)
  804. {
  805. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  806. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  807. }
  808. static void intel_8xx_tlbflush(struct agp_memory *mem)
  809. {
  810. u32 temp;
  811. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  812. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  813. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  814. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  815. }
  816. static void intel_cleanup(void)
  817. {
  818. u16 temp;
  819. struct aper_size_info_16 *previous_size;
  820. previous_size = A_SIZE_16(agp_bridge->previous_size);
  821. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  822. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  823. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  824. }
  825. static void intel_8xx_cleanup(void)
  826. {
  827. u16 temp;
  828. struct aper_size_info_8 *previous_size;
  829. previous_size = A_SIZE_8(agp_bridge->previous_size);
  830. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  831. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  832. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  833. }
  834. static int intel_configure(void)
  835. {
  836. u32 temp;
  837. u16 temp2;
  838. struct aper_size_info_16 *current_size;
  839. current_size = A_SIZE_16(agp_bridge->current_size);
  840. /* aperture size */
  841. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  842. /* address to map to */
  843. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  844. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  845. /* attbase - aperture base */
  846. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  847. /* agpctrl */
  848. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  849. /* paccfg/nbxcfg */
  850. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  851. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  852. (temp2 & ~(1 << 10)) | (1 << 9));
  853. /* clear any possible error conditions */
  854. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  855. return 0;
  856. }
  857. static int intel_815_configure(void)
  858. {
  859. u32 temp, addr;
  860. u8 temp2;
  861. struct aper_size_info_8 *current_size;
  862. /* attbase - aperture base */
  863. /* the Intel 815 chipset spec. says that bits 29-31 in the
  864. * ATTBASE register are reserved -> try not to write them */
  865. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  866. printk (KERN_EMERG PFX "gatt bus addr too high");
  867. return -EINVAL;
  868. }
  869. current_size = A_SIZE_8(agp_bridge->current_size);
  870. /* aperture size */
  871. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  872. current_size->size_value);
  873. /* address to map to */
  874. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  875. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  876. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  877. addr &= INTEL_815_ATTBASE_MASK;
  878. addr |= agp_bridge->gatt_bus_addr;
  879. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  880. /* agpctrl */
  881. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  882. /* apcont */
  883. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  884. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  885. /* clear any possible error conditions */
  886. /* Oddness : this chipset seems to have no ERRSTS register ! */
  887. return 0;
  888. }
  889. static void intel_820_tlbflush(struct agp_memory *mem)
  890. {
  891. return;
  892. }
  893. static void intel_820_cleanup(void)
  894. {
  895. u8 temp;
  896. struct aper_size_info_8 *previous_size;
  897. previous_size = A_SIZE_8(agp_bridge->previous_size);
  898. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  899. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  900. temp & ~(1 << 1));
  901. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  902. previous_size->size_value);
  903. }
  904. static int intel_820_configure(void)
  905. {
  906. u32 temp;
  907. u8 temp2;
  908. struct aper_size_info_8 *current_size;
  909. current_size = A_SIZE_8(agp_bridge->current_size);
  910. /* aperture size */
  911. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  912. /* address to map to */
  913. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  914. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  915. /* attbase - aperture base */
  916. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  917. /* agpctrl */
  918. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  919. /* global enable aperture access */
  920. /* This flag is not accessed through MCHCFG register as in */
  921. /* i850 chipset. */
  922. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  923. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  924. /* clear any possible AGP-related error conditions */
  925. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  926. return 0;
  927. }
  928. static int intel_840_configure(void)
  929. {
  930. u32 temp;
  931. u16 temp2;
  932. struct aper_size_info_8 *current_size;
  933. current_size = A_SIZE_8(agp_bridge->current_size);
  934. /* aperture size */
  935. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  936. /* address to map to */
  937. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  938. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  939. /* attbase - aperture base */
  940. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  941. /* agpctrl */
  942. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  943. /* mcgcfg */
  944. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  945. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  946. /* clear any possible error conditions */
  947. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  948. return 0;
  949. }
  950. static int intel_845_configure(void)
  951. {
  952. u32 temp;
  953. u8 temp2;
  954. struct aper_size_info_8 *current_size;
  955. current_size = A_SIZE_8(agp_bridge->current_size);
  956. /* aperture size */
  957. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  958. if (agp_bridge->apbase_config != 0) {
  959. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  960. agp_bridge->apbase_config);
  961. } else {
  962. /* address to map to */
  963. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  964. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  965. agp_bridge->apbase_config = temp;
  966. }
  967. /* attbase - aperture base */
  968. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  969. /* agpctrl */
  970. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  971. /* agpm */
  972. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  973. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  974. /* clear any possible error conditions */
  975. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  976. return 0;
  977. }
  978. static int intel_850_configure(void)
  979. {
  980. u32 temp;
  981. u16 temp2;
  982. struct aper_size_info_8 *current_size;
  983. current_size = A_SIZE_8(agp_bridge->current_size);
  984. /* aperture size */
  985. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  986. /* address to map to */
  987. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  988. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  989. /* attbase - aperture base */
  990. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  991. /* agpctrl */
  992. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  993. /* mcgcfg */
  994. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  995. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  996. /* clear any possible AGP-related error conditions */
  997. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  998. return 0;
  999. }
  1000. static int intel_860_configure(void)
  1001. {
  1002. u32 temp;
  1003. u16 temp2;
  1004. struct aper_size_info_8 *current_size;
  1005. current_size = A_SIZE_8(agp_bridge->current_size);
  1006. /* aperture size */
  1007. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1008. /* address to map to */
  1009. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1010. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1011. /* attbase - aperture base */
  1012. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1013. /* agpctrl */
  1014. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1015. /* mcgcfg */
  1016. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1017. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1018. /* clear any possible AGP-related error conditions */
  1019. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1020. return 0;
  1021. }
  1022. static int intel_830mp_configure(void)
  1023. {
  1024. u32 temp;
  1025. u16 temp2;
  1026. struct aper_size_info_8 *current_size;
  1027. current_size = A_SIZE_8(agp_bridge->current_size);
  1028. /* aperture size */
  1029. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1030. /* address to map to */
  1031. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1032. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1033. /* attbase - aperture base */
  1034. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1035. /* agpctrl */
  1036. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1037. /* gmch */
  1038. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1039. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1040. /* clear any possible AGP-related error conditions */
  1041. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1042. return 0;
  1043. }
  1044. static int intel_7505_configure(void)
  1045. {
  1046. u32 temp;
  1047. u16 temp2;
  1048. struct aper_size_info_8 *current_size;
  1049. current_size = A_SIZE_8(agp_bridge->current_size);
  1050. /* aperture size */
  1051. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1052. /* address to map to */
  1053. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1054. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1055. /* attbase - aperture base */
  1056. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1057. /* agpctrl */
  1058. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1059. /* mchcfg */
  1060. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1061. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1062. return 0;
  1063. }
  1064. /* Setup function */
  1065. static struct gatt_mask intel_generic_masks[] =
  1066. {
  1067. {.mask = 0x00000017, .type = 0}
  1068. };
  1069. static struct aper_size_info_8 intel_815_sizes[2] =
  1070. {
  1071. {64, 16384, 4, 0},
  1072. {32, 8192, 3, 8},
  1073. };
  1074. static struct aper_size_info_8 intel_8xx_sizes[7] =
  1075. {
  1076. {256, 65536, 6, 0},
  1077. {128, 32768, 5, 32},
  1078. {64, 16384, 4, 48},
  1079. {32, 8192, 3, 56},
  1080. {16, 4096, 2, 60},
  1081. {8, 2048, 1, 62},
  1082. {4, 1024, 0, 63}
  1083. };
  1084. static struct aper_size_info_16 intel_generic_sizes[7] =
  1085. {
  1086. {256, 65536, 6, 0},
  1087. {128, 32768, 5, 32},
  1088. {64, 16384, 4, 48},
  1089. {32, 8192, 3, 56},
  1090. {16, 4096, 2, 60},
  1091. {8, 2048, 1, 62},
  1092. {4, 1024, 0, 63}
  1093. };
  1094. static struct aper_size_info_8 intel_830mp_sizes[4] =
  1095. {
  1096. {256, 65536, 6, 0},
  1097. {128, 32768, 5, 32},
  1098. {64, 16384, 4, 48},
  1099. {32, 8192, 3, 56}
  1100. };
  1101. static struct agp_bridge_driver intel_generic_driver = {
  1102. .owner = THIS_MODULE,
  1103. .aperture_sizes = intel_generic_sizes,
  1104. .size_type = U16_APER_SIZE,
  1105. .num_aperture_sizes = 7,
  1106. .configure = intel_configure,
  1107. .fetch_size = intel_fetch_size,
  1108. .cleanup = intel_cleanup,
  1109. .tlb_flush = intel_tlbflush,
  1110. .mask_memory = agp_generic_mask_memory,
  1111. .masks = intel_generic_masks,
  1112. .agp_enable = agp_generic_enable,
  1113. .cache_flush = global_cache_flush,
  1114. .create_gatt_table = agp_generic_create_gatt_table,
  1115. .free_gatt_table = agp_generic_free_gatt_table,
  1116. .insert_memory = agp_generic_insert_memory,
  1117. .remove_memory = agp_generic_remove_memory,
  1118. .alloc_by_type = agp_generic_alloc_by_type,
  1119. .free_by_type = agp_generic_free_by_type,
  1120. .agp_alloc_page = agp_generic_alloc_page,
  1121. .agp_destroy_page = agp_generic_destroy_page,
  1122. };
  1123. static struct agp_bridge_driver intel_810_driver = {
  1124. .owner = THIS_MODULE,
  1125. .aperture_sizes = intel_i810_sizes,
  1126. .size_type = FIXED_APER_SIZE,
  1127. .num_aperture_sizes = 2,
  1128. .needs_scratch_page = TRUE,
  1129. .configure = intel_i810_configure,
  1130. .fetch_size = intel_i810_fetch_size,
  1131. .cleanup = intel_i810_cleanup,
  1132. .tlb_flush = intel_i810_tlbflush,
  1133. .mask_memory = intel_i810_mask_memory,
  1134. .masks = intel_i810_masks,
  1135. .agp_enable = intel_i810_agp_enable,
  1136. .cache_flush = global_cache_flush,
  1137. .create_gatt_table = agp_generic_create_gatt_table,
  1138. .free_gatt_table = agp_generic_free_gatt_table,
  1139. .insert_memory = intel_i810_insert_entries,
  1140. .remove_memory = intel_i810_remove_entries,
  1141. .alloc_by_type = intel_i810_alloc_by_type,
  1142. .free_by_type = intel_i810_free_by_type,
  1143. .agp_alloc_page = agp_generic_alloc_page,
  1144. .agp_destroy_page = agp_generic_destroy_page,
  1145. };
  1146. static struct agp_bridge_driver intel_815_driver = {
  1147. .owner = THIS_MODULE,
  1148. .aperture_sizes = intel_815_sizes,
  1149. .size_type = U8_APER_SIZE,
  1150. .num_aperture_sizes = 2,
  1151. .configure = intel_815_configure,
  1152. .fetch_size = intel_815_fetch_size,
  1153. .cleanup = intel_8xx_cleanup,
  1154. .tlb_flush = intel_8xx_tlbflush,
  1155. .mask_memory = agp_generic_mask_memory,
  1156. .masks = intel_generic_masks,
  1157. .agp_enable = agp_generic_enable,
  1158. .cache_flush = global_cache_flush,
  1159. .create_gatt_table = agp_generic_create_gatt_table,
  1160. .free_gatt_table = agp_generic_free_gatt_table,
  1161. .insert_memory = agp_generic_insert_memory,
  1162. .remove_memory = agp_generic_remove_memory,
  1163. .alloc_by_type = agp_generic_alloc_by_type,
  1164. .free_by_type = agp_generic_free_by_type,
  1165. .agp_alloc_page = agp_generic_alloc_page,
  1166. .agp_destroy_page = agp_generic_destroy_page,
  1167. };
  1168. static struct agp_bridge_driver intel_830_driver = {
  1169. .owner = THIS_MODULE,
  1170. .aperture_sizes = intel_i830_sizes,
  1171. .size_type = FIXED_APER_SIZE,
  1172. .num_aperture_sizes = 4,
  1173. .needs_scratch_page = TRUE,
  1174. .configure = intel_i830_configure,
  1175. .fetch_size = intel_i830_fetch_size,
  1176. .cleanup = intel_i830_cleanup,
  1177. .tlb_flush = intel_i810_tlbflush,
  1178. .mask_memory = intel_i810_mask_memory,
  1179. .masks = intel_i810_masks,
  1180. .agp_enable = intel_i810_agp_enable,
  1181. .cache_flush = global_cache_flush,
  1182. .create_gatt_table = intel_i830_create_gatt_table,
  1183. .free_gatt_table = intel_i830_free_gatt_table,
  1184. .insert_memory = intel_i830_insert_entries,
  1185. .remove_memory = intel_i830_remove_entries,
  1186. .alloc_by_type = intel_i830_alloc_by_type,
  1187. .free_by_type = intel_i810_free_by_type,
  1188. .agp_alloc_page = agp_generic_alloc_page,
  1189. .agp_destroy_page = agp_generic_destroy_page,
  1190. };
  1191. static struct agp_bridge_driver intel_820_driver = {
  1192. .owner = THIS_MODULE,
  1193. .aperture_sizes = intel_8xx_sizes,
  1194. .size_type = U8_APER_SIZE,
  1195. .num_aperture_sizes = 7,
  1196. .configure = intel_820_configure,
  1197. .fetch_size = intel_8xx_fetch_size,
  1198. .cleanup = intel_820_cleanup,
  1199. .tlb_flush = intel_820_tlbflush,
  1200. .mask_memory = agp_generic_mask_memory,
  1201. .masks = intel_generic_masks,
  1202. .agp_enable = agp_generic_enable,
  1203. .cache_flush = global_cache_flush,
  1204. .create_gatt_table = agp_generic_create_gatt_table,
  1205. .free_gatt_table = agp_generic_free_gatt_table,
  1206. .insert_memory = agp_generic_insert_memory,
  1207. .remove_memory = agp_generic_remove_memory,
  1208. .alloc_by_type = agp_generic_alloc_by_type,
  1209. .free_by_type = agp_generic_free_by_type,
  1210. .agp_alloc_page = agp_generic_alloc_page,
  1211. .agp_destroy_page = agp_generic_destroy_page,
  1212. };
  1213. static struct agp_bridge_driver intel_830mp_driver = {
  1214. .owner = THIS_MODULE,
  1215. .aperture_sizes = intel_830mp_sizes,
  1216. .size_type = U8_APER_SIZE,
  1217. .num_aperture_sizes = 4,
  1218. .configure = intel_830mp_configure,
  1219. .fetch_size = intel_8xx_fetch_size,
  1220. .cleanup = intel_8xx_cleanup,
  1221. .tlb_flush = intel_8xx_tlbflush,
  1222. .mask_memory = agp_generic_mask_memory,
  1223. .masks = intel_generic_masks,
  1224. .agp_enable = agp_generic_enable,
  1225. .cache_flush = global_cache_flush,
  1226. .create_gatt_table = agp_generic_create_gatt_table,
  1227. .free_gatt_table = agp_generic_free_gatt_table,
  1228. .insert_memory = agp_generic_insert_memory,
  1229. .remove_memory = agp_generic_remove_memory,
  1230. .alloc_by_type = agp_generic_alloc_by_type,
  1231. .free_by_type = agp_generic_free_by_type,
  1232. .agp_alloc_page = agp_generic_alloc_page,
  1233. .agp_destroy_page = agp_generic_destroy_page,
  1234. };
  1235. static struct agp_bridge_driver intel_840_driver = {
  1236. .owner = THIS_MODULE,
  1237. .aperture_sizes = intel_8xx_sizes,
  1238. .size_type = U8_APER_SIZE,
  1239. .num_aperture_sizes = 7,
  1240. .configure = intel_840_configure,
  1241. .fetch_size = intel_8xx_fetch_size,
  1242. .cleanup = intel_8xx_cleanup,
  1243. .tlb_flush = intel_8xx_tlbflush,
  1244. .mask_memory = agp_generic_mask_memory,
  1245. .masks = intel_generic_masks,
  1246. .agp_enable = agp_generic_enable,
  1247. .cache_flush = global_cache_flush,
  1248. .create_gatt_table = agp_generic_create_gatt_table,
  1249. .free_gatt_table = agp_generic_free_gatt_table,
  1250. .insert_memory = agp_generic_insert_memory,
  1251. .remove_memory = agp_generic_remove_memory,
  1252. .alloc_by_type = agp_generic_alloc_by_type,
  1253. .free_by_type = agp_generic_free_by_type,
  1254. .agp_alloc_page = agp_generic_alloc_page,
  1255. .agp_destroy_page = agp_generic_destroy_page,
  1256. };
  1257. static struct agp_bridge_driver intel_845_driver = {
  1258. .owner = THIS_MODULE,
  1259. .aperture_sizes = intel_8xx_sizes,
  1260. .size_type = U8_APER_SIZE,
  1261. .num_aperture_sizes = 7,
  1262. .configure = intel_845_configure,
  1263. .fetch_size = intel_8xx_fetch_size,
  1264. .cleanup = intel_8xx_cleanup,
  1265. .tlb_flush = intel_8xx_tlbflush,
  1266. .mask_memory = agp_generic_mask_memory,
  1267. .masks = intel_generic_masks,
  1268. .agp_enable = agp_generic_enable,
  1269. .cache_flush = global_cache_flush,
  1270. .create_gatt_table = agp_generic_create_gatt_table,
  1271. .free_gatt_table = agp_generic_free_gatt_table,
  1272. .insert_memory = agp_generic_insert_memory,
  1273. .remove_memory = agp_generic_remove_memory,
  1274. .alloc_by_type = agp_generic_alloc_by_type,
  1275. .free_by_type = agp_generic_free_by_type,
  1276. .agp_alloc_page = agp_generic_alloc_page,
  1277. .agp_destroy_page = agp_generic_destroy_page,
  1278. };
  1279. static struct agp_bridge_driver intel_850_driver = {
  1280. .owner = THIS_MODULE,
  1281. .aperture_sizes = intel_8xx_sizes,
  1282. .size_type = U8_APER_SIZE,
  1283. .num_aperture_sizes = 7,
  1284. .configure = intel_850_configure,
  1285. .fetch_size = intel_8xx_fetch_size,
  1286. .cleanup = intel_8xx_cleanup,
  1287. .tlb_flush = intel_8xx_tlbflush,
  1288. .mask_memory = agp_generic_mask_memory,
  1289. .masks = intel_generic_masks,
  1290. .agp_enable = agp_generic_enable,
  1291. .cache_flush = global_cache_flush,
  1292. .create_gatt_table = agp_generic_create_gatt_table,
  1293. .free_gatt_table = agp_generic_free_gatt_table,
  1294. .insert_memory = agp_generic_insert_memory,
  1295. .remove_memory = agp_generic_remove_memory,
  1296. .alloc_by_type = agp_generic_alloc_by_type,
  1297. .free_by_type = agp_generic_free_by_type,
  1298. .agp_alloc_page = agp_generic_alloc_page,
  1299. .agp_destroy_page = agp_generic_destroy_page,
  1300. };
  1301. static struct agp_bridge_driver intel_860_driver = {
  1302. .owner = THIS_MODULE,
  1303. .aperture_sizes = intel_8xx_sizes,
  1304. .size_type = U8_APER_SIZE,
  1305. .num_aperture_sizes = 7,
  1306. .configure = intel_860_configure,
  1307. .fetch_size = intel_8xx_fetch_size,
  1308. .cleanup = intel_8xx_cleanup,
  1309. .tlb_flush = intel_8xx_tlbflush,
  1310. .mask_memory = agp_generic_mask_memory,
  1311. .masks = intel_generic_masks,
  1312. .agp_enable = agp_generic_enable,
  1313. .cache_flush = global_cache_flush,
  1314. .create_gatt_table = agp_generic_create_gatt_table,
  1315. .free_gatt_table = agp_generic_free_gatt_table,
  1316. .insert_memory = agp_generic_insert_memory,
  1317. .remove_memory = agp_generic_remove_memory,
  1318. .alloc_by_type = agp_generic_alloc_by_type,
  1319. .free_by_type = agp_generic_free_by_type,
  1320. .agp_alloc_page = agp_generic_alloc_page,
  1321. .agp_destroy_page = agp_generic_destroy_page,
  1322. };
  1323. static struct agp_bridge_driver intel_915_driver = {
  1324. .owner = THIS_MODULE,
  1325. .aperture_sizes = intel_i830_sizes,
  1326. .size_type = FIXED_APER_SIZE,
  1327. .num_aperture_sizes = 4,
  1328. .needs_scratch_page = TRUE,
  1329. .configure = intel_i915_configure,
  1330. .fetch_size = intel_i9xx_fetch_size,
  1331. .cleanup = intel_i915_cleanup,
  1332. .tlb_flush = intel_i810_tlbflush,
  1333. .mask_memory = intel_i810_mask_memory,
  1334. .masks = intel_i810_masks,
  1335. .agp_enable = intel_i810_agp_enable,
  1336. .cache_flush = global_cache_flush,
  1337. .create_gatt_table = intel_i915_create_gatt_table,
  1338. .free_gatt_table = intel_i830_free_gatt_table,
  1339. .insert_memory = intel_i915_insert_entries,
  1340. .remove_memory = intel_i915_remove_entries,
  1341. .alloc_by_type = intel_i830_alloc_by_type,
  1342. .free_by_type = intel_i810_free_by_type,
  1343. .agp_alloc_page = agp_generic_alloc_page,
  1344. .agp_destroy_page = agp_generic_destroy_page,
  1345. };
  1346. static struct agp_bridge_driver intel_i965_driver = {
  1347. .owner = THIS_MODULE,
  1348. .aperture_sizes = intel_i830_sizes,
  1349. .size_type = FIXED_APER_SIZE,
  1350. .num_aperture_sizes = 4,
  1351. .needs_scratch_page = TRUE,
  1352. .configure = intel_i915_configure,
  1353. .fetch_size = intel_i9xx_fetch_size,
  1354. .cleanup = intel_i915_cleanup,
  1355. .tlb_flush = intel_i810_tlbflush,
  1356. .mask_memory = intel_i965_mask_memory,
  1357. .masks = intel_i810_masks,
  1358. .agp_enable = intel_i810_agp_enable,
  1359. .cache_flush = global_cache_flush,
  1360. .create_gatt_table = intel_i965_create_gatt_table,
  1361. .free_gatt_table = intel_i830_free_gatt_table,
  1362. .insert_memory = intel_i915_insert_entries,
  1363. .remove_memory = intel_i915_remove_entries,
  1364. .alloc_by_type = intel_i830_alloc_by_type,
  1365. .free_by_type = intel_i810_free_by_type,
  1366. .agp_alloc_page = agp_generic_alloc_page,
  1367. .agp_destroy_page = agp_generic_destroy_page,
  1368. };
  1369. static struct agp_bridge_driver intel_7505_driver = {
  1370. .owner = THIS_MODULE,
  1371. .aperture_sizes = intel_8xx_sizes,
  1372. .size_type = U8_APER_SIZE,
  1373. .num_aperture_sizes = 7,
  1374. .configure = intel_7505_configure,
  1375. .fetch_size = intel_8xx_fetch_size,
  1376. .cleanup = intel_8xx_cleanup,
  1377. .tlb_flush = intel_8xx_tlbflush,
  1378. .mask_memory = agp_generic_mask_memory,
  1379. .masks = intel_generic_masks,
  1380. .agp_enable = agp_generic_enable,
  1381. .cache_flush = global_cache_flush,
  1382. .create_gatt_table = agp_generic_create_gatt_table,
  1383. .free_gatt_table = agp_generic_free_gatt_table,
  1384. .insert_memory = agp_generic_insert_memory,
  1385. .remove_memory = agp_generic_remove_memory,
  1386. .alloc_by_type = agp_generic_alloc_by_type,
  1387. .free_by_type = agp_generic_free_by_type,
  1388. .agp_alloc_page = agp_generic_alloc_page,
  1389. .agp_destroy_page = agp_generic_destroy_page,
  1390. };
  1391. static int find_i810(u16 device)
  1392. {
  1393. struct pci_dev *i810_dev;
  1394. i810_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1395. if (!i810_dev)
  1396. return 0;
  1397. intel_i810_private.i810_dev = i810_dev;
  1398. return 1;
  1399. }
  1400. static int find_i830(u16 device)
  1401. {
  1402. struct pci_dev *i830_dev;
  1403. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1404. if (i830_dev && PCI_FUNC(i830_dev->devfn) != 0) {
  1405. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL,
  1406. device, i830_dev);
  1407. }
  1408. if (!i830_dev)
  1409. return 0;
  1410. intel_i830_private.i830_dev = i830_dev;
  1411. return 1;
  1412. }
  1413. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1414. const struct pci_device_id *ent)
  1415. {
  1416. struct agp_bridge_data *bridge;
  1417. char *name = "(unknown)";
  1418. u8 cap_ptr = 0;
  1419. struct resource *r;
  1420. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1421. bridge = agp_alloc_bridge();
  1422. if (!bridge)
  1423. return -ENOMEM;
  1424. switch (pdev->device) {
  1425. case PCI_DEVICE_ID_INTEL_82443LX_0:
  1426. bridge->driver = &intel_generic_driver;
  1427. name = "440LX";
  1428. break;
  1429. case PCI_DEVICE_ID_INTEL_82443BX_0:
  1430. bridge->driver = &intel_generic_driver;
  1431. name = "440BX";
  1432. break;
  1433. case PCI_DEVICE_ID_INTEL_82443GX_0:
  1434. bridge->driver = &intel_generic_driver;
  1435. name = "440GX";
  1436. break;
  1437. case PCI_DEVICE_ID_INTEL_82810_MC1:
  1438. name = "i810";
  1439. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG1))
  1440. goto fail;
  1441. bridge->driver = &intel_810_driver;
  1442. break;
  1443. case PCI_DEVICE_ID_INTEL_82810_MC3:
  1444. name = "i810 DC100";
  1445. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG3))
  1446. goto fail;
  1447. bridge->driver = &intel_810_driver;
  1448. break;
  1449. case PCI_DEVICE_ID_INTEL_82810E_MC:
  1450. name = "i810 E";
  1451. if (!find_i810(PCI_DEVICE_ID_INTEL_82810E_IG))
  1452. goto fail;
  1453. bridge->driver = &intel_810_driver;
  1454. break;
  1455. case PCI_DEVICE_ID_INTEL_82815_MC:
  1456. /*
  1457. * The i815 can operate either as an i810 style
  1458. * integrated device, or as an AGP4X motherboard.
  1459. */
  1460. if (find_i810(PCI_DEVICE_ID_INTEL_82815_CGC))
  1461. bridge->driver = &intel_810_driver;
  1462. else
  1463. bridge->driver = &intel_815_driver;
  1464. name = "i815";
  1465. break;
  1466. case PCI_DEVICE_ID_INTEL_82820_HB:
  1467. case PCI_DEVICE_ID_INTEL_82820_UP_HB:
  1468. bridge->driver = &intel_820_driver;
  1469. name = "i820";
  1470. break;
  1471. case PCI_DEVICE_ID_INTEL_82830_HB:
  1472. if (find_i830(PCI_DEVICE_ID_INTEL_82830_CGC))
  1473. bridge->driver = &intel_830_driver;
  1474. else
  1475. bridge->driver = &intel_830mp_driver;
  1476. name = "830M";
  1477. break;
  1478. case PCI_DEVICE_ID_INTEL_82840_HB:
  1479. bridge->driver = &intel_840_driver;
  1480. name = "i840";
  1481. break;
  1482. case PCI_DEVICE_ID_INTEL_82845_HB:
  1483. bridge->driver = &intel_845_driver;
  1484. name = "i845";
  1485. break;
  1486. case PCI_DEVICE_ID_INTEL_82845G_HB:
  1487. if (find_i830(PCI_DEVICE_ID_INTEL_82845G_IG))
  1488. bridge->driver = &intel_830_driver;
  1489. else
  1490. bridge->driver = &intel_845_driver;
  1491. name = "845G";
  1492. break;
  1493. case PCI_DEVICE_ID_INTEL_82850_HB:
  1494. bridge->driver = &intel_850_driver;
  1495. name = "i850";
  1496. break;
  1497. case PCI_DEVICE_ID_INTEL_82855PM_HB:
  1498. bridge->driver = &intel_845_driver;
  1499. name = "855PM";
  1500. break;
  1501. case PCI_DEVICE_ID_INTEL_82855GM_HB:
  1502. if (find_i830(PCI_DEVICE_ID_INTEL_82855GM_IG)) {
  1503. bridge->driver = &intel_830_driver;
  1504. name = "855";
  1505. } else {
  1506. bridge->driver = &intel_845_driver;
  1507. name = "855GM";
  1508. }
  1509. break;
  1510. case PCI_DEVICE_ID_INTEL_82860_HB:
  1511. bridge->driver = &intel_860_driver;
  1512. name = "i860";
  1513. break;
  1514. case PCI_DEVICE_ID_INTEL_82865_HB:
  1515. if (find_i830(PCI_DEVICE_ID_INTEL_82865_IG))
  1516. bridge->driver = &intel_830_driver;
  1517. else
  1518. bridge->driver = &intel_845_driver;
  1519. name = "865";
  1520. break;
  1521. case PCI_DEVICE_ID_INTEL_82875_HB:
  1522. bridge->driver = &intel_845_driver;
  1523. name = "i875";
  1524. break;
  1525. case PCI_DEVICE_ID_INTEL_82915G_HB:
  1526. if (find_i830(PCI_DEVICE_ID_INTEL_82915G_IG))
  1527. bridge->driver = &intel_915_driver;
  1528. else
  1529. bridge->driver = &intel_845_driver;
  1530. name = "915G";
  1531. break;
  1532. case PCI_DEVICE_ID_INTEL_82915GM_HB:
  1533. if (find_i830(PCI_DEVICE_ID_INTEL_82915GM_IG))
  1534. bridge->driver = &intel_915_driver;
  1535. else
  1536. bridge->driver = &intel_845_driver;
  1537. name = "915GM";
  1538. break;
  1539. case PCI_DEVICE_ID_INTEL_82945G_HB:
  1540. if (find_i830(PCI_DEVICE_ID_INTEL_82945G_IG))
  1541. bridge->driver = &intel_915_driver;
  1542. else
  1543. bridge->driver = &intel_845_driver;
  1544. name = "945G";
  1545. break;
  1546. case PCI_DEVICE_ID_INTEL_82945GM_HB:
  1547. if (find_i830(PCI_DEVICE_ID_INTEL_82945GM_IG))
  1548. bridge->driver = &intel_915_driver;
  1549. else
  1550. bridge->driver = &intel_845_driver;
  1551. name = "945GM";
  1552. break;
  1553. case PCI_DEVICE_ID_INTEL_82946GZ_HB:
  1554. if (find_i830(PCI_DEVICE_ID_INTEL_82946GZ_IG))
  1555. bridge->driver = &intel_i965_driver;
  1556. else
  1557. bridge->driver = &intel_845_driver;
  1558. name = "946GZ";
  1559. break;
  1560. case PCI_DEVICE_ID_INTEL_82965G_1_HB:
  1561. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_1_IG))
  1562. bridge->driver = &intel_i965_driver;
  1563. else
  1564. bridge->driver = &intel_845_driver;
  1565. name = "965G";
  1566. break;
  1567. case PCI_DEVICE_ID_INTEL_82965Q_HB:
  1568. if (find_i830(PCI_DEVICE_ID_INTEL_82965Q_IG))
  1569. bridge->driver = &intel_i965_driver;
  1570. else
  1571. bridge->driver = &intel_845_driver;
  1572. name = "965Q";
  1573. break;
  1574. case PCI_DEVICE_ID_INTEL_82965G_HB:
  1575. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_IG))
  1576. bridge->driver = &intel_i965_driver;
  1577. else
  1578. bridge->driver = &intel_845_driver;
  1579. name = "965G";
  1580. break;
  1581. case PCI_DEVICE_ID_INTEL_7505_0:
  1582. bridge->driver = &intel_7505_driver;
  1583. name = "E7505";
  1584. break;
  1585. case PCI_DEVICE_ID_INTEL_7205_0:
  1586. bridge->driver = &intel_7505_driver;
  1587. name = "E7205";
  1588. break;
  1589. default:
  1590. if (cap_ptr)
  1591. printk(KERN_WARNING PFX "Unsupported Intel chipset (device id: %04x)\n",
  1592. pdev->device);
  1593. agp_put_bridge(bridge);
  1594. return -ENODEV;
  1595. };
  1596. bridge->dev = pdev;
  1597. bridge->capndx = cap_ptr;
  1598. if (bridge->driver == &intel_810_driver)
  1599. bridge->dev_private_data = &intel_i810_private;
  1600. else if (bridge->driver == &intel_830_driver)
  1601. bridge->dev_private_data = &intel_i830_private;
  1602. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n", name);
  1603. /*
  1604. * The following fixes the case where the BIOS has "forgotten" to
  1605. * provide an address range for the GART.
  1606. * 20030610 - hamish@zot.org
  1607. */
  1608. r = &pdev->resource[0];
  1609. if (!r->start && r->end) {
  1610. if (pci_assign_resource(pdev, 0)) {
  1611. printk(KERN_ERR PFX "could not assign resource 0\n");
  1612. agp_put_bridge(bridge);
  1613. return -ENODEV;
  1614. }
  1615. }
  1616. /*
  1617. * If the device has not been properly setup, the following will catch
  1618. * the problem and should stop the system from crashing.
  1619. * 20030610 - hamish@zot.org
  1620. */
  1621. if (pci_enable_device(pdev)) {
  1622. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1623. agp_put_bridge(bridge);
  1624. return -ENODEV;
  1625. }
  1626. /* Fill in the mode register */
  1627. if (cap_ptr) {
  1628. pci_read_config_dword(pdev,
  1629. bridge->capndx+PCI_AGP_STATUS,
  1630. &bridge->mode);
  1631. }
  1632. pci_set_drvdata(pdev, bridge);
  1633. return agp_add_bridge(bridge);
  1634. fail:
  1635. printk(KERN_ERR PFX "Detected an Intel %s chipset, "
  1636. "but could not find the secondary device.\n", name);
  1637. agp_put_bridge(bridge);
  1638. return -ENODEV;
  1639. }
  1640. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1641. {
  1642. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1643. agp_remove_bridge(bridge);
  1644. if (intel_i810_private.i810_dev)
  1645. pci_dev_put(intel_i810_private.i810_dev);
  1646. if (intel_i830_private.i830_dev)
  1647. pci_dev_put(intel_i830_private.i830_dev);
  1648. agp_put_bridge(bridge);
  1649. }
  1650. #ifdef CONFIG_PM
  1651. static int agp_intel_resume(struct pci_dev *pdev)
  1652. {
  1653. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1654. pci_restore_state(pdev);
  1655. if (bridge->driver == &intel_generic_driver)
  1656. intel_configure();
  1657. else if (bridge->driver == &intel_850_driver)
  1658. intel_850_configure();
  1659. else if (bridge->driver == &intel_845_driver)
  1660. intel_845_configure();
  1661. else if (bridge->driver == &intel_830mp_driver)
  1662. intel_830mp_configure();
  1663. else if (bridge->driver == &intel_915_driver)
  1664. intel_i915_configure();
  1665. else if (bridge->driver == &intel_830_driver)
  1666. intel_i830_configure();
  1667. else if (bridge->driver == &intel_810_driver)
  1668. intel_i810_configure();
  1669. else if (bridge->driver == &intel_i965_driver)
  1670. intel_i915_configure();
  1671. return 0;
  1672. }
  1673. #endif
  1674. static struct pci_device_id agp_intel_pci_table[] = {
  1675. #define ID(x) \
  1676. { \
  1677. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1678. .class_mask = ~0, \
  1679. .vendor = PCI_VENDOR_ID_INTEL, \
  1680. .device = x, \
  1681. .subvendor = PCI_ANY_ID, \
  1682. .subdevice = PCI_ANY_ID, \
  1683. }
  1684. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1685. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1686. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1687. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1688. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1689. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1690. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1691. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1692. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1693. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1694. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1695. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1696. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1697. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1698. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1699. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1700. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1701. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1702. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1703. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1704. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1705. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1706. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1707. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1708. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1709. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1710. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1711. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1712. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1713. { }
  1714. };
  1715. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1716. static struct pci_driver agp_intel_pci_driver = {
  1717. .name = "agpgart-intel",
  1718. .id_table = agp_intel_pci_table,
  1719. .probe = agp_intel_probe,
  1720. .remove = __devexit_p(agp_intel_remove),
  1721. #ifdef CONFIG_PM
  1722. .resume = agp_intel_resume,
  1723. #endif
  1724. };
  1725. static int __init agp_intel_init(void)
  1726. {
  1727. if (agp_off)
  1728. return -EINVAL;
  1729. return pci_register_driver(&agp_intel_pci_driver);
  1730. }
  1731. static void __exit agp_intel_cleanup(void)
  1732. {
  1733. pci_unregister_driver(&agp_intel_pci_driver);
  1734. }
  1735. module_init(agp_intel_init);
  1736. module_exit(agp_intel_cleanup);
  1737. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1738. MODULE_LICENSE("GPL and additional rights");