quirks.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * The bridge optimization stuff has been removed. If you really
  11. * have a silly BIOS which is unable to set your host bridge right,
  12. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  13. */
  14. #include <linux/config.h>
  15. #include <linux/types.h>
  16. #include <linux/kernel.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/acpi.h>
  21. #include "pci.h"
  22. /* Deal with broken BIOS'es that neglect to enable passive release,
  23. which can cause problems in combination with the 82441FX/PPro MTRRs */
  24. static void __devinit quirk_passive_release(struct pci_dev *dev)
  25. {
  26. struct pci_dev *d = NULL;
  27. unsigned char dlc;
  28. /* We have to make sure a particular bit is set in the PIIX3
  29. ISA bridge, so we have to go out and find it. */
  30. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  31. pci_read_config_byte(d, 0x82, &dlc);
  32. if (!(dlc & 1<<1)) {
  33. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  34. dlc |= 1<<1;
  35. pci_write_config_byte(d, 0x82, dlc);
  36. }
  37. }
  38. }
  39. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  40. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  41. but VIA don't answer queries. If you happen to have good contacts at VIA
  42. ask them for me please -- Alan
  43. This appears to be BIOS not version dependent. So presumably there is a
  44. chipset level fix */
  45. int isa_dma_bridge_buggy; /* Exported */
  46. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  47. {
  48. if (!isa_dma_bridge_buggy) {
  49. isa_dma_bridge_buggy=1;
  50. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  51. }
  52. }
  53. /*
  54. * Its not totally clear which chipsets are the problematic ones
  55. * We know 82C586 and 82C596 variants are affected.
  56. */
  57. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  58. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  59. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  60. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  61. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  62. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  63. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  64. int pci_pci_problems;
  65. /*
  66. * Chipsets where PCI->PCI transfers vanish or hang
  67. */
  68. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  69. {
  70. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  71. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  72. pci_pci_problems |= PCIPCI_FAIL;
  73. }
  74. }
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  76. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  77. /*
  78. * Triton requires workarounds to be used by the drivers
  79. */
  80. static void __devinit quirk_triton(struct pci_dev *dev)
  81. {
  82. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  83. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  84. pci_pci_problems |= PCIPCI_TRITON;
  85. }
  86. }
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  91. /*
  92. * VIA Apollo KT133 needs PCI latency patch
  93. * Made according to a windows driver based patch by George E. Breese
  94. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  95. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  96. * the info on which Mr Breese based his work.
  97. *
  98. * Updated based on further information from the site and also on
  99. * information provided by VIA
  100. */
  101. static void __devinit quirk_vialatency(struct pci_dev *dev)
  102. {
  103. struct pci_dev *p;
  104. u8 rev;
  105. u8 busarb;
  106. /* Ok we have a potential problem chipset here. Now see if we have
  107. a buggy southbridge */
  108. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  109. if (p!=NULL) {
  110. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  111. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  112. /* Check for buggy part revisions */
  113. if (rev < 0x40 || rev > 0x42)
  114. goto exit;
  115. } else {
  116. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  117. if (p==NULL) /* No problem parts */
  118. goto exit;
  119. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  120. /* Check for buggy part revisions */
  121. if (rev < 0x10 || rev > 0x12)
  122. goto exit;
  123. }
  124. /*
  125. * Ok we have the problem. Now set the PCI master grant to
  126. * occur every master grant. The apparent bug is that under high
  127. * PCI load (quite common in Linux of course) you can get data
  128. * loss when the CPU is held off the bus for 3 bus master requests
  129. * This happens to include the IDE controllers....
  130. *
  131. * VIA only apply this fix when an SB Live! is present but under
  132. * both Linux and Windows this isnt enough, and we have seen
  133. * corruption without SB Live! but with things like 3 UDMA IDE
  134. * controllers. So we ignore that bit of the VIA recommendation..
  135. */
  136. pci_read_config_byte(dev, 0x76, &busarb);
  137. /* Set bit 4 and bi 5 of byte 76 to 0x01
  138. "Master priority rotation on every PCI master grant */
  139. busarb &= ~(1<<5);
  140. busarb |= (1<<4);
  141. pci_write_config_byte(dev, 0x76, busarb);
  142. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  143. exit:
  144. pci_dev_put(p);
  145. }
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  149. /*
  150. * VIA Apollo VP3 needs ETBF on BT848/878
  151. */
  152. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  153. {
  154. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  155. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  156. pci_pci_problems |= PCIPCI_VIAETBF;
  157. }
  158. }
  159. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  160. static void __devinit quirk_vsfx(struct pci_dev *dev)
  161. {
  162. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  163. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  164. pci_pci_problems |= PCIPCI_VSFX;
  165. }
  166. }
  167. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  168. /*
  169. * Ali Magik requires workarounds to be used by the drivers
  170. * that DMA to AGP space. Latency must be set to 0xA and triton
  171. * workaround applied too
  172. * [Info kindly provided by ALi]
  173. */
  174. static void __init quirk_alimagik(struct pci_dev *dev)
  175. {
  176. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  177. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  178. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  179. }
  180. }
  181. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  182. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  183. /*
  184. * Natoma has some interesting boundary conditions with Zoran stuff
  185. * at least
  186. */
  187. static void __devinit quirk_natoma(struct pci_dev *dev)
  188. {
  189. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  190. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  191. pci_pci_problems |= PCIPCI_NATOMA;
  192. }
  193. }
  194. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  195. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  196. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  197. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  198. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  200. /*
  201. * This chip can cause PCI parity errors if config register 0xA0 is read
  202. * while DMAs are occurring.
  203. */
  204. static void __devinit quirk_citrine(struct pci_dev *dev)
  205. {
  206. dev->cfg_size = 0xA0;
  207. }
  208. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  209. /*
  210. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  211. * If it's needed, re-allocate the region.
  212. */
  213. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  214. {
  215. struct resource *r = &dev->resource[0];
  216. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  217. r->start = 0;
  218. r->end = 0x3ffffff;
  219. }
  220. }
  221. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  222. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  223. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  224. unsigned size, int nr, const char *name)
  225. {
  226. region &= ~(size-1);
  227. if (region) {
  228. struct pci_bus_region bus_region;
  229. struct resource *res = dev->resource + nr;
  230. res->name = pci_name(dev);
  231. res->start = region;
  232. res->end = region + size - 1;
  233. res->flags = IORESOURCE_IO;
  234. /* Convert from PCI bus to resource space. */
  235. bus_region.start = res->start;
  236. bus_region.end = res->end;
  237. pcibios_bus_to_resource(dev, res, &bus_region);
  238. pci_claim_resource(dev, nr);
  239. printk("PCI quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  240. }
  241. }
  242. /*
  243. * ATI Northbridge setups MCE the processor if you even
  244. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  245. */
  246. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  247. {
  248. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  249. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  250. request_region(0x3b0, 0x0C, "RadeonIGP");
  251. request_region(0x3d3, 0x01, "RadeonIGP");
  252. }
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  254. /*
  255. * Let's make the southbridge information explicit instead
  256. * of having to worry about people probing the ACPI areas,
  257. * for example.. (Yes, it happens, and if you read the wrong
  258. * ACPI register it will put the machine to sleep with no
  259. * way of waking it up again. Bummer).
  260. *
  261. * ALI M7101: Two IO regions pointed to by words at
  262. * 0xE0 (64 bytes of ACPI registers)
  263. * 0xE2 (32 bytes of SMB registers)
  264. */
  265. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  266. {
  267. u16 region;
  268. pci_read_config_word(dev, 0xE0, &region);
  269. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  270. pci_read_config_word(dev, 0xE2, &region);
  271. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  272. }
  273. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  274. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  275. {
  276. u32 devres;
  277. u32 mask, size, base;
  278. pci_read_config_dword(dev, port, &devres);
  279. if ((devres & enable) != enable)
  280. return;
  281. mask = (devres >> 16) & 15;
  282. base = devres & 0xffff;
  283. size = 16;
  284. for (;;) {
  285. unsigned bit = size >> 1;
  286. if ((bit & mask) == bit)
  287. break;
  288. size = bit;
  289. }
  290. /*
  291. * For now we only print it out. Eventually we'll want to
  292. * reserve it (at least if it's in the 0x1000+ range), but
  293. * let's get enough confirmation reports first.
  294. */
  295. base &= -size;
  296. printk("%s PIO at %04x-%04x\n", name, base, base + size - 1);
  297. }
  298. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  299. {
  300. u32 devres;
  301. u32 mask, size, base;
  302. pci_read_config_dword(dev, port, &devres);
  303. if ((devres & enable) != enable)
  304. return;
  305. base = devres & 0xffff0000;
  306. mask = (devres & 0x3f) << 16;
  307. size = 128 << 16;
  308. for (;;) {
  309. unsigned bit = size >> 1;
  310. if ((bit & mask) == bit)
  311. break;
  312. size = bit;
  313. }
  314. /*
  315. * For now we only print it out. Eventually we'll want to
  316. * reserve it, but let's get enough confirmation reports first.
  317. */
  318. base &= -size;
  319. printk("%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  320. }
  321. /*
  322. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  323. * 0x40 (64 bytes of ACPI registers)
  324. * 0x90 (32 bytes of SMB registers)
  325. * and a few strange programmable PIIX4 device resources.
  326. */
  327. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  328. {
  329. u32 region, res_a;
  330. pci_read_config_dword(dev, 0x40, &region);
  331. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  332. pci_read_config_dword(dev, 0x90, &region);
  333. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  334. /* Device resource A has enables for some of the other ones */
  335. pci_read_config_dword(dev, 0x5c, &res_a);
  336. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  337. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  338. /* Device resource D is just bitfields for static resources */
  339. /* Device 12 enabled? */
  340. if (res_a & (1 << 29)) {
  341. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  342. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  343. }
  344. /* Device 13 enabled? */
  345. if (res_a & (1 << 30)) {
  346. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  347. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  348. }
  349. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  350. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  351. }
  352. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  353. /*
  354. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  355. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  356. * 0x58 (64 bytes of GPIO I/O space)
  357. */
  358. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  359. {
  360. u32 region;
  361. pci_read_config_dword(dev, 0x40, &region);
  362. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  363. pci_read_config_dword(dev, 0x58, &region);
  364. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  365. }
  366. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  367. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  368. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  369. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  370. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  371. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  372. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  373. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  374. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  375. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  376. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  377. {
  378. u32 region;
  379. pci_read_config_dword(dev, 0x40, &region);
  380. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  381. pci_read_config_dword(dev, 0x48, &region);
  382. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  383. }
  384. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi );
  385. /*
  386. * VIA ACPI: One IO region pointed to by longword at
  387. * 0x48 or 0x20 (256 bytes of ACPI registers)
  388. */
  389. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  390. {
  391. u8 rev;
  392. u32 region;
  393. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  394. if (rev & 0x10) {
  395. pci_read_config_dword(dev, 0x48, &region);
  396. region &= PCI_BASE_ADDRESS_IO_MASK;
  397. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  398. }
  399. }
  400. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  401. /*
  402. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  403. * 0x48 (256 bytes of ACPI registers)
  404. * 0x70 (128 bytes of hardware monitoring register)
  405. * 0x90 (16 bytes of SMB registers)
  406. */
  407. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  408. {
  409. u16 hm;
  410. u32 smb;
  411. quirk_vt82c586_acpi(dev);
  412. pci_read_config_word(dev, 0x70, &hm);
  413. hm &= PCI_BASE_ADDRESS_IO_MASK;
  414. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c868 HW-mon");
  415. pci_read_config_dword(dev, 0x90, &smb);
  416. smb &= PCI_BASE_ADDRESS_IO_MASK;
  417. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c868 SMB");
  418. }
  419. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  420. /*
  421. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  422. * 0x88 (128 bytes of power management registers)
  423. * 0xd0 (16 bytes of SMB registers)
  424. */
  425. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  426. {
  427. u16 pm, smb;
  428. pci_read_config_word(dev, 0x88, &pm);
  429. pm &= PCI_BASE_ADDRESS_IO_MASK;
  430. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  431. pci_read_config_word(dev, 0xd0, &smb);
  432. smb &= PCI_BASE_ADDRESS_IO_MASK;
  433. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  434. }
  435. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  436. #ifdef CONFIG_X86_IO_APIC
  437. #include <asm/io_apic.h>
  438. /*
  439. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  440. * devices to the external APIC.
  441. *
  442. * TODO: When we have device-specific interrupt routers,
  443. * this code will go away from quirks.
  444. */
  445. static void __devinit quirk_via_ioapic(struct pci_dev *dev)
  446. {
  447. u8 tmp;
  448. if (nr_ioapics < 1)
  449. tmp = 0; /* nothing routed to external APIC */
  450. else
  451. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  452. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  453. tmp == 0 ? "Disa" : "Ena");
  454. /* Offset 0x58: External APIC IRQ output control */
  455. pci_write_config_byte (dev, 0x58, tmp);
  456. }
  457. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  458. /*
  459. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  460. * This leads to doubled level interrupt rates.
  461. * Set this bit to get rid of cycle wastage.
  462. * Otherwise uncritical.
  463. */
  464. static void __devinit quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  465. {
  466. u8 misc_control2;
  467. #define BYPASS_APIC_DEASSERT 8
  468. pci_read_config_byte(dev, 0x5B, &misc_control2);
  469. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  470. printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
  471. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  472. }
  473. }
  474. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  475. /*
  476. * The AMD io apic can hang the box when an apic irq is masked.
  477. * We check all revs >= B0 (yet not in the pre production!) as the bug
  478. * is currently marked NoFix
  479. *
  480. * We have multiple reports of hangs with this chipset that went away with
  481. * noapic specified. For the moment we assume its the errata. We may be wrong
  482. * of course. However the advice is demonstrably good even if so..
  483. */
  484. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  485. {
  486. u8 rev;
  487. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  488. if (rev >= 0x02) {
  489. printk(KERN_WARNING "I/O APIC: AMD Errata #22 may be present. In the event of instability try\n");
  490. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  491. }
  492. }
  493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  494. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  495. {
  496. if (dev->devfn == 0 && dev->bus->number == 0)
  497. sis_apic_bug = 1;
  498. }
  499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  500. int pci_msi_quirk;
  501. #define AMD8131_revA0 0x01
  502. #define AMD8131_revB0 0x11
  503. #define AMD8131_MISC 0x40
  504. #define AMD8131_NIOAMODE_BIT 0
  505. static void __init quirk_amd_8131_ioapic(struct pci_dev *dev)
  506. {
  507. unsigned char revid, tmp;
  508. pci_msi_quirk = 1;
  509. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  510. if (nr_ioapics == 0)
  511. return;
  512. pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
  513. if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
  514. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  515. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  516. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  517. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  518. }
  519. }
  520. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_APIC, quirk_amd_8131_ioapic );
  521. static void __init quirk_svw_msi(struct pci_dev *dev)
  522. {
  523. pci_msi_quirk = 1;
  524. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  525. }
  526. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi );
  527. #endif /* CONFIG_X86_IO_APIC */
  528. /*
  529. * FIXME: it is questionable that quirk_via_acpi
  530. * is needed. It shows up as an ISA bridge, and does not
  531. * support the PCI_INTERRUPT_LINE register at all. Therefore
  532. * it seems like setting the pci_dev's 'irq' to the
  533. * value of the ACPI SCI interrupt is only done for convenience.
  534. * -jgarzik
  535. */
  536. static void __devinit quirk_via_acpi(struct pci_dev *d)
  537. {
  538. /*
  539. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  540. */
  541. u8 irq;
  542. pci_read_config_byte(d, 0x42, &irq);
  543. irq &= 0xf;
  544. if (irq && (irq != 2))
  545. d->irq = irq;
  546. }
  547. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  548. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  549. /*
  550. * Via 686A/B: The PCI_INTERRUPT_LINE register for the on-chip
  551. * devices, USB0/1, AC97, MC97, and ACPI, has an unusual feature:
  552. * when written, it makes an internal connection to the PIC.
  553. * For these devices, this register is defined to be 4 bits wide.
  554. * Normally this is fine. However for IO-APIC motherboards, or
  555. * non-x86 architectures (yes Via exists on PPC among other places),
  556. * we must mask the PCI_INTERRUPT_LINE value versus 0xf to get
  557. * interrupts delivered properly.
  558. */
  559. static void quirk_via_irq(struct pci_dev *dev)
  560. {
  561. u8 irq, new_irq;
  562. new_irq = dev->irq & 0xf;
  563. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  564. if (new_irq != irq) {
  565. printk(KERN_INFO "PCI: Via IRQ fixup for %s, from %d to %d\n",
  566. pci_name(dev), irq, new_irq);
  567. udelay(15); /* unknown if delay really needed */
  568. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  569. }
  570. }
  571. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_irq);
  572. /*
  573. * PIIX3 USB: We have to disable USB interrupts that are
  574. * hardwired to PIRQD# and may be shared with an
  575. * external device.
  576. *
  577. * Legacy Support Register (LEGSUP):
  578. * bit13: USB PIRQ Enable (USBPIRQDEN),
  579. * bit4: Trap/SMI On IRQ Enable (USBSMIEN).
  580. *
  581. * We mask out all r/wc bits, too.
  582. */
  583. static void __devinit quirk_piix3_usb(struct pci_dev *dev)
  584. {
  585. u16 legsup;
  586. pci_read_config_word(dev, 0xc0, &legsup);
  587. legsup &= 0x50ef;
  588. pci_write_config_word(dev, 0xc0, legsup);
  589. }
  590. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_2, quirk_piix3_usb );
  591. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_2, quirk_piix3_usb );
  592. /*
  593. * VIA VT82C598 has its device ID settable and many BIOSes
  594. * set it to the ID of VT82C597 for backward compatibility.
  595. * We need to switch it off to be able to recognize the real
  596. * type of the chip.
  597. */
  598. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  599. {
  600. pci_write_config_byte(dev, 0xfc, 0);
  601. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  602. }
  603. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  604. /*
  605. * CardBus controllers have a legacy base address that enables them
  606. * to respond as i82365 pcmcia controllers. We don't want them to
  607. * do this even if the Linux CardBus driver is not loaded, because
  608. * the Linux i82365 driver does not (and should not) handle CardBus.
  609. */
  610. static void __devinit quirk_cardbus_legacy(struct pci_dev *dev)
  611. {
  612. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  613. return;
  614. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  615. }
  616. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  617. /*
  618. * Following the PCI ordering rules is optional on the AMD762. I'm not
  619. * sure what the designers were smoking but let's not inhale...
  620. *
  621. * To be fair to AMD, it follows the spec by default, its BIOS people
  622. * who turn it off!
  623. */
  624. static void __devinit quirk_amd_ordering(struct pci_dev *dev)
  625. {
  626. u32 pcic;
  627. pci_read_config_dword(dev, 0x4C, &pcic);
  628. if ((pcic&6)!=6) {
  629. pcic |= 6;
  630. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  631. pci_write_config_dword(dev, 0x4C, pcic);
  632. pci_read_config_dword(dev, 0x84, &pcic);
  633. pcic |= (1<<23); /* Required in this mode */
  634. pci_write_config_dword(dev, 0x84, pcic);
  635. }
  636. }
  637. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  638. /*
  639. * DreamWorks provided workaround for Dunord I-3000 problem
  640. *
  641. * This card decodes and responds to addresses not apparently
  642. * assigned to it. We force a larger allocation to ensure that
  643. * nothing gets put too close to it.
  644. */
  645. static void __devinit quirk_dunord ( struct pci_dev * dev )
  646. {
  647. struct resource *r = &dev->resource [1];
  648. r->start = 0;
  649. r->end = 0xffffff;
  650. }
  651. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  652. /*
  653. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  654. * is subtractive decoding (transparent), and does indicate this
  655. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  656. * instead of 0x01.
  657. */
  658. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  659. {
  660. dev->transparent = 1;
  661. }
  662. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  663. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  664. /*
  665. * Common misconfiguration of the MediaGX/Geode PCI master that will
  666. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  667. * datasheets found at http://www.national.com/ds/GX for info on what
  668. * these bits do. <christer@weinigel.se>
  669. */
  670. static void __init quirk_mediagx_master(struct pci_dev *dev)
  671. {
  672. u8 reg;
  673. pci_read_config_byte(dev, 0x41, &reg);
  674. if (reg & 2) {
  675. reg &= ~2;
  676. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  677. pci_write_config_byte(dev, 0x41, reg);
  678. }
  679. }
  680. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  681. /*
  682. * As per PCI spec, ignore base address registers 0-3 of the IDE controllers
  683. * running in Compatible mode (bits 0 and 2 in the ProgIf for primary and
  684. * secondary channels respectively). If the device reports Compatible mode
  685. * but does use BAR0-3 for address decoding, we assume that firmware has
  686. * programmed these BARs with standard values (0x1f0,0x3f4 and 0x170,0x374).
  687. * Exceptions (if they exist) must be handled in chip/architecture specific
  688. * fixups.
  689. *
  690. * Note: for non x86 people. You may need an arch specific quirk to handle
  691. * moving IDE devices to native mode as well. Some plug in card devices power
  692. * up in compatible mode and assume the BIOS will adjust them.
  693. *
  694. * Q: should we load the 0x1f0,0x3f4 into the registers or zap them as
  695. * we do now ? We don't want is pci_enable_device to come along
  696. * and assign new resources. Both approaches work for that.
  697. */
  698. static void __devinit quirk_ide_bases(struct pci_dev *dev)
  699. {
  700. struct resource *res;
  701. int first_bar = 2, last_bar = 0;
  702. if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
  703. return;
  704. res = &dev->resource[0];
  705. /* primary channel: ProgIf bit 0, BAR0, BAR1 */
  706. if (!(dev->class & 1) && (res[0].flags || res[1].flags)) {
  707. res[0].start = res[0].end = res[0].flags = 0;
  708. res[1].start = res[1].end = res[1].flags = 0;
  709. first_bar = 0;
  710. last_bar = 1;
  711. }
  712. /* secondary channel: ProgIf bit 2, BAR2, BAR3 */
  713. if (!(dev->class & 4) && (res[2].flags || res[3].flags)) {
  714. res[2].start = res[2].end = res[2].flags = 0;
  715. res[3].start = res[3].end = res[3].flags = 0;
  716. last_bar = 3;
  717. }
  718. if (!last_bar)
  719. return;
  720. printk(KERN_INFO "PCI: Ignoring BAR%d-%d of IDE controller %s\n",
  721. first_bar, last_bar, pci_name(dev));
  722. }
  723. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_ide_bases);
  724. /*
  725. * Ensure C0 rev restreaming is off. This is normally done by
  726. * the BIOS but in the odd case it is not the results are corruption
  727. * hence the presence of a Linux check
  728. */
  729. static void __init quirk_disable_pxb(struct pci_dev *pdev)
  730. {
  731. u16 config;
  732. u8 rev;
  733. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  734. if (rev != 0x04) /* Only C0 requires this */
  735. return;
  736. pci_read_config_word(pdev, 0x40, &config);
  737. if (config & (1<<6)) {
  738. config &= ~(1<<6);
  739. pci_write_config_word(pdev, 0x40, config);
  740. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  741. }
  742. }
  743. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  744. /*
  745. * Serverworks CSB5 IDE does not fully support native mode
  746. */
  747. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  748. {
  749. u8 prog;
  750. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  751. if (prog & 5) {
  752. prog &= ~5;
  753. pdev->class &= ~5;
  754. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  755. /* need to re-assign BARs for compat mode */
  756. quirk_ide_bases(pdev);
  757. }
  758. }
  759. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  760. /*
  761. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  762. */
  763. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  764. {
  765. u8 prog;
  766. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  767. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  768. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  769. prog &= ~5;
  770. pdev->class &= ~5;
  771. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  772. /* need to re-assign BARs for compat mode */
  773. quirk_ide_bases(pdev);
  774. }
  775. }
  776. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  777. /* This was originally an Alpha specific thing, but it really fits here.
  778. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  779. */
  780. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  781. {
  782. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  783. }
  784. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  785. /*
  786. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  787. * is not activated. The myth is that Asus said that they do not want the
  788. * users to be irritated by just another PCI Device in the Win98 device
  789. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  790. * package 2.7.0 for details)
  791. *
  792. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  793. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  794. * becomes necessary to do this tweak in two steps -- I've chosen the Host
  795. * bridge as trigger.
  796. */
  797. static int __initdata asus_hides_smbus = 0;
  798. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  799. {
  800. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  801. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  802. switch(dev->subsystem_device) {
  803. case 0x8025: /* P4B-LX */
  804. case 0x8070: /* P4B */
  805. case 0x8088: /* P4B533 */
  806. case 0x1626: /* L3C notebook */
  807. asus_hides_smbus = 1;
  808. }
  809. if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  810. switch(dev->subsystem_device) {
  811. case 0x80b1: /* P4GE-V */
  812. case 0x80b2: /* P4PE */
  813. case 0x8093: /* P4B533-V */
  814. asus_hides_smbus = 1;
  815. }
  816. if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  817. switch(dev->subsystem_device) {
  818. case 0x8030: /* P4T533 */
  819. asus_hides_smbus = 1;
  820. }
  821. if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  822. switch (dev->subsystem_device) {
  823. case 0x8070: /* P4G8X Deluxe */
  824. asus_hides_smbus = 1;
  825. }
  826. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  827. switch (dev->subsystem_device) {
  828. case 0x1751: /* M2N notebook */
  829. case 0x1821: /* M5N notebook */
  830. asus_hides_smbus = 1;
  831. }
  832. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  833. switch (dev->subsystem_device) {
  834. case 0x184b: /* W1N notebook */
  835. case 0x186a: /* M6Ne notebook */
  836. asus_hides_smbus = 1;
  837. }
  838. if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) {
  839. switch (dev->subsystem_device) {
  840. case 0x1882: /* M6V notebook */
  841. asus_hides_smbus = 1;
  842. }
  843. }
  844. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  845. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  846. switch(dev->subsystem_device) {
  847. case 0x088C: /* HP Compaq nc8000 */
  848. case 0x0890: /* HP Compaq nc6000 */
  849. asus_hides_smbus = 1;
  850. }
  851. if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  852. switch (dev->subsystem_device) {
  853. case 0x12bc: /* HP D330L */
  854. case 0x12bd: /* HP D530 */
  855. asus_hides_smbus = 1;
  856. }
  857. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) {
  858. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  859. switch(dev->subsystem_device) {
  860. case 0x0001: /* Toshiba Satellite A40 */
  861. asus_hides_smbus = 1;
  862. }
  863. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  864. switch(dev->subsystem_device) {
  865. case 0x0001: /* Toshiba Tecra M2 */
  866. asus_hides_smbus = 1;
  867. }
  868. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  869. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  870. switch(dev->subsystem_device) {
  871. case 0xC00C: /* Samsung P35 notebook */
  872. asus_hides_smbus = 1;
  873. }
  874. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  875. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  876. switch(dev->subsystem_device) {
  877. case 0x0058: /* Compaq Evo N620c */
  878. asus_hides_smbus = 1;
  879. }
  880. }
  881. }
  882. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  883. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  884. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  885. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  886. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  887. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  888. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  889. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge );
  890. static void __init asus_hides_smbus_lpc(struct pci_dev *dev)
  891. {
  892. u16 val;
  893. if (likely(!asus_hides_smbus))
  894. return;
  895. pci_read_config_word(dev, 0xF2, &val);
  896. if (val & 0x8) {
  897. pci_write_config_word(dev, 0xF2, val & (~0x8));
  898. pci_read_config_word(dev, 0xF2, &val);
  899. if (val & 0x8)
  900. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  901. else
  902. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  903. }
  904. }
  905. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  906. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  907. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  908. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  909. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  910. static void __init asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  911. {
  912. u32 val, rcba;
  913. void __iomem *base;
  914. if (likely(!asus_hides_smbus))
  915. return;
  916. pci_read_config_dword(dev, 0xF0, &rcba);
  917. base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */
  918. if (base == NULL) return;
  919. val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */
  920. writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */
  921. iounmap(base);
  922. printk(KERN_INFO "PCI: Enabled ICH6/i801 SMBus device\n");
  923. }
  924. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
  925. /*
  926. * SiS 96x south bridge: BIOS typically hides SMBus device...
  927. */
  928. static void __init quirk_sis_96x_smbus(struct pci_dev *dev)
  929. {
  930. u8 val = 0;
  931. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  932. pci_read_config_byte(dev, 0x77, &val);
  933. pci_write_config_byte(dev, 0x77, val & ~0x10);
  934. pci_read_config_byte(dev, 0x77, &val);
  935. }
  936. #define UHCI_USBLEGSUP 0xc0 /* legacy support */
  937. #define UHCI_USBCMD 0 /* command register */
  938. #define UHCI_USBSTS 2 /* status register */
  939. #define UHCI_USBINTR 4 /* interrupt register */
  940. #define UHCI_USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
  941. #define UHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  942. #define UHCI_USBCMD_GRESET (1 << 2) /* Global reset */
  943. #define UHCI_USBCMD_CONFIGURE (1 << 6) /* config semaphore */
  944. #define UHCI_USBSTS_HALTED (1 << 5) /* HCHalted bit */
  945. #define OHCI_CONTROL 0x04
  946. #define OHCI_CMDSTATUS 0x08
  947. #define OHCI_INTRSTATUS 0x0c
  948. #define OHCI_INTRENABLE 0x10
  949. #define OHCI_INTRDISABLE 0x14
  950. #define OHCI_OCR (1 << 3) /* ownership change request */
  951. #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
  952. #define OHCI_INTR_OC (1 << 30) /* ownership change */
  953. #define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
  954. #define EHCI_USBCMD 0 /* command register */
  955. #define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  956. #define EHCI_USBSTS 4 /* status register */
  957. #define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
  958. #define EHCI_USBINTR 8 /* interrupt register */
  959. #define EHCI_USBLEGSUP 0 /* legacy support register */
  960. #define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
  961. #define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
  962. #define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
  963. #define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
  964. int usb_early_handoff __devinitdata = 0;
  965. static int __init usb_handoff_early(char *str)
  966. {
  967. usb_early_handoff = 1;
  968. return 0;
  969. }
  970. __setup("usb-handoff", usb_handoff_early);
  971. static void __devinit quirk_usb_handoff_uhci(struct pci_dev *pdev)
  972. {
  973. unsigned long base = 0;
  974. int wait_time, delta;
  975. u16 val, sts;
  976. int i;
  977. for (i = 0; i < PCI_ROM_RESOURCE; i++)
  978. if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
  979. base = pci_resource_start(pdev, i);
  980. break;
  981. }
  982. if (!base)
  983. return;
  984. /*
  985. * stop controller
  986. */
  987. sts = inw(base + UHCI_USBSTS);
  988. val = inw(base + UHCI_USBCMD);
  989. val &= ~(u16)(UHCI_USBCMD_RUN | UHCI_USBCMD_CONFIGURE);
  990. outw(val, base + UHCI_USBCMD);
  991. /*
  992. * wait while it stops if it was running
  993. */
  994. if ((sts & UHCI_USBSTS_HALTED) == 0)
  995. {
  996. wait_time = 1000;
  997. delta = 100;
  998. do {
  999. outw(0x1f, base + UHCI_USBSTS);
  1000. udelay(delta);
  1001. wait_time -= delta;
  1002. val = inw(base + UHCI_USBSTS);
  1003. if (val & UHCI_USBSTS_HALTED)
  1004. break;
  1005. } while (wait_time > 0);
  1006. }
  1007. /*
  1008. * disable interrupts & legacy support
  1009. */
  1010. outw(0, base + UHCI_USBINTR);
  1011. outw(0x1f, base + UHCI_USBSTS);
  1012. pci_read_config_word(pdev, UHCI_USBLEGSUP, &val);
  1013. if (val & 0xbf)
  1014. pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_DEFAULT);
  1015. }
  1016. static void __devinit quirk_usb_handoff_ohci(struct pci_dev *pdev)
  1017. {
  1018. void __iomem *base;
  1019. int wait_time;
  1020. base = ioremap_nocache(pci_resource_start(pdev, 0),
  1021. pci_resource_len(pdev, 0));
  1022. if (base == NULL) return;
  1023. if (readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  1024. wait_time = 500; /* 0.5 seconds */
  1025. writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
  1026. writel(OHCI_OCR, base + OHCI_CMDSTATUS);
  1027. while (wait_time > 0 &&
  1028. readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  1029. wait_time -= 10;
  1030. msleep(10);
  1031. }
  1032. }
  1033. /*
  1034. * disable interrupts
  1035. */
  1036. writel(~(u32)0, base + OHCI_INTRDISABLE);
  1037. writel(~(u32)0, base + OHCI_INTRSTATUS);
  1038. iounmap(base);
  1039. }
  1040. static void __devinit quirk_usb_disable_ehci(struct pci_dev *pdev)
  1041. {
  1042. int wait_time, delta;
  1043. void __iomem *base, *op_reg_base;
  1044. u32 hcc_params, val, temp;
  1045. u8 cap_length;
  1046. base = ioremap_nocache(pci_resource_start(pdev, 0),
  1047. pci_resource_len(pdev, 0));
  1048. if (base == NULL) return;
  1049. cap_length = readb(base);
  1050. op_reg_base = base + cap_length;
  1051. hcc_params = readl(base + EHCI_HCC_PARAMS);
  1052. hcc_params = (hcc_params >> 8) & 0xff;
  1053. if (hcc_params) {
  1054. pci_read_config_dword(pdev,
  1055. hcc_params + EHCI_USBLEGSUP,
  1056. &val);
  1057. if (((val & 0xff) == 1) && (val & EHCI_USBLEGSUP_BIOS)) {
  1058. /*
  1059. * Ok, BIOS is in smm mode, try to hand off...
  1060. */
  1061. pci_read_config_dword(pdev,
  1062. hcc_params + EHCI_USBLEGCTLSTS,
  1063. &temp);
  1064. pci_write_config_dword(pdev,
  1065. hcc_params + EHCI_USBLEGCTLSTS,
  1066. temp | EHCI_USBLEGCTLSTS_SOOE);
  1067. val |= EHCI_USBLEGSUP_OS;
  1068. pci_write_config_dword(pdev,
  1069. hcc_params + EHCI_USBLEGSUP,
  1070. val);
  1071. wait_time = 500;
  1072. do {
  1073. msleep(10);
  1074. wait_time -= 10;
  1075. pci_read_config_dword(pdev,
  1076. hcc_params + EHCI_USBLEGSUP,
  1077. &val);
  1078. } while (wait_time && (val & EHCI_USBLEGSUP_BIOS));
  1079. if (!wait_time) {
  1080. /*
  1081. * well, possibly buggy BIOS...
  1082. */
  1083. printk(KERN_WARNING "EHCI early BIOS handoff "
  1084. "failed (BIOS bug ?)\n");
  1085. pci_write_config_dword(pdev,
  1086. hcc_params + EHCI_USBLEGSUP,
  1087. EHCI_USBLEGSUP_OS);
  1088. pci_write_config_dword(pdev,
  1089. hcc_params + EHCI_USBLEGCTLSTS,
  1090. 0);
  1091. }
  1092. }
  1093. }
  1094. /*
  1095. * halt EHCI & disable its interrupts in any case
  1096. */
  1097. val = readl(op_reg_base + EHCI_USBSTS);
  1098. if ((val & EHCI_USBSTS_HALTED) == 0) {
  1099. val = readl(op_reg_base + EHCI_USBCMD);
  1100. val &= ~EHCI_USBCMD_RUN;
  1101. writel(val, op_reg_base + EHCI_USBCMD);
  1102. wait_time = 2000;
  1103. delta = 100;
  1104. do {
  1105. writel(0x3f, op_reg_base + EHCI_USBSTS);
  1106. udelay(delta);
  1107. wait_time -= delta;
  1108. val = readl(op_reg_base + EHCI_USBSTS);
  1109. if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
  1110. break;
  1111. }
  1112. } while (wait_time > 0);
  1113. }
  1114. writel(0, op_reg_base + EHCI_USBINTR);
  1115. writel(0x3f, op_reg_base + EHCI_USBSTS);
  1116. iounmap(base);
  1117. return;
  1118. }
  1119. static void __devinit quirk_usb_early_handoff(struct pci_dev *pdev)
  1120. {
  1121. if (!usb_early_handoff)
  1122. return;
  1123. if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x00)) { /* UHCI */
  1124. quirk_usb_handoff_uhci(pdev);
  1125. } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x10)) { /* OHCI */
  1126. quirk_usb_handoff_ohci(pdev);
  1127. } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x20)) { /* EHCI */
  1128. quirk_usb_disable_ehci(pdev);
  1129. }
  1130. return;
  1131. }
  1132. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_usb_early_handoff);
  1133. /*
  1134. * ... This is further complicated by the fact that some SiS96x south
  1135. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1136. * spotted a compatible north bridge to make sure.
  1137. * (pci_find_device doesn't work yet)
  1138. *
  1139. * We can also enable the sis96x bit in the discovery register..
  1140. */
  1141. static int __devinitdata sis_96x_compatible = 0;
  1142. #define SIS_DETECT_REGISTER 0x40
  1143. static void __init quirk_sis_503(struct pci_dev *dev)
  1144. {
  1145. u8 reg;
  1146. u16 devid;
  1147. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1148. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1149. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1150. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1151. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1152. return;
  1153. }
  1154. /* Make people aware that we changed the config.. */
  1155. printk(KERN_WARNING "Uncovering SIS%x that hid as a SIS503 (compatible=%d)\n", devid, sis_96x_compatible);
  1156. /*
  1157. * Ok, it now shows up as a 96x.. The 96x quirks are after
  1158. * the 503 quirk in the quirk table, so they'll automatically
  1159. * run and enable things like the SMBus device
  1160. */
  1161. dev->device = devid;
  1162. }
  1163. static void __init quirk_sis_96x_compatible(struct pci_dev *dev)
  1164. {
  1165. sis_96x_compatible = 1;
  1166. }
  1167. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_645, quirk_sis_96x_compatible );
  1168. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_646, quirk_sis_96x_compatible );
  1169. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_648, quirk_sis_96x_compatible );
  1170. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_650, quirk_sis_96x_compatible );
  1171. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_651, quirk_sis_96x_compatible );
  1172. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_735, quirk_sis_96x_compatible );
  1173. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1174. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1175. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1176. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1177. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1178. #ifdef CONFIG_X86_IO_APIC
  1179. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1180. {
  1181. int i;
  1182. if ((pdev->class >> 8) != 0xff00)
  1183. return;
  1184. /* the first BAR is the location of the IO APIC...we must
  1185. * not touch this (and it's already covered by the fixmap), so
  1186. * forcibly insert it into the resource tree */
  1187. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1188. insert_resource(&iomem_resource, &pdev->resource[0]);
  1189. /* The next five BARs all seem to be rubbish, so just clean
  1190. * them out */
  1191. for (i=1; i < 6; i++) {
  1192. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1193. }
  1194. }
  1195. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1196. #endif
  1197. #ifdef CONFIG_SCSI_SATA_INTEL_COMBINED
  1198. static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev)
  1199. {
  1200. u8 prog, comb, tmp;
  1201. int ich = 0;
  1202. /*
  1203. * Narrow down to Intel SATA PCI devices.
  1204. */
  1205. switch (pdev->device) {
  1206. /* PCI ids taken from drivers/scsi/ata_piix.c */
  1207. case 0x24d1:
  1208. case 0x24df:
  1209. case 0x25a3:
  1210. case 0x25b0:
  1211. ich = 5;
  1212. break;
  1213. case 0x2651:
  1214. case 0x2652:
  1215. case 0x2653:
  1216. case 0x2680: /* ESB2 */
  1217. ich = 6;
  1218. break;
  1219. case 0x27c0:
  1220. case 0x27c4:
  1221. ich = 7;
  1222. break;
  1223. default:
  1224. /* we do not handle this PCI device */
  1225. return;
  1226. }
  1227. /*
  1228. * Read combined mode register.
  1229. */
  1230. pci_read_config_byte(pdev, 0x90, &tmp); /* combined mode reg */
  1231. if (ich == 5) {
  1232. tmp &= 0x6; /* interesting bits 2:1, PATA primary/secondary */
  1233. if (tmp == 0x4) /* bits 10x */
  1234. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1235. else if (tmp == 0x6) /* bits 11x */
  1236. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1237. else
  1238. return; /* not in combined mode */
  1239. } else {
  1240. WARN_ON((ich != 6) && (ich != 7));
  1241. tmp &= 0x3; /* interesting bits 1:0 */
  1242. if (tmp & (1 << 0))
  1243. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1244. else if (tmp & (1 << 1))
  1245. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1246. else
  1247. return; /* not in combined mode */
  1248. }
  1249. /*
  1250. * Read programming interface register.
  1251. * (Tells us if it's legacy or native mode)
  1252. */
  1253. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1254. /* if SATA port is in native mode, we're ok. */
  1255. if (prog & comb)
  1256. return;
  1257. /* SATA port is in legacy mode. Reserve port so that
  1258. * IDE driver does not attempt to use it. If request_region
  1259. * fails, it will be obvious at boot time, so we don't bother
  1260. * checking return values.
  1261. */
  1262. if (comb == (1 << 0))
  1263. request_region(0x1f0, 8, "libata"); /* port 0 */
  1264. else
  1265. request_region(0x170, 8, "libata"); /* port 1 */
  1266. }
  1267. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_intel_ide_combined );
  1268. #endif /* CONFIG_SCSI_SATA_INTEL_COMBINED */
  1269. int pcie_mch_quirk;
  1270. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1271. {
  1272. pcie_mch_quirk = 1;
  1273. }
  1274. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1275. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1276. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1277. /*
  1278. * It's possible for the MSI to get corrupted if shpc and acpi
  1279. * are used together on certain PXH-based systems.
  1280. */
  1281. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1282. {
  1283. disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
  1284. PCI_CAP_ID_MSI);
  1285. dev->no_msi = 1;
  1286. printk(KERN_WARNING "PCI: PXH quirk detected, "
  1287. "disabling MSI for SHPC device\n");
  1288. }
  1289. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1290. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1291. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1292. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1293. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1294. static void __devinit quirk_netmos(struct pci_dev *dev)
  1295. {
  1296. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1297. unsigned int num_serial = dev->subsystem_device & 0xf;
  1298. /*
  1299. * These Netmos parts are multiport serial devices with optional
  1300. * parallel ports. Even when parallel ports are present, they
  1301. * are identified as class SERIAL, which means the serial driver
  1302. * will claim them. To prevent this, mark them as class OTHER.
  1303. * These combo devices should be claimed by parport_serial.
  1304. *
  1305. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1306. * of parallel ports and <S> is the number of serial ports.
  1307. */
  1308. switch (dev->device) {
  1309. case PCI_DEVICE_ID_NETMOS_9735:
  1310. case PCI_DEVICE_ID_NETMOS_9745:
  1311. case PCI_DEVICE_ID_NETMOS_9835:
  1312. case PCI_DEVICE_ID_NETMOS_9845:
  1313. case PCI_DEVICE_ID_NETMOS_9855:
  1314. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1315. num_parallel) {
  1316. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1317. "%u serial); changing class SERIAL to OTHER "
  1318. "(use parport_serial)\n",
  1319. dev->device, num_parallel, num_serial);
  1320. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1321. (dev->class & 0xff);
  1322. }
  1323. }
  1324. }
  1325. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1326. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1327. {
  1328. while (f < end) {
  1329. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1330. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1331. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1332. f->hook(dev);
  1333. }
  1334. f++;
  1335. }
  1336. }
  1337. extern struct pci_fixup __start_pci_fixups_early[];
  1338. extern struct pci_fixup __end_pci_fixups_early[];
  1339. extern struct pci_fixup __start_pci_fixups_header[];
  1340. extern struct pci_fixup __end_pci_fixups_header[];
  1341. extern struct pci_fixup __start_pci_fixups_final[];
  1342. extern struct pci_fixup __end_pci_fixups_final[];
  1343. extern struct pci_fixup __start_pci_fixups_enable[];
  1344. extern struct pci_fixup __end_pci_fixups_enable[];
  1345. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1346. {
  1347. struct pci_fixup *start, *end;
  1348. switch(pass) {
  1349. case pci_fixup_early:
  1350. start = __start_pci_fixups_early;
  1351. end = __end_pci_fixups_early;
  1352. break;
  1353. case pci_fixup_header:
  1354. start = __start_pci_fixups_header;
  1355. end = __end_pci_fixups_header;
  1356. break;
  1357. case pci_fixup_final:
  1358. start = __start_pci_fixups_final;
  1359. end = __end_pci_fixups_final;
  1360. break;
  1361. case pci_fixup_enable:
  1362. start = __start_pci_fixups_enable;
  1363. end = __end_pci_fixups_enable;
  1364. break;
  1365. default:
  1366. /* stupid compiler warning, you would think with an enum... */
  1367. return;
  1368. }
  1369. pci_do_fixups(dev, start, end);
  1370. }
  1371. EXPORT_SYMBOL(pcie_mch_quirk);
  1372. #ifdef CONFIG_HOTPLUG
  1373. EXPORT_SYMBOL(pci_fixup_device);
  1374. #endif