pci-common.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #undef DEBUG
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/string.h>
  22. #include <linux/init.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/mm.h>
  25. #include <linux/list.h>
  26. #include <linux/syscalls.h>
  27. #include <linux/irq.h>
  28. #include <linux/vmalloc.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. #include <asm/prom.h>
  32. #include <asm/pci-bridge.h>
  33. #include <asm/byteorder.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ppc-pci.h>
  36. #include <asm/firmware.h>
  37. #include <asm/eeh.h>
  38. static DEFINE_SPINLOCK(hose_spinlock);
  39. /* XXX kill that some day ... */
  40. static int global_phb_number; /* Global phb counter */
  41. /* ISA Memory physical address */
  42. resource_size_t isa_mem_base;
  43. /* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
  44. unsigned int ppc_pci_flags = 0;
  45. static struct dma_mapping_ops *pci_dma_ops;
  46. void set_pci_dma_ops(struct dma_mapping_ops *dma_ops)
  47. {
  48. pci_dma_ops = dma_ops;
  49. }
  50. struct dma_mapping_ops *get_pci_dma_ops(void)
  51. {
  52. return pci_dma_ops;
  53. }
  54. EXPORT_SYMBOL(get_pci_dma_ops);
  55. int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  56. {
  57. return dma_set_mask(&dev->dev, mask);
  58. }
  59. int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  60. {
  61. int rc;
  62. rc = dma_set_mask(&dev->dev, mask);
  63. dev->dev.coherent_dma_mask = dev->dma_mask;
  64. return rc;
  65. }
  66. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  67. {
  68. struct pci_controller *phb;
  69. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  70. if (phb == NULL)
  71. return NULL;
  72. spin_lock(&hose_spinlock);
  73. phb->global_number = global_phb_number++;
  74. list_add_tail(&phb->list_node, &hose_list);
  75. spin_unlock(&hose_spinlock);
  76. phb->dn = dev;
  77. phb->is_dynamic = mem_init_done;
  78. #ifdef CONFIG_PPC64
  79. if (dev) {
  80. int nid = of_node_to_nid(dev);
  81. if (nid < 0 || !node_online(nid))
  82. nid = -1;
  83. PHB_SET_NODE(phb, nid);
  84. }
  85. #endif
  86. return phb;
  87. }
  88. void pcibios_free_controller(struct pci_controller *phb)
  89. {
  90. spin_lock(&hose_spinlock);
  91. list_del(&phb->list_node);
  92. spin_unlock(&hose_spinlock);
  93. if (phb->is_dynamic)
  94. kfree(phb);
  95. }
  96. int pcibios_vaddr_is_ioport(void __iomem *address)
  97. {
  98. int ret = 0;
  99. struct pci_controller *hose;
  100. unsigned long size;
  101. spin_lock(&hose_spinlock);
  102. list_for_each_entry(hose, &hose_list, list_node) {
  103. #ifdef CONFIG_PPC64
  104. size = hose->pci_io_size;
  105. #else
  106. size = hose->io_resource.end - hose->io_resource.start + 1;
  107. #endif
  108. if (address >= hose->io_base_virt &&
  109. address < (hose->io_base_virt + size)) {
  110. ret = 1;
  111. break;
  112. }
  113. }
  114. spin_unlock(&hose_spinlock);
  115. return ret;
  116. }
  117. /*
  118. * Return the domain number for this bus.
  119. */
  120. int pci_domain_nr(struct pci_bus *bus)
  121. {
  122. struct pci_controller *hose = pci_bus_to_host(bus);
  123. return hose->global_number;
  124. }
  125. EXPORT_SYMBOL(pci_domain_nr);
  126. #ifdef CONFIG_PPC_OF
  127. /* This routine is meant to be used early during boot, when the
  128. * PCI bus numbers have not yet been assigned, and you need to
  129. * issue PCI config cycles to an OF device.
  130. * It could also be used to "fix" RTAS config cycles if you want
  131. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  132. * config cycles.
  133. */
  134. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  135. {
  136. if (!have_of)
  137. return NULL;
  138. while(node) {
  139. struct pci_controller *hose, *tmp;
  140. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  141. if (hose->dn == node)
  142. return hose;
  143. node = node->parent;
  144. }
  145. return NULL;
  146. }
  147. static ssize_t pci_show_devspec(struct device *dev,
  148. struct device_attribute *attr, char *buf)
  149. {
  150. struct pci_dev *pdev;
  151. struct device_node *np;
  152. pdev = to_pci_dev (dev);
  153. np = pci_device_to_OF_node(pdev);
  154. if (np == NULL || np->full_name == NULL)
  155. return 0;
  156. return sprintf(buf, "%s", np->full_name);
  157. }
  158. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  159. #endif /* CONFIG_PPC_OF */
  160. /* Add sysfs properties */
  161. int pcibios_add_platform_entries(struct pci_dev *pdev)
  162. {
  163. #ifdef CONFIG_PPC_OF
  164. return device_create_file(&pdev->dev, &dev_attr_devspec);
  165. #else
  166. return 0;
  167. #endif /* CONFIG_PPC_OF */
  168. }
  169. char __devinit *pcibios_setup(char *str)
  170. {
  171. return str;
  172. }
  173. /*
  174. * Reads the interrupt pin to determine if interrupt is use by card.
  175. * If the interrupt is used, then gets the interrupt line from the
  176. * openfirmware and sets it in the pci_dev and pci_config line.
  177. */
  178. int pci_read_irq_line(struct pci_dev *pci_dev)
  179. {
  180. struct of_irq oirq;
  181. unsigned int virq;
  182. /* The current device-tree that iSeries generates from the HV
  183. * PCI informations doesn't contain proper interrupt routing,
  184. * and all the fallback would do is print out crap, so we
  185. * don't attempt to resolve the interrupts here at all, some
  186. * iSeries specific fixup does it.
  187. *
  188. * In the long run, we will hopefully fix the generated device-tree
  189. * instead.
  190. */
  191. #ifdef CONFIG_PPC_ISERIES
  192. if (firmware_has_feature(FW_FEATURE_ISERIES))
  193. return -1;
  194. #endif
  195. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  196. #ifdef DEBUG
  197. memset(&oirq, 0xff, sizeof(oirq));
  198. #endif
  199. /* Try to get a mapping from the device-tree */
  200. if (of_irq_map_pci(pci_dev, &oirq)) {
  201. u8 line, pin;
  202. /* If that fails, lets fallback to what is in the config
  203. * space and map that through the default controller. We
  204. * also set the type to level low since that's what PCI
  205. * interrupts are. If your platform does differently, then
  206. * either provide a proper interrupt tree or don't use this
  207. * function.
  208. */
  209. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  210. return -1;
  211. if (pin == 0)
  212. return -1;
  213. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  214. line == 0xff || line == 0) {
  215. return -1;
  216. }
  217. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  218. line, pin);
  219. virq = irq_create_mapping(NULL, line);
  220. if (virq != NO_IRQ)
  221. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  222. } else {
  223. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  224. oirq.size, oirq.specifier[0], oirq.specifier[1],
  225. oirq.controller->full_name);
  226. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  227. oirq.size);
  228. }
  229. if(virq == NO_IRQ) {
  230. pr_debug(" Failed to map !\n");
  231. return -1;
  232. }
  233. pr_debug(" Mapped to linux irq %d\n", virq);
  234. pci_dev->irq = virq;
  235. return 0;
  236. }
  237. EXPORT_SYMBOL(pci_read_irq_line);
  238. /*
  239. * Platform support for /proc/bus/pci/X/Y mmap()s,
  240. * modelled on the sparc64 implementation by Dave Miller.
  241. * -- paulus.
  242. */
  243. /*
  244. * Adjust vm_pgoff of VMA such that it is the physical page offset
  245. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  246. *
  247. * Basically, the user finds the base address for his device which he wishes
  248. * to mmap. They read the 32-bit value from the config space base register,
  249. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  250. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  251. *
  252. * Returns negative error code on failure, zero on success.
  253. */
  254. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  255. resource_size_t *offset,
  256. enum pci_mmap_state mmap_state)
  257. {
  258. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  259. unsigned long io_offset = 0;
  260. int i, res_bit;
  261. if (hose == 0)
  262. return NULL; /* should never happen */
  263. /* If memory, add on the PCI bridge address offset */
  264. if (mmap_state == pci_mmap_mem) {
  265. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  266. *offset += hose->pci_mem_offset;
  267. #endif
  268. res_bit = IORESOURCE_MEM;
  269. } else {
  270. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  271. *offset += io_offset;
  272. res_bit = IORESOURCE_IO;
  273. }
  274. /*
  275. * Check that the offset requested corresponds to one of the
  276. * resources of the device.
  277. */
  278. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  279. struct resource *rp = &dev->resource[i];
  280. int flags = rp->flags;
  281. /* treat ROM as memory (should be already) */
  282. if (i == PCI_ROM_RESOURCE)
  283. flags |= IORESOURCE_MEM;
  284. /* Active and same type? */
  285. if ((flags & res_bit) == 0)
  286. continue;
  287. /* In the range of this resource? */
  288. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  289. continue;
  290. /* found it! construct the final physical address */
  291. if (mmap_state == pci_mmap_io)
  292. *offset += hose->io_base_phys - io_offset;
  293. return rp;
  294. }
  295. return NULL;
  296. }
  297. /*
  298. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  299. * device mapping.
  300. */
  301. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  302. pgprot_t protection,
  303. enum pci_mmap_state mmap_state,
  304. int write_combine)
  305. {
  306. unsigned long prot = pgprot_val(protection);
  307. /* Write combine is always 0 on non-memory space mappings. On
  308. * memory space, if the user didn't pass 1, we check for a
  309. * "prefetchable" resource. This is a bit hackish, but we use
  310. * this to workaround the inability of /sysfs to provide a write
  311. * combine bit
  312. */
  313. if (mmap_state != pci_mmap_mem)
  314. write_combine = 0;
  315. else if (write_combine == 0) {
  316. if (rp->flags & IORESOURCE_PREFETCH)
  317. write_combine = 1;
  318. }
  319. /* XXX would be nice to have a way to ask for write-through */
  320. prot |= _PAGE_NO_CACHE;
  321. if (write_combine)
  322. prot &= ~_PAGE_GUARDED;
  323. else
  324. prot |= _PAGE_GUARDED;
  325. return __pgprot(prot);
  326. }
  327. /*
  328. * This one is used by /dev/mem and fbdev who have no clue about the
  329. * PCI device, it tries to find the PCI device first and calls the
  330. * above routine
  331. */
  332. pgprot_t pci_phys_mem_access_prot(struct file *file,
  333. unsigned long pfn,
  334. unsigned long size,
  335. pgprot_t protection)
  336. {
  337. struct pci_dev *pdev = NULL;
  338. struct resource *found = NULL;
  339. unsigned long prot = pgprot_val(protection);
  340. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  341. int i;
  342. if (page_is_ram(pfn))
  343. return __pgprot(prot);
  344. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  345. for_each_pci_dev(pdev) {
  346. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  347. struct resource *rp = &pdev->resource[i];
  348. int flags = rp->flags;
  349. /* Active and same type? */
  350. if ((flags & IORESOURCE_MEM) == 0)
  351. continue;
  352. /* In the range of this resource? */
  353. if (offset < (rp->start & PAGE_MASK) ||
  354. offset > rp->end)
  355. continue;
  356. found = rp;
  357. break;
  358. }
  359. if (found)
  360. break;
  361. }
  362. if (found) {
  363. if (found->flags & IORESOURCE_PREFETCH)
  364. prot &= ~_PAGE_GUARDED;
  365. pci_dev_put(pdev);
  366. }
  367. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  368. (unsigned long long)offset, prot);
  369. return __pgprot(prot);
  370. }
  371. /*
  372. * Perform the actual remap of the pages for a PCI device mapping, as
  373. * appropriate for this architecture. The region in the process to map
  374. * is described by vm_start and vm_end members of VMA, the base physical
  375. * address is found in vm_pgoff.
  376. * The pci device structure is provided so that architectures may make mapping
  377. * decisions on a per-device or per-bus basis.
  378. *
  379. * Returns a negative error code on failure, zero on success.
  380. */
  381. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  382. enum pci_mmap_state mmap_state, int write_combine)
  383. {
  384. resource_size_t offset =
  385. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  386. struct resource *rp;
  387. int ret;
  388. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  389. if (rp == NULL)
  390. return -EINVAL;
  391. vma->vm_pgoff = offset >> PAGE_SHIFT;
  392. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  393. vma->vm_page_prot,
  394. mmap_state, write_combine);
  395. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  396. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  397. return ret;
  398. }
  399. /* This provides legacy IO read access on a bus */
  400. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  401. {
  402. unsigned long offset;
  403. struct pci_controller *hose = pci_bus_to_host(bus);
  404. struct resource *rp = &hose->io_resource;
  405. void __iomem *addr;
  406. /* Check if port can be supported by that bus. We only check
  407. * the ranges of the PHB though, not the bus itself as the rules
  408. * for forwarding legacy cycles down bridges are not our problem
  409. * here. So if the host bridge supports it, we do it.
  410. */
  411. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  412. offset += port;
  413. if (!(rp->flags & IORESOURCE_IO))
  414. return -ENXIO;
  415. if (offset < rp->start || (offset + size) > rp->end)
  416. return -ENXIO;
  417. addr = hose->io_base_virt + port;
  418. switch(size) {
  419. case 1:
  420. *((u8 *)val) = in_8(addr);
  421. return 1;
  422. case 2:
  423. if (port & 1)
  424. return -EINVAL;
  425. *((u16 *)val) = in_le16(addr);
  426. return 2;
  427. case 4:
  428. if (port & 3)
  429. return -EINVAL;
  430. *((u32 *)val) = in_le32(addr);
  431. return 4;
  432. }
  433. return -EINVAL;
  434. }
  435. /* This provides legacy IO write access on a bus */
  436. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  437. {
  438. unsigned long offset;
  439. struct pci_controller *hose = pci_bus_to_host(bus);
  440. struct resource *rp = &hose->io_resource;
  441. void __iomem *addr;
  442. /* Check if port can be supported by that bus. We only check
  443. * the ranges of the PHB though, not the bus itself as the rules
  444. * for forwarding legacy cycles down bridges are not our problem
  445. * here. So if the host bridge supports it, we do it.
  446. */
  447. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  448. offset += port;
  449. if (!(rp->flags & IORESOURCE_IO))
  450. return -ENXIO;
  451. if (offset < rp->start || (offset + size) > rp->end)
  452. return -ENXIO;
  453. addr = hose->io_base_virt + port;
  454. /* WARNING: The generic code is idiotic. It gets passed a pointer
  455. * to what can be a 1, 2 or 4 byte quantity and always reads that
  456. * as a u32, which means that we have to correct the location of
  457. * the data read within those 32 bits for size 1 and 2
  458. */
  459. switch(size) {
  460. case 1:
  461. out_8(addr, val >> 24);
  462. return 1;
  463. case 2:
  464. if (port & 1)
  465. return -EINVAL;
  466. out_le16(addr, val >> 16);
  467. return 2;
  468. case 4:
  469. if (port & 3)
  470. return -EINVAL;
  471. out_le32(addr, val);
  472. return 4;
  473. }
  474. return -EINVAL;
  475. }
  476. /* This provides legacy IO or memory mmap access on a bus */
  477. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  478. struct vm_area_struct *vma,
  479. enum pci_mmap_state mmap_state)
  480. {
  481. struct pci_controller *hose = pci_bus_to_host(bus);
  482. resource_size_t offset =
  483. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  484. resource_size_t size = vma->vm_end - vma->vm_start;
  485. struct resource *rp;
  486. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  487. pci_domain_nr(bus), bus->number,
  488. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  489. (unsigned long long)offset,
  490. (unsigned long long)(offset + size - 1));
  491. if (mmap_state == pci_mmap_mem) {
  492. if ((offset + size) > hose->isa_mem_size)
  493. return -ENXIO;
  494. offset += hose->isa_mem_phys;
  495. } else {
  496. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  497. unsigned long roffset = offset + io_offset;
  498. rp = &hose->io_resource;
  499. if (!(rp->flags & IORESOURCE_IO))
  500. return -ENXIO;
  501. if (roffset < rp->start || (roffset + size) > rp->end)
  502. return -ENXIO;
  503. offset += hose->io_base_phys;
  504. }
  505. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  506. vma->vm_pgoff = offset >> PAGE_SHIFT;
  507. vma->vm_page_prot = __pgprot(pgprot_val(vma->vm_page_prot)
  508. | _PAGE_NO_CACHE | _PAGE_GUARDED);
  509. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  510. vma->vm_end - vma->vm_start,
  511. vma->vm_page_prot);
  512. }
  513. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  514. const struct resource *rsrc,
  515. resource_size_t *start, resource_size_t *end)
  516. {
  517. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  518. resource_size_t offset = 0;
  519. if (hose == NULL)
  520. return;
  521. if (rsrc->flags & IORESOURCE_IO)
  522. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  523. /* We pass a fully fixed up address to userland for MMIO instead of
  524. * a BAR value because X is lame and expects to be able to use that
  525. * to pass to /dev/mem !
  526. *
  527. * That means that we'll have potentially 64 bits values where some
  528. * userland apps only expect 32 (like X itself since it thinks only
  529. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  530. * 32 bits CHRPs :-(
  531. *
  532. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  533. * has been fixed (and the fix spread enough), we can re-enable the
  534. * 2 lines below and pass down a BAR value to userland. In that case
  535. * we'll also have to re-enable the matching code in
  536. * __pci_mmap_make_offset().
  537. *
  538. * BenH.
  539. */
  540. #if 0
  541. else if (rsrc->flags & IORESOURCE_MEM)
  542. offset = hose->pci_mem_offset;
  543. #endif
  544. *start = rsrc->start - offset;
  545. *end = rsrc->end - offset;
  546. }
  547. /**
  548. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  549. * @hose: newly allocated pci_controller to be setup
  550. * @dev: device node of the host bridge
  551. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  552. *
  553. * This function will parse the "ranges" property of a PCI host bridge device
  554. * node and setup the resource mapping of a pci controller based on its
  555. * content.
  556. *
  557. * Life would be boring if it wasn't for a few issues that we have to deal
  558. * with here:
  559. *
  560. * - We can only cope with one IO space range and up to 3 Memory space
  561. * ranges. However, some machines (thanks Apple !) tend to split their
  562. * space into lots of small contiguous ranges. So we have to coalesce.
  563. *
  564. * - We can only cope with all memory ranges having the same offset
  565. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  566. * are setup for a large 1:1 mapping along with a small "window" which
  567. * maps PCI address 0 to some arbitrary high address of the CPU space in
  568. * order to give access to the ISA memory hole.
  569. * The way out of here that I've chosen for now is to always set the
  570. * offset based on the first resource found, then override it if we
  571. * have a different offset and the previous was set by an ISA hole.
  572. *
  573. * - Some busses have IO space not starting at 0, which causes trouble with
  574. * the way we do our IO resource renumbering. The code somewhat deals with
  575. * it for 64 bits but I would expect problems on 32 bits.
  576. *
  577. * - Some 32 bits platforms such as 4xx can have physical space larger than
  578. * 32 bits so we need to use 64 bits values for the parsing
  579. */
  580. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  581. struct device_node *dev,
  582. int primary)
  583. {
  584. const u32 *ranges;
  585. int rlen;
  586. int pna = of_n_addr_cells(dev);
  587. int np = pna + 5;
  588. int memno = 0, isa_hole = -1;
  589. u32 pci_space;
  590. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  591. unsigned long long isa_mb = 0;
  592. struct resource *res;
  593. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  594. dev->full_name, primary ? "(primary)" : "");
  595. /* Get ranges property */
  596. ranges = of_get_property(dev, "ranges", &rlen);
  597. if (ranges == NULL)
  598. return;
  599. /* Parse it */
  600. while ((rlen -= np * 4) >= 0) {
  601. /* Read next ranges element */
  602. pci_space = ranges[0];
  603. pci_addr = of_read_number(ranges + 1, 2);
  604. cpu_addr = of_translate_address(dev, ranges + 3);
  605. size = of_read_number(ranges + pna + 3, 2);
  606. ranges += np;
  607. /* If we failed translation or got a zero-sized region
  608. * (some FW try to feed us with non sensical zero sized regions
  609. * such as power3 which look like some kind of attempt at exposing
  610. * the VGA memory hole)
  611. */
  612. if (cpu_addr == OF_BAD_ADDR || size == 0)
  613. continue;
  614. /* Now consume following elements while they are contiguous */
  615. for (; rlen >= np * sizeof(u32);
  616. ranges += np, rlen -= np * 4) {
  617. if (ranges[0] != pci_space)
  618. break;
  619. pci_next = of_read_number(ranges + 1, 2);
  620. cpu_next = of_translate_address(dev, ranges + 3);
  621. if (pci_next != pci_addr + size ||
  622. cpu_next != cpu_addr + size)
  623. break;
  624. size += of_read_number(ranges + pna + 3, 2);
  625. }
  626. /* Act based on address space type */
  627. res = NULL;
  628. switch ((pci_space >> 24) & 0x3) {
  629. case 1: /* PCI IO space */
  630. printk(KERN_INFO
  631. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  632. cpu_addr, cpu_addr + size - 1, pci_addr);
  633. /* We support only one IO range */
  634. if (hose->pci_io_size) {
  635. printk(KERN_INFO
  636. " \\--> Skipped (too many) !\n");
  637. continue;
  638. }
  639. #ifdef CONFIG_PPC32
  640. /* On 32 bits, limit I/O space to 16MB */
  641. if (size > 0x01000000)
  642. size = 0x01000000;
  643. /* 32 bits needs to map IOs here */
  644. hose->io_base_virt = ioremap(cpu_addr, size);
  645. /* Expect trouble if pci_addr is not 0 */
  646. if (primary)
  647. isa_io_base =
  648. (unsigned long)hose->io_base_virt;
  649. #endif /* CONFIG_PPC32 */
  650. /* pci_io_size and io_base_phys always represent IO
  651. * space starting at 0 so we factor in pci_addr
  652. */
  653. hose->pci_io_size = pci_addr + size;
  654. hose->io_base_phys = cpu_addr - pci_addr;
  655. /* Build resource */
  656. res = &hose->io_resource;
  657. res->flags = IORESOURCE_IO;
  658. res->start = pci_addr;
  659. break;
  660. case 2: /* PCI Memory space */
  661. case 3: /* PCI 64 bits Memory space */
  662. printk(KERN_INFO
  663. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  664. cpu_addr, cpu_addr + size - 1, pci_addr,
  665. (pci_space & 0x40000000) ? "Prefetch" : "");
  666. /* We support only 3 memory ranges */
  667. if (memno >= 3) {
  668. printk(KERN_INFO
  669. " \\--> Skipped (too many) !\n");
  670. continue;
  671. }
  672. /* Handles ISA memory hole space here */
  673. if (pci_addr == 0) {
  674. isa_mb = cpu_addr;
  675. isa_hole = memno;
  676. if (primary || isa_mem_base == 0)
  677. isa_mem_base = cpu_addr;
  678. hose->isa_mem_phys = cpu_addr;
  679. hose->isa_mem_size = size;
  680. }
  681. /* We get the PCI/Mem offset from the first range or
  682. * the, current one if the offset came from an ISA
  683. * hole. If they don't match, bugger.
  684. */
  685. if (memno == 0 ||
  686. (isa_hole >= 0 && pci_addr != 0 &&
  687. hose->pci_mem_offset == isa_mb))
  688. hose->pci_mem_offset = cpu_addr - pci_addr;
  689. else if (pci_addr != 0 &&
  690. hose->pci_mem_offset != cpu_addr - pci_addr) {
  691. printk(KERN_INFO
  692. " \\--> Skipped (offset mismatch) !\n");
  693. continue;
  694. }
  695. /* Build resource */
  696. res = &hose->mem_resources[memno++];
  697. res->flags = IORESOURCE_MEM;
  698. if (pci_space & 0x40000000)
  699. res->flags |= IORESOURCE_PREFETCH;
  700. res->start = cpu_addr;
  701. break;
  702. }
  703. if (res != NULL) {
  704. res->name = dev->full_name;
  705. res->end = res->start + size - 1;
  706. res->parent = NULL;
  707. res->sibling = NULL;
  708. res->child = NULL;
  709. }
  710. }
  711. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  712. * the ISA hole offset, then we need to remove the ISA hole from
  713. * the resource list for that brige
  714. */
  715. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  716. unsigned int next = isa_hole + 1;
  717. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  718. if (next < memno)
  719. memmove(&hose->mem_resources[isa_hole],
  720. &hose->mem_resources[next],
  721. sizeof(struct resource) * (memno - next));
  722. hose->mem_resources[--memno].flags = 0;
  723. }
  724. }
  725. /* Decide whether to display the domain number in /proc */
  726. int pci_proc_domain(struct pci_bus *bus)
  727. {
  728. struct pci_controller *hose = pci_bus_to_host(bus);
  729. if (!(ppc_pci_flags & PPC_PCI_ENABLE_PROC_DOMAINS))
  730. return 0;
  731. if (ppc_pci_flags & PPC_PCI_COMPAT_DOMAIN_0)
  732. return hose->global_number != 0;
  733. return 1;
  734. }
  735. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  736. struct resource *res)
  737. {
  738. resource_size_t offset = 0, mask = (resource_size_t)-1;
  739. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  740. if (!hose)
  741. return;
  742. if (res->flags & IORESOURCE_IO) {
  743. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  744. mask = 0xffffffffu;
  745. } else if (res->flags & IORESOURCE_MEM)
  746. offset = hose->pci_mem_offset;
  747. region->start = (res->start - offset) & mask;
  748. region->end = (res->end - offset) & mask;
  749. }
  750. EXPORT_SYMBOL(pcibios_resource_to_bus);
  751. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  752. struct pci_bus_region *region)
  753. {
  754. resource_size_t offset = 0, mask = (resource_size_t)-1;
  755. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  756. if (!hose)
  757. return;
  758. if (res->flags & IORESOURCE_IO) {
  759. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  760. mask = 0xffffffffu;
  761. } else if (res->flags & IORESOURCE_MEM)
  762. offset = hose->pci_mem_offset;
  763. res->start = (region->start + offset) & mask;
  764. res->end = (region->end + offset) & mask;
  765. }
  766. EXPORT_SYMBOL(pcibios_bus_to_resource);
  767. /* Fixup a bus resource into a linux resource */
  768. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  769. {
  770. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  771. resource_size_t offset = 0, mask = (resource_size_t)-1;
  772. if (res->flags & IORESOURCE_IO) {
  773. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  774. mask = 0xffffffffu;
  775. } else if (res->flags & IORESOURCE_MEM)
  776. offset = hose->pci_mem_offset;
  777. res->start = (res->start + offset) & mask;
  778. res->end = (res->end + offset) & mask;
  779. }
  780. /* This header fixup will do the resource fixup for all devices as they are
  781. * probed, but not for bridge ranges
  782. */
  783. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  784. {
  785. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  786. int i;
  787. if (!hose) {
  788. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  789. pci_name(dev));
  790. return;
  791. }
  792. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  793. struct resource *res = dev->resource + i;
  794. if (!res->flags)
  795. continue;
  796. /* On platforms that have PPC_PCI_PROBE_ONLY set, we don't
  797. * consider 0 as an unassigned BAR value. It's technically
  798. * a valid value, but linux doesn't like it... so when we can
  799. * re-assign things, we do so, but if we can't, we keep it
  800. * around and hope for the best...
  801. */
  802. if (res->start == 0 && !(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  803. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] is unassigned\n",
  804. pci_name(dev), i,
  805. (unsigned long long)res->start,
  806. (unsigned long long)res->end,
  807. (unsigned int)res->flags);
  808. res->end -= res->start;
  809. res->start = 0;
  810. res->flags |= IORESOURCE_UNSET;
  811. continue;
  812. }
  813. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  814. pci_name(dev), i,
  815. (unsigned long long)res->start,\
  816. (unsigned long long)res->end,
  817. (unsigned int)res->flags);
  818. fixup_resource(res, dev);
  819. pr_debug("PCI:%s %016llx-%016llx\n",
  820. pci_name(dev),
  821. (unsigned long long)res->start,
  822. (unsigned long long)res->end);
  823. }
  824. /* Call machine specific resource fixup */
  825. if (ppc_md.pcibios_fixup_resources)
  826. ppc_md.pcibios_fixup_resources(dev);
  827. }
  828. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  829. /* This function tries to figure out if a bridge resource has been initialized
  830. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  831. * things go more smoothly when it gets it right. It should covers cases such
  832. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  833. */
  834. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  835. struct resource *res)
  836. {
  837. struct pci_controller *hose = pci_bus_to_host(bus);
  838. struct pci_dev *dev = bus->self;
  839. resource_size_t offset;
  840. u16 command;
  841. int i;
  842. /* We don't do anything if PCI_PROBE_ONLY is set */
  843. if (ppc_pci_flags & PPC_PCI_PROBE_ONLY)
  844. return 0;
  845. /* Job is a bit different between memory and IO */
  846. if (res->flags & IORESOURCE_MEM) {
  847. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  848. * initialized by somebody
  849. */
  850. if (res->start != hose->pci_mem_offset)
  851. return 0;
  852. /* The BAR is 0, let's check if memory decoding is enabled on
  853. * the bridge. If not, we consider it unassigned
  854. */
  855. pci_read_config_word(dev, PCI_COMMAND, &command);
  856. if ((command & PCI_COMMAND_MEMORY) == 0)
  857. return 1;
  858. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  859. * resources covers that starting address (0 then it's good enough for
  860. * us for memory
  861. */
  862. for (i = 0; i < 3; i++) {
  863. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  864. hose->mem_resources[i].start == hose->pci_mem_offset)
  865. return 0;
  866. }
  867. /* Well, it starts at 0 and we know it will collide so we may as
  868. * well consider it as unassigned. That covers the Apple case.
  869. */
  870. return 1;
  871. } else {
  872. /* If the BAR is non-0, then we consider it assigned */
  873. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  874. if (((res->start - offset) & 0xfffffffful) != 0)
  875. return 0;
  876. /* Here, we are a bit different than memory as typically IO space
  877. * starting at low addresses -is- valid. What we do instead if that
  878. * we consider as unassigned anything that doesn't have IO enabled
  879. * in the PCI command register, and that's it.
  880. */
  881. pci_read_config_word(dev, PCI_COMMAND, &command);
  882. if (command & PCI_COMMAND_IO)
  883. return 0;
  884. /* It's starting at 0 and IO is disabled in the bridge, consider
  885. * it unassigned
  886. */
  887. return 1;
  888. }
  889. }
  890. /* Fixup resources of a PCI<->PCI bridge */
  891. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  892. {
  893. struct resource *res;
  894. int i;
  895. struct pci_dev *dev = bus->self;
  896. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  897. if ((res = bus->resource[i]) == NULL)
  898. continue;
  899. if (!res->flags)
  900. continue;
  901. if (i >= 3 && bus->self->transparent)
  902. continue;
  903. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  904. pci_name(dev), i,
  905. (unsigned long long)res->start,\
  906. (unsigned long long)res->end,
  907. (unsigned int)res->flags);
  908. /* Perform fixup */
  909. fixup_resource(res, dev);
  910. /* Try to detect uninitialized P2P bridge resources,
  911. * and clear them out so they get re-assigned later
  912. */
  913. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  914. res->flags = 0;
  915. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  916. } else {
  917. pr_debug("PCI:%s %016llx-%016llx\n",
  918. pci_name(dev),
  919. (unsigned long long)res->start,
  920. (unsigned long long)res->end);
  921. }
  922. }
  923. }
  924. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  925. {
  926. /* Fix up the bus resources for P2P bridges */
  927. if (bus->self != NULL)
  928. pcibios_fixup_bridge(bus);
  929. /* Platform specific bus fixups. This is currently only used
  930. * by fsl_pci and I'm hoping to get rid of it at some point
  931. */
  932. if (ppc_md.pcibios_fixup_bus)
  933. ppc_md.pcibios_fixup_bus(bus);
  934. /* Setup bus DMA mappings */
  935. if (ppc_md.pci_dma_bus_setup)
  936. ppc_md.pci_dma_bus_setup(bus);
  937. }
  938. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  939. {
  940. struct pci_dev *dev;
  941. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  942. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  943. list_for_each_entry(dev, &bus->devices, bus_list) {
  944. struct dev_archdata *sd = &dev->dev.archdata;
  945. /* Setup OF node pointer in archdata */
  946. sd->of_node = pci_device_to_OF_node(dev);
  947. /* Fixup NUMA node as it may not be setup yet by the generic
  948. * code and is needed by the DMA init
  949. */
  950. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  951. /* Hook up default DMA ops */
  952. sd->dma_ops = pci_dma_ops;
  953. sd->dma_data = (void *)PCI_DRAM_OFFSET;
  954. /* Additional platform DMA/iommu setup */
  955. if (ppc_md.pci_dma_dev_setup)
  956. ppc_md.pci_dma_dev_setup(dev);
  957. /* Read default IRQs and fixup if necessary */
  958. pci_read_irq_line(dev);
  959. if (ppc_md.pci_irq_fixup)
  960. ppc_md.pci_irq_fixup(dev);
  961. }
  962. }
  963. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  964. {
  965. /* When called from the generic PCI probe, read PCI<->PCI bridge
  966. * bases. This is -not- called when generating the PCI tree from
  967. * the OF device-tree.
  968. */
  969. if (bus->self != NULL)
  970. pci_read_bridge_bases(bus);
  971. /* Now fixup the bus bus */
  972. pcibios_setup_bus_self(bus);
  973. /* Now fixup devices on that bus */
  974. pcibios_setup_bus_devices(bus);
  975. }
  976. EXPORT_SYMBOL(pcibios_fixup_bus);
  977. static int skip_isa_ioresource_align(struct pci_dev *dev)
  978. {
  979. if ((ppc_pci_flags & PPC_PCI_CAN_SKIP_ISA_ALIGN) &&
  980. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  981. return 1;
  982. return 0;
  983. }
  984. /*
  985. * We need to avoid collisions with `mirrored' VGA ports
  986. * and other strange ISA hardware, so we always want the
  987. * addresses to be allocated in the 0x000-0x0ff region
  988. * modulo 0x400.
  989. *
  990. * Why? Because some silly external IO cards only decode
  991. * the low 10 bits of the IO address. The 0x00-0xff region
  992. * is reserved for motherboard devices that decode all 16
  993. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  994. * but we want to try to avoid allocating at 0x2900-0x2bff
  995. * which might have be mirrored at 0x0100-0x03ff..
  996. */
  997. void pcibios_align_resource(void *data, struct resource *res,
  998. resource_size_t size, resource_size_t align)
  999. {
  1000. struct pci_dev *dev = data;
  1001. if (res->flags & IORESOURCE_IO) {
  1002. resource_size_t start = res->start;
  1003. if (skip_isa_ioresource_align(dev))
  1004. return;
  1005. if (start & 0x300) {
  1006. start = (start + 0x3ff) & ~0x3ff;
  1007. res->start = start;
  1008. }
  1009. }
  1010. }
  1011. EXPORT_SYMBOL(pcibios_align_resource);
  1012. /*
  1013. * Reparent resource children of pr that conflict with res
  1014. * under res, and make res replace those children.
  1015. */
  1016. static int __init reparent_resources(struct resource *parent,
  1017. struct resource *res)
  1018. {
  1019. struct resource *p, **pp;
  1020. struct resource **firstpp = NULL;
  1021. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1022. if (p->end < res->start)
  1023. continue;
  1024. if (res->end < p->start)
  1025. break;
  1026. if (p->start < res->start || p->end > res->end)
  1027. return -1; /* not completely contained */
  1028. if (firstpp == NULL)
  1029. firstpp = pp;
  1030. }
  1031. if (firstpp == NULL)
  1032. return -1; /* didn't find any conflicting entries? */
  1033. res->parent = parent;
  1034. res->child = *firstpp;
  1035. res->sibling = *pp;
  1036. *firstpp = res;
  1037. *pp = NULL;
  1038. for (p = res->child; p != NULL; p = p->sibling) {
  1039. p->parent = res;
  1040. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1041. p->name,
  1042. (unsigned long long)p->start,
  1043. (unsigned long long)p->end, res->name);
  1044. }
  1045. return 0;
  1046. }
  1047. /*
  1048. * Handle resources of PCI devices. If the world were perfect, we could
  1049. * just allocate all the resource regions and do nothing more. It isn't.
  1050. * On the other hand, we cannot just re-allocate all devices, as it would
  1051. * require us to know lots of host bridge internals. So we attempt to
  1052. * keep as much of the original configuration as possible, but tweak it
  1053. * when it's found to be wrong.
  1054. *
  1055. * Known BIOS problems we have to work around:
  1056. * - I/O or memory regions not configured
  1057. * - regions configured, but not enabled in the command register
  1058. * - bogus I/O addresses above 64K used
  1059. * - expansion ROMs left enabled (this may sound harmless, but given
  1060. * the fact the PCI specs explicitly allow address decoders to be
  1061. * shared between expansion ROMs and other resource regions, it's
  1062. * at least dangerous)
  1063. *
  1064. * Our solution:
  1065. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1066. * This gives us fixed barriers on where we can allocate.
  1067. * (2) Allocate resources for all enabled devices. If there is
  1068. * a collision, just mark the resource as unallocated. Also
  1069. * disable expansion ROMs during this step.
  1070. * (3) Try to allocate resources for disabled devices. If the
  1071. * resources were assigned correctly, everything goes well,
  1072. * if they weren't, they won't disturb allocation of other
  1073. * resources.
  1074. * (4) Assign new addresses to resources which were either
  1075. * not configured at all or misconfigured. If explicitly
  1076. * requested by the user, configure expansion ROM address
  1077. * as well.
  1078. */
  1079. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1080. {
  1081. struct pci_bus *b;
  1082. int i;
  1083. struct resource *res, *pr;
  1084. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1085. pci_domain_nr(bus), bus->number);
  1086. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  1087. if ((res = bus->resource[i]) == NULL || !res->flags
  1088. || res->start > res->end || res->parent)
  1089. continue;
  1090. if (bus->parent == NULL)
  1091. pr = (res->flags & IORESOURCE_IO) ?
  1092. &ioport_resource : &iomem_resource;
  1093. else {
  1094. /* Don't bother with non-root busses when
  1095. * re-assigning all resources. We clear the
  1096. * resource flags as if they were colliding
  1097. * and as such ensure proper re-allocation
  1098. * later.
  1099. */
  1100. if (ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)
  1101. goto clear_resource;
  1102. pr = pci_find_parent_resource(bus->self, res);
  1103. if (pr == res) {
  1104. /* this happens when the generic PCI
  1105. * code (wrongly) decides that this
  1106. * bridge is transparent -- paulus
  1107. */
  1108. continue;
  1109. }
  1110. }
  1111. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1112. "[0x%x], parent %p (%s)\n",
  1113. bus->self ? pci_name(bus->self) : "PHB",
  1114. bus->number, i,
  1115. (unsigned long long)res->start,
  1116. (unsigned long long)res->end,
  1117. (unsigned int)res->flags,
  1118. pr, (pr && pr->name) ? pr->name : "nil");
  1119. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1120. if (request_resource(pr, res) == 0)
  1121. continue;
  1122. /*
  1123. * Must be a conflict with an existing entry.
  1124. * Move that entry (or entries) under the
  1125. * bridge resource and try again.
  1126. */
  1127. if (reparent_resources(pr, res) == 0)
  1128. continue;
  1129. }
  1130. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1131. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1132. clear_resource:
  1133. res->flags = 0;
  1134. }
  1135. list_for_each_entry(b, &bus->children, node)
  1136. pcibios_allocate_bus_resources(b);
  1137. }
  1138. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1139. {
  1140. struct resource *pr, *r = &dev->resource[idx];
  1141. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1142. pci_name(dev), idx,
  1143. (unsigned long long)r->start,
  1144. (unsigned long long)r->end,
  1145. (unsigned int)r->flags);
  1146. pr = pci_find_parent_resource(dev, r);
  1147. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1148. request_resource(pr, r) < 0) {
  1149. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1150. " of device %s, will remap\n", idx, pci_name(dev));
  1151. if (pr)
  1152. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1153. pr,
  1154. (unsigned long long)pr->start,
  1155. (unsigned long long)pr->end,
  1156. (unsigned int)pr->flags);
  1157. /* We'll assign a new address later */
  1158. r->flags |= IORESOURCE_UNSET;
  1159. r->end -= r->start;
  1160. r->start = 0;
  1161. }
  1162. }
  1163. static void __init pcibios_allocate_resources(int pass)
  1164. {
  1165. struct pci_dev *dev = NULL;
  1166. int idx, disabled;
  1167. u16 command;
  1168. struct resource *r;
  1169. for_each_pci_dev(dev) {
  1170. pci_read_config_word(dev, PCI_COMMAND, &command);
  1171. for (idx = 0; idx < 6; idx++) {
  1172. r = &dev->resource[idx];
  1173. if (r->parent) /* Already allocated */
  1174. continue;
  1175. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1176. continue; /* Not assigned at all */
  1177. if (r->flags & IORESOURCE_IO)
  1178. disabled = !(command & PCI_COMMAND_IO);
  1179. else
  1180. disabled = !(command & PCI_COMMAND_MEMORY);
  1181. if (pass == disabled)
  1182. alloc_resource(dev, idx);
  1183. }
  1184. if (pass)
  1185. continue;
  1186. r = &dev->resource[PCI_ROM_RESOURCE];
  1187. if (r->flags & IORESOURCE_ROM_ENABLE) {
  1188. /* Turn the ROM off, leave the resource region,
  1189. * but keep it unregistered.
  1190. */
  1191. u32 reg;
  1192. pr_debug("PCI: Switching off ROM of %s\n",
  1193. pci_name(dev));
  1194. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1195. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1196. pci_write_config_dword(dev, dev->rom_base_reg,
  1197. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1198. }
  1199. }
  1200. }
  1201. void __init pcibios_resource_survey(void)
  1202. {
  1203. struct pci_bus *b;
  1204. /* Allocate and assign resources. If we re-assign everything, then
  1205. * we skip the allocate phase
  1206. */
  1207. list_for_each_entry(b, &pci_root_buses, node)
  1208. pcibios_allocate_bus_resources(b);
  1209. if (!(ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)) {
  1210. pcibios_allocate_resources(0);
  1211. pcibios_allocate_resources(1);
  1212. }
  1213. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1214. pr_debug("PCI: Assigning unassigned resouces...\n");
  1215. pci_assign_unassigned_resources();
  1216. }
  1217. /* Call machine dependent fixup */
  1218. if (ppc_md.pcibios_fixup)
  1219. ppc_md.pcibios_fixup();
  1220. }
  1221. #ifdef CONFIG_HOTPLUG
  1222. /* This is used by the PCI hotplug driver to allocate resource
  1223. * of newly plugged busses. We can try to consolidate with the
  1224. * rest of the code later, for now, keep it as-is as our main
  1225. * resource allocation function doesn't deal with sub-trees yet.
  1226. */
  1227. void __devinit pcibios_claim_one_bus(struct pci_bus *bus)
  1228. {
  1229. struct pci_dev *dev;
  1230. struct pci_bus *child_bus;
  1231. list_for_each_entry(dev, &bus->devices, bus_list) {
  1232. int i;
  1233. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1234. struct resource *r = &dev->resource[i];
  1235. if (r->parent || !r->start || !r->flags)
  1236. continue;
  1237. pr_debug("PCI: Claiming %s: "
  1238. "Resource %d: %016llx..%016llx [%x]\n",
  1239. pci_name(dev), i,
  1240. (unsigned long long)r->start,
  1241. (unsigned long long)r->end,
  1242. (unsigned int)r->flags);
  1243. pci_claim_resource(dev, i);
  1244. }
  1245. }
  1246. list_for_each_entry(child_bus, &bus->children, node)
  1247. pcibios_claim_one_bus(child_bus);
  1248. }
  1249. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1250. /* pcibios_finish_adding_to_bus
  1251. *
  1252. * This is to be called by the hotplug code after devices have been
  1253. * added to a bus, this include calling it for a PHB that is just
  1254. * being added
  1255. */
  1256. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1257. {
  1258. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1259. pci_domain_nr(bus), bus->number);
  1260. /* Allocate bus and devices resources */
  1261. pcibios_allocate_bus_resources(bus);
  1262. pcibios_claim_one_bus(bus);
  1263. /* Add new devices to global lists. Register in proc, sysfs. */
  1264. pci_bus_add_devices(bus);
  1265. /* Fixup EEH */
  1266. eeh_add_device_tree_late(bus);
  1267. }
  1268. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1269. #endif /* CONFIG_HOTPLUG */
  1270. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1271. {
  1272. if (ppc_md.pcibios_enable_device_hook)
  1273. if (ppc_md.pcibios_enable_device_hook(dev))
  1274. return -EINVAL;
  1275. return pci_enable_resources(dev, mask);
  1276. }
  1277. void __devinit pcibios_setup_phb_resources(struct pci_controller *hose)
  1278. {
  1279. struct pci_bus *bus = hose->bus;
  1280. struct resource *res;
  1281. int i;
  1282. /* Hookup PHB IO resource */
  1283. bus->resource[0] = res = &hose->io_resource;
  1284. if (!res->flags) {
  1285. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1286. " bridge %s (domain %d)\n",
  1287. hose->dn->full_name, hose->global_number);
  1288. #ifdef CONFIG_PPC32
  1289. /* Workaround for lack of IO resource only on 32-bit */
  1290. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1291. res->end = res->start + IO_SPACE_LIMIT;
  1292. res->flags = IORESOURCE_IO;
  1293. #endif /* CONFIG_PPC32 */
  1294. }
  1295. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1296. (unsigned long long)res->start,
  1297. (unsigned long long)res->end,
  1298. (unsigned long)res->flags);
  1299. /* Hookup PHB Memory resources */
  1300. for (i = 0; i < 3; ++i) {
  1301. res = &hose->mem_resources[i];
  1302. if (!res->flags) {
  1303. if (i > 0)
  1304. continue;
  1305. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1306. "host bridge %s (domain %d)\n",
  1307. hose->dn->full_name, hose->global_number);
  1308. #ifdef CONFIG_PPC32
  1309. /* Workaround for lack of MEM resource only on 32-bit */
  1310. res->start = hose->pci_mem_offset;
  1311. res->end = (resource_size_t)-1LL;
  1312. res->flags = IORESOURCE_MEM;
  1313. #endif /* CONFIG_PPC32 */
  1314. }
  1315. bus->resource[i+1] = res;
  1316. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1317. (unsigned long long)res->start,
  1318. (unsigned long long)res->end,
  1319. (unsigned long)res->flags);
  1320. }
  1321. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1322. (unsigned long long)hose->pci_mem_offset);
  1323. pr_debug("PCI: PHB IO offset = %08lx\n",
  1324. (unsigned long)hose->io_base_virt - _IO_BASE);
  1325. }