wm8650.dtsi 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*
  2. * wm8650.dtsi - Device tree file for Wondermedia WM8650 SoC
  3. *
  4. * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
  5. *
  6. * Licensed under GPLv2 or later
  7. */
  8. /include/ "skeleton.dtsi"
  9. / {
  10. compatible = "wm,wm8650";
  11. cpus {
  12. #address-cells = <0>;
  13. #size-cells = <0>;
  14. cpu {
  15. device_type = "cpu";
  16. compatible = "arm,arm926ej-s";
  17. };
  18. };
  19. soc {
  20. #address-cells = <1>;
  21. #size-cells = <1>;
  22. compatible = "simple-bus";
  23. ranges;
  24. interrupt-parent = <&intc0>;
  25. intc0: interrupt-controller@d8140000 {
  26. compatible = "via,vt8500-intc";
  27. interrupt-controller;
  28. reg = <0xd8140000 0x10000>;
  29. #interrupt-cells = <1>;
  30. };
  31. /* Secondary IC cascaded to intc0 */
  32. intc1: interrupt-controller@d8150000 {
  33. compatible = "via,vt8500-intc";
  34. interrupt-controller;
  35. #interrupt-cells = <1>;
  36. reg = <0xD8150000 0x10000>;
  37. interrupts = <56 57 58 59 60 61 62 63>;
  38. };
  39. pinctrl: pinctrl@d8110000 {
  40. compatible = "wm,wm8650-pinctrl";
  41. reg = <0xd8110000 0x10000>;
  42. interrupt-controller;
  43. #interrupt-cells = <2>;
  44. gpio-controller;
  45. #gpio-cells = <2>;
  46. };
  47. pmc@d8130000 {
  48. compatible = "via,vt8500-pmc";
  49. reg = <0xd8130000 0x1000>;
  50. clocks {
  51. #address-cells = <1>;
  52. #size-cells = <0>;
  53. ref25: ref25M {
  54. #clock-cells = <0>;
  55. compatible = "fixed-clock";
  56. clock-frequency = <25000000>;
  57. };
  58. ref24: ref24M {
  59. #clock-cells = <0>;
  60. compatible = "fixed-clock";
  61. clock-frequency = <24000000>;
  62. };
  63. plla: plla {
  64. #clock-cells = <0>;
  65. compatible = "wm,wm8650-pll-clock";
  66. clocks = <&ref25>;
  67. reg = <0x200>;
  68. };
  69. pllb: pllb {
  70. #clock-cells = <0>;
  71. compatible = "wm,wm8650-pll-clock";
  72. clocks = <&ref25>;
  73. reg = <0x204>;
  74. };
  75. clkuart0: uart0 {
  76. #clock-cells = <0>;
  77. compatible = "via,vt8500-device-clock";
  78. clocks = <&ref24>;
  79. enable-reg = <0x250>;
  80. enable-bit = <1>;
  81. };
  82. clkuart1: uart1 {
  83. #clock-cells = <0>;
  84. compatible = "via,vt8500-device-clock";
  85. clocks = <&ref24>;
  86. enable-reg = <0x250>;
  87. enable-bit = <2>;
  88. };
  89. arm: arm {
  90. #clock-cells = <0>;
  91. compatible = "via,vt8500-device-clock";
  92. clocks = <&plla>;
  93. divisor-reg = <0x300>;
  94. };
  95. sdhc: sdhc {
  96. #clock-cells = <0>;
  97. compatible = "via,vt8500-device-clock";
  98. clocks = <&pllb>;
  99. divisor-reg = <0x328>;
  100. divisor-mask = <0x3f>;
  101. enable-reg = <0x254>;
  102. enable-bit = <18>;
  103. };
  104. };
  105. };
  106. timer@d8130100 {
  107. compatible = "via,vt8500-timer";
  108. reg = <0xd8130100 0x28>;
  109. interrupts = <36>;
  110. };
  111. ehci@d8007900 {
  112. compatible = "via,vt8500-ehci";
  113. reg = <0xd8007900 0x200>;
  114. interrupts = <43>;
  115. };
  116. uhci@d8007b00 {
  117. compatible = "platform-uhci";
  118. reg = <0xd8007b00 0x200>;
  119. interrupts = <43>;
  120. };
  121. fb: fb@d8050800 {
  122. compatible = "wm,wm8505-fb";
  123. reg = <0xd8050800 0x200>;
  124. };
  125. ge_rops@d8050400 {
  126. compatible = "wm,prizm-ge-rops";
  127. reg = <0xd8050400 0x100>;
  128. };
  129. uart@d8200000 {
  130. compatible = "via,vt8500-uart";
  131. reg = <0xd8200000 0x1040>;
  132. interrupts = <32>;
  133. clocks = <&clkuart0>;
  134. };
  135. uart@d82b0000 {
  136. compatible = "via,vt8500-uart";
  137. reg = <0xd82b0000 0x1040>;
  138. interrupts = <33>;
  139. clocks = <&clkuart1>;
  140. };
  141. rtc@d8100000 {
  142. compatible = "via,vt8500-rtc";
  143. reg = <0xd8100000 0x10000>;
  144. interrupts = <48>;
  145. };
  146. };
  147. };