qla_dbg.c 84 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0151 | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x117a | 0x111a-0x111b |
  15. * | | | 0x1155-0x1158 |
  16. * | Device Discovery | 0x2095 | 0x2020-0x2022, |
  17. * | | | 0x2011-0x2012, |
  18. * | | | 0x2016 |
  19. * | Queue Command and IO tracing | 0x3058 | 0x3006-0x300b |
  20. * | | | 0x3027-0x3028 |
  21. * | | | 0x303d-0x3041 |
  22. * | | | 0x302d,0x3033 |
  23. * | | | 0x3036,0x3038 |
  24. * | | | 0x303a |
  25. * | DPC Thread | 0x4022 | 0x4002,0x4013 |
  26. * | Async Events | 0x5081 | 0x502b-0x502f |
  27. * | | | 0x5047,0x5052 |
  28. * | | | 0x5040,0x5075 |
  29. * | Timer Routines | 0x6011 | |
  30. * | User Space Interactions | 0x70dd | 0x7018,0x702e, |
  31. * | | | 0x7020,0x7024, |
  32. * | | | 0x7039,0x7045, |
  33. * | | | 0x7073-0x7075, |
  34. * | | | 0x707b,0x708c, |
  35. * | | | 0x70a5,0x70a6, |
  36. * | | | 0x70a8,0x70ab, |
  37. * | | | 0x70ad-0x70ae, |
  38. * | | | 0x70d1-0x70da, |
  39. * | | | 0x7047,0x703b |
  40. * | Task Management | 0x803c | 0x8025-0x8026 |
  41. * | | | 0x800b,0x8039 |
  42. * | AER/EEH | 0x9011 | |
  43. * | Virtual Port | 0xa007 | |
  44. * | ISP82XX Specific | 0xb14c | 0xb002,0xb024 |
  45. * | | | 0xb09e,0xb0ae |
  46. * | | | 0xb0e0-0xb0ef |
  47. * | | | 0xb085,0xb0dc |
  48. * | | | 0xb107,0xb108 |
  49. * | | | 0xb111,0xb11e |
  50. * | | | 0xb12c,0xb12d |
  51. * | | | 0xb13a,0xb142 |
  52. * | | | 0xb13c-0xb140 |
  53. * | MultiQ | 0xc00c | |
  54. * | Misc | 0xd010 | |
  55. * | Target Mode | 0xe070 | |
  56. * | Target Mode Management | 0xf072 | |
  57. * | Target Mode Task Management | 0x1000b | |
  58. * ----------------------------------------------------------------------
  59. */
  60. #include "qla_def.h"
  61. #include <linux/delay.h>
  62. static uint32_t ql_dbg_offset = 0x800;
  63. static inline void
  64. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  65. {
  66. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  67. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  68. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  69. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  70. fw_dump->vendor = htonl(ha->pdev->vendor);
  71. fw_dump->device = htonl(ha->pdev->device);
  72. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  73. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  74. }
  75. static inline void *
  76. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  77. {
  78. struct req_que *req = ha->req_q_map[0];
  79. struct rsp_que *rsp = ha->rsp_q_map[0];
  80. /* Request queue. */
  81. memcpy(ptr, req->ring, req->length *
  82. sizeof(request_t));
  83. /* Response queue. */
  84. ptr += req->length * sizeof(request_t);
  85. memcpy(ptr, rsp->ring, rsp->length *
  86. sizeof(response_t));
  87. return ptr + (rsp->length * sizeof(response_t));
  88. }
  89. static int
  90. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  91. uint32_t ram_dwords, void **nxt)
  92. {
  93. int rval;
  94. uint32_t cnt, stat, timer, dwords, idx;
  95. uint16_t mb0;
  96. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  97. dma_addr_t dump_dma = ha->gid_list_dma;
  98. uint32_t *dump = (uint32_t *)ha->gid_list;
  99. rval = QLA_SUCCESS;
  100. mb0 = 0;
  101. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  102. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  103. dwords = qla2x00_gid_list_size(ha) / 4;
  104. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  105. cnt += dwords, addr += dwords) {
  106. if (cnt + dwords > ram_dwords)
  107. dwords = ram_dwords - cnt;
  108. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  109. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  110. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  111. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  112. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  113. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  114. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  115. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  116. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  117. for (timer = 6000000; timer; timer--) {
  118. /* Check for pending interrupts. */
  119. stat = RD_REG_DWORD(&reg->host_status);
  120. if (stat & HSRX_RISC_INT) {
  121. stat &= 0xff;
  122. if (stat == 0x1 || stat == 0x2 ||
  123. stat == 0x10 || stat == 0x11) {
  124. set_bit(MBX_INTERRUPT,
  125. &ha->mbx_cmd_flags);
  126. mb0 = RD_REG_WORD(&reg->mailbox0);
  127. WRT_REG_DWORD(&reg->hccr,
  128. HCCRX_CLR_RISC_INT);
  129. RD_REG_DWORD(&reg->hccr);
  130. break;
  131. }
  132. /* Clear this intr; it wasn't a mailbox intr */
  133. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  134. RD_REG_DWORD(&reg->hccr);
  135. }
  136. udelay(5);
  137. }
  138. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  139. rval = mb0 & MBS_MASK;
  140. for (idx = 0; idx < dwords; idx++)
  141. ram[cnt + idx] = swab32(dump[idx]);
  142. } else {
  143. rval = QLA_FUNCTION_FAILED;
  144. }
  145. }
  146. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  147. return rval;
  148. }
  149. static int
  150. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  151. uint32_t cram_size, void **nxt)
  152. {
  153. int rval;
  154. /* Code RAM. */
  155. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  156. if (rval != QLA_SUCCESS)
  157. return rval;
  158. /* External Memory. */
  159. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  160. ha->fw_memory_size - 0x100000 + 1, nxt);
  161. }
  162. static uint32_t *
  163. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  164. uint32_t count, uint32_t *buf)
  165. {
  166. uint32_t __iomem *dmp_reg;
  167. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  168. dmp_reg = &reg->iobase_window;
  169. while (count--)
  170. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  171. return buf;
  172. }
  173. static inline int
  174. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  175. {
  176. int rval = QLA_SUCCESS;
  177. uint32_t cnt;
  178. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  179. for (cnt = 30000;
  180. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  181. rval == QLA_SUCCESS; cnt--) {
  182. if (cnt)
  183. udelay(100);
  184. else
  185. rval = QLA_FUNCTION_TIMEOUT;
  186. }
  187. return rval;
  188. }
  189. static int
  190. qla24xx_soft_reset(struct qla_hw_data *ha)
  191. {
  192. int rval = QLA_SUCCESS;
  193. uint32_t cnt;
  194. uint16_t mb0, wd;
  195. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  196. /* Reset RISC. */
  197. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  198. for (cnt = 0; cnt < 30000; cnt++) {
  199. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  200. break;
  201. udelay(10);
  202. }
  203. WRT_REG_DWORD(&reg->ctrl_status,
  204. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  205. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  206. udelay(100);
  207. /* Wait for firmware to complete NVRAM accesses. */
  208. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  209. for (cnt = 10000 ; cnt && mb0; cnt--) {
  210. udelay(5);
  211. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  212. barrier();
  213. }
  214. /* Wait for soft-reset to complete. */
  215. for (cnt = 0; cnt < 30000; cnt++) {
  216. if ((RD_REG_DWORD(&reg->ctrl_status) &
  217. CSRX_ISP_SOFT_RESET) == 0)
  218. break;
  219. udelay(10);
  220. }
  221. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  222. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  223. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  224. rval == QLA_SUCCESS; cnt--) {
  225. if (cnt)
  226. udelay(100);
  227. else
  228. rval = QLA_FUNCTION_TIMEOUT;
  229. }
  230. return rval;
  231. }
  232. static int
  233. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  234. uint32_t ram_words, void **nxt)
  235. {
  236. int rval;
  237. uint32_t cnt, stat, timer, words, idx;
  238. uint16_t mb0;
  239. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  240. dma_addr_t dump_dma = ha->gid_list_dma;
  241. uint16_t *dump = (uint16_t *)ha->gid_list;
  242. rval = QLA_SUCCESS;
  243. mb0 = 0;
  244. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  245. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  246. words = qla2x00_gid_list_size(ha) / 2;
  247. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  248. cnt += words, addr += words) {
  249. if (cnt + words > ram_words)
  250. words = ram_words - cnt;
  251. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  252. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  253. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  254. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  255. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  256. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  257. WRT_MAILBOX_REG(ha, reg, 4, words);
  258. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  259. for (timer = 6000000; timer; timer--) {
  260. /* Check for pending interrupts. */
  261. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  262. if (stat & HSR_RISC_INT) {
  263. stat &= 0xff;
  264. if (stat == 0x1 || stat == 0x2) {
  265. set_bit(MBX_INTERRUPT,
  266. &ha->mbx_cmd_flags);
  267. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  268. /* Release mailbox registers. */
  269. WRT_REG_WORD(&reg->semaphore, 0);
  270. WRT_REG_WORD(&reg->hccr,
  271. HCCR_CLR_RISC_INT);
  272. RD_REG_WORD(&reg->hccr);
  273. break;
  274. } else if (stat == 0x10 || stat == 0x11) {
  275. set_bit(MBX_INTERRUPT,
  276. &ha->mbx_cmd_flags);
  277. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  278. WRT_REG_WORD(&reg->hccr,
  279. HCCR_CLR_RISC_INT);
  280. RD_REG_WORD(&reg->hccr);
  281. break;
  282. }
  283. /* clear this intr; it wasn't a mailbox intr */
  284. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  285. RD_REG_WORD(&reg->hccr);
  286. }
  287. udelay(5);
  288. }
  289. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  290. rval = mb0 & MBS_MASK;
  291. for (idx = 0; idx < words; idx++)
  292. ram[cnt + idx] = swab16(dump[idx]);
  293. } else {
  294. rval = QLA_FUNCTION_FAILED;
  295. }
  296. }
  297. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  298. return rval;
  299. }
  300. static inline void
  301. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  302. uint16_t *buf)
  303. {
  304. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  305. while (count--)
  306. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  307. }
  308. static inline void *
  309. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  310. {
  311. if (!ha->eft)
  312. return ptr;
  313. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  314. return ptr + ntohl(ha->fw_dump->eft_size);
  315. }
  316. static inline void *
  317. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  318. {
  319. uint32_t cnt;
  320. uint32_t *iter_reg;
  321. struct qla2xxx_fce_chain *fcec = ptr;
  322. if (!ha->fce)
  323. return ptr;
  324. *last_chain = &fcec->type;
  325. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  326. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  327. fce_calc_size(ha->fce_bufs));
  328. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  329. fcec->addr_l = htonl(LSD(ha->fce_dma));
  330. fcec->addr_h = htonl(MSD(ha->fce_dma));
  331. iter_reg = fcec->eregs;
  332. for (cnt = 0; cnt < 8; cnt++)
  333. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  334. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  335. return (char *)iter_reg + ntohl(fcec->size);
  336. }
  337. static inline void *
  338. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  339. uint32_t **last_chain)
  340. {
  341. struct qla2xxx_mqueue_chain *q;
  342. struct qla2xxx_mqueue_header *qh;
  343. uint32_t num_queues;
  344. int que;
  345. struct {
  346. int length;
  347. void *ring;
  348. } aq, *aqp;
  349. if (!ha->tgt.atio_ring)
  350. return ptr;
  351. num_queues = 1;
  352. aqp = &aq;
  353. aqp->length = ha->tgt.atio_q_length;
  354. aqp->ring = ha->tgt.atio_ring;
  355. for (que = 0; que < num_queues; que++) {
  356. /* aqp = ha->atio_q_map[que]; */
  357. q = ptr;
  358. *last_chain = &q->type;
  359. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  360. q->chain_size = htonl(
  361. sizeof(struct qla2xxx_mqueue_chain) +
  362. sizeof(struct qla2xxx_mqueue_header) +
  363. (aqp->length * sizeof(request_t)));
  364. ptr += sizeof(struct qla2xxx_mqueue_chain);
  365. /* Add header. */
  366. qh = ptr;
  367. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  368. qh->number = htonl(que);
  369. qh->size = htonl(aqp->length * sizeof(request_t));
  370. ptr += sizeof(struct qla2xxx_mqueue_header);
  371. /* Add data. */
  372. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  373. ptr += aqp->length * sizeof(request_t);
  374. }
  375. return ptr;
  376. }
  377. static inline void *
  378. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  379. {
  380. struct qla2xxx_mqueue_chain *q;
  381. struct qla2xxx_mqueue_header *qh;
  382. struct req_que *req;
  383. struct rsp_que *rsp;
  384. int que;
  385. if (!ha->mqenable)
  386. return ptr;
  387. /* Request queues */
  388. for (que = 1; que < ha->max_req_queues; que++) {
  389. req = ha->req_q_map[que];
  390. if (!req)
  391. break;
  392. /* Add chain. */
  393. q = ptr;
  394. *last_chain = &q->type;
  395. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  396. q->chain_size = htonl(
  397. sizeof(struct qla2xxx_mqueue_chain) +
  398. sizeof(struct qla2xxx_mqueue_header) +
  399. (req->length * sizeof(request_t)));
  400. ptr += sizeof(struct qla2xxx_mqueue_chain);
  401. /* Add header. */
  402. qh = ptr;
  403. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  404. qh->number = htonl(que);
  405. qh->size = htonl(req->length * sizeof(request_t));
  406. ptr += sizeof(struct qla2xxx_mqueue_header);
  407. /* Add data. */
  408. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  409. ptr += req->length * sizeof(request_t);
  410. }
  411. /* Response queues */
  412. for (que = 1; que < ha->max_rsp_queues; que++) {
  413. rsp = ha->rsp_q_map[que];
  414. if (!rsp)
  415. break;
  416. /* Add chain. */
  417. q = ptr;
  418. *last_chain = &q->type;
  419. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  420. q->chain_size = htonl(
  421. sizeof(struct qla2xxx_mqueue_chain) +
  422. sizeof(struct qla2xxx_mqueue_header) +
  423. (rsp->length * sizeof(response_t)));
  424. ptr += sizeof(struct qla2xxx_mqueue_chain);
  425. /* Add header. */
  426. qh = ptr;
  427. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  428. qh->number = htonl(que);
  429. qh->size = htonl(rsp->length * sizeof(response_t));
  430. ptr += sizeof(struct qla2xxx_mqueue_header);
  431. /* Add data. */
  432. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  433. ptr += rsp->length * sizeof(response_t);
  434. }
  435. return ptr;
  436. }
  437. static inline void *
  438. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  439. {
  440. uint32_t cnt, que_idx;
  441. uint8_t que_cnt;
  442. struct qla2xxx_mq_chain *mq = ptr;
  443. struct device_reg_25xxmq __iomem *reg;
  444. if (!ha->mqenable || IS_QLA83XX(ha))
  445. return ptr;
  446. mq = ptr;
  447. *last_chain = &mq->type;
  448. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  449. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  450. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  451. ha->max_req_queues : ha->max_rsp_queues;
  452. mq->count = htonl(que_cnt);
  453. for (cnt = 0; cnt < que_cnt; cnt++) {
  454. reg = (struct device_reg_25xxmq __iomem *)
  455. (ha->mqiobase + cnt * QLA_QUE_PAGE);
  456. que_idx = cnt * 4;
  457. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  458. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  459. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  460. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  461. }
  462. return ptr + sizeof(struct qla2xxx_mq_chain);
  463. }
  464. void
  465. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  466. {
  467. struct qla_hw_data *ha = vha->hw;
  468. if (rval != QLA_SUCCESS) {
  469. ql_log(ql_log_warn, vha, 0xd000,
  470. "Failed to dump firmware (%x).\n", rval);
  471. ha->fw_dumped = 0;
  472. } else {
  473. ql_log(ql_log_info, vha, 0xd001,
  474. "Firmware dump saved to temp buffer (%ld/%p).\n",
  475. vha->host_no, ha->fw_dump);
  476. ha->fw_dumped = 1;
  477. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  478. }
  479. }
  480. /**
  481. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  482. * @ha: HA context
  483. * @hardware_locked: Called with the hardware_lock
  484. */
  485. void
  486. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  487. {
  488. int rval;
  489. uint32_t cnt;
  490. struct qla_hw_data *ha = vha->hw;
  491. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  492. uint16_t __iomem *dmp_reg;
  493. unsigned long flags;
  494. struct qla2300_fw_dump *fw;
  495. void *nxt;
  496. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  497. flags = 0;
  498. if (!hardware_locked)
  499. spin_lock_irqsave(&ha->hardware_lock, flags);
  500. if (!ha->fw_dump) {
  501. ql_log(ql_log_warn, vha, 0xd002,
  502. "No buffer available for dump.\n");
  503. goto qla2300_fw_dump_failed;
  504. }
  505. if (ha->fw_dumped) {
  506. ql_log(ql_log_warn, vha, 0xd003,
  507. "Firmware has been previously dumped (%p) "
  508. "-- ignoring request.\n",
  509. ha->fw_dump);
  510. goto qla2300_fw_dump_failed;
  511. }
  512. fw = &ha->fw_dump->isp.isp23;
  513. qla2xxx_prep_dump(ha, ha->fw_dump);
  514. rval = QLA_SUCCESS;
  515. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  516. /* Pause RISC. */
  517. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  518. if (IS_QLA2300(ha)) {
  519. for (cnt = 30000;
  520. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  521. rval == QLA_SUCCESS; cnt--) {
  522. if (cnt)
  523. udelay(100);
  524. else
  525. rval = QLA_FUNCTION_TIMEOUT;
  526. }
  527. } else {
  528. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  529. udelay(10);
  530. }
  531. if (rval == QLA_SUCCESS) {
  532. dmp_reg = &reg->flash_address;
  533. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  534. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  535. dmp_reg = &reg->u.isp2300.req_q_in;
  536. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  537. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  538. dmp_reg = &reg->u.isp2300.mailbox0;
  539. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  540. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  541. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  542. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  543. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  544. qla2xxx_read_window(reg, 48, fw->dma_reg);
  545. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  546. dmp_reg = &reg->risc_hw;
  547. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  548. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  549. WRT_REG_WORD(&reg->pcr, 0x2000);
  550. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  551. WRT_REG_WORD(&reg->pcr, 0x2200);
  552. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  553. WRT_REG_WORD(&reg->pcr, 0x2400);
  554. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  555. WRT_REG_WORD(&reg->pcr, 0x2600);
  556. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  557. WRT_REG_WORD(&reg->pcr, 0x2800);
  558. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  559. WRT_REG_WORD(&reg->pcr, 0x2A00);
  560. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  561. WRT_REG_WORD(&reg->pcr, 0x2C00);
  562. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  563. WRT_REG_WORD(&reg->pcr, 0x2E00);
  564. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  565. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  566. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  567. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  568. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  569. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  570. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  571. /* Reset RISC. */
  572. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  573. for (cnt = 0; cnt < 30000; cnt++) {
  574. if ((RD_REG_WORD(&reg->ctrl_status) &
  575. CSR_ISP_SOFT_RESET) == 0)
  576. break;
  577. udelay(10);
  578. }
  579. }
  580. if (!IS_QLA2300(ha)) {
  581. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  582. rval == QLA_SUCCESS; cnt--) {
  583. if (cnt)
  584. udelay(100);
  585. else
  586. rval = QLA_FUNCTION_TIMEOUT;
  587. }
  588. }
  589. /* Get RISC SRAM. */
  590. if (rval == QLA_SUCCESS)
  591. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  592. sizeof(fw->risc_ram) / 2, &nxt);
  593. /* Get stack SRAM. */
  594. if (rval == QLA_SUCCESS)
  595. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  596. sizeof(fw->stack_ram) / 2, &nxt);
  597. /* Get data SRAM. */
  598. if (rval == QLA_SUCCESS)
  599. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  600. ha->fw_memory_size - 0x11000 + 1, &nxt);
  601. if (rval == QLA_SUCCESS)
  602. qla2xxx_copy_queues(ha, nxt);
  603. qla2xxx_dump_post_process(base_vha, rval);
  604. qla2300_fw_dump_failed:
  605. if (!hardware_locked)
  606. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  607. }
  608. /**
  609. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  610. * @ha: HA context
  611. * @hardware_locked: Called with the hardware_lock
  612. */
  613. void
  614. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  615. {
  616. int rval;
  617. uint32_t cnt, timer;
  618. uint16_t risc_address;
  619. uint16_t mb0, mb2;
  620. struct qla_hw_data *ha = vha->hw;
  621. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  622. uint16_t __iomem *dmp_reg;
  623. unsigned long flags;
  624. struct qla2100_fw_dump *fw;
  625. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  626. risc_address = 0;
  627. mb0 = mb2 = 0;
  628. flags = 0;
  629. if (!hardware_locked)
  630. spin_lock_irqsave(&ha->hardware_lock, flags);
  631. if (!ha->fw_dump) {
  632. ql_log(ql_log_warn, vha, 0xd004,
  633. "No buffer available for dump.\n");
  634. goto qla2100_fw_dump_failed;
  635. }
  636. if (ha->fw_dumped) {
  637. ql_log(ql_log_warn, vha, 0xd005,
  638. "Firmware has been previously dumped (%p) "
  639. "-- ignoring request.\n",
  640. ha->fw_dump);
  641. goto qla2100_fw_dump_failed;
  642. }
  643. fw = &ha->fw_dump->isp.isp21;
  644. qla2xxx_prep_dump(ha, ha->fw_dump);
  645. rval = QLA_SUCCESS;
  646. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  647. /* Pause RISC. */
  648. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  649. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  650. rval == QLA_SUCCESS; cnt--) {
  651. if (cnt)
  652. udelay(100);
  653. else
  654. rval = QLA_FUNCTION_TIMEOUT;
  655. }
  656. if (rval == QLA_SUCCESS) {
  657. dmp_reg = &reg->flash_address;
  658. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  659. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  660. dmp_reg = &reg->u.isp2100.mailbox0;
  661. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  662. if (cnt == 8)
  663. dmp_reg = &reg->u_end.isp2200.mailbox8;
  664. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  665. }
  666. dmp_reg = &reg->u.isp2100.unused_2[0];
  667. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  668. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  669. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  670. dmp_reg = &reg->risc_hw;
  671. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  672. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  673. WRT_REG_WORD(&reg->pcr, 0x2000);
  674. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  675. WRT_REG_WORD(&reg->pcr, 0x2100);
  676. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  677. WRT_REG_WORD(&reg->pcr, 0x2200);
  678. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  679. WRT_REG_WORD(&reg->pcr, 0x2300);
  680. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  681. WRT_REG_WORD(&reg->pcr, 0x2400);
  682. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  683. WRT_REG_WORD(&reg->pcr, 0x2500);
  684. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  685. WRT_REG_WORD(&reg->pcr, 0x2600);
  686. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  687. WRT_REG_WORD(&reg->pcr, 0x2700);
  688. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  689. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  690. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  691. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  692. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  693. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  694. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  695. /* Reset the ISP. */
  696. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  697. }
  698. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  699. rval == QLA_SUCCESS; cnt--) {
  700. if (cnt)
  701. udelay(100);
  702. else
  703. rval = QLA_FUNCTION_TIMEOUT;
  704. }
  705. /* Pause RISC. */
  706. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  707. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  708. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  709. for (cnt = 30000;
  710. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  711. rval == QLA_SUCCESS; cnt--) {
  712. if (cnt)
  713. udelay(100);
  714. else
  715. rval = QLA_FUNCTION_TIMEOUT;
  716. }
  717. if (rval == QLA_SUCCESS) {
  718. /* Set memory configuration and timing. */
  719. if (IS_QLA2100(ha))
  720. WRT_REG_WORD(&reg->mctr, 0xf1);
  721. else
  722. WRT_REG_WORD(&reg->mctr, 0xf2);
  723. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  724. /* Release RISC. */
  725. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  726. }
  727. }
  728. if (rval == QLA_SUCCESS) {
  729. /* Get RISC SRAM. */
  730. risc_address = 0x1000;
  731. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  732. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  733. }
  734. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  735. cnt++, risc_address++) {
  736. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  737. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  738. for (timer = 6000000; timer != 0; timer--) {
  739. /* Check for pending interrupts. */
  740. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  741. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  742. set_bit(MBX_INTERRUPT,
  743. &ha->mbx_cmd_flags);
  744. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  745. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  746. WRT_REG_WORD(&reg->semaphore, 0);
  747. WRT_REG_WORD(&reg->hccr,
  748. HCCR_CLR_RISC_INT);
  749. RD_REG_WORD(&reg->hccr);
  750. break;
  751. }
  752. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  753. RD_REG_WORD(&reg->hccr);
  754. }
  755. udelay(5);
  756. }
  757. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  758. rval = mb0 & MBS_MASK;
  759. fw->risc_ram[cnt] = htons(mb2);
  760. } else {
  761. rval = QLA_FUNCTION_FAILED;
  762. }
  763. }
  764. if (rval == QLA_SUCCESS)
  765. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  766. qla2xxx_dump_post_process(base_vha, rval);
  767. qla2100_fw_dump_failed:
  768. if (!hardware_locked)
  769. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  770. }
  771. void
  772. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  773. {
  774. int rval;
  775. uint32_t cnt;
  776. uint32_t risc_address;
  777. struct qla_hw_data *ha = vha->hw;
  778. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  779. uint32_t __iomem *dmp_reg;
  780. uint32_t *iter_reg;
  781. uint16_t __iomem *mbx_reg;
  782. unsigned long flags;
  783. struct qla24xx_fw_dump *fw;
  784. uint32_t ext_mem_cnt;
  785. void *nxt;
  786. void *nxt_chain;
  787. uint32_t *last_chain = NULL;
  788. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  789. if (IS_P3P_TYPE(ha))
  790. return;
  791. risc_address = ext_mem_cnt = 0;
  792. flags = 0;
  793. if (!hardware_locked)
  794. spin_lock_irqsave(&ha->hardware_lock, flags);
  795. if (!ha->fw_dump) {
  796. ql_log(ql_log_warn, vha, 0xd006,
  797. "No buffer available for dump.\n");
  798. goto qla24xx_fw_dump_failed;
  799. }
  800. if (ha->fw_dumped) {
  801. ql_log(ql_log_warn, vha, 0xd007,
  802. "Firmware has been previously dumped (%p) "
  803. "-- ignoring request.\n",
  804. ha->fw_dump);
  805. goto qla24xx_fw_dump_failed;
  806. }
  807. fw = &ha->fw_dump->isp.isp24;
  808. qla2xxx_prep_dump(ha, ha->fw_dump);
  809. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  810. /* Pause RISC. */
  811. rval = qla24xx_pause_risc(reg);
  812. if (rval != QLA_SUCCESS)
  813. goto qla24xx_fw_dump_failed_0;
  814. /* Host interface registers. */
  815. dmp_reg = &reg->flash_addr;
  816. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  817. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  818. /* Disable interrupts. */
  819. WRT_REG_DWORD(&reg->ictrl, 0);
  820. RD_REG_DWORD(&reg->ictrl);
  821. /* Shadow registers. */
  822. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  823. RD_REG_DWORD(&reg->iobase_addr);
  824. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  825. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  826. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  827. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  828. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  829. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  830. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  831. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  832. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  833. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  834. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  835. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  836. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  837. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  838. /* Mailbox registers. */
  839. mbx_reg = &reg->mailbox0;
  840. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  841. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  842. /* Transfer sequence registers. */
  843. iter_reg = fw->xseq_gp_reg;
  844. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  845. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  846. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  847. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  848. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  849. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  850. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  851. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  852. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  853. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  854. /* Receive sequence registers. */
  855. iter_reg = fw->rseq_gp_reg;
  856. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  857. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  858. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  859. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  860. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  861. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  862. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  863. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  864. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  865. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  866. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  867. /* Command DMA registers. */
  868. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  869. /* Queues. */
  870. iter_reg = fw->req0_dma_reg;
  871. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  872. dmp_reg = &reg->iobase_q;
  873. for (cnt = 0; cnt < 7; cnt++)
  874. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  875. iter_reg = fw->resp0_dma_reg;
  876. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  877. dmp_reg = &reg->iobase_q;
  878. for (cnt = 0; cnt < 7; cnt++)
  879. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  880. iter_reg = fw->req1_dma_reg;
  881. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  882. dmp_reg = &reg->iobase_q;
  883. for (cnt = 0; cnt < 7; cnt++)
  884. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  885. /* Transmit DMA registers. */
  886. iter_reg = fw->xmt0_dma_reg;
  887. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  888. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  889. iter_reg = fw->xmt1_dma_reg;
  890. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  891. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  892. iter_reg = fw->xmt2_dma_reg;
  893. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  894. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  895. iter_reg = fw->xmt3_dma_reg;
  896. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  897. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  898. iter_reg = fw->xmt4_dma_reg;
  899. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  900. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  901. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  902. /* Receive DMA registers. */
  903. iter_reg = fw->rcvt0_data_dma_reg;
  904. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  905. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  906. iter_reg = fw->rcvt1_data_dma_reg;
  907. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  908. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  909. /* RISC registers. */
  910. iter_reg = fw->risc_gp_reg;
  911. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  912. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  913. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  914. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  915. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  916. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  917. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  918. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  919. /* Local memory controller registers. */
  920. iter_reg = fw->lmc_reg;
  921. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  922. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  923. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  924. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  925. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  926. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  927. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  928. /* Fibre Protocol Module registers. */
  929. iter_reg = fw->fpm_hdw_reg;
  930. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  931. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  932. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  933. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  934. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  935. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  938. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  939. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  940. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  941. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  942. /* Frame Buffer registers. */
  943. iter_reg = fw->fb_hdw_reg;
  944. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  945. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  946. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  947. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  948. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  949. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  950. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  951. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  952. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  953. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  954. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  955. rval = qla24xx_soft_reset(ha);
  956. if (rval != QLA_SUCCESS)
  957. goto qla24xx_fw_dump_failed_0;
  958. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  959. &nxt);
  960. if (rval != QLA_SUCCESS)
  961. goto qla24xx_fw_dump_failed_0;
  962. nxt = qla2xxx_copy_queues(ha, nxt);
  963. qla24xx_copy_eft(ha, nxt);
  964. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  965. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  966. if (last_chain) {
  967. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  968. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  969. }
  970. /* Adjust valid length. */
  971. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  972. qla24xx_fw_dump_failed_0:
  973. qla2xxx_dump_post_process(base_vha, rval);
  974. qla24xx_fw_dump_failed:
  975. if (!hardware_locked)
  976. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  977. }
  978. void
  979. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  980. {
  981. int rval;
  982. uint32_t cnt;
  983. uint32_t risc_address;
  984. struct qla_hw_data *ha = vha->hw;
  985. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  986. uint32_t __iomem *dmp_reg;
  987. uint32_t *iter_reg;
  988. uint16_t __iomem *mbx_reg;
  989. unsigned long flags;
  990. struct qla25xx_fw_dump *fw;
  991. uint32_t ext_mem_cnt;
  992. void *nxt, *nxt_chain;
  993. uint32_t *last_chain = NULL;
  994. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  995. risc_address = ext_mem_cnt = 0;
  996. flags = 0;
  997. if (!hardware_locked)
  998. spin_lock_irqsave(&ha->hardware_lock, flags);
  999. if (!ha->fw_dump) {
  1000. ql_log(ql_log_warn, vha, 0xd008,
  1001. "No buffer available for dump.\n");
  1002. goto qla25xx_fw_dump_failed;
  1003. }
  1004. if (ha->fw_dumped) {
  1005. ql_log(ql_log_warn, vha, 0xd009,
  1006. "Firmware has been previously dumped (%p) "
  1007. "-- ignoring request.\n",
  1008. ha->fw_dump);
  1009. goto qla25xx_fw_dump_failed;
  1010. }
  1011. fw = &ha->fw_dump->isp.isp25;
  1012. qla2xxx_prep_dump(ha, ha->fw_dump);
  1013. ha->fw_dump->version = __constant_htonl(2);
  1014. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1015. /* Pause RISC. */
  1016. rval = qla24xx_pause_risc(reg);
  1017. if (rval != QLA_SUCCESS)
  1018. goto qla25xx_fw_dump_failed_0;
  1019. /* Host/Risc registers. */
  1020. iter_reg = fw->host_risc_reg;
  1021. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1022. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1023. /* PCIe registers. */
  1024. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1025. RD_REG_DWORD(&reg->iobase_addr);
  1026. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1027. dmp_reg = &reg->iobase_c4;
  1028. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1029. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1030. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1031. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1032. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1033. RD_REG_DWORD(&reg->iobase_window);
  1034. /* Host interface registers. */
  1035. dmp_reg = &reg->flash_addr;
  1036. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1037. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1038. /* Disable interrupts. */
  1039. WRT_REG_DWORD(&reg->ictrl, 0);
  1040. RD_REG_DWORD(&reg->ictrl);
  1041. /* Shadow registers. */
  1042. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1043. RD_REG_DWORD(&reg->iobase_addr);
  1044. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1045. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1046. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1047. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1048. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1049. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1050. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1051. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1052. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1053. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1054. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1055. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1056. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1057. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1058. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1059. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1060. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1061. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1062. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1063. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1064. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1065. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1066. /* RISC I/O register. */
  1067. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1068. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1069. /* Mailbox registers. */
  1070. mbx_reg = &reg->mailbox0;
  1071. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1072. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1073. /* Transfer sequence registers. */
  1074. iter_reg = fw->xseq_gp_reg;
  1075. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1076. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1077. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1078. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1079. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1080. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1081. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1082. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1083. iter_reg = fw->xseq_0_reg;
  1084. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1085. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1086. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1087. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1088. /* Receive sequence registers. */
  1089. iter_reg = fw->rseq_gp_reg;
  1090. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1091. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1092. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1093. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1094. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1095. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1096. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1097. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1098. iter_reg = fw->rseq_0_reg;
  1099. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1100. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1101. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1102. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1103. /* Auxiliary sequence registers. */
  1104. iter_reg = fw->aseq_gp_reg;
  1105. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1106. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1107. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1108. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1109. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1110. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1111. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1112. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1113. iter_reg = fw->aseq_0_reg;
  1114. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1115. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1116. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1117. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1118. /* Command DMA registers. */
  1119. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1120. /* Queues. */
  1121. iter_reg = fw->req0_dma_reg;
  1122. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1123. dmp_reg = &reg->iobase_q;
  1124. for (cnt = 0; cnt < 7; cnt++)
  1125. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1126. iter_reg = fw->resp0_dma_reg;
  1127. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1128. dmp_reg = &reg->iobase_q;
  1129. for (cnt = 0; cnt < 7; cnt++)
  1130. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1131. iter_reg = fw->req1_dma_reg;
  1132. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1133. dmp_reg = &reg->iobase_q;
  1134. for (cnt = 0; cnt < 7; cnt++)
  1135. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1136. /* Transmit DMA registers. */
  1137. iter_reg = fw->xmt0_dma_reg;
  1138. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1139. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1140. iter_reg = fw->xmt1_dma_reg;
  1141. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1142. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1143. iter_reg = fw->xmt2_dma_reg;
  1144. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1145. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1146. iter_reg = fw->xmt3_dma_reg;
  1147. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1148. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1149. iter_reg = fw->xmt4_dma_reg;
  1150. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1151. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1152. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1153. /* Receive DMA registers. */
  1154. iter_reg = fw->rcvt0_data_dma_reg;
  1155. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1156. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1157. iter_reg = fw->rcvt1_data_dma_reg;
  1158. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1159. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1160. /* RISC registers. */
  1161. iter_reg = fw->risc_gp_reg;
  1162. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1163. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1164. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1165. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1166. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1167. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1168. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1169. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1170. /* Local memory controller registers. */
  1171. iter_reg = fw->lmc_reg;
  1172. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1173. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1174. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1175. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1176. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1177. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1178. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1179. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1180. /* Fibre Protocol Module registers. */
  1181. iter_reg = fw->fpm_hdw_reg;
  1182. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1183. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1184. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1185. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1186. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1187. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1188. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1190. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1191. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1192. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1193. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1194. /* Frame Buffer registers. */
  1195. iter_reg = fw->fb_hdw_reg;
  1196. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1197. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1198. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1199. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1200. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1201. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1202. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1203. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1204. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1205. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1206. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1207. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1208. /* Multi queue registers */
  1209. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1210. &last_chain);
  1211. rval = qla24xx_soft_reset(ha);
  1212. if (rval != QLA_SUCCESS)
  1213. goto qla25xx_fw_dump_failed_0;
  1214. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1215. &nxt);
  1216. if (rval != QLA_SUCCESS)
  1217. goto qla25xx_fw_dump_failed_0;
  1218. nxt = qla2xxx_copy_queues(ha, nxt);
  1219. qla24xx_copy_eft(ha, nxt);
  1220. /* Chain entries -- started with MQ. */
  1221. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1222. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1223. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1224. if (last_chain) {
  1225. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1226. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1227. }
  1228. /* Adjust valid length. */
  1229. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1230. qla25xx_fw_dump_failed_0:
  1231. qla2xxx_dump_post_process(base_vha, rval);
  1232. qla25xx_fw_dump_failed:
  1233. if (!hardware_locked)
  1234. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1235. }
  1236. void
  1237. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1238. {
  1239. int rval;
  1240. uint32_t cnt;
  1241. uint32_t risc_address;
  1242. struct qla_hw_data *ha = vha->hw;
  1243. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1244. uint32_t __iomem *dmp_reg;
  1245. uint32_t *iter_reg;
  1246. uint16_t __iomem *mbx_reg;
  1247. unsigned long flags;
  1248. struct qla81xx_fw_dump *fw;
  1249. uint32_t ext_mem_cnt;
  1250. void *nxt, *nxt_chain;
  1251. uint32_t *last_chain = NULL;
  1252. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1253. risc_address = ext_mem_cnt = 0;
  1254. flags = 0;
  1255. if (!hardware_locked)
  1256. spin_lock_irqsave(&ha->hardware_lock, flags);
  1257. if (!ha->fw_dump) {
  1258. ql_log(ql_log_warn, vha, 0xd00a,
  1259. "No buffer available for dump.\n");
  1260. goto qla81xx_fw_dump_failed;
  1261. }
  1262. if (ha->fw_dumped) {
  1263. ql_log(ql_log_warn, vha, 0xd00b,
  1264. "Firmware has been previously dumped (%p) "
  1265. "-- ignoring request.\n",
  1266. ha->fw_dump);
  1267. goto qla81xx_fw_dump_failed;
  1268. }
  1269. fw = &ha->fw_dump->isp.isp81;
  1270. qla2xxx_prep_dump(ha, ha->fw_dump);
  1271. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1272. /* Pause RISC. */
  1273. rval = qla24xx_pause_risc(reg);
  1274. if (rval != QLA_SUCCESS)
  1275. goto qla81xx_fw_dump_failed_0;
  1276. /* Host/Risc registers. */
  1277. iter_reg = fw->host_risc_reg;
  1278. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1279. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1280. /* PCIe registers. */
  1281. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1282. RD_REG_DWORD(&reg->iobase_addr);
  1283. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1284. dmp_reg = &reg->iobase_c4;
  1285. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1286. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1287. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1288. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1289. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1290. RD_REG_DWORD(&reg->iobase_window);
  1291. /* Host interface registers. */
  1292. dmp_reg = &reg->flash_addr;
  1293. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1294. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1295. /* Disable interrupts. */
  1296. WRT_REG_DWORD(&reg->ictrl, 0);
  1297. RD_REG_DWORD(&reg->ictrl);
  1298. /* Shadow registers. */
  1299. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1300. RD_REG_DWORD(&reg->iobase_addr);
  1301. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1302. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1303. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1304. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1305. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1306. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1307. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1308. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1309. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1310. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1311. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1312. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1313. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1314. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1315. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1316. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1317. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1318. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1319. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1320. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1321. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1322. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1323. /* RISC I/O register. */
  1324. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1325. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1326. /* Mailbox registers. */
  1327. mbx_reg = &reg->mailbox0;
  1328. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1329. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1330. /* Transfer sequence registers. */
  1331. iter_reg = fw->xseq_gp_reg;
  1332. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1333. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1334. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1335. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1336. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1337. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1338. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1339. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1340. iter_reg = fw->xseq_0_reg;
  1341. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1342. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1343. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1344. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1345. /* Receive sequence registers. */
  1346. iter_reg = fw->rseq_gp_reg;
  1347. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1348. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1349. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1350. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1351. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1352. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1353. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1354. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1355. iter_reg = fw->rseq_0_reg;
  1356. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1357. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1358. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1359. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1360. /* Auxiliary sequence registers. */
  1361. iter_reg = fw->aseq_gp_reg;
  1362. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1363. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1364. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1365. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1366. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1367. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1368. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1369. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1370. iter_reg = fw->aseq_0_reg;
  1371. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1372. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1373. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1374. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1375. /* Command DMA registers. */
  1376. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1377. /* Queues. */
  1378. iter_reg = fw->req0_dma_reg;
  1379. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1380. dmp_reg = &reg->iobase_q;
  1381. for (cnt = 0; cnt < 7; cnt++)
  1382. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1383. iter_reg = fw->resp0_dma_reg;
  1384. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1385. dmp_reg = &reg->iobase_q;
  1386. for (cnt = 0; cnt < 7; cnt++)
  1387. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1388. iter_reg = fw->req1_dma_reg;
  1389. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1390. dmp_reg = &reg->iobase_q;
  1391. for (cnt = 0; cnt < 7; cnt++)
  1392. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1393. /* Transmit DMA registers. */
  1394. iter_reg = fw->xmt0_dma_reg;
  1395. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1396. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1397. iter_reg = fw->xmt1_dma_reg;
  1398. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1399. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1400. iter_reg = fw->xmt2_dma_reg;
  1401. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1402. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1403. iter_reg = fw->xmt3_dma_reg;
  1404. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1405. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1406. iter_reg = fw->xmt4_dma_reg;
  1407. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1408. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1409. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1410. /* Receive DMA registers. */
  1411. iter_reg = fw->rcvt0_data_dma_reg;
  1412. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1413. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1414. iter_reg = fw->rcvt1_data_dma_reg;
  1415. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1416. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1417. /* RISC registers. */
  1418. iter_reg = fw->risc_gp_reg;
  1419. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1420. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1421. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1422. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1423. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1424. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1425. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1426. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1427. /* Local memory controller registers. */
  1428. iter_reg = fw->lmc_reg;
  1429. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1430. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1431. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1432. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1433. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1434. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1435. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1436. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1437. /* Fibre Protocol Module registers. */
  1438. iter_reg = fw->fpm_hdw_reg;
  1439. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1440. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1441. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1442. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1443. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1444. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1445. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1446. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1447. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1448. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1449. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1450. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1451. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1452. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1453. /* Frame Buffer registers. */
  1454. iter_reg = fw->fb_hdw_reg;
  1455. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1456. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1457. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1458. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1459. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1460. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1461. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1462. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1463. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1464. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1465. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1466. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1467. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1468. /* Multi queue registers */
  1469. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1470. &last_chain);
  1471. rval = qla24xx_soft_reset(ha);
  1472. if (rval != QLA_SUCCESS)
  1473. goto qla81xx_fw_dump_failed_0;
  1474. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1475. &nxt);
  1476. if (rval != QLA_SUCCESS)
  1477. goto qla81xx_fw_dump_failed_0;
  1478. nxt = qla2xxx_copy_queues(ha, nxt);
  1479. qla24xx_copy_eft(ha, nxt);
  1480. /* Chain entries -- started with MQ. */
  1481. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1482. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1483. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1484. if (last_chain) {
  1485. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1486. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1487. }
  1488. /* Adjust valid length. */
  1489. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1490. qla81xx_fw_dump_failed_0:
  1491. qla2xxx_dump_post_process(base_vha, rval);
  1492. qla81xx_fw_dump_failed:
  1493. if (!hardware_locked)
  1494. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1495. }
  1496. void
  1497. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1498. {
  1499. int rval;
  1500. uint32_t cnt, reg_data;
  1501. uint32_t risc_address;
  1502. struct qla_hw_data *ha = vha->hw;
  1503. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1504. uint32_t __iomem *dmp_reg;
  1505. uint32_t *iter_reg;
  1506. uint16_t __iomem *mbx_reg;
  1507. unsigned long flags;
  1508. struct qla83xx_fw_dump *fw;
  1509. uint32_t ext_mem_cnt;
  1510. void *nxt, *nxt_chain;
  1511. uint32_t *last_chain = NULL;
  1512. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1513. risc_address = ext_mem_cnt = 0;
  1514. flags = 0;
  1515. if (!hardware_locked)
  1516. spin_lock_irqsave(&ha->hardware_lock, flags);
  1517. if (!ha->fw_dump) {
  1518. ql_log(ql_log_warn, vha, 0xd00c,
  1519. "No buffer available for dump!!!\n");
  1520. goto qla83xx_fw_dump_failed;
  1521. }
  1522. if (ha->fw_dumped) {
  1523. ql_log(ql_log_warn, vha, 0xd00d,
  1524. "Firmware has been previously dumped (%p) -- ignoring "
  1525. "request...\n", ha->fw_dump);
  1526. goto qla83xx_fw_dump_failed;
  1527. }
  1528. fw = &ha->fw_dump->isp.isp83;
  1529. qla2xxx_prep_dump(ha, ha->fw_dump);
  1530. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1531. /* Pause RISC. */
  1532. rval = qla24xx_pause_risc(reg);
  1533. if (rval != QLA_SUCCESS)
  1534. goto qla83xx_fw_dump_failed_0;
  1535. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1536. dmp_reg = &reg->iobase_window;
  1537. reg_data = RD_REG_DWORD(dmp_reg);
  1538. WRT_REG_DWORD(dmp_reg, 0);
  1539. dmp_reg = &reg->unused_4_1[0];
  1540. reg_data = RD_REG_DWORD(dmp_reg);
  1541. WRT_REG_DWORD(dmp_reg, 0);
  1542. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1543. dmp_reg = &reg->unused_4_1[2];
  1544. reg_data = RD_REG_DWORD(dmp_reg);
  1545. WRT_REG_DWORD(dmp_reg, 0);
  1546. /* select PCR and disable ecc checking and correction */
  1547. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1548. RD_REG_DWORD(&reg->iobase_addr);
  1549. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1550. /* Host/Risc registers. */
  1551. iter_reg = fw->host_risc_reg;
  1552. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1553. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1554. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1555. /* PCIe registers. */
  1556. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1557. RD_REG_DWORD(&reg->iobase_addr);
  1558. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1559. dmp_reg = &reg->iobase_c4;
  1560. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1561. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1562. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1563. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1564. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1565. RD_REG_DWORD(&reg->iobase_window);
  1566. /* Host interface registers. */
  1567. dmp_reg = &reg->flash_addr;
  1568. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1569. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1570. /* Disable interrupts. */
  1571. WRT_REG_DWORD(&reg->ictrl, 0);
  1572. RD_REG_DWORD(&reg->ictrl);
  1573. /* Shadow registers. */
  1574. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1575. RD_REG_DWORD(&reg->iobase_addr);
  1576. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1577. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1578. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1579. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1580. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1581. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1582. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1583. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1584. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1585. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1586. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1587. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1588. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1589. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1590. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1591. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1592. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1593. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1594. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1595. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1596. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1597. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1598. /* RISC I/O register. */
  1599. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1600. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1601. /* Mailbox registers. */
  1602. mbx_reg = &reg->mailbox0;
  1603. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1604. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1605. /* Transfer sequence registers. */
  1606. iter_reg = fw->xseq_gp_reg;
  1607. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1608. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1609. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1610. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1611. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1612. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1613. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1614. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1615. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1616. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1617. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1618. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1619. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1620. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1621. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1622. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1623. iter_reg = fw->xseq_0_reg;
  1624. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1625. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1626. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1627. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1628. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1629. /* Receive sequence registers. */
  1630. iter_reg = fw->rseq_gp_reg;
  1631. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1632. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1633. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1634. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1635. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1636. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1637. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1638. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1639. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1640. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1641. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1642. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1643. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1644. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1645. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1646. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1647. iter_reg = fw->rseq_0_reg;
  1648. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1649. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1650. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1651. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1652. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1653. /* Auxiliary sequence registers. */
  1654. iter_reg = fw->aseq_gp_reg;
  1655. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1656. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1657. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1658. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1659. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1660. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1661. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1662. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1663. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1664. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1665. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1666. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1667. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1668. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1669. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1670. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1671. iter_reg = fw->aseq_0_reg;
  1672. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1673. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1674. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1675. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1676. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1677. /* Command DMA registers. */
  1678. iter_reg = fw->cmd_dma_reg;
  1679. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1680. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1681. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1682. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1683. /* Queues. */
  1684. iter_reg = fw->req0_dma_reg;
  1685. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1686. dmp_reg = &reg->iobase_q;
  1687. for (cnt = 0; cnt < 7; cnt++)
  1688. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1689. iter_reg = fw->resp0_dma_reg;
  1690. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1691. dmp_reg = &reg->iobase_q;
  1692. for (cnt = 0; cnt < 7; cnt++)
  1693. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1694. iter_reg = fw->req1_dma_reg;
  1695. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1696. dmp_reg = &reg->iobase_q;
  1697. for (cnt = 0; cnt < 7; cnt++)
  1698. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1699. /* Transmit DMA registers. */
  1700. iter_reg = fw->xmt0_dma_reg;
  1701. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1702. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1703. iter_reg = fw->xmt1_dma_reg;
  1704. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1705. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1706. iter_reg = fw->xmt2_dma_reg;
  1707. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1708. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1709. iter_reg = fw->xmt3_dma_reg;
  1710. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1711. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1712. iter_reg = fw->xmt4_dma_reg;
  1713. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1714. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1715. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1716. /* Receive DMA registers. */
  1717. iter_reg = fw->rcvt0_data_dma_reg;
  1718. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1719. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1720. iter_reg = fw->rcvt1_data_dma_reg;
  1721. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1722. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1723. /* RISC registers. */
  1724. iter_reg = fw->risc_gp_reg;
  1725. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1726. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1727. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1728. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1729. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1730. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1731. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1732. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1733. /* Local memory controller registers. */
  1734. iter_reg = fw->lmc_reg;
  1735. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1739. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1741. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1742. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1743. /* Fibre Protocol Module registers. */
  1744. iter_reg = fw->fpm_hdw_reg;
  1745. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1746. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1747. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1748. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1749. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1750. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1752. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1753. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1754. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1760. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1761. /* RQ0 Array registers. */
  1762. iter_reg = fw->rq0_array_reg;
  1763. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1764. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1765. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1766. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1767. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1768. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1769. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1770. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1771. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1778. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1779. /* RQ1 Array registers. */
  1780. iter_reg = fw->rq1_array_reg;
  1781. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1782. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1783. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1784. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1785. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1786. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1787. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1788. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1789. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1796. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1797. /* RP0 Array registers. */
  1798. iter_reg = fw->rp0_array_reg;
  1799. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1800. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1801. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1802. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1803. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1804. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1805. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1806. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1807. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1808. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1809. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1810. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1811. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1812. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1813. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1814. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1815. /* RP1 Array registers. */
  1816. iter_reg = fw->rp1_array_reg;
  1817. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1818. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1819. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1820. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1821. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1822. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1823. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1824. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1825. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1826. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1827. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1828. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1829. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1830. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1831. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1832. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1833. iter_reg = fw->at0_array_reg;
  1834. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1835. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1836. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1837. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1838. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1839. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1840. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1841. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1842. /* I/O Queue Control registers. */
  1843. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1844. /* Frame Buffer registers. */
  1845. iter_reg = fw->fb_hdw_reg;
  1846. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1847. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1848. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1849. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1850. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1851. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1852. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1853. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1854. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1855. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1856. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1857. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1858. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1859. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1860. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1861. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1862. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1863. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1864. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1865. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1866. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1867. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1868. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1869. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1870. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1871. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1872. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1873. /* Multi queue registers */
  1874. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1875. &last_chain);
  1876. rval = qla24xx_soft_reset(ha);
  1877. if (rval != QLA_SUCCESS) {
  1878. ql_log(ql_log_warn, vha, 0xd00e,
  1879. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1880. rval = QLA_SUCCESS;
  1881. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1882. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1883. RD_REG_DWORD(&reg->hccr);
  1884. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1885. RD_REG_DWORD(&reg->hccr);
  1886. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1887. RD_REG_DWORD(&reg->hccr);
  1888. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1889. udelay(5);
  1890. if (!cnt) {
  1891. nxt = fw->code_ram;
  1892. nxt += sizeof(fw->code_ram);
  1893. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1894. goto copy_queue;
  1895. } else
  1896. ql_log(ql_log_warn, vha, 0xd010,
  1897. "bigger hammer success?\n");
  1898. }
  1899. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1900. &nxt);
  1901. if (rval != QLA_SUCCESS)
  1902. goto qla83xx_fw_dump_failed_0;
  1903. copy_queue:
  1904. nxt = qla2xxx_copy_queues(ha, nxt);
  1905. qla24xx_copy_eft(ha, nxt);
  1906. /* Chain entries -- started with MQ. */
  1907. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1908. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1909. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1910. if (last_chain) {
  1911. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1912. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1913. }
  1914. /* Adjust valid length. */
  1915. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1916. qla83xx_fw_dump_failed_0:
  1917. qla2xxx_dump_post_process(base_vha, rval);
  1918. qla83xx_fw_dump_failed:
  1919. if (!hardware_locked)
  1920. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1921. }
  1922. /****************************************************************************/
  1923. /* Driver Debug Functions. */
  1924. /****************************************************************************/
  1925. static inline int
  1926. ql_mask_match(uint32_t level)
  1927. {
  1928. if (ql2xextended_error_logging == 1)
  1929. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1930. return (level & ql2xextended_error_logging) == level;
  1931. }
  1932. /*
  1933. * This function is for formatting and logging debug information.
  1934. * It is to be used when vha is available. It formats the message
  1935. * and logs it to the messages file.
  1936. * parameters:
  1937. * level: The level of the debug messages to be printed.
  1938. * If ql2xextended_error_logging value is correctly set,
  1939. * this message will appear in the messages file.
  1940. * vha: Pointer to the scsi_qla_host_t.
  1941. * id: This is a unique identifier for the level. It identifies the
  1942. * part of the code from where the message originated.
  1943. * msg: The message to be displayed.
  1944. */
  1945. void
  1946. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1947. {
  1948. va_list va;
  1949. struct va_format vaf;
  1950. if (!ql_mask_match(level))
  1951. return;
  1952. va_start(va, fmt);
  1953. vaf.fmt = fmt;
  1954. vaf.va = &va;
  1955. if (vha != NULL) {
  1956. const struct pci_dev *pdev = vha->hw->pdev;
  1957. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1958. pr_warn("%s [%s]-%04x:%ld: %pV",
  1959. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1960. vha->host_no, &vaf);
  1961. } else {
  1962. pr_warn("%s [%s]-%04x: : %pV",
  1963. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1964. }
  1965. va_end(va);
  1966. }
  1967. /*
  1968. * This function is for formatting and logging debug information.
  1969. * It is to be used when vha is not available and pci is available,
  1970. * i.e., before host allocation. It formats the message and logs it
  1971. * to the messages file.
  1972. * parameters:
  1973. * level: The level of the debug messages to be printed.
  1974. * If ql2xextended_error_logging value is correctly set,
  1975. * this message will appear in the messages file.
  1976. * pdev: Pointer to the struct pci_dev.
  1977. * id: This is a unique id for the level. It identifies the part
  1978. * of the code from where the message originated.
  1979. * msg: The message to be displayed.
  1980. */
  1981. void
  1982. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1983. const char *fmt, ...)
  1984. {
  1985. va_list va;
  1986. struct va_format vaf;
  1987. if (pdev == NULL)
  1988. return;
  1989. if (!ql_mask_match(level))
  1990. return;
  1991. va_start(va, fmt);
  1992. vaf.fmt = fmt;
  1993. vaf.va = &va;
  1994. /* <module-name> <dev-name>:<msg-id> Message */
  1995. pr_warn("%s [%s]-%04x: : %pV",
  1996. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1997. va_end(va);
  1998. }
  1999. /*
  2000. * This function is for formatting and logging log messages.
  2001. * It is to be used when vha is available. It formats the message
  2002. * and logs it to the messages file. All the messages will be logged
  2003. * irrespective of value of ql2xextended_error_logging.
  2004. * parameters:
  2005. * level: The level of the log messages to be printed in the
  2006. * messages file.
  2007. * vha: Pointer to the scsi_qla_host_t
  2008. * id: This is a unique id for the level. It identifies the
  2009. * part of the code from where the message originated.
  2010. * msg: The message to be displayed.
  2011. */
  2012. void
  2013. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  2014. {
  2015. va_list va;
  2016. struct va_format vaf;
  2017. char pbuf[128];
  2018. if (level > ql_errlev)
  2019. return;
  2020. if (vha != NULL) {
  2021. const struct pci_dev *pdev = vha->hw->pdev;
  2022. /* <module-name> <msg-id>:<host> Message */
  2023. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2024. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2025. } else {
  2026. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2027. QL_MSGHDR, "0000:00:00.0", id);
  2028. }
  2029. pbuf[sizeof(pbuf) - 1] = 0;
  2030. va_start(va, fmt);
  2031. vaf.fmt = fmt;
  2032. vaf.va = &va;
  2033. switch (level) {
  2034. case ql_log_fatal: /* FATAL LOG */
  2035. pr_crit("%s%pV", pbuf, &vaf);
  2036. break;
  2037. case ql_log_warn:
  2038. pr_err("%s%pV", pbuf, &vaf);
  2039. break;
  2040. case ql_log_info:
  2041. pr_warn("%s%pV", pbuf, &vaf);
  2042. break;
  2043. default:
  2044. pr_info("%s%pV", pbuf, &vaf);
  2045. break;
  2046. }
  2047. va_end(va);
  2048. }
  2049. /*
  2050. * This function is for formatting and logging log messages.
  2051. * It is to be used when vha is not available and pci is available,
  2052. * i.e., before host allocation. It formats the message and logs
  2053. * it to the messages file. All the messages are logged irrespective
  2054. * of the value of ql2xextended_error_logging.
  2055. * parameters:
  2056. * level: The level of the log messages to be printed in the
  2057. * messages file.
  2058. * pdev: Pointer to the struct pci_dev.
  2059. * id: This is a unique id for the level. It identifies the
  2060. * part of the code from where the message originated.
  2061. * msg: The message to be displayed.
  2062. */
  2063. void
  2064. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2065. const char *fmt, ...)
  2066. {
  2067. va_list va;
  2068. struct va_format vaf;
  2069. char pbuf[128];
  2070. if (pdev == NULL)
  2071. return;
  2072. if (level > ql_errlev)
  2073. return;
  2074. /* <module-name> <dev-name>:<msg-id> Message */
  2075. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2076. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2077. pbuf[sizeof(pbuf) - 1] = 0;
  2078. va_start(va, fmt);
  2079. vaf.fmt = fmt;
  2080. vaf.va = &va;
  2081. switch (level) {
  2082. case ql_log_fatal: /* FATAL LOG */
  2083. pr_crit("%s%pV", pbuf, &vaf);
  2084. break;
  2085. case ql_log_warn:
  2086. pr_err("%s%pV", pbuf, &vaf);
  2087. break;
  2088. case ql_log_info:
  2089. pr_warn("%s%pV", pbuf, &vaf);
  2090. break;
  2091. default:
  2092. pr_info("%s%pV", pbuf, &vaf);
  2093. break;
  2094. }
  2095. va_end(va);
  2096. }
  2097. void
  2098. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2099. {
  2100. int i;
  2101. struct qla_hw_data *ha = vha->hw;
  2102. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2103. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2104. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2105. uint16_t __iomem *mbx_reg;
  2106. if (!ql_mask_match(level))
  2107. return;
  2108. if (IS_P3P_TYPE(ha))
  2109. mbx_reg = &reg82->mailbox_in[0];
  2110. else if (IS_FWI2_CAPABLE(ha))
  2111. mbx_reg = &reg24->mailbox0;
  2112. else
  2113. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2114. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2115. for (i = 0; i < 6; i++)
  2116. ql_dbg(level, vha, id,
  2117. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2118. }
  2119. void
  2120. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2121. uint8_t *b, uint32_t size)
  2122. {
  2123. uint32_t cnt;
  2124. uint8_t c;
  2125. if (!ql_mask_match(level))
  2126. return;
  2127. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2128. "9 Ah Bh Ch Dh Eh Fh\n");
  2129. ql_dbg(level, vha, id, "----------------------------------"
  2130. "----------------------------\n");
  2131. ql_dbg(level, vha, id, " ");
  2132. for (cnt = 0; cnt < size;) {
  2133. c = *b++;
  2134. printk("%02x", (uint32_t) c);
  2135. cnt++;
  2136. if (!(cnt % 16))
  2137. printk("\n");
  2138. else
  2139. printk(" ");
  2140. }
  2141. if (cnt % 16)
  2142. ql_dbg(level, vha, id, "\n");
  2143. }