w83795.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177
  1. /*
  2. * w83795.c - Linux kernel driver for hardware monitoring
  3. * Copyright (C) 2008 Nuvoton Technology Corp.
  4. * Wei Song
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation - version 2.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  18. * 02110-1301 USA.
  19. *
  20. * Supports following chips:
  21. *
  22. * Chip #vin #fanin #pwm #temp #dts wchipid vendid i2c ISA
  23. * w83795g 21 14 8 6 8 0x79 0x5ca3 yes no
  24. * w83795adg 18 14 2 6 8 0x79 0x5ca3 yes no
  25. */
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/slab.h>
  30. #include <linux/i2c.h>
  31. #include <linux/hwmon.h>
  32. #include <linux/hwmon-sysfs.h>
  33. #include <linux/err.h>
  34. #include <linux/mutex.h>
  35. #include <linux/delay.h>
  36. /* Addresses to scan */
  37. static const unsigned short normal_i2c[] = {
  38. 0x2c, 0x2d, 0x2e, 0x2f, I2C_CLIENT_END
  39. };
  40. static int reset;
  41. module_param(reset, bool, 0);
  42. MODULE_PARM_DESC(reset, "Set to 1 to reset chip, not recommended");
  43. #define W83795_REG_BANKSEL 0x00
  44. #define W83795_REG_VENDORID 0xfd
  45. #define W83795_REG_CHIPID 0xfe
  46. #define W83795_REG_DEVICEID 0xfb
  47. #define W83795_REG_DEVICEID_A 0xff
  48. #define W83795_REG_I2C_ADDR 0xfc
  49. #define W83795_REG_CONFIG 0x01
  50. #define W83795_REG_CONFIG_CONFIG48 0x04
  51. #define W83795_REG_CONFIG_START 0x01
  52. /* Multi-Function Pin Ctrl Registers */
  53. #define W83795_REG_VOLT_CTRL1 0x02
  54. #define W83795_REG_VOLT_CTRL2 0x03
  55. #define W83795_REG_TEMP_CTRL1 0x04
  56. #define W83795_REG_TEMP_CTRL2 0x05
  57. #define W83795_REG_FANIN_CTRL1 0x06
  58. #define W83795_REG_FANIN_CTRL2 0x07
  59. #define W83795_REG_VMIGB_CTRL 0x08
  60. #define TEMP_CTRL_DISABLE 0
  61. #define TEMP_CTRL_TD 1
  62. #define TEMP_CTRL_VSEN 2
  63. #define TEMP_CTRL_TR 3
  64. #define TEMP_CTRL_SHIFT 4
  65. #define TEMP_CTRL_HASIN_SHIFT 5
  66. /* temp mode may effect VSEN17-12 (in20-15) */
  67. static const u16 W83795_REG_TEMP_CTRL[][6] = {
  68. /* Disable, TD, VSEN, TR, register shift value, has_in shift num */
  69. {0x00, 0x01, 0x02, 0x03, 0, 17}, /* TR1 */
  70. {0x00, 0x04, 0x08, 0x0C, 2, 18}, /* TR2 */
  71. {0x00, 0x10, 0x20, 0x30, 4, 19}, /* TR3 */
  72. {0x00, 0x40, 0x80, 0xC0, 6, 20}, /* TR4 */
  73. {0x00, 0x00, 0x02, 0x03, 0, 15}, /* TR5 */
  74. {0x00, 0x00, 0x08, 0x0C, 2, 16}, /* TR6 */
  75. };
  76. #define TEMP_READ 0
  77. #define TEMP_CRIT 1
  78. #define TEMP_CRIT_HYST 2
  79. #define TEMP_WARN 3
  80. #define TEMP_WARN_HYST 4
  81. /* only crit and crit_hyst affect real-time alarm status
  82. * current crit crit_hyst warn warn_hyst */
  83. static const u16 W83795_REG_TEMP[][5] = {
  84. {0x21, 0x96, 0x97, 0x98, 0x99}, /* TD1/TR1 */
  85. {0x22, 0x9a, 0x9b, 0x9c, 0x9d}, /* TD2/TR2 */
  86. {0x23, 0x9e, 0x9f, 0xa0, 0xa1}, /* TD3/TR3 */
  87. {0x24, 0xa2, 0xa3, 0xa4, 0xa5}, /* TD4/TR4 */
  88. {0x1f, 0xa6, 0xa7, 0xa8, 0xa9}, /* TR5 */
  89. {0x20, 0xaa, 0xab, 0xac, 0xad}, /* TR6 */
  90. };
  91. #define IN_READ 0
  92. #define IN_MAX 1
  93. #define IN_LOW 2
  94. static const u16 W83795_REG_IN[][3] = {
  95. /* Current, HL, LL */
  96. {0x10, 0x70, 0x71}, /* VSEN1 */
  97. {0x11, 0x72, 0x73}, /* VSEN2 */
  98. {0x12, 0x74, 0x75}, /* VSEN3 */
  99. {0x13, 0x76, 0x77}, /* VSEN4 */
  100. {0x14, 0x78, 0x79}, /* VSEN5 */
  101. {0x15, 0x7a, 0x7b}, /* VSEN6 */
  102. {0x16, 0x7c, 0x7d}, /* VSEN7 */
  103. {0x17, 0x7e, 0x7f}, /* VSEN8 */
  104. {0x18, 0x80, 0x81}, /* VSEN9 */
  105. {0x19, 0x82, 0x83}, /* VSEN10 */
  106. {0x1A, 0x84, 0x85}, /* VSEN11 */
  107. {0x1B, 0x86, 0x87}, /* VTT */
  108. {0x1C, 0x88, 0x89}, /* 3VDD */
  109. {0x1D, 0x8a, 0x8b}, /* 3VSB */
  110. {0x1E, 0x8c, 0x8d}, /* VBAT */
  111. {0x1F, 0xa6, 0xa7}, /* VSEN12 */
  112. {0x20, 0xaa, 0xab}, /* VSEN13 */
  113. {0x21, 0x96, 0x97}, /* VSEN14 */
  114. {0x22, 0x9a, 0x9b}, /* VSEN15 */
  115. {0x23, 0x9e, 0x9f}, /* VSEN16 */
  116. {0x24, 0xa2, 0xa3}, /* VSEN17 */
  117. };
  118. #define W83795_REG_VRLSB 0x3C
  119. static const u8 W83795_REG_IN_HL_LSB[] = {
  120. 0x8e, /* VSEN1-4 */
  121. 0x90, /* VSEN5-8 */
  122. 0x92, /* VSEN9-11 */
  123. 0x94, /* VTT, 3VDD, 3VSB, 3VBAT */
  124. 0xa8, /* VSEN12 */
  125. 0xac, /* VSEN13 */
  126. 0x98, /* VSEN14 */
  127. 0x9c, /* VSEN15 */
  128. 0xa0, /* VSEN16 */
  129. 0xa4, /* VSEN17 */
  130. };
  131. #define IN_LSB_REG(index, type) \
  132. (((type) == 1) ? W83795_REG_IN_HL_LSB[(index)] \
  133. : (W83795_REG_IN_HL_LSB[(index)] + 1))
  134. #define IN_LSB_REG_NUM 10
  135. #define IN_LSB_SHIFT 0
  136. #define IN_LSB_IDX 1
  137. static const u8 IN_LSB_SHIFT_IDX[][2] = {
  138. /* High/Low LSB shift, LSB No. */
  139. {0x00, 0x00}, /* VSEN1 */
  140. {0x02, 0x00}, /* VSEN2 */
  141. {0x04, 0x00}, /* VSEN3 */
  142. {0x06, 0x00}, /* VSEN4 */
  143. {0x00, 0x01}, /* VSEN5 */
  144. {0x02, 0x01}, /* VSEN6 */
  145. {0x04, 0x01}, /* VSEN7 */
  146. {0x06, 0x01}, /* VSEN8 */
  147. {0x00, 0x02}, /* VSEN9 */
  148. {0x02, 0x02}, /* VSEN10 */
  149. {0x04, 0x02}, /* VSEN11 */
  150. {0x00, 0x03}, /* VTT */
  151. {0x02, 0x03}, /* 3VDD */
  152. {0x04, 0x03}, /* 3VSB */
  153. {0x06, 0x03}, /* VBAT */
  154. {0x06, 0x04}, /* VSEN12 */
  155. {0x06, 0x05}, /* VSEN13 */
  156. {0x06, 0x06}, /* VSEN14 */
  157. {0x06, 0x07}, /* VSEN15 */
  158. {0x06, 0x08}, /* VSEN16 */
  159. {0x06, 0x09}, /* VSEN17 */
  160. };
  161. /* 3VDD, 3VSB, VBAT * 0.006 */
  162. #define REST_VLT_BEGIN 12 /* the 13th volt to 15th */
  163. #define REST_VLT_END 14 /* the 13th volt to 15th */
  164. #define W83795_REG_FAN(index) (0x2E + (index))
  165. #define W83795_REG_FAN_MIN_HL(index) (0xB6 + (index))
  166. #define W83795_REG_FAN_MIN_LSB(index) (0xC4 + (index) / 2)
  167. #define W83795_REG_FAN_MIN_LSB_SHIFT(index) \
  168. (((index) & 1) ? 4 : 0)
  169. #define W83795_REG_VID_CTRL 0x6A
  170. #define ALARM_BEEP_REG_NUM 6
  171. #define W83795_REG_ALARM(index) (0x41 + (index))
  172. #define W83795_REG_BEEP(index) (0x50 + (index))
  173. #define W83795_REG_CLR_CHASSIS 0x4D
  174. #define W83795_REG_TEMP_NUM 6
  175. #define W83795_REG_FCMS1 0x201
  176. #define W83795_REG_FCMS2 0x208
  177. #define W83795_REG_TFMR(index) (0x202 + (index))
  178. #define W83795_REG_FOMC 0x20F
  179. #define W83795_REG_TSS(index) (0x209 + (index))
  180. #define PWM_OUTPUT 0
  181. #define PWM_START 1
  182. #define PWM_NONSTOP 2
  183. #define PWM_STOP_TIME 3
  184. #define PWM_FREQ 4
  185. #define W83795_REG_PWM(index, nr) \
  186. (((nr) == 0 ? 0x210 : \
  187. (nr) == 1 ? 0x220 : \
  188. (nr) == 2 ? 0x228 : \
  189. (nr) == 3 ? 0x230 : 0x218) + (index))
  190. #define W83795_REG_FTSH(index) (0x240 + (index) * 2)
  191. #define W83795_REG_FTSL(index) (0x241 + (index) * 2)
  192. #define W83795_REG_TFTS 0x250
  193. #define TEMP_PWM_TTTI 0
  194. #define TEMP_PWM_CTFS 1
  195. #define TEMP_PWM_HCT 2
  196. #define TEMP_PWM_HOT 3
  197. #define W83795_REG_TTTI(index) (0x260 + (index))
  198. #define W83795_REG_CTFS(index) (0x268 + (index))
  199. #define W83795_REG_HT(index) (0x270 + (index))
  200. #define SF4_TEMP 0
  201. #define SF4_PWM 1
  202. #define W83795_REG_SF4_TEMP(temp_num, index) \
  203. (0x280 + 0x10 * (temp_num) + (index))
  204. #define W83795_REG_SF4_PWM(temp_num, index) \
  205. (0x288 + 0x10 * (temp_num) + (index))
  206. #define W83795_REG_DTSC 0x301
  207. #define W83795_REG_DTSE 0x302
  208. #define W83795_REG_DTS(index) (0x26 + (index))
  209. #define W83795_REG_PECI_TBASE(index) (0x320 + (index))
  210. #define DTS_CRIT 0
  211. #define DTS_CRIT_HYST 1
  212. #define DTS_WARN 2
  213. #define DTS_WARN_HYST 3
  214. #define W83795_REG_DTS_EXT(index) (0xB2 + (index))
  215. #define SETUP_PWM_DEFAULT 0
  216. #define SETUP_PWM_UPTIME 1
  217. #define SETUP_PWM_DOWNTIME 2
  218. #define W83795_REG_SETUP_PWM(index) (0x20C + (index))
  219. static inline u16 in_from_reg(u8 index, u16 val)
  220. {
  221. if ((index >= REST_VLT_BEGIN) && (index <= REST_VLT_END))
  222. return val * 6;
  223. else
  224. return val * 2;
  225. }
  226. static inline u16 in_to_reg(u8 index, u16 val)
  227. {
  228. if ((index >= REST_VLT_BEGIN) && (index <= REST_VLT_END))
  229. return val / 6;
  230. else
  231. return val / 2;
  232. }
  233. static inline unsigned long fan_from_reg(u16 val)
  234. {
  235. if ((val == 0xfff) || (val == 0))
  236. return 0;
  237. return 1350000UL / val;
  238. }
  239. static inline u16 fan_to_reg(long rpm)
  240. {
  241. if (rpm <= 0)
  242. return 0x0fff;
  243. return SENSORS_LIMIT((1350000 + (rpm >> 1)) / rpm, 1, 0xffe);
  244. }
  245. static inline unsigned long time_from_reg(u8 reg)
  246. {
  247. return reg * 100;
  248. }
  249. static inline u8 time_to_reg(unsigned long val)
  250. {
  251. return SENSORS_LIMIT((val + 50) / 100, 0, 0xff);
  252. }
  253. static inline long temp_from_reg(s8 reg)
  254. {
  255. return reg * 1000;
  256. }
  257. static inline s8 temp_to_reg(long val, s8 min, s8 max)
  258. {
  259. return SENSORS_LIMIT(val / 1000, min, max);
  260. }
  261. static const u16 pwm_freq_cksel0[16] = {
  262. 1024, 512, 341, 256, 205, 171, 146, 128,
  263. 85, 64, 32, 16, 8, 4, 2, 1
  264. };
  265. static unsigned int pwm_freq_from_reg(u8 reg, u16 clkin)
  266. {
  267. unsigned long base_clock;
  268. if (reg & 0x80) {
  269. base_clock = clkin * 1000 / ((clkin == 48000) ? 384 : 256);
  270. return base_clock / ((reg & 0x7f) + 1);
  271. } else
  272. return pwm_freq_cksel0[reg & 0x0f];
  273. }
  274. static u8 pwm_freq_to_reg(unsigned long val, u16 clkin)
  275. {
  276. unsigned long base_clock;
  277. u8 reg0, reg1;
  278. unsigned long best0, best1;
  279. /* Best fit for cksel = 0 */
  280. for (reg0 = 0; reg0 < ARRAY_SIZE(pwm_freq_cksel0) - 1; reg0++) {
  281. if (val > (pwm_freq_cksel0[reg0] +
  282. pwm_freq_cksel0[reg0 + 1]) / 2)
  283. break;
  284. }
  285. if (val < 375) /* cksel = 1 can't beat this */
  286. return reg0;
  287. best0 = pwm_freq_cksel0[reg0];
  288. /* Best fit for cksel = 1 */
  289. base_clock = clkin * 1000 / ((clkin == 48000) ? 384 : 256);
  290. reg1 = SENSORS_LIMIT(DIV_ROUND_CLOSEST(base_clock, val), 1, 128);
  291. best1 = base_clock / reg1;
  292. reg1 = 0x80 | (reg1 - 1);
  293. /* Choose the closest one */
  294. if (abs(val - best0) > abs(val - best1))
  295. return reg1;
  296. else
  297. return reg0;
  298. }
  299. enum chip_types {w83795g, w83795adg};
  300. struct w83795_data {
  301. struct device *hwmon_dev;
  302. struct mutex update_lock;
  303. unsigned long last_updated; /* In jiffies */
  304. enum chip_types chip_type;
  305. u8 bank;
  306. u32 has_in; /* Enable monitor VIN or not */
  307. u8 has_dyn_in; /* Only in2-0 can have this */
  308. u16 in[21][3]; /* Register value, read/high/low */
  309. u8 in_lsb[10][3]; /* LSB Register value, high/low */
  310. u8 has_gain; /* has gain: in17-20 * 8 */
  311. u16 has_fan; /* Enable fan14-1 or not */
  312. u16 fan[14]; /* Register value combine */
  313. u16 fan_min[14]; /* Register value combine */
  314. u8 has_temp; /* Enable monitor temp6-1 or not */
  315. s8 temp[6][5]; /* current, crit, crit_hyst, warn, warn_hyst */
  316. u8 temp_read_vrlsb[6];
  317. u8 temp_mode; /* bit 0: TR mode, bit 1: TD mode */
  318. u8 temp_src[3]; /* Register value */
  319. u8 enable_dts; /* Enable PECI and SB-TSI,
  320. * bit 0: =1 enable, =0 disable,
  321. * bit 1: =1 AMD SB-TSI, =0 Intel PECI */
  322. u8 has_dts; /* Enable monitor DTS temp */
  323. s8 dts[8]; /* Register value */
  324. u8 dts_read_vrlsb[8]; /* Register value */
  325. s8 dts_ext[4]; /* Register value */
  326. u8 has_pwm; /* 795g supports 8 pwm, 795adg only supports 2,
  327. * no config register, only affected by chip
  328. * type */
  329. u8 pwm[8][5]; /* Register value, output, start, non stop, stop
  330. * time, freq */
  331. u16 clkin; /* CLKIN frequency in kHz */
  332. u8 pwm_fcms[2]; /* Register value */
  333. u8 pwm_tfmr[6]; /* Register value */
  334. u8 pwm_fomc; /* Register value */
  335. u16 target_speed[8]; /* Register value, target speed for speed
  336. * cruise */
  337. u8 tol_speed; /* tolerance of target speed */
  338. u8 pwm_temp[6][4]; /* TTTI, CTFS, HCT, HOT */
  339. u8 sf4_reg[6][2][7]; /* 6 temp, temp/dcpwm, 7 registers */
  340. u8 setup_pwm[3]; /* Register value */
  341. u8 alarms[6]; /* Register value */
  342. u8 beeps[6]; /* Register value */
  343. char valid;
  344. };
  345. /*
  346. * Hardware access
  347. * We assume that nobdody can change the bank outside the driver.
  348. */
  349. /* Must be called with data->update_lock held, except during initialization */
  350. static int w83795_set_bank(struct i2c_client *client, u8 bank)
  351. {
  352. struct w83795_data *data = i2c_get_clientdata(client);
  353. int err;
  354. /* If the same bank is already set, nothing to do */
  355. if ((data->bank & 0x07) == bank)
  356. return 0;
  357. /* Change to new bank, preserve all other bits */
  358. bank |= data->bank & ~0x07;
  359. err = i2c_smbus_write_byte_data(client, W83795_REG_BANKSEL, bank);
  360. if (err < 0) {
  361. dev_err(&client->dev,
  362. "Failed to set bank to %d, err %d\n",
  363. (int)bank, err);
  364. return err;
  365. }
  366. data->bank = bank;
  367. return 0;
  368. }
  369. /* Must be called with data->update_lock held, except during initialization */
  370. static u8 w83795_read(struct i2c_client *client, u16 reg)
  371. {
  372. int err;
  373. err = w83795_set_bank(client, reg >> 8);
  374. if (err < 0)
  375. return 0x00; /* Arbitrary */
  376. err = i2c_smbus_read_byte_data(client, reg & 0xff);
  377. if (err < 0) {
  378. dev_err(&client->dev,
  379. "Failed to read from register 0x%03x, err %d\n",
  380. (int)reg, err);
  381. return 0x00; /* Arbitrary */
  382. }
  383. return err;
  384. }
  385. /* Must be called with data->update_lock held, except during initialization */
  386. static int w83795_write(struct i2c_client *client, u16 reg, u8 value)
  387. {
  388. int err;
  389. err = w83795_set_bank(client, reg >> 8);
  390. if (err < 0)
  391. return err;
  392. err = i2c_smbus_write_byte_data(client, reg & 0xff, value);
  393. if (err < 0)
  394. dev_err(&client->dev,
  395. "Failed to write to register 0x%03x, err %d\n",
  396. (int)reg, err);
  397. return err;
  398. }
  399. static struct w83795_data *w83795_update_device(struct device *dev)
  400. {
  401. struct i2c_client *client = to_i2c_client(dev);
  402. struct w83795_data *data = i2c_get_clientdata(client);
  403. u16 tmp;
  404. int i;
  405. mutex_lock(&data->update_lock);
  406. if (!(time_after(jiffies, data->last_updated + HZ * 2)
  407. || !data->valid))
  408. goto END;
  409. /* Update the voltages value */
  410. for (i = 0; i < ARRAY_SIZE(data->in); i++) {
  411. if (!(data->has_in & (1 << i)))
  412. continue;
  413. tmp = w83795_read(client, W83795_REG_IN[i][IN_READ]) << 2;
  414. tmp |= w83795_read(client, W83795_REG_VRLSB) >> 6;
  415. data->in[i][IN_READ] = tmp;
  416. }
  417. /* in0-2 can have dynamic limits (W83795G only) */
  418. if (data->has_dyn_in) {
  419. u8 lsb_max = w83795_read(client, IN_LSB_REG(0, IN_MAX));
  420. u8 lsb_low = w83795_read(client, IN_LSB_REG(0, IN_LOW));
  421. for (i = 0; i < 3; i++) {
  422. if (!(data->has_dyn_in & (1 << i)))
  423. continue;
  424. data->in[i][IN_MAX] =
  425. w83795_read(client, W83795_REG_IN[i][IN_MAX]);
  426. data->in[i][IN_LOW] =
  427. w83795_read(client, W83795_REG_IN[i][IN_LOW]);
  428. data->in_lsb[i][IN_MAX] = (lsb_max >> (2 * i)) & 0x03;
  429. data->in_lsb[i][IN_LOW] = (lsb_low >> (2 * i)) & 0x03;
  430. }
  431. }
  432. /* Update fan */
  433. for (i = 0; i < ARRAY_SIZE(data->fan); i++) {
  434. if (!(data->has_fan & (1 << i)))
  435. continue;
  436. data->fan[i] = w83795_read(client, W83795_REG_FAN(i)) << 4;
  437. data->fan[i] |=
  438. (w83795_read(client, W83795_REG_VRLSB) >> 4) & 0x0F;
  439. }
  440. /* Update temperature */
  441. for (i = 0; i < ARRAY_SIZE(data->temp); i++) {
  442. /* even stop monitor, register still keep value, just read out
  443. * it */
  444. if (!(data->has_temp & (1 << i))) {
  445. data->temp[i][TEMP_READ] = 0;
  446. data->temp_read_vrlsb[i] = 0;
  447. continue;
  448. }
  449. data->temp[i][TEMP_READ] =
  450. w83795_read(client, W83795_REG_TEMP[i][TEMP_READ]);
  451. data->temp_read_vrlsb[i] =
  452. w83795_read(client, W83795_REG_VRLSB);
  453. }
  454. /* Update dts temperature */
  455. if (data->enable_dts != 0) {
  456. for (i = 0; i < ARRAY_SIZE(data->dts); i++) {
  457. if (!(data->has_dts & (1 << i)))
  458. continue;
  459. data->dts[i] =
  460. w83795_read(client, W83795_REG_DTS(i));
  461. data->dts_read_vrlsb[i] =
  462. w83795_read(client, W83795_REG_VRLSB);
  463. }
  464. }
  465. /* Update pwm output */
  466. for (i = 0; i < data->has_pwm; i++) {
  467. data->pwm[i][PWM_OUTPUT] =
  468. w83795_read(client, W83795_REG_PWM(i, PWM_OUTPUT));
  469. }
  470. /* update alarm */
  471. for (i = 0; i < ALARM_BEEP_REG_NUM; i++)
  472. data->alarms[i] = w83795_read(client, W83795_REG_ALARM(i));
  473. data->last_updated = jiffies;
  474. data->valid = 1;
  475. END:
  476. mutex_unlock(&data->update_lock);
  477. return data;
  478. }
  479. /*
  480. * Sysfs attributes
  481. */
  482. #define ALARM_STATUS 0
  483. #define BEEP_ENABLE 1
  484. static ssize_t
  485. show_alarm_beep(struct device *dev, struct device_attribute *attr, char *buf)
  486. {
  487. struct w83795_data *data = w83795_update_device(dev);
  488. struct sensor_device_attribute_2 *sensor_attr =
  489. to_sensor_dev_attr_2(attr);
  490. int nr = sensor_attr->nr;
  491. int index = sensor_attr->index >> 3;
  492. int bit = sensor_attr->index & 0x07;
  493. u8 val;
  494. if (ALARM_STATUS == nr) {
  495. val = (data->alarms[index] >> (bit)) & 1;
  496. } else { /* BEEP_ENABLE */
  497. val = (data->beeps[index] >> (bit)) & 1;
  498. }
  499. return sprintf(buf, "%u\n", val);
  500. }
  501. static ssize_t
  502. store_beep(struct device *dev, struct device_attribute *attr,
  503. const char *buf, size_t count)
  504. {
  505. struct i2c_client *client = to_i2c_client(dev);
  506. struct w83795_data *data = i2c_get_clientdata(client);
  507. struct sensor_device_attribute_2 *sensor_attr =
  508. to_sensor_dev_attr_2(attr);
  509. int index = sensor_attr->index >> 3;
  510. int shift = sensor_attr->index & 0x07;
  511. u8 beep_bit = 1 << shift;
  512. unsigned long val;
  513. if (strict_strtoul(buf, 10, &val) < 0)
  514. return -EINVAL;
  515. if (val != 0 && val != 1)
  516. return -EINVAL;
  517. mutex_lock(&data->update_lock);
  518. data->beeps[index] = w83795_read(client, W83795_REG_BEEP(index));
  519. data->beeps[index] &= ~beep_bit;
  520. data->beeps[index] |= val << shift;
  521. w83795_write(client, W83795_REG_BEEP(index), data->beeps[index]);
  522. mutex_unlock(&data->update_lock);
  523. return count;
  524. }
  525. /* Write any value to clear chassis alarm */
  526. static ssize_t
  527. store_chassis_clear(struct device *dev,
  528. struct device_attribute *attr, const char *buf,
  529. size_t count)
  530. {
  531. struct i2c_client *client = to_i2c_client(dev);
  532. struct w83795_data *data = i2c_get_clientdata(client);
  533. u8 val;
  534. mutex_lock(&data->update_lock);
  535. val = w83795_read(client, W83795_REG_CLR_CHASSIS);
  536. val |= 0x80;
  537. w83795_write(client, W83795_REG_CLR_CHASSIS, val);
  538. mutex_unlock(&data->update_lock);
  539. return count;
  540. }
  541. #define FAN_INPUT 0
  542. #define FAN_MIN 1
  543. static ssize_t
  544. show_fan(struct device *dev, struct device_attribute *attr, char *buf)
  545. {
  546. struct sensor_device_attribute_2 *sensor_attr =
  547. to_sensor_dev_attr_2(attr);
  548. int nr = sensor_attr->nr;
  549. int index = sensor_attr->index;
  550. struct w83795_data *data = w83795_update_device(dev);
  551. u16 val;
  552. if (FAN_INPUT == nr)
  553. val = data->fan[index] & 0x0fff;
  554. else
  555. val = data->fan_min[index] & 0x0fff;
  556. return sprintf(buf, "%lu\n", fan_from_reg(val));
  557. }
  558. static ssize_t
  559. store_fan_min(struct device *dev, struct device_attribute *attr,
  560. const char *buf, size_t count)
  561. {
  562. struct sensor_device_attribute_2 *sensor_attr =
  563. to_sensor_dev_attr_2(attr);
  564. int index = sensor_attr->index;
  565. struct i2c_client *client = to_i2c_client(dev);
  566. struct w83795_data *data = i2c_get_clientdata(client);
  567. unsigned long val;
  568. if (strict_strtoul(buf, 10, &val))
  569. return -EINVAL;
  570. val = fan_to_reg(val);
  571. mutex_lock(&data->update_lock);
  572. data->fan_min[index] = val;
  573. w83795_write(client, W83795_REG_FAN_MIN_HL(index), (val >> 4) & 0xff);
  574. val &= 0x0f;
  575. if (index & 1) {
  576. val <<= 4;
  577. val |= w83795_read(client, W83795_REG_FAN_MIN_LSB(index))
  578. & 0x0f;
  579. } else {
  580. val |= w83795_read(client, W83795_REG_FAN_MIN_LSB(index))
  581. & 0xf0;
  582. }
  583. w83795_write(client, W83795_REG_FAN_MIN_LSB(index), val & 0xff);
  584. mutex_unlock(&data->update_lock);
  585. return count;
  586. }
  587. static ssize_t
  588. show_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  589. {
  590. struct w83795_data *data = w83795_update_device(dev);
  591. struct sensor_device_attribute_2 *sensor_attr =
  592. to_sensor_dev_attr_2(attr);
  593. int nr = sensor_attr->nr;
  594. int index = sensor_attr->index;
  595. unsigned int val;
  596. switch (nr) {
  597. case PWM_STOP_TIME:
  598. val = time_from_reg(data->pwm[index][nr]);
  599. break;
  600. case PWM_FREQ:
  601. val = pwm_freq_from_reg(data->pwm[index][nr], data->clkin);
  602. break;
  603. default:
  604. val = data->pwm[index][nr];
  605. break;
  606. }
  607. return sprintf(buf, "%u\n", val);
  608. }
  609. static ssize_t
  610. store_pwm(struct device *dev, struct device_attribute *attr,
  611. const char *buf, size_t count)
  612. {
  613. struct i2c_client *client = to_i2c_client(dev);
  614. struct w83795_data *data = i2c_get_clientdata(client);
  615. struct sensor_device_attribute_2 *sensor_attr =
  616. to_sensor_dev_attr_2(attr);
  617. int nr = sensor_attr->nr;
  618. int index = sensor_attr->index;
  619. unsigned long val;
  620. if (strict_strtoul(buf, 10, &val) < 0)
  621. return -EINVAL;
  622. mutex_lock(&data->update_lock);
  623. switch (nr) {
  624. case PWM_STOP_TIME:
  625. val = time_to_reg(val);
  626. break;
  627. case PWM_FREQ:
  628. val = pwm_freq_to_reg(val, data->clkin);
  629. break;
  630. default:
  631. val = SENSORS_LIMIT(val, 0, 0xff);
  632. break;
  633. }
  634. w83795_write(client, W83795_REG_PWM(index, nr), val);
  635. data->pwm[index][nr] = val;
  636. mutex_unlock(&data->update_lock);
  637. return count;
  638. }
  639. static ssize_t
  640. show_pwm_enable(struct device *dev, struct device_attribute *attr, char *buf)
  641. {
  642. struct sensor_device_attribute_2 *sensor_attr =
  643. to_sensor_dev_attr_2(attr);
  644. struct i2c_client *client = to_i2c_client(dev);
  645. struct w83795_data *data = i2c_get_clientdata(client);
  646. int index = sensor_attr->index;
  647. u8 tmp;
  648. if (1 == (data->pwm_fcms[0] & (1 << index))) {
  649. tmp = 2;
  650. goto out;
  651. }
  652. for (tmp = 0; tmp < 6; tmp++) {
  653. if (data->pwm_tfmr[tmp] & (1 << index)) {
  654. tmp = 3;
  655. goto out;
  656. }
  657. }
  658. if (data->pwm_fomc & (1 << index))
  659. tmp = 0;
  660. else
  661. tmp = 1;
  662. out:
  663. return sprintf(buf, "%u\n", tmp);
  664. }
  665. static ssize_t
  666. store_pwm_enable(struct device *dev, struct device_attribute *attr,
  667. const char *buf, size_t count)
  668. {
  669. struct i2c_client *client = to_i2c_client(dev);
  670. struct w83795_data *data = i2c_get_clientdata(client);
  671. struct sensor_device_attribute_2 *sensor_attr =
  672. to_sensor_dev_attr_2(attr);
  673. int index = sensor_attr->index;
  674. unsigned long val;
  675. int i;
  676. if (strict_strtoul(buf, 10, &val) < 0)
  677. return -EINVAL;
  678. if (val > 2)
  679. return -EINVAL;
  680. mutex_lock(&data->update_lock);
  681. switch (val) {
  682. case 0:
  683. case 1:
  684. data->pwm_fcms[0] &= ~(1 << index);
  685. w83795_write(client, W83795_REG_FCMS1, data->pwm_fcms[0]);
  686. for (i = 0; i < 6; i++) {
  687. data->pwm_tfmr[i] &= ~(1 << index);
  688. w83795_write(client, W83795_REG_TFMR(i),
  689. data->pwm_tfmr[i]);
  690. }
  691. data->pwm_fomc |= 1 << index;
  692. data->pwm_fomc ^= val << index;
  693. w83795_write(client, W83795_REG_FOMC, data->pwm_fomc);
  694. break;
  695. case 2:
  696. data->pwm_fcms[0] |= (1 << index);
  697. w83795_write(client, W83795_REG_FCMS1, data->pwm_fcms[0]);
  698. break;
  699. }
  700. mutex_unlock(&data->update_lock);
  701. return count;
  702. }
  703. static ssize_t
  704. show_temp_src(struct device *dev, struct device_attribute *attr, char *buf)
  705. {
  706. struct sensor_device_attribute_2 *sensor_attr =
  707. to_sensor_dev_attr_2(attr);
  708. struct i2c_client *client = to_i2c_client(dev);
  709. struct w83795_data *data = i2c_get_clientdata(client);
  710. int index = sensor_attr->index;
  711. u8 val = index / 2;
  712. u8 tmp = data->temp_src[val];
  713. if (index & 1)
  714. val = 4;
  715. else
  716. val = 0;
  717. tmp >>= val;
  718. tmp &= 0x0f;
  719. return sprintf(buf, "%u\n", tmp);
  720. }
  721. static ssize_t
  722. store_temp_src(struct device *dev, struct device_attribute *attr,
  723. const char *buf, size_t count)
  724. {
  725. struct i2c_client *client = to_i2c_client(dev);
  726. struct w83795_data *data = i2c_get_clientdata(client);
  727. struct sensor_device_attribute_2 *sensor_attr =
  728. to_sensor_dev_attr_2(attr);
  729. int index = sensor_attr->index;
  730. unsigned long tmp;
  731. u8 val = index / 2;
  732. if (strict_strtoul(buf, 10, &tmp) < 0)
  733. return -EINVAL;
  734. tmp = SENSORS_LIMIT(tmp, 0, 15);
  735. mutex_lock(&data->update_lock);
  736. if (index & 1) {
  737. tmp <<= 4;
  738. data->temp_src[val] &= 0x0f;
  739. } else {
  740. data->temp_src[val] &= 0xf0;
  741. }
  742. data->temp_src[val] |= tmp;
  743. w83795_write(client, W83795_REG_TSS(val), data->temp_src[val]);
  744. mutex_unlock(&data->update_lock);
  745. return count;
  746. }
  747. #define TEMP_PWM_ENABLE 0
  748. #define TEMP_PWM_FAN_MAP 1
  749. static ssize_t
  750. show_temp_pwm_enable(struct device *dev, struct device_attribute *attr,
  751. char *buf)
  752. {
  753. struct i2c_client *client = to_i2c_client(dev);
  754. struct w83795_data *data = i2c_get_clientdata(client);
  755. struct sensor_device_attribute_2 *sensor_attr =
  756. to_sensor_dev_attr_2(attr);
  757. int nr = sensor_attr->nr;
  758. int index = sensor_attr->index;
  759. u8 tmp = 0xff;
  760. switch (nr) {
  761. case TEMP_PWM_ENABLE:
  762. tmp = (data->pwm_fcms[1] >> index) & 1;
  763. if (tmp)
  764. tmp = 4;
  765. else
  766. tmp = 3;
  767. break;
  768. case TEMP_PWM_FAN_MAP:
  769. tmp = data->pwm_tfmr[index];
  770. break;
  771. }
  772. return sprintf(buf, "%u\n", tmp);
  773. }
  774. static ssize_t
  775. store_temp_pwm_enable(struct device *dev, struct device_attribute *attr,
  776. const char *buf, size_t count)
  777. {
  778. struct i2c_client *client = to_i2c_client(dev);
  779. struct w83795_data *data = i2c_get_clientdata(client);
  780. struct sensor_device_attribute_2 *sensor_attr =
  781. to_sensor_dev_attr_2(attr);
  782. int nr = sensor_attr->nr;
  783. int index = sensor_attr->index;
  784. unsigned long tmp;
  785. if (strict_strtoul(buf, 10, &tmp) < 0)
  786. return -EINVAL;
  787. switch (nr) {
  788. case TEMP_PWM_ENABLE:
  789. if ((tmp != 3) && (tmp != 4))
  790. return -EINVAL;
  791. tmp -= 3;
  792. mutex_lock(&data->update_lock);
  793. data->pwm_fcms[1] &= ~(1 << index);
  794. data->pwm_fcms[1] |= tmp << index;
  795. w83795_write(client, W83795_REG_FCMS2, data->pwm_fcms[1]);
  796. mutex_unlock(&data->update_lock);
  797. break;
  798. case TEMP_PWM_FAN_MAP:
  799. mutex_lock(&data->update_lock);
  800. tmp = SENSORS_LIMIT(tmp, 0, 0xff);
  801. w83795_write(client, W83795_REG_TFMR(index), tmp);
  802. data->pwm_tfmr[index] = tmp;
  803. mutex_unlock(&data->update_lock);
  804. break;
  805. }
  806. return count;
  807. }
  808. #define FANIN_TARGET 0
  809. #define FANIN_TOL 1
  810. static ssize_t
  811. show_fanin(struct device *dev, struct device_attribute *attr, char *buf)
  812. {
  813. struct i2c_client *client = to_i2c_client(dev);
  814. struct w83795_data *data = i2c_get_clientdata(client);
  815. struct sensor_device_attribute_2 *sensor_attr =
  816. to_sensor_dev_attr_2(attr);
  817. int nr = sensor_attr->nr;
  818. int index = sensor_attr->index;
  819. u16 tmp = 0;
  820. switch (nr) {
  821. case FANIN_TARGET:
  822. tmp = fan_from_reg(data->target_speed[index]);
  823. break;
  824. case FANIN_TOL:
  825. tmp = data->tol_speed;
  826. break;
  827. }
  828. return sprintf(buf, "%u\n", tmp);
  829. }
  830. static ssize_t
  831. store_fanin(struct device *dev, struct device_attribute *attr,
  832. const char *buf, size_t count)
  833. {
  834. struct i2c_client *client = to_i2c_client(dev);
  835. struct w83795_data *data = i2c_get_clientdata(client);
  836. struct sensor_device_attribute_2 *sensor_attr =
  837. to_sensor_dev_attr_2(attr);
  838. int nr = sensor_attr->nr;
  839. int index = sensor_attr->index;
  840. unsigned long val;
  841. if (strict_strtoul(buf, 10, &val) < 0)
  842. return -EINVAL;
  843. mutex_lock(&data->update_lock);
  844. switch (nr) {
  845. case FANIN_TARGET:
  846. val = fan_to_reg(SENSORS_LIMIT(val, 0, 0xfff));
  847. w83795_write(client, W83795_REG_FTSH(index), (val >> 4) & 0xff);
  848. w83795_write(client, W83795_REG_FTSL(index), (val << 4) & 0xf0);
  849. data->target_speed[index] = val;
  850. break;
  851. case FANIN_TOL:
  852. val = SENSORS_LIMIT(val, 0, 0x3f);
  853. w83795_write(client, W83795_REG_TFTS, val);
  854. data->tol_speed = val;
  855. break;
  856. }
  857. mutex_unlock(&data->update_lock);
  858. return count;
  859. }
  860. static ssize_t
  861. show_temp_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  862. {
  863. struct i2c_client *client = to_i2c_client(dev);
  864. struct w83795_data *data = i2c_get_clientdata(client);
  865. struct sensor_device_attribute_2 *sensor_attr =
  866. to_sensor_dev_attr_2(attr);
  867. int nr = sensor_attr->nr;
  868. int index = sensor_attr->index;
  869. long tmp = temp_from_reg(data->pwm_temp[index][nr]);
  870. return sprintf(buf, "%ld\n", tmp);
  871. }
  872. static ssize_t
  873. store_temp_pwm(struct device *dev, struct device_attribute *attr,
  874. const char *buf, size_t count)
  875. {
  876. struct i2c_client *client = to_i2c_client(dev);
  877. struct w83795_data *data = i2c_get_clientdata(client);
  878. struct sensor_device_attribute_2 *sensor_attr =
  879. to_sensor_dev_attr_2(attr);
  880. int nr = sensor_attr->nr;
  881. int index = sensor_attr->index;
  882. unsigned long val;
  883. u8 tmp;
  884. if (strict_strtoul(buf, 10, &val) < 0)
  885. return -EINVAL;
  886. val /= 1000;
  887. mutex_lock(&data->update_lock);
  888. switch (nr) {
  889. case TEMP_PWM_TTTI:
  890. val = SENSORS_LIMIT(val, 0, 0x7f);
  891. w83795_write(client, W83795_REG_TTTI(index), val);
  892. break;
  893. case TEMP_PWM_CTFS:
  894. val = SENSORS_LIMIT(val, 0, 0x7f);
  895. w83795_write(client, W83795_REG_CTFS(index), val);
  896. break;
  897. case TEMP_PWM_HCT:
  898. val = SENSORS_LIMIT(val, 0, 0x0f);
  899. tmp = w83795_read(client, W83795_REG_HT(index));
  900. tmp &= 0x0f;
  901. tmp |= (val << 4) & 0xf0;
  902. w83795_write(client, W83795_REG_HT(index), tmp);
  903. break;
  904. case TEMP_PWM_HOT:
  905. val = SENSORS_LIMIT(val, 0, 0x0f);
  906. tmp = w83795_read(client, W83795_REG_HT(index));
  907. tmp &= 0xf0;
  908. tmp |= val & 0x0f;
  909. w83795_write(client, W83795_REG_HT(index), tmp);
  910. break;
  911. }
  912. data->pwm_temp[index][nr] = val;
  913. mutex_unlock(&data->update_lock);
  914. return count;
  915. }
  916. static ssize_t
  917. show_sf4_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  918. {
  919. struct i2c_client *client = to_i2c_client(dev);
  920. struct w83795_data *data = i2c_get_clientdata(client);
  921. struct sensor_device_attribute_2 *sensor_attr =
  922. to_sensor_dev_attr_2(attr);
  923. int nr = sensor_attr->nr;
  924. int index = sensor_attr->index;
  925. return sprintf(buf, "%u\n", data->sf4_reg[index][SF4_PWM][nr]);
  926. }
  927. static ssize_t
  928. store_sf4_pwm(struct device *dev, struct device_attribute *attr,
  929. const char *buf, size_t count)
  930. {
  931. struct i2c_client *client = to_i2c_client(dev);
  932. struct w83795_data *data = i2c_get_clientdata(client);
  933. struct sensor_device_attribute_2 *sensor_attr =
  934. to_sensor_dev_attr_2(attr);
  935. int nr = sensor_attr->nr;
  936. int index = sensor_attr->index;
  937. unsigned long val;
  938. if (strict_strtoul(buf, 10, &val) < 0)
  939. return -EINVAL;
  940. mutex_lock(&data->update_lock);
  941. w83795_write(client, W83795_REG_SF4_PWM(index, nr), val);
  942. data->sf4_reg[index][SF4_PWM][nr] = val;
  943. mutex_unlock(&data->update_lock);
  944. return count;
  945. }
  946. static ssize_t
  947. show_sf4_temp(struct device *dev, struct device_attribute *attr, char *buf)
  948. {
  949. struct i2c_client *client = to_i2c_client(dev);
  950. struct w83795_data *data = i2c_get_clientdata(client);
  951. struct sensor_device_attribute_2 *sensor_attr =
  952. to_sensor_dev_attr_2(attr);
  953. int nr = sensor_attr->nr;
  954. int index = sensor_attr->index;
  955. return sprintf(buf, "%u\n",
  956. (data->sf4_reg[index][SF4_TEMP][nr]) * 1000);
  957. }
  958. static ssize_t
  959. store_sf4_temp(struct device *dev, struct device_attribute *attr,
  960. const char *buf, size_t count)
  961. {
  962. struct i2c_client *client = to_i2c_client(dev);
  963. struct w83795_data *data = i2c_get_clientdata(client);
  964. struct sensor_device_attribute_2 *sensor_attr =
  965. to_sensor_dev_attr_2(attr);
  966. int nr = sensor_attr->nr;
  967. int index = sensor_attr->index;
  968. unsigned long val;
  969. if (strict_strtoul(buf, 10, &val) < 0)
  970. return -EINVAL;
  971. val /= 1000;
  972. mutex_lock(&data->update_lock);
  973. w83795_write(client, W83795_REG_SF4_TEMP(index, nr), val);
  974. data->sf4_reg[index][SF4_TEMP][nr] = val;
  975. mutex_unlock(&data->update_lock);
  976. return count;
  977. }
  978. static ssize_t
  979. show_temp(struct device *dev, struct device_attribute *attr, char *buf)
  980. {
  981. struct sensor_device_attribute_2 *sensor_attr =
  982. to_sensor_dev_attr_2(attr);
  983. int nr = sensor_attr->nr;
  984. int index = sensor_attr->index;
  985. struct w83795_data *data = w83795_update_device(dev);
  986. long temp = temp_from_reg(data->temp[index][nr]);
  987. if (TEMP_READ == nr)
  988. temp += (data->temp_read_vrlsb[index] >> 6) * 250;
  989. return sprintf(buf, "%ld\n", temp);
  990. }
  991. static ssize_t
  992. store_temp(struct device *dev, struct device_attribute *attr,
  993. const char *buf, size_t count)
  994. {
  995. struct sensor_device_attribute_2 *sensor_attr =
  996. to_sensor_dev_attr_2(attr);
  997. int nr = sensor_attr->nr;
  998. int index = sensor_attr->index;
  999. struct i2c_client *client = to_i2c_client(dev);
  1000. struct w83795_data *data = i2c_get_clientdata(client);
  1001. long tmp;
  1002. if (strict_strtol(buf, 10, &tmp) < 0)
  1003. return -EINVAL;
  1004. mutex_lock(&data->update_lock);
  1005. data->temp[index][nr] = temp_to_reg(tmp, -128, 127);
  1006. w83795_write(client, W83795_REG_TEMP[index][nr], data->temp[index][nr]);
  1007. mutex_unlock(&data->update_lock);
  1008. return count;
  1009. }
  1010. static ssize_t
  1011. show_dts_mode(struct device *dev, struct device_attribute *attr, char *buf)
  1012. {
  1013. struct i2c_client *client = to_i2c_client(dev);
  1014. struct w83795_data *data = i2c_get_clientdata(client);
  1015. struct sensor_device_attribute_2 *sensor_attr =
  1016. to_sensor_dev_attr_2(attr);
  1017. int index = sensor_attr->index;
  1018. u8 tmp;
  1019. if (data->enable_dts == 0)
  1020. return sprintf(buf, "%d\n", 0);
  1021. if ((data->has_dts >> index) & 0x01) {
  1022. if (data->enable_dts & 2)
  1023. tmp = 5;
  1024. else
  1025. tmp = 6;
  1026. } else {
  1027. tmp = 0;
  1028. }
  1029. return sprintf(buf, "%d\n", tmp);
  1030. }
  1031. static ssize_t
  1032. show_dts(struct device *dev, struct device_attribute *attr, char *buf)
  1033. {
  1034. struct sensor_device_attribute_2 *sensor_attr =
  1035. to_sensor_dev_attr_2(attr);
  1036. int index = sensor_attr->index;
  1037. struct w83795_data *data = w83795_update_device(dev);
  1038. long temp = temp_from_reg(data->dts[index]);
  1039. temp += (data->dts_read_vrlsb[index] >> 6) * 250;
  1040. return sprintf(buf, "%ld\n", temp);
  1041. }
  1042. static ssize_t
  1043. show_dts_ext(struct device *dev, struct device_attribute *attr, char *buf)
  1044. {
  1045. struct sensor_device_attribute_2 *sensor_attr =
  1046. to_sensor_dev_attr_2(attr);
  1047. int nr = sensor_attr->nr;
  1048. struct i2c_client *client = to_i2c_client(dev);
  1049. struct w83795_data *data = i2c_get_clientdata(client);
  1050. long temp = temp_from_reg(data->dts_ext[nr]);
  1051. return sprintf(buf, "%ld\n", temp);
  1052. }
  1053. static ssize_t
  1054. store_dts_ext(struct device *dev, struct device_attribute *attr,
  1055. const char *buf, size_t count)
  1056. {
  1057. struct sensor_device_attribute_2 *sensor_attr =
  1058. to_sensor_dev_attr_2(attr);
  1059. int nr = sensor_attr->nr;
  1060. struct i2c_client *client = to_i2c_client(dev);
  1061. struct w83795_data *data = i2c_get_clientdata(client);
  1062. long tmp;
  1063. if (strict_strtol(buf, 10, &tmp) < 0)
  1064. return -EINVAL;
  1065. mutex_lock(&data->update_lock);
  1066. data->dts_ext[nr] = temp_to_reg(tmp, -128, 127);
  1067. w83795_write(client, W83795_REG_DTS_EXT(nr), data->dts_ext[nr]);
  1068. mutex_unlock(&data->update_lock);
  1069. return count;
  1070. }
  1071. /*
  1072. Type 3: Thermal diode
  1073. Type 4: Thermistor
  1074. Temp5-6, default TR
  1075. Temp1-4, default TD
  1076. */
  1077. static ssize_t
  1078. show_temp_mode(struct device *dev, struct device_attribute *attr, char *buf)
  1079. {
  1080. struct i2c_client *client = to_i2c_client(dev);
  1081. struct w83795_data *data = i2c_get_clientdata(client);
  1082. struct sensor_device_attribute_2 *sensor_attr =
  1083. to_sensor_dev_attr_2(attr);
  1084. int index = sensor_attr->index;
  1085. u8 tmp;
  1086. if (data->has_temp >> index & 0x01) {
  1087. if (data->temp_mode >> index & 0x01)
  1088. tmp = 3;
  1089. else
  1090. tmp = 4;
  1091. } else {
  1092. tmp = 0;
  1093. }
  1094. return sprintf(buf, "%d\n", tmp);
  1095. }
  1096. static ssize_t
  1097. store_temp_mode(struct device *dev, struct device_attribute *attr,
  1098. const char *buf, size_t count)
  1099. {
  1100. struct i2c_client *client = to_i2c_client(dev);
  1101. struct w83795_data *data = i2c_get_clientdata(client);
  1102. struct sensor_device_attribute_2 *sensor_attr =
  1103. to_sensor_dev_attr_2(attr);
  1104. int index = sensor_attr->index;
  1105. unsigned long val;
  1106. u8 tmp;
  1107. u32 mask;
  1108. if (strict_strtoul(buf, 10, &val) < 0)
  1109. return -EINVAL;
  1110. if ((val != 4) && (val != 3))
  1111. return -EINVAL;
  1112. if ((index > 3) && (val == 3))
  1113. return -EINVAL;
  1114. mutex_lock(&data->update_lock);
  1115. if (val == 3) {
  1116. val = TEMP_CTRL_TD;
  1117. data->has_temp |= 1 << index;
  1118. data->temp_mode |= 1 << index;
  1119. } else if (val == 4) {
  1120. val = TEMP_CTRL_TR;
  1121. data->has_temp |= 1 << index;
  1122. tmp = 1 << index;
  1123. data->temp_mode &= ~tmp;
  1124. }
  1125. if (index > 3)
  1126. tmp = w83795_read(client, W83795_REG_TEMP_CTRL1);
  1127. else
  1128. tmp = w83795_read(client, W83795_REG_TEMP_CTRL2);
  1129. mask = 0x03 << W83795_REG_TEMP_CTRL[index][TEMP_CTRL_SHIFT];
  1130. tmp &= ~mask;
  1131. tmp |= W83795_REG_TEMP_CTRL[index][val];
  1132. mask = 1 << W83795_REG_TEMP_CTRL[index][TEMP_CTRL_HASIN_SHIFT];
  1133. data->has_in &= ~mask;
  1134. if (index > 3)
  1135. w83795_write(client, W83795_REG_TEMP_CTRL1, tmp);
  1136. else
  1137. w83795_write(client, W83795_REG_TEMP_CTRL2, tmp);
  1138. mutex_unlock(&data->update_lock);
  1139. return count;
  1140. }
  1141. /* show/store VIN */
  1142. static ssize_t
  1143. show_in(struct device *dev, struct device_attribute *attr, char *buf)
  1144. {
  1145. struct sensor_device_attribute_2 *sensor_attr =
  1146. to_sensor_dev_attr_2(attr);
  1147. int nr = sensor_attr->nr;
  1148. int index = sensor_attr->index;
  1149. struct w83795_data *data = w83795_update_device(dev);
  1150. u16 val = data->in[index][nr];
  1151. u8 lsb_idx;
  1152. switch (nr) {
  1153. case IN_READ:
  1154. /* calculate this value again by sensors as sensors3.conf */
  1155. if ((index >= 17) &&
  1156. !((data->has_gain >> (index - 17)) & 1))
  1157. val *= 8;
  1158. break;
  1159. case IN_MAX:
  1160. case IN_LOW:
  1161. lsb_idx = IN_LSB_SHIFT_IDX[index][IN_LSB_IDX];
  1162. val <<= 2;
  1163. val |= (data->in_lsb[lsb_idx][nr] >>
  1164. IN_LSB_SHIFT_IDX[lsb_idx][IN_LSB_SHIFT]) & 0x03;
  1165. if ((index >= 17) &&
  1166. !((data->has_gain >> (index - 17)) & 1))
  1167. val *= 8;
  1168. break;
  1169. }
  1170. val = in_from_reg(index, val);
  1171. return sprintf(buf, "%d\n", val);
  1172. }
  1173. static ssize_t
  1174. store_in(struct device *dev, struct device_attribute *attr,
  1175. const char *buf, size_t count)
  1176. {
  1177. struct sensor_device_attribute_2 *sensor_attr =
  1178. to_sensor_dev_attr_2(attr);
  1179. int nr = sensor_attr->nr;
  1180. int index = sensor_attr->index;
  1181. struct i2c_client *client = to_i2c_client(dev);
  1182. struct w83795_data *data = i2c_get_clientdata(client);
  1183. unsigned long val;
  1184. u8 tmp;
  1185. u8 lsb_idx;
  1186. if (strict_strtoul(buf, 10, &val) < 0)
  1187. return -EINVAL;
  1188. val = in_to_reg(index, val);
  1189. if ((index >= 17) &&
  1190. !((data->has_gain >> (index - 17)) & 1))
  1191. val /= 8;
  1192. val = SENSORS_LIMIT(val, 0, 0x3FF);
  1193. mutex_lock(&data->update_lock);
  1194. lsb_idx = IN_LSB_SHIFT_IDX[index][IN_LSB_IDX];
  1195. tmp = w83795_read(client, IN_LSB_REG(lsb_idx, nr));
  1196. tmp &= ~(0x03 << IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT]);
  1197. tmp |= (val & 0x03) << IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT];
  1198. w83795_write(client, IN_LSB_REG(lsb_idx, nr), tmp);
  1199. data->in_lsb[lsb_idx][nr] = tmp;
  1200. tmp = (val >> 2) & 0xff;
  1201. w83795_write(client, W83795_REG_IN[index][nr], tmp);
  1202. data->in[index][nr] = tmp;
  1203. mutex_unlock(&data->update_lock);
  1204. return count;
  1205. }
  1206. static ssize_t
  1207. show_sf_setup(struct device *dev, struct device_attribute *attr, char *buf)
  1208. {
  1209. struct sensor_device_attribute_2 *sensor_attr =
  1210. to_sensor_dev_attr_2(attr);
  1211. int nr = sensor_attr->nr;
  1212. struct i2c_client *client = to_i2c_client(dev);
  1213. struct w83795_data *data = i2c_get_clientdata(client);
  1214. u16 val = data->setup_pwm[nr];
  1215. switch (nr) {
  1216. case SETUP_PWM_UPTIME:
  1217. case SETUP_PWM_DOWNTIME:
  1218. val = time_from_reg(val);
  1219. break;
  1220. }
  1221. return sprintf(buf, "%d\n", val);
  1222. }
  1223. static ssize_t
  1224. store_sf_setup(struct device *dev, struct device_attribute *attr,
  1225. const char *buf, size_t count)
  1226. {
  1227. struct sensor_device_attribute_2 *sensor_attr =
  1228. to_sensor_dev_attr_2(attr);
  1229. int nr = sensor_attr->nr;
  1230. struct i2c_client *client = to_i2c_client(dev);
  1231. struct w83795_data *data = i2c_get_clientdata(client);
  1232. unsigned long val;
  1233. if (strict_strtoul(buf, 10, &val) < 0)
  1234. return -EINVAL;
  1235. switch (nr) {
  1236. case SETUP_PWM_DEFAULT:
  1237. val = SENSORS_LIMIT(val, 0, 0xff);
  1238. break;
  1239. case SETUP_PWM_UPTIME:
  1240. case SETUP_PWM_DOWNTIME:
  1241. val = time_to_reg(val);
  1242. if (val == 0)
  1243. return -EINVAL;
  1244. break;
  1245. }
  1246. mutex_lock(&data->update_lock);
  1247. data->setup_pwm[nr] = val;
  1248. w83795_write(client, W83795_REG_SETUP_PWM(nr), val);
  1249. mutex_unlock(&data->update_lock);
  1250. return count;
  1251. }
  1252. #define NOT_USED -1
  1253. /* Don't change the attribute order, _max and _min are accessed by index
  1254. * somewhere else in the code */
  1255. #define SENSOR_ATTR_IN(index) { \
  1256. SENSOR_ATTR_2(in##index##_input, S_IRUGO, show_in, NULL, \
  1257. IN_READ, index), \
  1258. SENSOR_ATTR_2(in##index##_max, S_IRUGO | S_IWUSR, show_in, \
  1259. store_in, IN_MAX, index), \
  1260. SENSOR_ATTR_2(in##index##_min, S_IRUGO | S_IWUSR, show_in, \
  1261. store_in, IN_LOW, index), \
  1262. SENSOR_ATTR_2(in##index##_alarm, S_IRUGO, show_alarm_beep, \
  1263. NULL, ALARM_STATUS, index + ((index > 14) ? 1 : 0)), \
  1264. SENSOR_ATTR_2(in##index##_beep, S_IWUSR | S_IRUGO, \
  1265. show_alarm_beep, store_beep, BEEP_ENABLE, \
  1266. index + ((index > 14) ? 1 : 0)) }
  1267. #define SENSOR_ATTR_FAN(index) { \
  1268. SENSOR_ATTR_2(fan##index##_input, S_IRUGO, show_fan, \
  1269. NULL, FAN_INPUT, index - 1), \
  1270. SENSOR_ATTR_2(fan##index##_min, S_IWUSR | S_IRUGO, \
  1271. show_fan, store_fan_min, FAN_MIN, index - 1), \
  1272. SENSOR_ATTR_2(fan##index##_alarm, S_IRUGO, show_alarm_beep, \
  1273. NULL, ALARM_STATUS, index + 31), \
  1274. SENSOR_ATTR_2(fan##index##_beep, S_IWUSR | S_IRUGO, \
  1275. show_alarm_beep, store_beep, BEEP_ENABLE, index + 31) }
  1276. #define SENSOR_ATTR_PWM(index) { \
  1277. SENSOR_ATTR_2(pwm##index, S_IWUSR | S_IRUGO, show_pwm, \
  1278. store_pwm, PWM_OUTPUT, index - 1), \
  1279. SENSOR_ATTR_2(pwm##index##_nonstop, S_IWUSR | S_IRUGO, \
  1280. show_pwm, store_pwm, PWM_NONSTOP, index - 1), \
  1281. SENSOR_ATTR_2(pwm##index##_start, S_IWUSR | S_IRUGO, \
  1282. show_pwm, store_pwm, PWM_START, index - 1), \
  1283. SENSOR_ATTR_2(pwm##index##_stop_time, S_IWUSR | S_IRUGO, \
  1284. show_pwm, store_pwm, PWM_STOP_TIME, index - 1), \
  1285. SENSOR_ATTR_2(pwm##index##_freq, S_IWUSR | S_IRUGO, \
  1286. show_pwm, store_pwm, PWM_FREQ, index - 1), \
  1287. SENSOR_ATTR_2(pwm##index##_enable, S_IWUSR | S_IRUGO, \
  1288. show_pwm_enable, store_pwm_enable, NOT_USED, index - 1), \
  1289. SENSOR_ATTR_2(fan##index##_target, S_IWUSR | S_IRUGO, \
  1290. show_fanin, store_fanin, FANIN_TARGET, index - 1) }
  1291. #define SENSOR_ATTR_DTS(index) { \
  1292. SENSOR_ATTR_2(temp##index##_type, S_IRUGO , \
  1293. show_dts_mode, NULL, NOT_USED, index - 7), \
  1294. SENSOR_ATTR_2(temp##index##_input, S_IRUGO, show_dts, \
  1295. NULL, NOT_USED, index - 7), \
  1296. SENSOR_ATTR_2(temp##index##_crit, S_IRUGO | S_IWUSR, show_dts_ext, \
  1297. store_dts_ext, DTS_CRIT, NOT_USED), \
  1298. SENSOR_ATTR_2(temp##index##_crit_hyst, S_IRUGO | S_IWUSR, \
  1299. show_dts_ext, store_dts_ext, DTS_CRIT_HYST, NOT_USED), \
  1300. SENSOR_ATTR_2(temp##index##_max, S_IRUGO | S_IWUSR, show_dts_ext, \
  1301. store_dts_ext, DTS_WARN, NOT_USED), \
  1302. SENSOR_ATTR_2(temp##index##_max_hyst, S_IRUGO | S_IWUSR, \
  1303. show_dts_ext, store_dts_ext, DTS_WARN_HYST, NOT_USED), \
  1304. SENSOR_ATTR_2(temp##index##_alarm, S_IRUGO, \
  1305. show_alarm_beep, NULL, ALARM_STATUS, index + 17), \
  1306. SENSOR_ATTR_2(temp##index##_beep, S_IWUSR | S_IRUGO, \
  1307. show_alarm_beep, store_beep, BEEP_ENABLE, index + 17) }
  1308. #define SENSOR_ATTR_TEMP(index) { \
  1309. SENSOR_ATTR_2(temp##index##_type, S_IRUGO | S_IWUSR, \
  1310. show_temp_mode, store_temp_mode, NOT_USED, index - 1), \
  1311. SENSOR_ATTR_2(temp##index##_input, S_IRUGO, show_temp, \
  1312. NULL, TEMP_READ, index - 1), \
  1313. SENSOR_ATTR_2(temp##index##_crit, S_IRUGO | S_IWUSR, show_temp, \
  1314. store_temp, TEMP_CRIT, index - 1), \
  1315. SENSOR_ATTR_2(temp##index##_crit_hyst, S_IRUGO | S_IWUSR, \
  1316. show_temp, store_temp, TEMP_CRIT_HYST, index - 1), \
  1317. SENSOR_ATTR_2(temp##index##_max, S_IRUGO | S_IWUSR, show_temp, \
  1318. store_temp, TEMP_WARN, index - 1), \
  1319. SENSOR_ATTR_2(temp##index##_max_hyst, S_IRUGO | S_IWUSR, \
  1320. show_temp, store_temp, TEMP_WARN_HYST, index - 1), \
  1321. SENSOR_ATTR_2(temp##index##_alarm, S_IRUGO, \
  1322. show_alarm_beep, NULL, ALARM_STATUS, \
  1323. index + (index > 4 ? 11 : 17)), \
  1324. SENSOR_ATTR_2(temp##index##_beep, S_IWUSR | S_IRUGO, \
  1325. show_alarm_beep, store_beep, BEEP_ENABLE, \
  1326. index + (index > 4 ? 11 : 17)), \
  1327. SENSOR_ATTR_2(temp##index##_source_sel, S_IWUSR | S_IRUGO, \
  1328. show_temp_src, store_temp_src, NOT_USED, index - 1), \
  1329. SENSOR_ATTR_2(temp##index##_pwm_enable, S_IWUSR | S_IRUGO, \
  1330. show_temp_pwm_enable, store_temp_pwm_enable, \
  1331. TEMP_PWM_ENABLE, index - 1), \
  1332. SENSOR_ATTR_2(temp##index##_auto_channels_pwm, S_IWUSR | S_IRUGO, \
  1333. show_temp_pwm_enable, store_temp_pwm_enable, \
  1334. TEMP_PWM_FAN_MAP, index - 1), \
  1335. SENSOR_ATTR_2(thermal_cruise##index, S_IWUSR | S_IRUGO, \
  1336. show_temp_pwm, store_temp_pwm, TEMP_PWM_TTTI, index - 1), \
  1337. SENSOR_ATTR_2(temp##index##_warn, S_IWUSR | S_IRUGO, \
  1338. show_temp_pwm, store_temp_pwm, TEMP_PWM_CTFS, index - 1), \
  1339. SENSOR_ATTR_2(temp##index##_warn_hyst, S_IWUSR | S_IRUGO, \
  1340. show_temp_pwm, store_temp_pwm, TEMP_PWM_HCT, index - 1), \
  1341. SENSOR_ATTR_2(temp##index##_operation_hyst, S_IWUSR | S_IRUGO, \
  1342. show_temp_pwm, store_temp_pwm, TEMP_PWM_HOT, index - 1), \
  1343. SENSOR_ATTR_2(temp##index##_auto_point1_pwm, S_IRUGO | S_IWUSR, \
  1344. show_sf4_pwm, store_sf4_pwm, 0, index - 1), \
  1345. SENSOR_ATTR_2(temp##index##_auto_point2_pwm, S_IRUGO | S_IWUSR, \
  1346. show_sf4_pwm, store_sf4_pwm, 1, index - 1), \
  1347. SENSOR_ATTR_2(temp##index##_auto_point3_pwm, S_IRUGO | S_IWUSR, \
  1348. show_sf4_pwm, store_sf4_pwm, 2, index - 1), \
  1349. SENSOR_ATTR_2(temp##index##_auto_point4_pwm, S_IRUGO | S_IWUSR, \
  1350. show_sf4_pwm, store_sf4_pwm, 3, index - 1), \
  1351. SENSOR_ATTR_2(temp##index##_auto_point5_pwm, S_IRUGO | S_IWUSR, \
  1352. show_sf4_pwm, store_sf4_pwm, 4, index - 1), \
  1353. SENSOR_ATTR_2(temp##index##_auto_point6_pwm, S_IRUGO | S_IWUSR, \
  1354. show_sf4_pwm, store_sf4_pwm, 5, index - 1), \
  1355. SENSOR_ATTR_2(temp##index##_auto_point7_pwm, S_IRUGO | S_IWUSR, \
  1356. show_sf4_pwm, store_sf4_pwm, 6, index - 1), \
  1357. SENSOR_ATTR_2(temp##index##_auto_point1_temp, S_IRUGO | S_IWUSR,\
  1358. show_sf4_temp, store_sf4_temp, 0, index - 1), \
  1359. SENSOR_ATTR_2(temp##index##_auto_point2_temp, S_IRUGO | S_IWUSR,\
  1360. show_sf4_temp, store_sf4_temp, 1, index - 1), \
  1361. SENSOR_ATTR_2(temp##index##_auto_point3_temp, S_IRUGO | S_IWUSR,\
  1362. show_sf4_temp, store_sf4_temp, 2, index - 1), \
  1363. SENSOR_ATTR_2(temp##index##_auto_point4_temp, S_IRUGO | S_IWUSR,\
  1364. show_sf4_temp, store_sf4_temp, 3, index - 1), \
  1365. SENSOR_ATTR_2(temp##index##_auto_point5_temp, S_IRUGO | S_IWUSR,\
  1366. show_sf4_temp, store_sf4_temp, 4, index - 1), \
  1367. SENSOR_ATTR_2(temp##index##_auto_point6_temp, S_IRUGO | S_IWUSR,\
  1368. show_sf4_temp, store_sf4_temp, 5, index - 1), \
  1369. SENSOR_ATTR_2(temp##index##_auto_point7_temp, S_IRUGO | S_IWUSR,\
  1370. show_sf4_temp, store_sf4_temp, 6, index - 1) }
  1371. static struct sensor_device_attribute_2 w83795_in[][5] = {
  1372. SENSOR_ATTR_IN(0),
  1373. SENSOR_ATTR_IN(1),
  1374. SENSOR_ATTR_IN(2),
  1375. SENSOR_ATTR_IN(3),
  1376. SENSOR_ATTR_IN(4),
  1377. SENSOR_ATTR_IN(5),
  1378. SENSOR_ATTR_IN(6),
  1379. SENSOR_ATTR_IN(7),
  1380. SENSOR_ATTR_IN(8),
  1381. SENSOR_ATTR_IN(9),
  1382. SENSOR_ATTR_IN(10),
  1383. SENSOR_ATTR_IN(11),
  1384. SENSOR_ATTR_IN(12),
  1385. SENSOR_ATTR_IN(13),
  1386. SENSOR_ATTR_IN(14),
  1387. SENSOR_ATTR_IN(15),
  1388. SENSOR_ATTR_IN(16),
  1389. SENSOR_ATTR_IN(17),
  1390. SENSOR_ATTR_IN(18),
  1391. SENSOR_ATTR_IN(19),
  1392. SENSOR_ATTR_IN(20),
  1393. };
  1394. static const struct sensor_device_attribute_2 w83795_fan[][4] = {
  1395. SENSOR_ATTR_FAN(1),
  1396. SENSOR_ATTR_FAN(2),
  1397. SENSOR_ATTR_FAN(3),
  1398. SENSOR_ATTR_FAN(4),
  1399. SENSOR_ATTR_FAN(5),
  1400. SENSOR_ATTR_FAN(6),
  1401. SENSOR_ATTR_FAN(7),
  1402. SENSOR_ATTR_FAN(8),
  1403. SENSOR_ATTR_FAN(9),
  1404. SENSOR_ATTR_FAN(10),
  1405. SENSOR_ATTR_FAN(11),
  1406. SENSOR_ATTR_FAN(12),
  1407. SENSOR_ATTR_FAN(13),
  1408. SENSOR_ATTR_FAN(14),
  1409. };
  1410. static const struct sensor_device_attribute_2 w83795_temp[][29] = {
  1411. SENSOR_ATTR_TEMP(1),
  1412. SENSOR_ATTR_TEMP(2),
  1413. SENSOR_ATTR_TEMP(3),
  1414. SENSOR_ATTR_TEMP(4),
  1415. SENSOR_ATTR_TEMP(5),
  1416. SENSOR_ATTR_TEMP(6),
  1417. };
  1418. static const struct sensor_device_attribute_2 w83795_dts[][8] = {
  1419. SENSOR_ATTR_DTS(7),
  1420. SENSOR_ATTR_DTS(8),
  1421. SENSOR_ATTR_DTS(9),
  1422. SENSOR_ATTR_DTS(10),
  1423. SENSOR_ATTR_DTS(11),
  1424. SENSOR_ATTR_DTS(12),
  1425. SENSOR_ATTR_DTS(13),
  1426. SENSOR_ATTR_DTS(14),
  1427. };
  1428. static const struct sensor_device_attribute_2 w83795_pwm[][7] = {
  1429. SENSOR_ATTR_PWM(1),
  1430. SENSOR_ATTR_PWM(2),
  1431. SENSOR_ATTR_PWM(3),
  1432. SENSOR_ATTR_PWM(4),
  1433. SENSOR_ATTR_PWM(5),
  1434. SENSOR_ATTR_PWM(6),
  1435. SENSOR_ATTR_PWM(7),
  1436. SENSOR_ATTR_PWM(8),
  1437. };
  1438. static const struct sensor_device_attribute_2 sda_single_files[] = {
  1439. SENSOR_ATTR_2(chassis, S_IWUSR | S_IRUGO, show_alarm_beep,
  1440. store_chassis_clear, ALARM_STATUS, 46),
  1441. SENSOR_ATTR_2(beep_enable, S_IWUSR | S_IRUGO, show_alarm_beep,
  1442. store_beep, BEEP_ENABLE, 47),
  1443. SENSOR_ATTR_2(speed_cruise_tolerance, S_IWUSR | S_IRUGO, show_fanin,
  1444. store_fanin, FANIN_TOL, NOT_USED),
  1445. SENSOR_ATTR_2(pwm_default, S_IWUSR | S_IRUGO, show_sf_setup,
  1446. store_sf_setup, SETUP_PWM_DEFAULT, NOT_USED),
  1447. SENSOR_ATTR_2(pwm_uptime, S_IWUSR | S_IRUGO, show_sf_setup,
  1448. store_sf_setup, SETUP_PWM_UPTIME, NOT_USED),
  1449. SENSOR_ATTR_2(pwm_downtime, S_IWUSR | S_IRUGO, show_sf_setup,
  1450. store_sf_setup, SETUP_PWM_DOWNTIME, NOT_USED),
  1451. };
  1452. /*
  1453. * Driver interface
  1454. */
  1455. static void w83795_init_client(struct i2c_client *client)
  1456. {
  1457. struct w83795_data *data = i2c_get_clientdata(client);
  1458. static const u16 clkin[4] = { /* in kHz */
  1459. 14318, 24000, 33333, 48000
  1460. };
  1461. u8 config;
  1462. if (reset)
  1463. w83795_write(client, W83795_REG_CONFIG, 0x80);
  1464. /* Start monitoring if needed */
  1465. config = w83795_read(client, W83795_REG_CONFIG);
  1466. if (!(config & W83795_REG_CONFIG_START)) {
  1467. dev_info(&client->dev, "Enabling monitoring operations\n");
  1468. w83795_write(client, W83795_REG_CONFIG,
  1469. config | W83795_REG_CONFIG_START);
  1470. }
  1471. data->clkin = clkin[(config >> 3) & 0x3];
  1472. dev_dbg(&client->dev, "clkin = %u kHz\n", data->clkin);
  1473. }
  1474. static int w83795_get_device_id(struct i2c_client *client)
  1475. {
  1476. int device_id;
  1477. device_id = i2c_smbus_read_byte_data(client, W83795_REG_DEVICEID);
  1478. /* Special case for rev. A chips; can't be checked first because later
  1479. revisions emulate this for compatibility */
  1480. if (device_id < 0 || (device_id & 0xf0) != 0x50) {
  1481. int alt_id;
  1482. alt_id = i2c_smbus_read_byte_data(client,
  1483. W83795_REG_DEVICEID_A);
  1484. if (alt_id == 0x50)
  1485. device_id = alt_id;
  1486. }
  1487. return device_id;
  1488. }
  1489. /* Return 0 if detection is successful, -ENODEV otherwise */
  1490. static int w83795_detect(struct i2c_client *client,
  1491. struct i2c_board_info *info)
  1492. {
  1493. int bank, vendor_id, device_id, expected, i2c_addr, config;
  1494. struct i2c_adapter *adapter = client->adapter;
  1495. unsigned short address = client->addr;
  1496. const char *chip_name;
  1497. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
  1498. return -ENODEV;
  1499. bank = i2c_smbus_read_byte_data(client, W83795_REG_BANKSEL);
  1500. if (bank < 0 || (bank & 0x7c)) {
  1501. dev_dbg(&adapter->dev,
  1502. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1503. address, "bank");
  1504. return -ENODEV;
  1505. }
  1506. /* Check Nuvoton vendor ID */
  1507. vendor_id = i2c_smbus_read_byte_data(client, W83795_REG_VENDORID);
  1508. expected = bank & 0x80 ? 0x5c : 0xa3;
  1509. if (vendor_id != expected) {
  1510. dev_dbg(&adapter->dev,
  1511. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1512. address, "vendor id");
  1513. return -ENODEV;
  1514. }
  1515. /* Check device ID */
  1516. device_id = w83795_get_device_id(client) |
  1517. (i2c_smbus_read_byte_data(client, W83795_REG_CHIPID) << 8);
  1518. if ((device_id >> 4) != 0x795) {
  1519. dev_dbg(&adapter->dev,
  1520. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1521. address, "device id\n");
  1522. return -ENODEV;
  1523. }
  1524. /* If Nuvoton chip, address of chip and W83795_REG_I2C_ADDR
  1525. should match */
  1526. if ((bank & 0x07) == 0) {
  1527. i2c_addr = i2c_smbus_read_byte_data(client,
  1528. W83795_REG_I2C_ADDR);
  1529. if ((i2c_addr & 0x7f) != address) {
  1530. dev_dbg(&adapter->dev,
  1531. "w83795: Detection failed at addr 0x%02hx, "
  1532. "check %s\n", address, "i2c addr");
  1533. return -ENODEV;
  1534. }
  1535. }
  1536. /* Check 795 chip type: 795G or 795ADG
  1537. Usually we don't write to chips during detection, but here we don't
  1538. quite have the choice; hopefully it's OK, we are about to return
  1539. success anyway */
  1540. if ((bank & 0x07) != 0)
  1541. i2c_smbus_write_byte_data(client, W83795_REG_BANKSEL,
  1542. bank & ~0x07);
  1543. config = i2c_smbus_read_byte_data(client, W83795_REG_CONFIG);
  1544. if (config & W83795_REG_CONFIG_CONFIG48)
  1545. chip_name = "w83795adg";
  1546. else
  1547. chip_name = "w83795g";
  1548. strlcpy(info->type, chip_name, I2C_NAME_SIZE);
  1549. dev_info(&adapter->dev, "Found %s rev. %c at 0x%02hx\n", chip_name,
  1550. 'A' + (device_id & 0xf), address);
  1551. return 0;
  1552. }
  1553. static int w83795_handle_files(struct device *dev, int (*fn)(struct device *,
  1554. const struct device_attribute *))
  1555. {
  1556. struct w83795_data *data = dev_get_drvdata(dev);
  1557. int err, i, j;
  1558. for (i = 0; i < ARRAY_SIZE(w83795_in); i++) {
  1559. if (!(data->has_in & (1 << i)))
  1560. continue;
  1561. for (j = 0; j < ARRAY_SIZE(w83795_in[0]); j++) {
  1562. err = fn(dev, &w83795_in[i][j].dev_attr);
  1563. if (err)
  1564. return err;
  1565. }
  1566. }
  1567. for (i = 0; i < ARRAY_SIZE(w83795_fan); i++) {
  1568. if (!(data->has_fan & (1 << i)))
  1569. continue;
  1570. for (j = 0; j < ARRAY_SIZE(w83795_fan[0]); j++) {
  1571. err = fn(dev, &w83795_fan[i][j].dev_attr);
  1572. if (err)
  1573. return err;
  1574. }
  1575. }
  1576. for (i = 0; i < ARRAY_SIZE(sda_single_files); i++) {
  1577. err = fn(dev, &sda_single_files[i].dev_attr);
  1578. if (err)
  1579. return err;
  1580. }
  1581. for (i = 0; i < data->has_pwm; i++) {
  1582. for (j = 0; j < ARRAY_SIZE(w83795_pwm[0]); j++) {
  1583. err = fn(dev, &w83795_pwm[i][j].dev_attr);
  1584. if (err)
  1585. return err;
  1586. }
  1587. }
  1588. for (i = 0; i < ARRAY_SIZE(w83795_temp); i++) {
  1589. if (!(data->has_temp & (1 << i)))
  1590. continue;
  1591. for (j = 0; j < ARRAY_SIZE(w83795_temp[0]); j++) {
  1592. err = fn(dev, &w83795_temp[i][j].dev_attr);
  1593. if (err)
  1594. return err;
  1595. }
  1596. }
  1597. if (data->enable_dts != 0) {
  1598. for (i = 0; i < ARRAY_SIZE(w83795_dts); i++) {
  1599. if (!(data->has_dts & (1 << i)))
  1600. continue;
  1601. for (j = 0; j < ARRAY_SIZE(w83795_dts[0]); j++) {
  1602. err = fn(dev, &w83795_dts[i][j].dev_attr);
  1603. if (err)
  1604. return err;
  1605. }
  1606. }
  1607. }
  1608. return 0;
  1609. }
  1610. /* We need a wrapper that fits in w83795_handle_files */
  1611. static int device_remove_file_wrapper(struct device *dev,
  1612. const struct device_attribute *attr)
  1613. {
  1614. device_remove_file(dev, attr);
  1615. return 0;
  1616. }
  1617. static void w83795_check_dynamic_in_limits(struct i2c_client *client)
  1618. {
  1619. struct w83795_data *data = i2c_get_clientdata(client);
  1620. u8 vid_ctl;
  1621. int i, err_max, err_min;
  1622. vid_ctl = w83795_read(client, W83795_REG_VID_CTRL);
  1623. /* Return immediately if VRM isn't configured */
  1624. if ((vid_ctl & 0x07) == 0x00 || (vid_ctl & 0x07) == 0x07)
  1625. return;
  1626. data->has_dyn_in = (vid_ctl >> 3) & 0x07;
  1627. for (i = 0; i < 2; i++) {
  1628. if (!(data->has_dyn_in & (1 << i)))
  1629. continue;
  1630. /* Voltage limits in dynamic mode, switch to read-only */
  1631. err_max = sysfs_chmod_file(&client->dev.kobj,
  1632. &w83795_in[i][2].dev_attr.attr,
  1633. S_IRUGO);
  1634. err_min = sysfs_chmod_file(&client->dev.kobj,
  1635. &w83795_in[i][3].dev_attr.attr,
  1636. S_IRUGO);
  1637. if (err_max || err_min)
  1638. dev_warn(&client->dev, "Failed to set in%d limits "
  1639. "read-only (%d, %d)\n", i, err_max, err_min);
  1640. else
  1641. dev_info(&client->dev, "in%d limits set dynamically "
  1642. "from VID\n", i);
  1643. }
  1644. }
  1645. /* Check pins that can be used for either temperature or voltage monitoring */
  1646. static void w83795_apply_temp_config(struct w83795_data *data, u8 config,
  1647. int temp_chan, int in_chan)
  1648. {
  1649. /* config is a 2-bit value */
  1650. switch (config) {
  1651. case 0x2: /* Voltage monitoring */
  1652. data->has_in |= 1 << in_chan;
  1653. break;
  1654. case 0x1: /* Thermal diode */
  1655. if (temp_chan >= 4)
  1656. break;
  1657. data->temp_mode |= 1 << temp_chan;
  1658. /* fall through */
  1659. case 0x3: /* Thermistor */
  1660. data->has_temp |= 1 << temp_chan;
  1661. break;
  1662. }
  1663. }
  1664. static int w83795_probe(struct i2c_client *client,
  1665. const struct i2c_device_id *id)
  1666. {
  1667. int i;
  1668. u8 tmp;
  1669. struct device *dev = &client->dev;
  1670. struct w83795_data *data;
  1671. int err;
  1672. data = kzalloc(sizeof(struct w83795_data), GFP_KERNEL);
  1673. if (!data) {
  1674. err = -ENOMEM;
  1675. goto exit;
  1676. }
  1677. i2c_set_clientdata(client, data);
  1678. data->chip_type = id->driver_data;
  1679. data->bank = i2c_smbus_read_byte_data(client, W83795_REG_BANKSEL);
  1680. mutex_init(&data->update_lock);
  1681. /* Initialize the chip */
  1682. w83795_init_client(client);
  1683. /* Check which voltages and fans are present */
  1684. data->has_in = w83795_read(client, W83795_REG_VOLT_CTRL1)
  1685. | (w83795_read(client, W83795_REG_VOLT_CTRL2) << 8);
  1686. data->has_fan = w83795_read(client, W83795_REG_FANIN_CTRL1)
  1687. | (w83795_read(client, W83795_REG_FANIN_CTRL2) << 8);
  1688. /* Check which analog temperatures and extra voltages are present */
  1689. tmp = w83795_read(client, W83795_REG_TEMP_CTRL1);
  1690. if (tmp & 0x20)
  1691. data->enable_dts = 1;
  1692. w83795_apply_temp_config(data, (tmp >> 2) & 0x3, 5, 16);
  1693. w83795_apply_temp_config(data, tmp & 0x3, 4, 15);
  1694. tmp = w83795_read(client, W83795_REG_TEMP_CTRL2);
  1695. w83795_apply_temp_config(data, tmp >> 6, 3, 20);
  1696. w83795_apply_temp_config(data, (tmp >> 4) & 0x3, 2, 19);
  1697. w83795_apply_temp_config(data, (tmp >> 2) & 0x3, 1, 18);
  1698. w83795_apply_temp_config(data, tmp & 0x3, 0, 17);
  1699. /* Check DTS enable status */
  1700. if (data->enable_dts) {
  1701. if (1 & w83795_read(client, W83795_REG_DTSC))
  1702. data->enable_dts |= 2;
  1703. data->has_dts = w83795_read(client, W83795_REG_DTSE);
  1704. }
  1705. /* Report PECI Tbase values */
  1706. if (data->enable_dts == 1) {
  1707. for (i = 0; i < 8; i++) {
  1708. if (!(data->has_dts & (1 << i)))
  1709. continue;
  1710. tmp = w83795_read(client, W83795_REG_PECI_TBASE(i));
  1711. dev_info(&client->dev,
  1712. "PECI agent %d Tbase temperature: %u\n",
  1713. i + 1, (unsigned int)tmp & 0x7f);
  1714. }
  1715. }
  1716. /* First update the voltages measured value and limits */
  1717. for (i = 0; i < ARRAY_SIZE(data->in); i++) {
  1718. if (!(data->has_in & (1 << i)))
  1719. continue;
  1720. data->in[i][IN_MAX] =
  1721. w83795_read(client, W83795_REG_IN[i][IN_MAX]);
  1722. data->in[i][IN_LOW] =
  1723. w83795_read(client, W83795_REG_IN[i][IN_LOW]);
  1724. tmp = w83795_read(client, W83795_REG_IN[i][IN_READ]) << 2;
  1725. tmp |= w83795_read(client, W83795_REG_VRLSB) >> 6;
  1726. data->in[i][IN_READ] = tmp;
  1727. }
  1728. for (i = 0; i < IN_LSB_REG_NUM; i++) {
  1729. if ((i == 2 && data->chip_type == w83795adg) ||
  1730. (i >= 4 && !(data->has_in & (1 << (i + 11)))))
  1731. continue;
  1732. data->in_lsb[i][IN_MAX] =
  1733. w83795_read(client, IN_LSB_REG(i, IN_MAX));
  1734. data->in_lsb[i][IN_LOW] =
  1735. w83795_read(client, IN_LSB_REG(i, IN_LOW));
  1736. }
  1737. data->has_gain = w83795_read(client, W83795_REG_VMIGB_CTRL) & 0x0f;
  1738. /* First update fan and limits */
  1739. for (i = 0; i < ARRAY_SIZE(data->fan); i++) {
  1740. /* Each register contains LSB for 2 fans, but we want to
  1741. * read it only once to save time */
  1742. if ((i & 1) == 0 && (data->has_fan & (3 << i)))
  1743. tmp = w83795_read(client, W83795_REG_FAN_MIN_LSB(i));
  1744. if (!(data->has_fan & (1 << i)))
  1745. continue;
  1746. data->fan_min[i] =
  1747. w83795_read(client, W83795_REG_FAN_MIN_HL(i)) << 4;
  1748. data->fan_min[i] |=
  1749. (tmp >> W83795_REG_FAN_MIN_LSB_SHIFT(i)) & 0x0F;
  1750. data->fan[i] = w83795_read(client, W83795_REG_FAN(i)) << 4;
  1751. data->fan[i] |= w83795_read(client, W83795_REG_VRLSB) >> 4;
  1752. }
  1753. /* temperature and limits */
  1754. for (i = 0; i < ARRAY_SIZE(data->temp); i++) {
  1755. if (!(data->has_temp & (1 << i)))
  1756. continue;
  1757. data->temp[i][TEMP_CRIT] =
  1758. w83795_read(client, W83795_REG_TEMP[i][TEMP_CRIT]);
  1759. data->temp[i][TEMP_CRIT_HYST] =
  1760. w83795_read(client, W83795_REG_TEMP[i][TEMP_CRIT_HYST]);
  1761. data->temp[i][TEMP_WARN] =
  1762. w83795_read(client, W83795_REG_TEMP[i][TEMP_WARN]);
  1763. data->temp[i][TEMP_WARN_HYST] =
  1764. w83795_read(client, W83795_REG_TEMP[i][TEMP_WARN_HYST]);
  1765. data->temp[i][TEMP_READ] =
  1766. w83795_read(client, W83795_REG_TEMP[i][TEMP_READ]);
  1767. data->temp_read_vrlsb[i] =
  1768. w83795_read(client, W83795_REG_VRLSB);
  1769. }
  1770. /* dts temperature and limits */
  1771. if (data->enable_dts != 0) {
  1772. data->dts_ext[DTS_CRIT] =
  1773. w83795_read(client, W83795_REG_DTS_EXT(DTS_CRIT));
  1774. data->dts_ext[DTS_CRIT_HYST] =
  1775. w83795_read(client, W83795_REG_DTS_EXT(DTS_CRIT_HYST));
  1776. data->dts_ext[DTS_WARN] =
  1777. w83795_read(client, W83795_REG_DTS_EXT(DTS_WARN));
  1778. data->dts_ext[DTS_WARN_HYST] =
  1779. w83795_read(client, W83795_REG_DTS_EXT(DTS_WARN_HYST));
  1780. for (i = 0; i < ARRAY_SIZE(data->dts); i++) {
  1781. if (!(data->has_dts & (1 << i)))
  1782. continue;
  1783. data->dts[i] = w83795_read(client, W83795_REG_DTS(i));
  1784. data->dts_read_vrlsb[i] =
  1785. w83795_read(client, W83795_REG_VRLSB);
  1786. }
  1787. }
  1788. /* First update temp source selction */
  1789. for (i = 0; i < 3; i++)
  1790. data->temp_src[i] = w83795_read(client, W83795_REG_TSS(i));
  1791. /* pwm and smart fan */
  1792. if (data->chip_type == w83795g)
  1793. data->has_pwm = 8;
  1794. else
  1795. data->has_pwm = 2;
  1796. data->pwm_fcms[0] = w83795_read(client, W83795_REG_FCMS1);
  1797. data->pwm_fcms[1] = w83795_read(client, W83795_REG_FCMS2);
  1798. for (i = 0; i < W83795_REG_TEMP_NUM; i++)
  1799. data->pwm_tfmr[i] = w83795_read(client, W83795_REG_TFMR(i));
  1800. data->pwm_fomc = w83795_read(client, W83795_REG_FOMC);
  1801. for (i = 0; i < data->has_pwm; i++) {
  1802. for (tmp = 0; tmp < 5; tmp++) {
  1803. data->pwm[i][tmp] =
  1804. w83795_read(client, W83795_REG_PWM(i, tmp));
  1805. }
  1806. }
  1807. for (i = 0; i < 8; i++) {
  1808. data->target_speed[i] =
  1809. w83795_read(client, W83795_REG_FTSH(i)) << 4;
  1810. data->target_speed[i] |=
  1811. w83795_read(client, W83795_REG_FTSL(i)) >> 4;
  1812. }
  1813. data->tol_speed = w83795_read(client, W83795_REG_TFTS) & 0x3f;
  1814. for (i = 0; i < W83795_REG_TEMP_NUM; i++) {
  1815. data->pwm_temp[i][TEMP_PWM_TTTI] =
  1816. w83795_read(client, W83795_REG_TTTI(i)) & 0x7f;
  1817. data->pwm_temp[i][TEMP_PWM_CTFS] =
  1818. w83795_read(client, W83795_REG_CTFS(i));
  1819. tmp = w83795_read(client, W83795_REG_HT(i));
  1820. data->pwm_temp[i][TEMP_PWM_HCT] = (tmp >> 4) & 0x0f;
  1821. data->pwm_temp[i][TEMP_PWM_HOT] = tmp & 0x0f;
  1822. }
  1823. for (i = 0; i < W83795_REG_TEMP_NUM; i++) {
  1824. for (tmp = 0; tmp < 7; tmp++) {
  1825. data->sf4_reg[i][SF4_TEMP][tmp] =
  1826. w83795_read(client,
  1827. W83795_REG_SF4_TEMP(i, tmp));
  1828. data->sf4_reg[i][SF4_PWM][tmp] =
  1829. w83795_read(client, W83795_REG_SF4_PWM(i, tmp));
  1830. }
  1831. }
  1832. /* Setup PWM Register */
  1833. for (i = 0; i < 3; i++) {
  1834. data->setup_pwm[i] =
  1835. w83795_read(client, W83795_REG_SETUP_PWM(i));
  1836. }
  1837. /* alarm and beep */
  1838. for (i = 0; i < ALARM_BEEP_REG_NUM; i++) {
  1839. data->alarms[i] = w83795_read(client, W83795_REG_ALARM(i));
  1840. data->beeps[i] = w83795_read(client, W83795_REG_BEEP(i));
  1841. }
  1842. err = w83795_handle_files(dev, device_create_file);
  1843. if (err)
  1844. goto exit_remove;
  1845. if (data->chip_type == w83795g)
  1846. w83795_check_dynamic_in_limits(client);
  1847. data->hwmon_dev = hwmon_device_register(dev);
  1848. if (IS_ERR(data->hwmon_dev)) {
  1849. err = PTR_ERR(data->hwmon_dev);
  1850. goto exit_remove;
  1851. }
  1852. return 0;
  1853. exit_remove:
  1854. w83795_handle_files(dev, device_remove_file_wrapper);
  1855. kfree(data);
  1856. exit:
  1857. return err;
  1858. }
  1859. static int w83795_remove(struct i2c_client *client)
  1860. {
  1861. struct w83795_data *data = i2c_get_clientdata(client);
  1862. hwmon_device_unregister(data->hwmon_dev);
  1863. w83795_handle_files(&client->dev, device_remove_file_wrapper);
  1864. kfree(data);
  1865. return 0;
  1866. }
  1867. static const struct i2c_device_id w83795_id[] = {
  1868. { "w83795g", w83795g },
  1869. { "w83795adg", w83795adg },
  1870. { }
  1871. };
  1872. MODULE_DEVICE_TABLE(i2c, w83795_id);
  1873. static struct i2c_driver w83795_driver = {
  1874. .driver = {
  1875. .name = "w83795",
  1876. },
  1877. .probe = w83795_probe,
  1878. .remove = w83795_remove,
  1879. .id_table = w83795_id,
  1880. .class = I2C_CLASS_HWMON,
  1881. .detect = w83795_detect,
  1882. .address_list = normal_i2c,
  1883. };
  1884. static int __init sensors_w83795_init(void)
  1885. {
  1886. return i2c_add_driver(&w83795_driver);
  1887. }
  1888. static void __exit sensors_w83795_exit(void)
  1889. {
  1890. i2c_del_driver(&w83795_driver);
  1891. }
  1892. MODULE_AUTHOR("Wei Song");
  1893. MODULE_DESCRIPTION("W83795G/ADG hardware monitoring driver");
  1894. MODULE_LICENSE("GPL");
  1895. module_init(sensors_w83795_init);
  1896. module_exit(sensors_w83795_exit);