i915_drv.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. unsigned int i915_preliminary_hw_support __read_mostly = 0;
  105. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  106. MODULE_PARM_DESC(preliminary_hw_support,
  107. "Enable preliminary hardware support. (default: false)");
  108. static struct drm_driver driver;
  109. extern int intel_agp_enabled;
  110. #define INTEL_VGA_DEVICE(id, info) { \
  111. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  112. .class_mask = 0xff0000, \
  113. .vendor = 0x8086, \
  114. .device = id, \
  115. .subvendor = PCI_ANY_ID, \
  116. .subdevice = PCI_ANY_ID, \
  117. .driver_data = (unsigned long) info }
  118. static const struct intel_device_info intel_i830_info = {
  119. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  120. .has_overlay = 1, .overlay_needs_physical = 1,
  121. };
  122. static const struct intel_device_info intel_845g_info = {
  123. .gen = 2, .num_pipes = 1,
  124. .has_overlay = 1, .overlay_needs_physical = 1,
  125. };
  126. static const struct intel_device_info intel_i85x_info = {
  127. .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
  128. .cursor_needs_physical = 1,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. };
  131. static const struct intel_device_info intel_i865g_info = {
  132. .gen = 2, .num_pipes = 1,
  133. .has_overlay = 1, .overlay_needs_physical = 1,
  134. };
  135. static const struct intel_device_info intel_i915g_info = {
  136. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  137. .has_overlay = 1, .overlay_needs_physical = 1,
  138. };
  139. static const struct intel_device_info intel_i915gm_info = {
  140. .gen = 3, .is_mobile = 1, .num_pipes = 2,
  141. .cursor_needs_physical = 1,
  142. .has_overlay = 1, .overlay_needs_physical = 1,
  143. .supports_tv = 1,
  144. };
  145. static const struct intel_device_info intel_i945g_info = {
  146. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  147. .has_overlay = 1, .overlay_needs_physical = 1,
  148. };
  149. static const struct intel_device_info intel_i945gm_info = {
  150. .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
  151. .has_hotplug = 1, .cursor_needs_physical = 1,
  152. .has_overlay = 1, .overlay_needs_physical = 1,
  153. .supports_tv = 1,
  154. };
  155. static const struct intel_device_info intel_i965g_info = {
  156. .gen = 4, .is_broadwater = 1, .num_pipes = 2,
  157. .has_hotplug = 1,
  158. .has_overlay = 1,
  159. };
  160. static const struct intel_device_info intel_i965gm_info = {
  161. .gen = 4, .is_crestline = 1, .num_pipes = 2,
  162. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  163. .has_overlay = 1,
  164. .supports_tv = 1,
  165. };
  166. static const struct intel_device_info intel_g33_info = {
  167. .gen = 3, .is_g33 = 1, .num_pipes = 2,
  168. .need_gfx_hws = 1, .has_hotplug = 1,
  169. .has_overlay = 1,
  170. };
  171. static const struct intel_device_info intel_g45_info = {
  172. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
  173. .has_pipe_cxsr = 1, .has_hotplug = 1,
  174. .has_bsd_ring = 1,
  175. };
  176. static const struct intel_device_info intel_gm45_info = {
  177. .gen = 4, .is_g4x = 1, .num_pipes = 2,
  178. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  179. .has_pipe_cxsr = 1, .has_hotplug = 1,
  180. .supports_tv = 1,
  181. .has_bsd_ring = 1,
  182. };
  183. static const struct intel_device_info intel_pineview_info = {
  184. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
  185. .need_gfx_hws = 1, .has_hotplug = 1,
  186. .has_overlay = 1,
  187. };
  188. static const struct intel_device_info intel_ironlake_d_info = {
  189. .gen = 5, .num_pipes = 2,
  190. .need_gfx_hws = 1, .has_hotplug = 1,
  191. .has_bsd_ring = 1,
  192. };
  193. static const struct intel_device_info intel_ironlake_m_info = {
  194. .gen = 5, .is_mobile = 1, .num_pipes = 2,
  195. .need_gfx_hws = 1, .has_hotplug = 1,
  196. .has_fbc = 1,
  197. .has_bsd_ring = 1,
  198. };
  199. static const struct intel_device_info intel_sandybridge_d_info = {
  200. .gen = 6, .num_pipes = 2,
  201. .need_gfx_hws = 1, .has_hotplug = 1,
  202. .has_bsd_ring = 1,
  203. .has_blt_ring = 1,
  204. .has_llc = 1,
  205. .has_force_wake = 1,
  206. };
  207. static const struct intel_device_info intel_sandybridge_m_info = {
  208. .gen = 6, .is_mobile = 1, .num_pipes = 2,
  209. .need_gfx_hws = 1, .has_hotplug = 1,
  210. .has_fbc = 1,
  211. .has_bsd_ring = 1,
  212. .has_blt_ring = 1,
  213. .has_llc = 1,
  214. .has_force_wake = 1,
  215. };
  216. static const struct intel_device_info intel_ivybridge_d_info = {
  217. .is_ivybridge = 1, .gen = 7, .num_pipes = 3,
  218. .need_gfx_hws = 1, .has_hotplug = 1,
  219. .has_bsd_ring = 1,
  220. .has_blt_ring = 1,
  221. .has_llc = 1,
  222. .has_force_wake = 1,
  223. };
  224. static const struct intel_device_info intel_ivybridge_m_info = {
  225. .is_ivybridge = 1, .gen = 7, .is_mobile = 1, .num_pipes = 3,
  226. .need_gfx_hws = 1, .has_hotplug = 1,
  227. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  228. .has_bsd_ring = 1,
  229. .has_blt_ring = 1,
  230. .has_llc = 1,
  231. .has_force_wake = 1,
  232. };
  233. static const struct intel_device_info intel_valleyview_m_info = {
  234. .gen = 7, .is_mobile = 1, .num_pipes = 2,
  235. .need_gfx_hws = 1, .has_hotplug = 1,
  236. .has_fbc = 0,
  237. .has_bsd_ring = 1,
  238. .has_blt_ring = 1,
  239. .is_valleyview = 1,
  240. .display_mmio_offset = VLV_DISPLAY_BASE,
  241. .has_force_wake = 1,
  242. };
  243. static const struct intel_device_info intel_valleyview_d_info = {
  244. .gen = 7, .num_pipes = 2,
  245. .need_gfx_hws = 1, .has_hotplug = 1,
  246. .has_fbc = 0,
  247. .has_bsd_ring = 1,
  248. .has_blt_ring = 1,
  249. .is_valleyview = 1,
  250. .display_mmio_offset = VLV_DISPLAY_BASE,
  251. .has_force_wake = 1,
  252. };
  253. static const struct intel_device_info intel_haswell_d_info = {
  254. .is_haswell = 1, .gen = 7, .num_pipes = 3,
  255. .need_gfx_hws = 1, .has_hotplug = 1,
  256. .has_bsd_ring = 1,
  257. .has_blt_ring = 1,
  258. .has_llc = 1,
  259. .has_force_wake = 1,
  260. };
  261. static const struct intel_device_info intel_haswell_m_info = {
  262. .is_haswell = 1, .gen = 7, .is_mobile = 1, .num_pipes = 3,
  263. .need_gfx_hws = 1, .has_hotplug = 1,
  264. .has_bsd_ring = 1,
  265. .has_blt_ring = 1,
  266. .has_llc = 1,
  267. .has_force_wake = 1,
  268. };
  269. static const struct pci_device_id pciidlist[] = { /* aka */
  270. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  271. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  272. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  273. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  274. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  275. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  276. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  277. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  278. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  279. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  280. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  281. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  282. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  283. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  284. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  285. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  286. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  287. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  288. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  289. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  290. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  291. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  292. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  293. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  294. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  295. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  296. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  297. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  298. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  299. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  300. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  301. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  302. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  303. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  304. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  305. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  306. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  307. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  308. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  309. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  310. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  311. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  312. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  313. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  314. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  315. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  316. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
  317. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  318. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  319. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
  320. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  321. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  322. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  323. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  324. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  325. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
  326. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  327. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  328. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
  329. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  330. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  331. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
  332. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  333. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  334. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
  335. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  336. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  337. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
  338. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  339. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  340. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
  341. INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
  342. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
  343. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
  344. INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
  345. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
  346. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
  347. INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
  348. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
  349. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
  350. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  351. INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
  352. INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
  353. INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
  354. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  355. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  356. {0, 0, 0}
  357. };
  358. #if defined(CONFIG_DRM_I915_KMS)
  359. MODULE_DEVICE_TABLE(pci, pciidlist);
  360. #endif
  361. void intel_detect_pch(struct drm_device *dev)
  362. {
  363. struct drm_i915_private *dev_priv = dev->dev_private;
  364. struct pci_dev *pch;
  365. /*
  366. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  367. * make graphics device passthrough work easy for VMM, that only
  368. * need to expose ISA bridge to let driver know the real hardware
  369. * underneath. This is a requirement from virtualization team.
  370. */
  371. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  372. if (pch) {
  373. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  374. unsigned short id;
  375. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  376. dev_priv->pch_id = id;
  377. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  378. dev_priv->pch_type = PCH_IBX;
  379. dev_priv->num_pch_pll = 2;
  380. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  381. WARN_ON(!IS_GEN5(dev));
  382. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  383. dev_priv->pch_type = PCH_CPT;
  384. dev_priv->num_pch_pll = 2;
  385. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  386. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  387. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  388. /* PantherPoint is CPT compatible */
  389. dev_priv->pch_type = PCH_CPT;
  390. dev_priv->num_pch_pll = 2;
  391. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  392. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  393. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  394. dev_priv->pch_type = PCH_LPT;
  395. dev_priv->num_pch_pll = 0;
  396. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  397. WARN_ON(!IS_HASWELL(dev));
  398. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  399. dev_priv->pch_type = PCH_LPT;
  400. dev_priv->num_pch_pll = 0;
  401. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  402. WARN_ON(!IS_HASWELL(dev));
  403. }
  404. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  405. }
  406. pci_dev_put(pch);
  407. }
  408. }
  409. bool i915_semaphore_is_enabled(struct drm_device *dev)
  410. {
  411. if (INTEL_INFO(dev)->gen < 6)
  412. return 0;
  413. if (i915_semaphores >= 0)
  414. return i915_semaphores;
  415. #ifdef CONFIG_INTEL_IOMMU
  416. /* Enable semaphores on SNB when IO remapping is off */
  417. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  418. return false;
  419. #endif
  420. return 1;
  421. }
  422. static int i915_drm_freeze(struct drm_device *dev)
  423. {
  424. struct drm_i915_private *dev_priv = dev->dev_private;
  425. /* ignore lid events during suspend */
  426. mutex_lock(&dev_priv->modeset_restore_lock);
  427. dev_priv->modeset_restore = MODESET_SUSPENDED;
  428. mutex_unlock(&dev_priv->modeset_restore_lock);
  429. intel_set_power_well(dev, true);
  430. drm_kms_helper_poll_disable(dev);
  431. pci_save_state(dev->pdev);
  432. /* If KMS is active, we do the leavevt stuff here */
  433. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  434. int error = i915_gem_idle(dev);
  435. if (error) {
  436. dev_err(&dev->pdev->dev,
  437. "GEM idle failed, resume might fail\n");
  438. return error;
  439. }
  440. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  441. intel_modeset_disable(dev);
  442. drm_irq_uninstall(dev);
  443. dev_priv->enable_hotplug_processing = false;
  444. }
  445. i915_save_state(dev);
  446. intel_opregion_fini(dev);
  447. console_lock();
  448. intel_fbdev_set_suspend(dev, 1);
  449. console_unlock();
  450. return 0;
  451. }
  452. int i915_suspend(struct drm_device *dev, pm_message_t state)
  453. {
  454. int error;
  455. if (!dev || !dev->dev_private) {
  456. DRM_ERROR("dev: %p\n", dev);
  457. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  458. return -ENODEV;
  459. }
  460. if (state.event == PM_EVENT_PRETHAW)
  461. return 0;
  462. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  463. return 0;
  464. error = i915_drm_freeze(dev);
  465. if (error)
  466. return error;
  467. if (state.event == PM_EVENT_SUSPEND) {
  468. /* Shut down the device */
  469. pci_disable_device(dev->pdev);
  470. pci_set_power_state(dev->pdev, PCI_D3hot);
  471. }
  472. return 0;
  473. }
  474. void intel_console_resume(struct work_struct *work)
  475. {
  476. struct drm_i915_private *dev_priv =
  477. container_of(work, struct drm_i915_private,
  478. console_resume_work);
  479. struct drm_device *dev = dev_priv->dev;
  480. console_lock();
  481. intel_fbdev_set_suspend(dev, 0);
  482. console_unlock();
  483. }
  484. static int __i915_drm_thaw(struct drm_device *dev)
  485. {
  486. struct drm_i915_private *dev_priv = dev->dev_private;
  487. int error = 0;
  488. i915_restore_state(dev);
  489. intel_opregion_setup(dev);
  490. /* KMS EnterVT equivalent */
  491. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  492. intel_init_pch_refclk(dev);
  493. mutex_lock(&dev->struct_mutex);
  494. dev_priv->mm.suspended = 0;
  495. error = i915_gem_init_hw(dev);
  496. mutex_unlock(&dev->struct_mutex);
  497. /* We need working interrupts for modeset enabling ... */
  498. drm_irq_install(dev);
  499. intel_modeset_init_hw(dev);
  500. intel_modeset_setup_hw_state(dev, false);
  501. /*
  502. * ... but also need to make sure that hotplug processing
  503. * doesn't cause havoc. Like in the driver load code we don't
  504. * bother with the tiny race here where we might loose hotplug
  505. * notifications.
  506. * */
  507. intel_hpd_init(dev);
  508. dev_priv->enable_hotplug_processing = true;
  509. }
  510. intel_opregion_init(dev);
  511. /*
  512. * The console lock can be pretty contented on resume due
  513. * to all the printk activity. Try to keep it out of the hot
  514. * path of resume if possible.
  515. */
  516. if (console_trylock()) {
  517. intel_fbdev_set_suspend(dev, 0);
  518. console_unlock();
  519. } else {
  520. schedule_work(&dev_priv->console_resume_work);
  521. }
  522. mutex_lock(&dev_priv->modeset_restore_lock);
  523. dev_priv->modeset_restore = MODESET_DONE;
  524. mutex_unlock(&dev_priv->modeset_restore_lock);
  525. return error;
  526. }
  527. static int i915_drm_thaw(struct drm_device *dev)
  528. {
  529. int error = 0;
  530. intel_gt_reset(dev);
  531. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  532. mutex_lock(&dev->struct_mutex);
  533. i915_gem_restore_gtt_mappings(dev);
  534. mutex_unlock(&dev->struct_mutex);
  535. }
  536. __i915_drm_thaw(dev);
  537. return error;
  538. }
  539. int i915_resume(struct drm_device *dev)
  540. {
  541. struct drm_i915_private *dev_priv = dev->dev_private;
  542. int ret;
  543. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  544. return 0;
  545. if (pci_enable_device(dev->pdev))
  546. return -EIO;
  547. pci_set_master(dev->pdev);
  548. intel_gt_reset(dev);
  549. /*
  550. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  551. * earlier) need this since the BIOS might clear all our scratch PTEs.
  552. */
  553. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  554. !dev_priv->opregion.header) {
  555. mutex_lock(&dev->struct_mutex);
  556. i915_gem_restore_gtt_mappings(dev);
  557. mutex_unlock(&dev->struct_mutex);
  558. }
  559. ret = __i915_drm_thaw(dev);
  560. if (ret)
  561. return ret;
  562. drm_kms_helper_poll_enable(dev);
  563. return 0;
  564. }
  565. static int i8xx_do_reset(struct drm_device *dev)
  566. {
  567. struct drm_i915_private *dev_priv = dev->dev_private;
  568. if (IS_I85X(dev))
  569. return -ENODEV;
  570. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  571. POSTING_READ(D_STATE);
  572. if (IS_I830(dev) || IS_845G(dev)) {
  573. I915_WRITE(DEBUG_RESET_I830,
  574. DEBUG_RESET_DISPLAY |
  575. DEBUG_RESET_RENDER |
  576. DEBUG_RESET_FULL);
  577. POSTING_READ(DEBUG_RESET_I830);
  578. msleep(1);
  579. I915_WRITE(DEBUG_RESET_I830, 0);
  580. POSTING_READ(DEBUG_RESET_I830);
  581. }
  582. msleep(1);
  583. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  584. POSTING_READ(D_STATE);
  585. return 0;
  586. }
  587. static int i965_reset_complete(struct drm_device *dev)
  588. {
  589. u8 gdrst;
  590. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  591. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  592. }
  593. static int i965_do_reset(struct drm_device *dev)
  594. {
  595. int ret;
  596. u8 gdrst;
  597. /*
  598. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  599. * well as the reset bit (GR/bit 0). Setting the GR bit
  600. * triggers the reset; when done, the hardware will clear it.
  601. */
  602. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  603. pci_write_config_byte(dev->pdev, I965_GDRST,
  604. gdrst | GRDOM_RENDER |
  605. GRDOM_RESET_ENABLE);
  606. ret = wait_for(i965_reset_complete(dev), 500);
  607. if (ret)
  608. return ret;
  609. /* We can't reset render&media without also resetting display ... */
  610. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  611. pci_write_config_byte(dev->pdev, I965_GDRST,
  612. gdrst | GRDOM_MEDIA |
  613. GRDOM_RESET_ENABLE);
  614. return wait_for(i965_reset_complete(dev), 500);
  615. }
  616. static int ironlake_do_reset(struct drm_device *dev)
  617. {
  618. struct drm_i915_private *dev_priv = dev->dev_private;
  619. u32 gdrst;
  620. int ret;
  621. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  622. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  623. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  624. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  625. if (ret)
  626. return ret;
  627. /* We can't reset render&media without also resetting display ... */
  628. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  629. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  630. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  631. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  632. }
  633. static int gen6_do_reset(struct drm_device *dev)
  634. {
  635. struct drm_i915_private *dev_priv = dev->dev_private;
  636. int ret;
  637. unsigned long irqflags;
  638. /* Hold gt_lock across reset to prevent any register access
  639. * with forcewake not set correctly
  640. */
  641. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  642. /* Reset the chip */
  643. /* GEN6_GDRST is not in the gt power well, no need to check
  644. * for fifo space for the write or forcewake the chip for
  645. * the read
  646. */
  647. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  648. /* Spin waiting for the device to ack the reset request */
  649. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  650. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  651. if (dev_priv->forcewake_count)
  652. dev_priv->gt.force_wake_get(dev_priv);
  653. else
  654. dev_priv->gt.force_wake_put(dev_priv);
  655. /* Restore fifo count */
  656. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  657. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  658. return ret;
  659. }
  660. int intel_gpu_reset(struct drm_device *dev)
  661. {
  662. struct drm_i915_private *dev_priv = dev->dev_private;
  663. int ret = -ENODEV;
  664. switch (INTEL_INFO(dev)->gen) {
  665. case 7:
  666. case 6:
  667. ret = gen6_do_reset(dev);
  668. break;
  669. case 5:
  670. ret = ironlake_do_reset(dev);
  671. break;
  672. case 4:
  673. ret = i965_do_reset(dev);
  674. break;
  675. case 2:
  676. ret = i8xx_do_reset(dev);
  677. break;
  678. }
  679. /* Also reset the gpu hangman. */
  680. if (dev_priv->gpu_error.stop_rings) {
  681. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  682. dev_priv->gpu_error.stop_rings = 0;
  683. if (ret == -ENODEV) {
  684. DRM_ERROR("Reset not implemented, but ignoring "
  685. "error for simulated gpu hangs\n");
  686. ret = 0;
  687. }
  688. }
  689. return ret;
  690. }
  691. /**
  692. * i915_reset - reset chip after a hang
  693. * @dev: drm device to reset
  694. *
  695. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  696. * reset or otherwise an error code.
  697. *
  698. * Procedure is fairly simple:
  699. * - reset the chip using the reset reg
  700. * - re-init context state
  701. * - re-init hardware status page
  702. * - re-init ring buffer
  703. * - re-init interrupt state
  704. * - re-init display
  705. */
  706. int i915_reset(struct drm_device *dev)
  707. {
  708. drm_i915_private_t *dev_priv = dev->dev_private;
  709. int ret;
  710. if (!i915_try_reset)
  711. return 0;
  712. mutex_lock(&dev->struct_mutex);
  713. i915_gem_reset(dev);
  714. ret = -ENODEV;
  715. if (get_seconds() - dev_priv->gpu_error.last_reset < 5)
  716. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  717. else
  718. ret = intel_gpu_reset(dev);
  719. dev_priv->gpu_error.last_reset = get_seconds();
  720. if (ret) {
  721. DRM_ERROR("Failed to reset chip.\n");
  722. mutex_unlock(&dev->struct_mutex);
  723. return ret;
  724. }
  725. /* Ok, now get things going again... */
  726. /*
  727. * Everything depends on having the GTT running, so we need to start
  728. * there. Fortunately we don't need to do this unless we reset the
  729. * chip at a PCI level.
  730. *
  731. * Next we need to restore the context, but we don't use those
  732. * yet either...
  733. *
  734. * Ring buffer needs to be re-initialized in the KMS case, or if X
  735. * was running at the time of the reset (i.e. we weren't VT
  736. * switched away).
  737. */
  738. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  739. !dev_priv->mm.suspended) {
  740. struct intel_ring_buffer *ring;
  741. int i;
  742. dev_priv->mm.suspended = 0;
  743. i915_gem_init_swizzling(dev);
  744. for_each_ring(ring, dev_priv, i)
  745. ring->init(ring);
  746. i915_gem_context_init(dev);
  747. i915_gem_init_ppgtt(dev);
  748. /*
  749. * It would make sense to re-init all the other hw state, at
  750. * least the rps/rc6/emon init done within modeset_init_hw. For
  751. * some unknown reason, this blows up my ilk, so don't.
  752. */
  753. mutex_unlock(&dev->struct_mutex);
  754. drm_irq_uninstall(dev);
  755. drm_irq_install(dev);
  756. intel_hpd_init(dev);
  757. } else {
  758. mutex_unlock(&dev->struct_mutex);
  759. }
  760. return 0;
  761. }
  762. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  763. {
  764. struct intel_device_info *intel_info =
  765. (struct intel_device_info *) ent->driver_data;
  766. if (intel_info->is_valleyview)
  767. if(!i915_preliminary_hw_support) {
  768. DRM_ERROR("Preliminary hardware support disabled\n");
  769. return -ENODEV;
  770. }
  771. /* Only bind to function 0 of the device. Early generations
  772. * used function 1 as a placeholder for multi-head. This causes
  773. * us confusion instead, especially on the systems where both
  774. * functions have the same PCI-ID!
  775. */
  776. if (PCI_FUNC(pdev->devfn))
  777. return -ENODEV;
  778. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  779. * implementation for gen3 (and only gen3) that used legacy drm maps
  780. * (gasp!) to share buffers between X and the client. Hence we need to
  781. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  782. if (intel_info->gen != 3) {
  783. driver.driver_features &=
  784. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  785. } else if (!intel_agp_enabled) {
  786. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  787. return -ENODEV;
  788. }
  789. return drm_get_pci_dev(pdev, ent, &driver);
  790. }
  791. static void
  792. i915_pci_remove(struct pci_dev *pdev)
  793. {
  794. struct drm_device *dev = pci_get_drvdata(pdev);
  795. drm_put_dev(dev);
  796. }
  797. static int i915_pm_suspend(struct device *dev)
  798. {
  799. struct pci_dev *pdev = to_pci_dev(dev);
  800. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  801. int error;
  802. if (!drm_dev || !drm_dev->dev_private) {
  803. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  804. return -ENODEV;
  805. }
  806. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  807. return 0;
  808. error = i915_drm_freeze(drm_dev);
  809. if (error)
  810. return error;
  811. pci_disable_device(pdev);
  812. pci_set_power_state(pdev, PCI_D3hot);
  813. return 0;
  814. }
  815. static int i915_pm_resume(struct device *dev)
  816. {
  817. struct pci_dev *pdev = to_pci_dev(dev);
  818. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  819. return i915_resume(drm_dev);
  820. }
  821. static int i915_pm_freeze(struct device *dev)
  822. {
  823. struct pci_dev *pdev = to_pci_dev(dev);
  824. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  825. if (!drm_dev || !drm_dev->dev_private) {
  826. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  827. return -ENODEV;
  828. }
  829. return i915_drm_freeze(drm_dev);
  830. }
  831. static int i915_pm_thaw(struct device *dev)
  832. {
  833. struct pci_dev *pdev = to_pci_dev(dev);
  834. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  835. return i915_drm_thaw(drm_dev);
  836. }
  837. static int i915_pm_poweroff(struct device *dev)
  838. {
  839. struct pci_dev *pdev = to_pci_dev(dev);
  840. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  841. return i915_drm_freeze(drm_dev);
  842. }
  843. static const struct dev_pm_ops i915_pm_ops = {
  844. .suspend = i915_pm_suspend,
  845. .resume = i915_pm_resume,
  846. .freeze = i915_pm_freeze,
  847. .thaw = i915_pm_thaw,
  848. .poweroff = i915_pm_poweroff,
  849. .restore = i915_pm_resume,
  850. };
  851. static const struct vm_operations_struct i915_gem_vm_ops = {
  852. .fault = i915_gem_fault,
  853. .open = drm_gem_vm_open,
  854. .close = drm_gem_vm_close,
  855. };
  856. static const struct file_operations i915_driver_fops = {
  857. .owner = THIS_MODULE,
  858. .open = drm_open,
  859. .release = drm_release,
  860. .unlocked_ioctl = drm_ioctl,
  861. .mmap = drm_gem_mmap,
  862. .poll = drm_poll,
  863. .fasync = drm_fasync,
  864. .read = drm_read,
  865. #ifdef CONFIG_COMPAT
  866. .compat_ioctl = i915_compat_ioctl,
  867. #endif
  868. .llseek = noop_llseek,
  869. };
  870. static struct drm_driver driver = {
  871. /* Don't use MTRRs here; the Xserver or userspace app should
  872. * deal with them for Intel hardware.
  873. */
  874. .driver_features =
  875. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  876. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  877. .load = i915_driver_load,
  878. .unload = i915_driver_unload,
  879. .open = i915_driver_open,
  880. .lastclose = i915_driver_lastclose,
  881. .preclose = i915_driver_preclose,
  882. .postclose = i915_driver_postclose,
  883. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  884. .suspend = i915_suspend,
  885. .resume = i915_resume,
  886. .device_is_agp = i915_driver_device_is_agp,
  887. .master_create = i915_master_create,
  888. .master_destroy = i915_master_destroy,
  889. #if defined(CONFIG_DEBUG_FS)
  890. .debugfs_init = i915_debugfs_init,
  891. .debugfs_cleanup = i915_debugfs_cleanup,
  892. #endif
  893. .gem_init_object = i915_gem_init_object,
  894. .gem_free_object = i915_gem_free_object,
  895. .gem_vm_ops = &i915_gem_vm_ops,
  896. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  897. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  898. .gem_prime_export = i915_gem_prime_export,
  899. .gem_prime_import = i915_gem_prime_import,
  900. .dumb_create = i915_gem_dumb_create,
  901. .dumb_map_offset = i915_gem_mmap_gtt,
  902. .dumb_destroy = i915_gem_dumb_destroy,
  903. .ioctls = i915_ioctls,
  904. .fops = &i915_driver_fops,
  905. .name = DRIVER_NAME,
  906. .desc = DRIVER_DESC,
  907. .date = DRIVER_DATE,
  908. .major = DRIVER_MAJOR,
  909. .minor = DRIVER_MINOR,
  910. .patchlevel = DRIVER_PATCHLEVEL,
  911. };
  912. static struct pci_driver i915_pci_driver = {
  913. .name = DRIVER_NAME,
  914. .id_table = pciidlist,
  915. .probe = i915_pci_probe,
  916. .remove = i915_pci_remove,
  917. .driver.pm = &i915_pm_ops,
  918. };
  919. static int __init i915_init(void)
  920. {
  921. driver.num_ioctls = i915_max_ioctl;
  922. /*
  923. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  924. * explicitly disabled with the module pararmeter.
  925. *
  926. * Otherwise, just follow the parameter (defaulting to off).
  927. *
  928. * Allow optional vga_text_mode_force boot option to override
  929. * the default behavior.
  930. */
  931. #if defined(CONFIG_DRM_I915_KMS)
  932. if (i915_modeset != 0)
  933. driver.driver_features |= DRIVER_MODESET;
  934. #endif
  935. if (i915_modeset == 1)
  936. driver.driver_features |= DRIVER_MODESET;
  937. #ifdef CONFIG_VGA_CONSOLE
  938. if (vgacon_text_force() && i915_modeset == -1)
  939. driver.driver_features &= ~DRIVER_MODESET;
  940. #endif
  941. if (!(driver.driver_features & DRIVER_MODESET))
  942. driver.get_vblank_timestamp = NULL;
  943. return drm_pci_init(&driver, &i915_pci_driver);
  944. }
  945. static void __exit i915_exit(void)
  946. {
  947. drm_pci_exit(&driver, &i915_pci_driver);
  948. }
  949. module_init(i915_init);
  950. module_exit(i915_exit);
  951. MODULE_AUTHOR(DRIVER_AUTHOR);
  952. MODULE_DESCRIPTION(DRIVER_DESC);
  953. MODULE_LICENSE("GPL and additional rights");
  954. /* We give fast paths for the really cool registers */
  955. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  956. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  957. ((reg) < 0x40000) && \
  958. ((reg) != FORCEWAKE))
  959. static void
  960. ilk_dummy_write(struct drm_i915_private *dev_priv)
  961. {
  962. /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
  963. * chip from rc6 before touching it for real. MI_MODE is masked, hence
  964. * harmless to write 0 into. */
  965. I915_WRITE_NOTRACE(MI_MODE, 0);
  966. }
  967. static void
  968. hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
  969. {
  970. if (IS_HASWELL(dev_priv->dev) &&
  971. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  972. DRM_ERROR("Unknown unclaimed register before writing to %x\n",
  973. reg);
  974. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  975. }
  976. }
  977. static void
  978. hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
  979. {
  980. if (IS_HASWELL(dev_priv->dev) &&
  981. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  982. DRM_ERROR("Unclaimed write to %x\n", reg);
  983. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  984. }
  985. }
  986. #define __i915_read(x, y) \
  987. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  988. u##x val = 0; \
  989. if (IS_GEN5(dev_priv->dev)) \
  990. ilk_dummy_write(dev_priv); \
  991. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  992. unsigned long irqflags; \
  993. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  994. if (dev_priv->forcewake_count == 0) \
  995. dev_priv->gt.force_wake_get(dev_priv); \
  996. val = read##y(dev_priv->regs + reg); \
  997. if (dev_priv->forcewake_count == 0) \
  998. dev_priv->gt.force_wake_put(dev_priv); \
  999. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  1000. } else { \
  1001. val = read##y(dev_priv->regs + reg); \
  1002. } \
  1003. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  1004. return val; \
  1005. }
  1006. __i915_read(8, b)
  1007. __i915_read(16, w)
  1008. __i915_read(32, l)
  1009. __i915_read(64, q)
  1010. #undef __i915_read
  1011. #define __i915_write(x, y) \
  1012. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1013. u32 __fifo_ret = 0; \
  1014. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  1015. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1016. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  1017. } \
  1018. if (IS_GEN5(dev_priv->dev)) \
  1019. ilk_dummy_write(dev_priv); \
  1020. hsw_unclaimed_reg_clear(dev_priv, reg); \
  1021. write##y(val, dev_priv->regs + reg); \
  1022. if (unlikely(__fifo_ret)) { \
  1023. gen6_gt_check_fifodbg(dev_priv); \
  1024. } \
  1025. hsw_unclaimed_reg_check(dev_priv, reg); \
  1026. }
  1027. __i915_write(8, b)
  1028. __i915_write(16, w)
  1029. __i915_write(32, l)
  1030. __i915_write(64, q)
  1031. #undef __i915_write
  1032. static const struct register_whitelist {
  1033. uint64_t offset;
  1034. uint32_t size;
  1035. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1036. } whitelist[] = {
  1037. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1038. };
  1039. int i915_reg_read_ioctl(struct drm_device *dev,
  1040. void *data, struct drm_file *file)
  1041. {
  1042. struct drm_i915_private *dev_priv = dev->dev_private;
  1043. struct drm_i915_reg_read *reg = data;
  1044. struct register_whitelist const *entry = whitelist;
  1045. int i;
  1046. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1047. if (entry->offset == reg->offset &&
  1048. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1049. break;
  1050. }
  1051. if (i == ARRAY_SIZE(whitelist))
  1052. return -EINVAL;
  1053. switch (entry->size) {
  1054. case 8:
  1055. reg->val = I915_READ64(reg->offset);
  1056. break;
  1057. case 4:
  1058. reg->val = I915_READ(reg->offset);
  1059. break;
  1060. case 2:
  1061. reg->val = I915_READ16(reg->offset);
  1062. break;
  1063. case 1:
  1064. reg->val = I915_READ8(reg->offset);
  1065. break;
  1066. default:
  1067. WARN_ON(1);
  1068. return -EINVAL;
  1069. }
  1070. return 0;
  1071. }