ar71xx_regs.h 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * Atheros AR71XX/AR724X/AR913X SoC register definitions
  3. *
  4. * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
  5. * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  6. *
  7. * Parts of this file are based on Atheros' 2.6.15 BSP
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. */
  13. #ifndef __ASM_MACH_AR71XX_REGS_H
  14. #define __ASM_MACH_AR71XX_REGS_H
  15. #include <linux/types.h>
  16. #include <linux/init.h>
  17. #include <linux/io.h>
  18. #include <linux/bitops.h>
  19. #define AR71XX_APB_BASE 0x18000000
  20. #define AR71XX_EHCI_BASE 0x1b000000
  21. #define AR71XX_EHCI_SIZE 0x1000
  22. #define AR71XX_OHCI_BASE 0x1c000000
  23. #define AR71XX_OHCI_SIZE 0x1000
  24. #define AR71XX_SPI_BASE 0x1f000000
  25. #define AR71XX_SPI_SIZE 0x01000000
  26. #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000)
  27. #define AR71XX_DDR_CTRL_SIZE 0x100
  28. #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000)
  29. #define AR71XX_UART_SIZE 0x100
  30. #define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
  31. #define AR71XX_USB_CTRL_SIZE 0x100
  32. #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000)
  33. #define AR71XX_GPIO_SIZE 0x100
  34. #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
  35. #define AR71XX_PLL_SIZE 0x100
  36. #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
  37. #define AR71XX_RESET_SIZE 0x100
  38. #define AR7240_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
  39. #define AR7240_USB_CTRL_SIZE 0x100
  40. #define AR7240_OHCI_BASE 0x1b000000
  41. #define AR7240_OHCI_SIZE 0x1000
  42. #define AR724X_EHCI_BASE 0x1b000000
  43. #define AR724X_EHCI_SIZE 0x1000
  44. #define AR913X_EHCI_BASE 0x1b000000
  45. #define AR913X_EHCI_SIZE 0x1000
  46. #define AR913X_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000)
  47. #define AR913X_WMAC_SIZE 0x30000
  48. /*
  49. * DDR_CTRL block
  50. */
  51. #define AR71XX_DDR_REG_PCI_WIN0 0x7c
  52. #define AR71XX_DDR_REG_PCI_WIN1 0x80
  53. #define AR71XX_DDR_REG_PCI_WIN2 0x84
  54. #define AR71XX_DDR_REG_PCI_WIN3 0x88
  55. #define AR71XX_DDR_REG_PCI_WIN4 0x8c
  56. #define AR71XX_DDR_REG_PCI_WIN5 0x90
  57. #define AR71XX_DDR_REG_PCI_WIN6 0x94
  58. #define AR71XX_DDR_REG_PCI_WIN7 0x98
  59. #define AR71XX_DDR_REG_FLUSH_GE0 0x9c
  60. #define AR71XX_DDR_REG_FLUSH_GE1 0xa0
  61. #define AR71XX_DDR_REG_FLUSH_USB 0xa4
  62. #define AR71XX_DDR_REG_FLUSH_PCI 0xa8
  63. #define AR724X_DDR_REG_FLUSH_GE0 0x7c
  64. #define AR724X_DDR_REG_FLUSH_GE1 0x80
  65. #define AR724X_DDR_REG_FLUSH_USB 0x84
  66. #define AR724X_DDR_REG_FLUSH_PCIE 0x88
  67. #define AR913X_DDR_REG_FLUSH_GE0 0x7c
  68. #define AR913X_DDR_REG_FLUSH_GE1 0x80
  69. #define AR913X_DDR_REG_FLUSH_USB 0x84
  70. #define AR913X_DDR_REG_FLUSH_WMAC 0x88
  71. /*
  72. * PLL block
  73. */
  74. #define AR71XX_PLL_REG_CPU_CONFIG 0x00
  75. #define AR71XX_PLL_REG_SEC_CONFIG 0x04
  76. #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10
  77. #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14
  78. #define AR71XX_PLL_DIV_SHIFT 3
  79. #define AR71XX_PLL_DIV_MASK 0x1f
  80. #define AR71XX_CPU_DIV_SHIFT 16
  81. #define AR71XX_CPU_DIV_MASK 0x3
  82. #define AR71XX_DDR_DIV_SHIFT 18
  83. #define AR71XX_DDR_DIV_MASK 0x3
  84. #define AR71XX_AHB_DIV_SHIFT 20
  85. #define AR71XX_AHB_DIV_MASK 0x7
  86. #define AR724X_PLL_REG_CPU_CONFIG 0x00
  87. #define AR724X_PLL_REG_PCIE_CONFIG 0x18
  88. #define AR724X_PLL_DIV_SHIFT 0
  89. #define AR724X_PLL_DIV_MASK 0x3ff
  90. #define AR724X_PLL_REF_DIV_SHIFT 10
  91. #define AR724X_PLL_REF_DIV_MASK 0xf
  92. #define AR724X_AHB_DIV_SHIFT 19
  93. #define AR724X_AHB_DIV_MASK 0x1
  94. #define AR724X_DDR_DIV_SHIFT 22
  95. #define AR724X_DDR_DIV_MASK 0x3
  96. #define AR913X_PLL_REG_CPU_CONFIG 0x00
  97. #define AR913X_PLL_REG_ETH_CONFIG 0x04
  98. #define AR913X_PLL_REG_ETH0_INT_CLOCK 0x14
  99. #define AR913X_PLL_REG_ETH1_INT_CLOCK 0x18
  100. #define AR913X_PLL_DIV_SHIFT 0
  101. #define AR913X_PLL_DIV_MASK 0x3ff
  102. #define AR913X_DDR_DIV_SHIFT 22
  103. #define AR913X_DDR_DIV_MASK 0x3
  104. #define AR913X_AHB_DIV_SHIFT 19
  105. #define AR913X_AHB_DIV_MASK 0x1
  106. /*
  107. * USB_CONFIG block
  108. */
  109. #define AR71XX_USB_CTRL_REG_FLADJ 0x00
  110. #define AR71XX_USB_CTRL_REG_CONFIG 0x04
  111. /*
  112. * RESET block
  113. */
  114. #define AR71XX_RESET_REG_TIMER 0x00
  115. #define AR71XX_RESET_REG_TIMER_RELOAD 0x04
  116. #define AR71XX_RESET_REG_WDOG_CTRL 0x08
  117. #define AR71XX_RESET_REG_WDOG 0x0c
  118. #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10
  119. #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14
  120. #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18
  121. #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c
  122. #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20
  123. #define AR71XX_RESET_REG_RESET_MODULE 0x24
  124. #define AR71XX_RESET_REG_PERFC_CTRL 0x2c
  125. #define AR71XX_RESET_REG_PERFC0 0x30
  126. #define AR71XX_RESET_REG_PERFC1 0x34
  127. #define AR71XX_RESET_REG_REV_ID 0x90
  128. #define AR913X_RESET_REG_GLOBAL_INT_STATUS 0x18
  129. #define AR913X_RESET_REG_RESET_MODULE 0x1c
  130. #define AR913X_RESET_REG_PERF_CTRL 0x20
  131. #define AR913X_RESET_REG_PERFC0 0x24
  132. #define AR913X_RESET_REG_PERFC1 0x28
  133. #define AR724X_RESET_REG_RESET_MODULE 0x1c
  134. #define MISC_INT_ETHSW BIT(12)
  135. #define MISC_INT_TIMER4 BIT(10)
  136. #define MISC_INT_TIMER3 BIT(9)
  137. #define MISC_INT_TIMER2 BIT(8)
  138. #define MISC_INT_DMA BIT(7)
  139. #define MISC_INT_OHCI BIT(6)
  140. #define MISC_INT_PERFC BIT(5)
  141. #define MISC_INT_WDOG BIT(4)
  142. #define MISC_INT_UART BIT(3)
  143. #define MISC_INT_GPIO BIT(2)
  144. #define MISC_INT_ERROR BIT(1)
  145. #define MISC_INT_TIMER BIT(0)
  146. #define AR71XX_RESET_EXTERNAL BIT(28)
  147. #define AR71XX_RESET_FULL_CHIP BIT(24)
  148. #define AR71XX_RESET_CPU_NMI BIT(21)
  149. #define AR71XX_RESET_CPU_COLD BIT(20)
  150. #define AR71XX_RESET_DMA BIT(19)
  151. #define AR71XX_RESET_SLIC BIT(18)
  152. #define AR71XX_RESET_STEREO BIT(17)
  153. #define AR71XX_RESET_DDR BIT(16)
  154. #define AR71XX_RESET_GE1_MAC BIT(13)
  155. #define AR71XX_RESET_GE1_PHY BIT(12)
  156. #define AR71XX_RESET_USBSUS_OVERRIDE BIT(10)
  157. #define AR71XX_RESET_GE0_MAC BIT(9)
  158. #define AR71XX_RESET_GE0_PHY BIT(8)
  159. #define AR71XX_RESET_USB_OHCI_DLL BIT(6)
  160. #define AR71XX_RESET_USB_HOST BIT(5)
  161. #define AR71XX_RESET_USB_PHY BIT(4)
  162. #define AR71XX_RESET_PCI_BUS BIT(1)
  163. #define AR71XX_RESET_PCI_CORE BIT(0)
  164. #define AR7240_RESET_USB_HOST BIT(5)
  165. #define AR7240_RESET_OHCI_DLL BIT(3)
  166. #define AR724X_RESET_GE1_MDIO BIT(23)
  167. #define AR724X_RESET_GE0_MDIO BIT(22)
  168. #define AR724X_RESET_PCIE_PHY_SERIAL BIT(10)
  169. #define AR724X_RESET_PCIE_PHY BIT(7)
  170. #define AR724X_RESET_PCIE BIT(6)
  171. #define AR724X_RESET_USB_HOST BIT(5)
  172. #define AR724X_RESET_USB_PHY BIT(4)
  173. #define AR724X_RESET_USBSUS_OVERRIDE BIT(3)
  174. #define AR913X_RESET_AMBA2WMAC BIT(22)
  175. #define AR913X_RESET_USBSUS_OVERRIDE BIT(10)
  176. #define AR913X_RESET_USB_HOST BIT(5)
  177. #define AR913X_RESET_USB_PHY BIT(4)
  178. #define REV_ID_MAJOR_MASK 0xfff0
  179. #define REV_ID_MAJOR_AR71XX 0x00a0
  180. #define REV_ID_MAJOR_AR913X 0x00b0
  181. #define REV_ID_MAJOR_AR7240 0x00c0
  182. #define REV_ID_MAJOR_AR7241 0x0100
  183. #define REV_ID_MAJOR_AR7242 0x1100
  184. #define AR71XX_REV_ID_MINOR_MASK 0x3
  185. #define AR71XX_REV_ID_MINOR_AR7130 0x0
  186. #define AR71XX_REV_ID_MINOR_AR7141 0x1
  187. #define AR71XX_REV_ID_MINOR_AR7161 0x2
  188. #define AR71XX_REV_ID_REVISION_MASK 0x3
  189. #define AR71XX_REV_ID_REVISION_SHIFT 2
  190. #define AR913X_REV_ID_MINOR_MASK 0x3
  191. #define AR913X_REV_ID_MINOR_AR9130 0x0
  192. #define AR913X_REV_ID_MINOR_AR9132 0x1
  193. #define AR913X_REV_ID_REVISION_MASK 0x3
  194. #define AR913X_REV_ID_REVISION_SHIFT 2
  195. #define AR724X_REV_ID_REVISION_MASK 0x3
  196. /*
  197. * SPI block
  198. */
  199. #define AR71XX_SPI_REG_FS 0x00 /* Function Select */
  200. #define AR71XX_SPI_REG_CTRL 0x04 /* SPI Control */
  201. #define AR71XX_SPI_REG_IOC 0x08 /* SPI I/O Control */
  202. #define AR71XX_SPI_REG_RDS 0x0c /* Read Data Shift */
  203. #define AR71XX_SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
  204. #define AR71XX_SPI_CTRL_RD BIT(6) /* Remap Disable */
  205. #define AR71XX_SPI_CTRL_DIV_MASK 0x3f
  206. #define AR71XX_SPI_IOC_DO BIT(0) /* Data Out pin */
  207. #define AR71XX_SPI_IOC_CLK BIT(8) /* CLK pin */
  208. #define AR71XX_SPI_IOC_CS(n) BIT(16 + (n))
  209. #define AR71XX_SPI_IOC_CS0 AR71XX_SPI_IOC_CS(0)
  210. #define AR71XX_SPI_IOC_CS1 AR71XX_SPI_IOC_CS(1)
  211. #define AR71XX_SPI_IOC_CS2 AR71XX_SPI_IOC_CS(2)
  212. #define AR71XX_SPI_IOC_CS_ALL (AR71XX_SPI_IOC_CS0 | AR71XX_SPI_IOC_CS1 | \
  213. AR71XX_SPI_IOC_CS2)
  214. /*
  215. * GPIO block
  216. */
  217. #define AR71XX_GPIO_REG_OE 0x00
  218. #define AR71XX_GPIO_REG_IN 0x04
  219. #define AR71XX_GPIO_REG_OUT 0x08
  220. #define AR71XX_GPIO_REG_SET 0x0c
  221. #define AR71XX_GPIO_REG_CLEAR 0x10
  222. #define AR71XX_GPIO_REG_INT_MODE 0x14
  223. #define AR71XX_GPIO_REG_INT_TYPE 0x18
  224. #define AR71XX_GPIO_REG_INT_POLARITY 0x1c
  225. #define AR71XX_GPIO_REG_INT_PENDING 0x20
  226. #define AR71XX_GPIO_REG_INT_ENABLE 0x24
  227. #define AR71XX_GPIO_REG_FUNC 0x28
  228. #define AR71XX_GPIO_COUNT 16
  229. #define AR724X_GPIO_COUNT 18
  230. #define AR913X_GPIO_COUNT 22
  231. #endif /* __ASM_MACH_AR71XX_REGS_H */