imx6q.dtsi 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. cpus {
  29. #address-cells = <1>;
  30. #size-cells = <0>;
  31. cpu@0 {
  32. compatible = "arm,cortex-a9";
  33. reg = <0>;
  34. next-level-cache = <&L2>;
  35. };
  36. cpu@1 {
  37. compatible = "arm,cortex-a9";
  38. reg = <1>;
  39. next-level-cache = <&L2>;
  40. };
  41. cpu@2 {
  42. compatible = "arm,cortex-a9";
  43. reg = <2>;
  44. next-level-cache = <&L2>;
  45. };
  46. cpu@3 {
  47. compatible = "arm,cortex-a9";
  48. reg = <3>;
  49. next-level-cache = <&L2>;
  50. };
  51. };
  52. intc: interrupt-controller@00a01000 {
  53. compatible = "arm,cortex-a9-gic";
  54. #interrupt-cells = <3>;
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. interrupt-controller;
  58. reg = <0x00a01000 0x1000>,
  59. <0x00a00100 0x100>;
  60. };
  61. clocks {
  62. #address-cells = <1>;
  63. #size-cells = <0>;
  64. ckil {
  65. compatible = "fsl,imx-ckil", "fixed-clock";
  66. clock-frequency = <32768>;
  67. };
  68. ckih1 {
  69. compatible = "fsl,imx-ckih1", "fixed-clock";
  70. clock-frequency = <0>;
  71. };
  72. osc {
  73. compatible = "fsl,imx-osc", "fixed-clock";
  74. clock-frequency = <24000000>;
  75. };
  76. };
  77. soc {
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. compatible = "simple-bus";
  81. interrupt-parent = <&intc>;
  82. ranges;
  83. dma-apbh@00110000 {
  84. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  85. reg = <0x00110000 0x2000>;
  86. clocks = <&clks 106>;
  87. };
  88. gpmi-nand@00112000 {
  89. compatible = "fsl,imx6q-gpmi-nand";
  90. #address-cells = <1>;
  91. #size-cells = <1>;
  92. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  93. reg-names = "gpmi-nand", "bch";
  94. interrupts = <0 13 0x04>, <0 15 0x04>;
  95. interrupt-names = "gpmi-dma", "bch";
  96. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  97. <&clks 150>, <&clks 149>;
  98. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  99. "gpmi_bch_apb", "per1_bch";
  100. fsl,gpmi-dma-channel = <0>;
  101. status = "disabled";
  102. };
  103. timer@00a00600 {
  104. compatible = "arm,cortex-a9-twd-timer";
  105. reg = <0x00a00600 0x20>;
  106. interrupts = <1 13 0xf01>;
  107. };
  108. L2: l2-cache@00a02000 {
  109. compatible = "arm,pl310-cache";
  110. reg = <0x00a02000 0x1000>;
  111. interrupts = <0 92 0x04>;
  112. cache-unified;
  113. cache-level = <2>;
  114. };
  115. aips-bus@02000000 { /* AIPS1 */
  116. compatible = "fsl,aips-bus", "simple-bus";
  117. #address-cells = <1>;
  118. #size-cells = <1>;
  119. reg = <0x02000000 0x100000>;
  120. ranges;
  121. spba-bus@02000000 {
  122. compatible = "fsl,spba-bus", "simple-bus";
  123. #address-cells = <1>;
  124. #size-cells = <1>;
  125. reg = <0x02000000 0x40000>;
  126. ranges;
  127. spdif@02004000 {
  128. reg = <0x02004000 0x4000>;
  129. interrupts = <0 52 0x04>;
  130. };
  131. ecspi@02008000 { /* eCSPI1 */
  132. #address-cells = <1>;
  133. #size-cells = <0>;
  134. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  135. reg = <0x02008000 0x4000>;
  136. interrupts = <0 31 0x04>;
  137. clocks = <&clks 112>, <&clks 112>;
  138. clock-names = "ipg", "per";
  139. status = "disabled";
  140. };
  141. ecspi@0200c000 { /* eCSPI2 */
  142. #address-cells = <1>;
  143. #size-cells = <0>;
  144. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  145. reg = <0x0200c000 0x4000>;
  146. interrupts = <0 32 0x04>;
  147. clocks = <&clks 113>, <&clks 113>;
  148. clock-names = "ipg", "per";
  149. status = "disabled";
  150. };
  151. ecspi@02010000 { /* eCSPI3 */
  152. #address-cells = <1>;
  153. #size-cells = <0>;
  154. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  155. reg = <0x02010000 0x4000>;
  156. interrupts = <0 33 0x04>;
  157. clocks = <&clks 114>, <&clks 114>;
  158. clock-names = "ipg", "per";
  159. status = "disabled";
  160. };
  161. ecspi@02014000 { /* eCSPI4 */
  162. #address-cells = <1>;
  163. #size-cells = <0>;
  164. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  165. reg = <0x02014000 0x4000>;
  166. interrupts = <0 34 0x04>;
  167. clocks = <&clks 115>, <&clks 115>;
  168. clock-names = "ipg", "per";
  169. status = "disabled";
  170. };
  171. ecspi@02018000 { /* eCSPI5 */
  172. #address-cells = <1>;
  173. #size-cells = <0>;
  174. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  175. reg = <0x02018000 0x4000>;
  176. interrupts = <0 35 0x04>;
  177. clocks = <&clks 116>, <&clks 116>;
  178. clock-names = "ipg", "per";
  179. status = "disabled";
  180. };
  181. uart1: serial@02020000 {
  182. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  183. reg = <0x02020000 0x4000>;
  184. interrupts = <0 26 0x04>;
  185. clocks = <&clks 160>, <&clks 161>;
  186. clock-names = "ipg", "per";
  187. status = "disabled";
  188. };
  189. esai@02024000 {
  190. reg = <0x02024000 0x4000>;
  191. interrupts = <0 51 0x04>;
  192. };
  193. ssi1: ssi@02028000 {
  194. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  195. reg = <0x02028000 0x4000>;
  196. interrupts = <0 46 0x04>;
  197. clocks = <&clks 178>;
  198. fsl,fifo-depth = <15>;
  199. fsl,ssi-dma-events = <38 37>;
  200. status = "disabled";
  201. };
  202. ssi2: ssi@0202c000 {
  203. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  204. reg = <0x0202c000 0x4000>;
  205. interrupts = <0 47 0x04>;
  206. clocks = <&clks 179>;
  207. fsl,fifo-depth = <15>;
  208. fsl,ssi-dma-events = <42 41>;
  209. status = "disabled";
  210. };
  211. ssi3: ssi@02030000 {
  212. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  213. reg = <0x02030000 0x4000>;
  214. interrupts = <0 48 0x04>;
  215. clocks = <&clks 180>;
  216. fsl,fifo-depth = <15>;
  217. fsl,ssi-dma-events = <46 45>;
  218. status = "disabled";
  219. };
  220. asrc@02034000 {
  221. reg = <0x02034000 0x4000>;
  222. interrupts = <0 50 0x04>;
  223. };
  224. spba@0203c000 {
  225. reg = <0x0203c000 0x4000>;
  226. };
  227. };
  228. vpu@02040000 {
  229. reg = <0x02040000 0x3c000>;
  230. interrupts = <0 3 0x04 0 12 0x04>;
  231. };
  232. aipstz@0207c000 { /* AIPSTZ1 */
  233. reg = <0x0207c000 0x4000>;
  234. };
  235. pwm@02080000 { /* PWM1 */
  236. reg = <0x02080000 0x4000>;
  237. interrupts = <0 83 0x04>;
  238. };
  239. pwm@02084000 { /* PWM2 */
  240. reg = <0x02084000 0x4000>;
  241. interrupts = <0 84 0x04>;
  242. };
  243. pwm@02088000 { /* PWM3 */
  244. reg = <0x02088000 0x4000>;
  245. interrupts = <0 85 0x04>;
  246. };
  247. pwm@0208c000 { /* PWM4 */
  248. reg = <0x0208c000 0x4000>;
  249. interrupts = <0 86 0x04>;
  250. };
  251. flexcan@02090000 { /* CAN1 */
  252. reg = <0x02090000 0x4000>;
  253. interrupts = <0 110 0x04>;
  254. };
  255. flexcan@02094000 { /* CAN2 */
  256. reg = <0x02094000 0x4000>;
  257. interrupts = <0 111 0x04>;
  258. };
  259. gpt@02098000 {
  260. compatible = "fsl,imx6q-gpt";
  261. reg = <0x02098000 0x4000>;
  262. interrupts = <0 55 0x04>;
  263. };
  264. gpio1: gpio@0209c000 {
  265. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  266. reg = <0x0209c000 0x4000>;
  267. interrupts = <0 66 0x04 0 67 0x04>;
  268. gpio-controller;
  269. #gpio-cells = <2>;
  270. interrupt-controller;
  271. #interrupt-cells = <2>;
  272. };
  273. gpio2: gpio@020a0000 {
  274. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  275. reg = <0x020a0000 0x4000>;
  276. interrupts = <0 68 0x04 0 69 0x04>;
  277. gpio-controller;
  278. #gpio-cells = <2>;
  279. interrupt-controller;
  280. #interrupt-cells = <2>;
  281. };
  282. gpio3: gpio@020a4000 {
  283. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  284. reg = <0x020a4000 0x4000>;
  285. interrupts = <0 70 0x04 0 71 0x04>;
  286. gpio-controller;
  287. #gpio-cells = <2>;
  288. interrupt-controller;
  289. #interrupt-cells = <2>;
  290. };
  291. gpio4: gpio@020a8000 {
  292. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  293. reg = <0x020a8000 0x4000>;
  294. interrupts = <0 72 0x04 0 73 0x04>;
  295. gpio-controller;
  296. #gpio-cells = <2>;
  297. interrupt-controller;
  298. #interrupt-cells = <2>;
  299. };
  300. gpio5: gpio@020ac000 {
  301. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  302. reg = <0x020ac000 0x4000>;
  303. interrupts = <0 74 0x04 0 75 0x04>;
  304. gpio-controller;
  305. #gpio-cells = <2>;
  306. interrupt-controller;
  307. #interrupt-cells = <2>;
  308. };
  309. gpio6: gpio@020b0000 {
  310. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  311. reg = <0x020b0000 0x4000>;
  312. interrupts = <0 76 0x04 0 77 0x04>;
  313. gpio-controller;
  314. #gpio-cells = <2>;
  315. interrupt-controller;
  316. #interrupt-cells = <2>;
  317. };
  318. gpio7: gpio@020b4000 {
  319. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  320. reg = <0x020b4000 0x4000>;
  321. interrupts = <0 78 0x04 0 79 0x04>;
  322. gpio-controller;
  323. #gpio-cells = <2>;
  324. interrupt-controller;
  325. #interrupt-cells = <2>;
  326. };
  327. kpp@020b8000 {
  328. reg = <0x020b8000 0x4000>;
  329. interrupts = <0 82 0x04>;
  330. };
  331. wdog@020bc000 { /* WDOG1 */
  332. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  333. reg = <0x020bc000 0x4000>;
  334. interrupts = <0 80 0x04>;
  335. clocks = <&clks 0>;
  336. };
  337. wdog@020c0000 { /* WDOG2 */
  338. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  339. reg = <0x020c0000 0x4000>;
  340. interrupts = <0 81 0x04>;
  341. clocks = <&clks 0>;
  342. status = "disabled";
  343. };
  344. clks: ccm@020c4000 {
  345. compatible = "fsl,imx6q-ccm";
  346. reg = <0x020c4000 0x4000>;
  347. interrupts = <0 87 0x04 0 88 0x04>;
  348. #clock-cells = <1>;
  349. };
  350. anatop@020c8000 {
  351. compatible = "fsl,imx6q-anatop";
  352. reg = <0x020c8000 0x1000>;
  353. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  354. regulator-1p1@110 {
  355. compatible = "fsl,anatop-regulator";
  356. regulator-name = "vdd1p1";
  357. regulator-min-microvolt = <800000>;
  358. regulator-max-microvolt = <1375000>;
  359. regulator-always-on;
  360. anatop-reg-offset = <0x110>;
  361. anatop-vol-bit-shift = <8>;
  362. anatop-vol-bit-width = <5>;
  363. anatop-min-bit-val = <4>;
  364. anatop-min-voltage = <800000>;
  365. anatop-max-voltage = <1375000>;
  366. };
  367. regulator-3p0@120 {
  368. compatible = "fsl,anatop-regulator";
  369. regulator-name = "vdd3p0";
  370. regulator-min-microvolt = <2800000>;
  371. regulator-max-microvolt = <3150000>;
  372. regulator-always-on;
  373. anatop-reg-offset = <0x120>;
  374. anatop-vol-bit-shift = <8>;
  375. anatop-vol-bit-width = <5>;
  376. anatop-min-bit-val = <0>;
  377. anatop-min-voltage = <2625000>;
  378. anatop-max-voltage = <3400000>;
  379. };
  380. regulator-2p5@130 {
  381. compatible = "fsl,anatop-regulator";
  382. regulator-name = "vdd2p5";
  383. regulator-min-microvolt = <2000000>;
  384. regulator-max-microvolt = <2750000>;
  385. regulator-always-on;
  386. anatop-reg-offset = <0x130>;
  387. anatop-vol-bit-shift = <8>;
  388. anatop-vol-bit-width = <5>;
  389. anatop-min-bit-val = <0>;
  390. anatop-min-voltage = <2000000>;
  391. anatop-max-voltage = <2750000>;
  392. };
  393. regulator-vddcore@140 {
  394. compatible = "fsl,anatop-regulator";
  395. regulator-name = "cpu";
  396. regulator-min-microvolt = <725000>;
  397. regulator-max-microvolt = <1450000>;
  398. regulator-always-on;
  399. anatop-reg-offset = <0x140>;
  400. anatop-vol-bit-shift = <0>;
  401. anatop-vol-bit-width = <5>;
  402. anatop-min-bit-val = <1>;
  403. anatop-min-voltage = <725000>;
  404. anatop-max-voltage = <1450000>;
  405. };
  406. regulator-vddpu@140 {
  407. compatible = "fsl,anatop-regulator";
  408. regulator-name = "vddpu";
  409. regulator-min-microvolt = <725000>;
  410. regulator-max-microvolt = <1450000>;
  411. regulator-always-on;
  412. anatop-reg-offset = <0x140>;
  413. anatop-vol-bit-shift = <9>;
  414. anatop-vol-bit-width = <5>;
  415. anatop-min-bit-val = <1>;
  416. anatop-min-voltage = <725000>;
  417. anatop-max-voltage = <1450000>;
  418. };
  419. regulator-vddsoc@140 {
  420. compatible = "fsl,anatop-regulator";
  421. regulator-name = "vddsoc";
  422. regulator-min-microvolt = <725000>;
  423. regulator-max-microvolt = <1450000>;
  424. regulator-always-on;
  425. anatop-reg-offset = <0x140>;
  426. anatop-vol-bit-shift = <18>;
  427. anatop-vol-bit-width = <5>;
  428. anatop-min-bit-val = <1>;
  429. anatop-min-voltage = <725000>;
  430. anatop-max-voltage = <1450000>;
  431. };
  432. };
  433. usbphy1: usbphy@020c9000 {
  434. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  435. reg = <0x020c9000 0x1000>;
  436. interrupts = <0 44 0x04>;
  437. clocks = <&clks 182>;
  438. };
  439. usbphy2: usbphy@020ca000 {
  440. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  441. reg = <0x020ca000 0x1000>;
  442. interrupts = <0 45 0x04>;
  443. clocks = <&clks 183>;
  444. };
  445. snvs@020cc000 {
  446. reg = <0x020cc000 0x4000>;
  447. interrupts = <0 19 0x04 0 20 0x04>;
  448. };
  449. epit@020d0000 { /* EPIT1 */
  450. reg = <0x020d0000 0x4000>;
  451. interrupts = <0 56 0x04>;
  452. };
  453. epit@020d4000 { /* EPIT2 */
  454. reg = <0x020d4000 0x4000>;
  455. interrupts = <0 57 0x04>;
  456. };
  457. src@020d8000 {
  458. compatible = "fsl,imx6q-src";
  459. reg = <0x020d8000 0x4000>;
  460. interrupts = <0 91 0x04 0 96 0x04>;
  461. };
  462. gpc@020dc000 {
  463. compatible = "fsl,imx6q-gpc";
  464. reg = <0x020dc000 0x4000>;
  465. interrupts = <0 89 0x04 0 90 0x04>;
  466. };
  467. iomuxc@020e0000 {
  468. compatible = "fsl,imx6q-iomuxc";
  469. reg = <0x020e0000 0x4000>;
  470. /* shared pinctrl settings */
  471. audmux {
  472. pinctrl_audmux_1: audmux-1 {
  473. fsl,pins = <
  474. 18 0x80000000 /* MX6Q_PAD_SD2_DAT0__AUDMUX_AUD4_RXD */
  475. 1586 0x80000000 /* MX6Q_PAD_SD2_DAT3__AUDMUX_AUD4_TXC */
  476. 11 0x80000000 /* MX6Q_PAD_SD2_DAT2__AUDMUX_AUD4_TXD */
  477. 3 0x80000000 /* MX6Q_PAD_SD2_DAT1__AUDMUX_AUD4_TXFS */
  478. >;
  479. };
  480. };
  481. ecspi1 {
  482. pinctrl_ecspi1_1: ecspi1grp-1 {
  483. fsl,pins = <
  484. 101 0x100b1 /* MX6Q_PAD_EIM_D17__ECSPI1_MISO */
  485. 109 0x100b1 /* MX6Q_PAD_EIM_D18__ECSPI1_MOSI */
  486. 94 0x100b1 /* MX6Q_PAD_EIM_D16__ECSPI1_SCLK */
  487. >;
  488. };
  489. };
  490. enet {
  491. pinctrl_enet_1: enetgrp-1 {
  492. fsl,pins = <
  493. 695 0x1b0b0 /* MX6Q_PAD_ENET_MDIO__ENET_MDIO */
  494. 756 0x1b0b0 /* MX6Q_PAD_ENET_MDC__ENET_MDC */
  495. 24 0x1b0b0 /* MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC */
  496. 30 0x1b0b0 /* MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 */
  497. 34 0x1b0b0 /* MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 */
  498. 39 0x1b0b0 /* MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 */
  499. 44 0x1b0b0 /* MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 */
  500. 56 0x1b0b0 /* MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL */
  501. 702 0x1b0b0 /* MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK */
  502. 74 0x1b0b0 /* MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC */
  503. 52 0x1b0b0 /* MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 */
  504. 61 0x1b0b0 /* MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 */
  505. 66 0x1b0b0 /* MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 */
  506. 70 0x1b0b0 /* MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 */
  507. 48 0x1b0b0 /* MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL */
  508. >;
  509. };
  510. pinctrl_enet_2: enetgrp-2 {
  511. fsl,pins = <
  512. 890 0x1b0b0 /* MX6Q_PAD_KEY_COL1__ENET_MDIO */
  513. 909 0x1b0b0 /* MX6Q_PAD_KEY_COL2__ENET_MDC */
  514. 24 0x1b0b0 /* MX6Q_PAD_RGMII_TXC__ENET_RGMII_TXC */
  515. 30 0x1b0b0 /* MX6Q_PAD_RGMII_TD0__ENET_RGMII_TD0 */
  516. 34 0x1b0b0 /* MX6Q_PAD_RGMII_TD1__ENET_RGMII_TD1 */
  517. 39 0x1b0b0 /* MX6Q_PAD_RGMII_TD2__ENET_RGMII_TD2 */
  518. 44 0x1b0b0 /* MX6Q_PAD_RGMII_TD3__ENET_RGMII_TD3 */
  519. 56 0x1b0b0 /* MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL */
  520. 702 0x1b0b0 /* MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK */
  521. 74 0x1b0b0 /* MX6Q_PAD_RGMII_RXC__ENET_RGMII_RXC */
  522. 52 0x1b0b0 /* MX6Q_PAD_RGMII_RD0__ENET_RGMII_RD0 */
  523. 61 0x1b0b0 /* MX6Q_PAD_RGMII_RD1__ENET_RGMII_RD1 */
  524. 66 0x1b0b0 /* MX6Q_PAD_RGMII_RD2__ENET_RGMII_RD2 */
  525. 70 0x1b0b0 /* MX6Q_PAD_RGMII_RD3__ENET_RGMII_RD3 */
  526. 48 0x1b0b0 /* MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL */
  527. >;
  528. };
  529. };
  530. gpmi-nand {
  531. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  532. fsl,pins = <
  533. 1328 0xb0b1 /* MX6Q_PAD_NANDF_CLE__RAWNAND_CLE */
  534. 1336 0xb0b1 /* MX6Q_PAD_NANDF_ALE__RAWNAND_ALE */
  535. 1344 0xb0b1 /* MX6Q_PAD_NANDF_WP_B__RAWNAND_RESETN */
  536. 1352 0xb000 /* MX6Q_PAD_NANDF_RB0__RAWNAND_READY0 */
  537. 1360 0xb0b1 /* MX6Q_PAD_NANDF_CS0__RAWNAND_CE0N */
  538. 1365 0xb0b1 /* MX6Q_PAD_NANDF_CS1__RAWNAND_CE1N */
  539. 1371 0xb0b1 /* MX6Q_PAD_NANDF_CS2__RAWNAND_CE2N */
  540. 1378 0xb0b1 /* MX6Q_PAD_NANDF_CS3__RAWNAND_CE3N */
  541. 1387 0xb0b1 /* MX6Q_PAD_SD4_CMD__RAWNAND_RDN */
  542. 1393 0xb0b1 /* MX6Q_PAD_SD4_CLK__RAWNAND_WRN */
  543. 1397 0xb0b1 /* MX6Q_PAD_NANDF_D0__RAWNAND_D0 */
  544. 1405 0xb0b1 /* MX6Q_PAD_NANDF_D1__RAWNAND_D1 */
  545. 1413 0xb0b1 /* MX6Q_PAD_NANDF_D2__RAWNAND_D2 */
  546. 1421 0xb0b1 /* MX6Q_PAD_NANDF_D3__RAWNAND_D3 */
  547. 1429 0xb0b1 /* MX6Q_PAD_NANDF_D4__RAWNAND_D4 */
  548. 1437 0xb0b1 /* MX6Q_PAD_NANDF_D5__RAWNAND_D5 */
  549. 1445 0xb0b1 /* MX6Q_PAD_NANDF_D6__RAWNAND_D6 */
  550. 1453 0xb0b1 /* MX6Q_PAD_NANDF_D7__RAWNAND_D7 */
  551. 1463 0x00b1 /* MX6Q_PAD_SD4_DAT0__RAWNAND_DQS */
  552. >;
  553. };
  554. };
  555. i2c1 {
  556. pinctrl_i2c1_1: i2c1grp-1 {
  557. fsl,pins = <
  558. 137 0x4001b8b1 /* MX6Q_PAD_EIM_D21__I2C1_SCL */
  559. 196 0x4001b8b1 /* MX6Q_PAD_EIM_D28__I2C1_SDA */
  560. >;
  561. };
  562. };
  563. uart1 {
  564. pinctrl_uart1_1: uart1grp-1 {
  565. fsl,pins = <
  566. 1140 0x1b0b1 /* MX6Q_PAD_CSI0_DAT10__UART1_TXD */
  567. 1148 0x1b0b1 /* MX6Q_PAD_CSI0_DAT11__UART1_RXD */
  568. >;
  569. };
  570. };
  571. uart2 {
  572. pinctrl_uart2_1: uart2grp-1 {
  573. fsl,pins = <
  574. 183 0x1b0b1 /* MX6Q_PAD_EIM_D26__UART2_TXD */
  575. 191 0x1b0b1 /* MX6Q_PAD_EIM_D27__UART2_RXD */
  576. >;
  577. };
  578. };
  579. uart4 {
  580. pinctrl_uart4_1: uart4grp-1 {
  581. fsl,pins = <
  582. 877 0x1b0b1 /* MX6Q_PAD_KEY_COL0__UART4_TXD */
  583. 885 0x1b0b1 /* MX6Q_PAD_KEY_ROW0__UART4_RXD */
  584. >;
  585. };
  586. };
  587. usbotg {
  588. pinctrl_usbotg_1: usbotggrp-1 {
  589. fsl,pins = <
  590. 1592 0x17059 /* MX6Q_PAD_GPIO_1__ANATOP_USBOTG_ID */
  591. >;
  592. };
  593. };
  594. usdhc2 {
  595. pinctrl_usdhc2_1: usdhc2grp-1 {
  596. fsl,pins = <
  597. 1577 0x17059 /* MX6Q_PAD_SD2_CMD__USDHC2_CMD */
  598. 1569 0x10059 /* MX6Q_PAD_SD2_CLK__USDHC2_CLK */
  599. 16 0x17059 /* MX6Q_PAD_SD2_DAT0__USDHC2_DAT0 */
  600. 0 0x17059 /* MX6Q_PAD_SD2_DAT1__USDHC2_DAT1 */
  601. 8 0x17059 /* MX6Q_PAD_SD2_DAT2__USDHC2_DAT2 */
  602. 1583 0x17059 /* MX6Q_PAD_SD2_DAT3__USDHC2_DAT3 */
  603. 1430 0x17059 /* MX6Q_PAD_NANDF_D4__USDHC2_DAT4 */
  604. 1438 0x17059 /* MX6Q_PAD_NANDF_D5__USDHC2_DAT5 */
  605. 1446 0x17059 /* MX6Q_PAD_NANDF_D6__USDHC2_DAT6 */
  606. 1454 0x17059 /* MX6Q_PAD_NANDF_D7__USDHC2_DAT7 */
  607. >;
  608. };
  609. };
  610. usdhc3 {
  611. pinctrl_usdhc3_1: usdhc3grp-1 {
  612. fsl,pins = <
  613. 1273 0x17059 /* MX6Q_PAD_SD3_CMD__USDHC3_CMD */
  614. 1281 0x10059 /* MX6Q_PAD_SD3_CLK__USDHC3_CLK */
  615. 1289 0x17059 /* MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 */
  616. 1297 0x17059 /* MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 */
  617. 1305 0x17059 /* MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 */
  618. 1312 0x17059 /* MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 */
  619. 1265 0x17059 /* MX6Q_PAD_SD3_DAT4__USDHC3_DAT4 */
  620. 1257 0x17059 /* MX6Q_PAD_SD3_DAT5__USDHC3_DAT5 */
  621. 1249 0x17059 /* MX6Q_PAD_SD3_DAT6__USDHC3_DAT6 */
  622. 1241 0x17059 /* MX6Q_PAD_SD3_DAT7__USDHC3_DAT7 */
  623. >;
  624. };
  625. pinctrl_usdhc3_2: usdhc3grp-2 {
  626. fsl,pins = <
  627. 1273 0x17059 /* MX6Q_PAD_SD3_CMD__USDHC3_CMD */
  628. 1281 0x10059 /* MX6Q_PAD_SD3_CLK__USDHC3_CLK */
  629. 1289 0x17059 /* MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 */
  630. 1297 0x17059 /* MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 */
  631. 1305 0x17059 /* MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 */
  632. 1312 0x17059 /* MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 */
  633. >;
  634. };
  635. };
  636. usdhc4 {
  637. pinctrl_usdhc4_1: usdhc4grp-1 {
  638. fsl,pins = <
  639. 1386 0x17059 /* MX6Q_PAD_SD4_CMD__USDHC4_CMD */
  640. 1392 0x10059 /* MX6Q_PAD_SD4_CLK__USDHC4_CLK */
  641. 1462 0x17059 /* MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 */
  642. 1470 0x17059 /* MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 */
  643. 1478 0x17059 /* MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 */
  644. 1486 0x17059 /* MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 */
  645. 1493 0x17059 /* MX6Q_PAD_SD4_DAT4__USDHC4_DAT4 */
  646. 1501 0x17059 /* MX6Q_PAD_SD4_DAT5__USDHC4_DAT5 */
  647. 1509 0x17059 /* MX6Q_PAD_SD4_DAT6__USDHC4_DAT6 */
  648. 1517 0x17059 /* MX6Q_PAD_SD4_DAT7__USDHC4_DAT7 */
  649. >;
  650. };
  651. pinctrl_usdhc4_2: usdhc4grp-2 {
  652. fsl,pins = <
  653. 1386 0x17059 /* MX6Q_PAD_SD4_CMD__USDHC4_CMD */
  654. 1392 0x10059 /* MX6Q_PAD_SD4_CLK__USDHC4_CLK */
  655. 1462 0x17059 /* MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 */
  656. 1470 0x17059 /* MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 */
  657. 1478 0x17059 /* MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 */
  658. 1486 0x17059 /* MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 */
  659. >;
  660. };
  661. };
  662. };
  663. dcic@020e4000 { /* DCIC1 */
  664. reg = <0x020e4000 0x4000>;
  665. interrupts = <0 124 0x04>;
  666. };
  667. dcic@020e8000 { /* DCIC2 */
  668. reg = <0x020e8000 0x4000>;
  669. interrupts = <0 125 0x04>;
  670. };
  671. sdma@020ec000 {
  672. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  673. reg = <0x020ec000 0x4000>;
  674. interrupts = <0 2 0x04>;
  675. clocks = <&clks 155>, <&clks 155>;
  676. clock-names = "ipg", "ahb";
  677. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q-to1.bin";
  678. };
  679. };
  680. aips-bus@02100000 { /* AIPS2 */
  681. compatible = "fsl,aips-bus", "simple-bus";
  682. #address-cells = <1>;
  683. #size-cells = <1>;
  684. reg = <0x02100000 0x100000>;
  685. ranges;
  686. caam@02100000 {
  687. reg = <0x02100000 0x40000>;
  688. interrupts = <0 105 0x04 0 106 0x04>;
  689. };
  690. aipstz@0217c000 { /* AIPSTZ2 */
  691. reg = <0x0217c000 0x4000>;
  692. };
  693. usb@02184000 { /* USB OTG */
  694. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  695. reg = <0x02184000 0x200>;
  696. interrupts = <0 43 0x04>;
  697. clocks = <&clks 162>;
  698. fsl,usbphy = <&usbphy1>;
  699. fsl,usbmisc = <&usbmisc 0>;
  700. status = "disabled";
  701. };
  702. usb@02184200 { /* USB1 */
  703. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  704. reg = <0x02184200 0x200>;
  705. interrupts = <0 40 0x04>;
  706. clocks = <&clks 162>;
  707. fsl,usbphy = <&usbphy2>;
  708. fsl,usbmisc = <&usbmisc 1>;
  709. status = "disabled";
  710. };
  711. usb@02184400 { /* USB2 */
  712. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  713. reg = <0x02184400 0x200>;
  714. interrupts = <0 41 0x04>;
  715. clocks = <&clks 162>;
  716. fsl,usbmisc = <&usbmisc 2>;
  717. status = "disabled";
  718. };
  719. usb@02184600 { /* USB3 */
  720. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  721. reg = <0x02184600 0x200>;
  722. interrupts = <0 42 0x04>;
  723. clocks = <&clks 162>;
  724. fsl,usbmisc = <&usbmisc 3>;
  725. status = "disabled";
  726. };
  727. usbmisc: usbmisc@02184800 {
  728. #index-cells = <1>;
  729. compatible = "fsl,imx6q-usbmisc";
  730. reg = <0x02184800 0x200>;
  731. clocks = <&clks 162>;
  732. };
  733. ethernet@02188000 {
  734. compatible = "fsl,imx6q-fec";
  735. reg = <0x02188000 0x4000>;
  736. interrupts = <0 118 0x04 0 119 0x04>;
  737. clocks = <&clks 117>, <&clks 117>;
  738. clock-names = "ipg", "ahb";
  739. status = "disabled";
  740. };
  741. mlb@0218c000 {
  742. reg = <0x0218c000 0x4000>;
  743. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  744. };
  745. usdhc@02190000 { /* uSDHC1 */
  746. compatible = "fsl,imx6q-usdhc";
  747. reg = <0x02190000 0x4000>;
  748. interrupts = <0 22 0x04>;
  749. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  750. clock-names = "ipg", "ahb", "per";
  751. status = "disabled";
  752. };
  753. usdhc@02194000 { /* uSDHC2 */
  754. compatible = "fsl,imx6q-usdhc";
  755. reg = <0x02194000 0x4000>;
  756. interrupts = <0 23 0x04>;
  757. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  758. clock-names = "ipg", "ahb", "per";
  759. status = "disabled";
  760. };
  761. usdhc@02198000 { /* uSDHC3 */
  762. compatible = "fsl,imx6q-usdhc";
  763. reg = <0x02198000 0x4000>;
  764. interrupts = <0 24 0x04>;
  765. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  766. clock-names = "ipg", "ahb", "per";
  767. status = "disabled";
  768. };
  769. usdhc@0219c000 { /* uSDHC4 */
  770. compatible = "fsl,imx6q-usdhc";
  771. reg = <0x0219c000 0x4000>;
  772. interrupts = <0 25 0x04>;
  773. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  774. clock-names = "ipg", "ahb", "per";
  775. status = "disabled";
  776. };
  777. i2c@021a0000 { /* I2C1 */
  778. #address-cells = <1>;
  779. #size-cells = <0>;
  780. compatible = "fsl,imx6q-i2c", "fsl,imx1-i2c";
  781. reg = <0x021a0000 0x4000>;
  782. interrupts = <0 36 0x04>;
  783. clocks = <&clks 125>;
  784. status = "disabled";
  785. };
  786. i2c@021a4000 { /* I2C2 */
  787. #address-cells = <1>;
  788. #size-cells = <0>;
  789. compatible = "fsl,imx6q-i2c", "fsl,imx1-i2c";
  790. reg = <0x021a4000 0x4000>;
  791. interrupts = <0 37 0x04>;
  792. clocks = <&clks 126>;
  793. status = "disabled";
  794. };
  795. i2c@021a8000 { /* I2C3 */
  796. #address-cells = <1>;
  797. #size-cells = <0>;
  798. compatible = "fsl,imx6q-i2c", "fsl,imx1-i2c";
  799. reg = <0x021a8000 0x4000>;
  800. interrupts = <0 38 0x04>;
  801. clocks = <&clks 127>;
  802. status = "disabled";
  803. };
  804. romcp@021ac000 {
  805. reg = <0x021ac000 0x4000>;
  806. };
  807. mmdc@021b0000 { /* MMDC0 */
  808. compatible = "fsl,imx6q-mmdc";
  809. reg = <0x021b0000 0x4000>;
  810. };
  811. mmdc@021b4000 { /* MMDC1 */
  812. reg = <0x021b4000 0x4000>;
  813. };
  814. weim@021b8000 {
  815. reg = <0x021b8000 0x4000>;
  816. interrupts = <0 14 0x04>;
  817. };
  818. ocotp@021bc000 {
  819. reg = <0x021bc000 0x4000>;
  820. };
  821. ocotp@021c0000 {
  822. reg = <0x021c0000 0x4000>;
  823. interrupts = <0 21 0x04>;
  824. };
  825. tzasc@021d0000 { /* TZASC1 */
  826. reg = <0x021d0000 0x4000>;
  827. interrupts = <0 108 0x04>;
  828. };
  829. tzasc@021d4000 { /* TZASC2 */
  830. reg = <0x021d4000 0x4000>;
  831. interrupts = <0 109 0x04>;
  832. };
  833. audmux@021d8000 {
  834. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  835. reg = <0x021d8000 0x4000>;
  836. status = "disabled";
  837. };
  838. mipi@021dc000 { /* MIPI-CSI */
  839. reg = <0x021dc000 0x4000>;
  840. };
  841. mipi@021e0000 { /* MIPI-DSI */
  842. reg = <0x021e0000 0x4000>;
  843. };
  844. vdoa@021e4000 {
  845. reg = <0x021e4000 0x4000>;
  846. interrupts = <0 18 0x04>;
  847. };
  848. uart2: serial@021e8000 {
  849. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  850. reg = <0x021e8000 0x4000>;
  851. interrupts = <0 27 0x04>;
  852. clocks = <&clks 160>, <&clks 161>;
  853. clock-names = "ipg", "per";
  854. status = "disabled";
  855. };
  856. uart3: serial@021ec000 {
  857. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  858. reg = <0x021ec000 0x4000>;
  859. interrupts = <0 28 0x04>;
  860. clocks = <&clks 160>, <&clks 161>;
  861. clock-names = "ipg", "per";
  862. status = "disabled";
  863. };
  864. uart4: serial@021f0000 {
  865. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  866. reg = <0x021f0000 0x4000>;
  867. interrupts = <0 29 0x04>;
  868. clocks = <&clks 160>, <&clks 161>;
  869. clock-names = "ipg", "per";
  870. status = "disabled";
  871. };
  872. uart5: serial@021f4000 {
  873. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  874. reg = <0x021f4000 0x4000>;
  875. interrupts = <0 30 0x04>;
  876. clocks = <&clks 160>, <&clks 161>;
  877. clock-names = "ipg", "per";
  878. status = "disabled";
  879. };
  880. };
  881. };
  882. };