processor.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <linux/personality.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/init.h>
  27. #include <linux/err.h>
  28. #include <linux/irqflags.h>
  29. /*
  30. * We handle most unaligned accesses in hardware. On the other hand
  31. * unaligned DMA can be quite expensive on some Nehalem processors.
  32. *
  33. * Based on this we disable the IP header alignment in network drivers.
  34. */
  35. #define NET_IP_ALIGN 0
  36. #define HBP_NUM 4
  37. /*
  38. * Default implementation of macro that returns current
  39. * instruction pointer ("program counter").
  40. */
  41. static inline void *current_text_addr(void)
  42. {
  43. void *pc;
  44. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  45. return pc;
  46. }
  47. #ifdef CONFIG_X86_VSMP
  48. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  49. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  50. #else
  51. # define ARCH_MIN_TASKALIGN 16
  52. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  53. #endif
  54. enum tlb_infos {
  55. ENTRIES,
  56. NR_INFO
  57. };
  58. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  59. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  60. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  61. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  62. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  63. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  64. extern s8 __read_mostly tlb_flushall_shift;
  65. /*
  66. * CPU type and hardware bug flags. Kept separately for each CPU.
  67. * Members of this structure are referenced in head.S, so think twice
  68. * before touching them. [mj]
  69. */
  70. struct cpuinfo_x86 {
  71. __u8 x86; /* CPU family */
  72. __u8 x86_vendor; /* CPU vendor */
  73. __u8 x86_model;
  74. __u8 x86_mask;
  75. #ifdef CONFIG_X86_32
  76. char wp_works_ok; /* It doesn't on 386's */
  77. /* Problems on some 486Dx4's and old 386's: */
  78. char hlt_works_ok;
  79. char hard_math;
  80. char rfu;
  81. char fdiv_bug;
  82. char f00f_bug;
  83. char coma_bug;
  84. char pad0;
  85. #else
  86. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  87. int x86_tlbsize;
  88. #endif
  89. __u8 x86_virt_bits;
  90. __u8 x86_phys_bits;
  91. /* CPUID returned core id bits: */
  92. __u8 x86_coreid_bits;
  93. /* Max extended CPUID function supported: */
  94. __u32 extended_cpuid_level;
  95. /* Maximum supported CPUID level, -1=no CPUID: */
  96. int cpuid_level;
  97. __u32 x86_capability[NCAPINTS];
  98. char x86_vendor_id[16];
  99. char x86_model_id[64];
  100. /* in KB - valid for CPUS which support this call: */
  101. int x86_cache_size;
  102. int x86_cache_alignment; /* In bytes */
  103. int x86_power;
  104. unsigned long loops_per_jiffy;
  105. /* cpuid returned max cores value: */
  106. u16 x86_max_cores;
  107. u16 apicid;
  108. u16 initial_apicid;
  109. u16 x86_clflush_size;
  110. /* number of cores as seen by the OS: */
  111. u16 booted_cores;
  112. /* Physical processor id: */
  113. u16 phys_proc_id;
  114. /* Core id: */
  115. u16 cpu_core_id;
  116. /* Compute unit id */
  117. u8 compute_unit_id;
  118. /* Index into per_cpu list: */
  119. u16 cpu_index;
  120. u32 microcode;
  121. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  122. #define X86_VENDOR_INTEL 0
  123. #define X86_VENDOR_CYRIX 1
  124. #define X86_VENDOR_AMD 2
  125. #define X86_VENDOR_UMC 3
  126. #define X86_VENDOR_CENTAUR 5
  127. #define X86_VENDOR_TRANSMETA 7
  128. #define X86_VENDOR_NSC 8
  129. #define X86_VENDOR_NUM 9
  130. #define X86_VENDOR_UNKNOWN 0xff
  131. /*
  132. * capabilities of CPUs
  133. */
  134. extern struct cpuinfo_x86 boot_cpu_data;
  135. extern struct cpuinfo_x86 new_cpu_data;
  136. extern struct tss_struct doublefault_tss;
  137. extern __u32 cpu_caps_cleared[NCAPINTS];
  138. extern __u32 cpu_caps_set[NCAPINTS];
  139. #ifdef CONFIG_SMP
  140. DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  141. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  142. #else
  143. #define cpu_info boot_cpu_data
  144. #define cpu_data(cpu) boot_cpu_data
  145. #endif
  146. extern const struct seq_operations cpuinfo_op;
  147. static inline int hlt_works(int cpu)
  148. {
  149. #ifdef CONFIG_X86_32
  150. return cpu_data(cpu).hlt_works_ok;
  151. #else
  152. return 1;
  153. #endif
  154. }
  155. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  156. extern void cpu_detect(struct cpuinfo_x86 *c);
  157. extern struct pt_regs *idle_regs(struct pt_regs *);
  158. extern void early_cpu_init(void);
  159. extern void identify_boot_cpu(void);
  160. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  161. extern void print_cpu_info(struct cpuinfo_x86 *);
  162. void print_cpu_msr(struct cpuinfo_x86 *);
  163. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  164. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  165. extern unsigned short num_cache_leaves;
  166. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  167. extern void detect_ht(struct cpuinfo_x86 *c);
  168. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  169. unsigned int *ecx, unsigned int *edx)
  170. {
  171. /* ecx is often an input as well as an output. */
  172. asm volatile("cpuid"
  173. : "=a" (*eax),
  174. "=b" (*ebx),
  175. "=c" (*ecx),
  176. "=d" (*edx)
  177. : "0" (*eax), "2" (*ecx)
  178. : "memory");
  179. }
  180. static inline void load_cr3(pgd_t *pgdir)
  181. {
  182. write_cr3(__pa(pgdir));
  183. }
  184. #ifdef CONFIG_X86_32
  185. /* This is the TSS defined by the hardware. */
  186. struct x86_hw_tss {
  187. unsigned short back_link, __blh;
  188. unsigned long sp0;
  189. unsigned short ss0, __ss0h;
  190. unsigned long sp1;
  191. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  192. unsigned short ss1, __ss1h;
  193. unsigned long sp2;
  194. unsigned short ss2, __ss2h;
  195. unsigned long __cr3;
  196. unsigned long ip;
  197. unsigned long flags;
  198. unsigned long ax;
  199. unsigned long cx;
  200. unsigned long dx;
  201. unsigned long bx;
  202. unsigned long sp;
  203. unsigned long bp;
  204. unsigned long si;
  205. unsigned long di;
  206. unsigned short es, __esh;
  207. unsigned short cs, __csh;
  208. unsigned short ss, __ssh;
  209. unsigned short ds, __dsh;
  210. unsigned short fs, __fsh;
  211. unsigned short gs, __gsh;
  212. unsigned short ldt, __ldth;
  213. unsigned short trace;
  214. unsigned short io_bitmap_base;
  215. } __attribute__((packed));
  216. #else
  217. struct x86_hw_tss {
  218. u32 reserved1;
  219. u64 sp0;
  220. u64 sp1;
  221. u64 sp2;
  222. u64 reserved2;
  223. u64 ist[7];
  224. u32 reserved3;
  225. u32 reserved4;
  226. u16 reserved5;
  227. u16 io_bitmap_base;
  228. } __attribute__((packed)) ____cacheline_aligned;
  229. #endif
  230. /*
  231. * IO-bitmap sizes:
  232. */
  233. #define IO_BITMAP_BITS 65536
  234. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  235. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  236. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  237. #define INVALID_IO_BITMAP_OFFSET 0x8000
  238. struct tss_struct {
  239. /*
  240. * The hardware state:
  241. */
  242. struct x86_hw_tss x86_tss;
  243. /*
  244. * The extra 1 is there because the CPU will access an
  245. * additional byte beyond the end of the IO permission
  246. * bitmap. The extra byte must be all 1 bits, and must
  247. * be within the limit.
  248. */
  249. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  250. /*
  251. * .. and then another 0x100 bytes for the emergency kernel stack:
  252. */
  253. unsigned long stack[64];
  254. } ____cacheline_aligned;
  255. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
  256. /*
  257. * Save the original ist values for checking stack pointers during debugging
  258. */
  259. struct orig_ist {
  260. unsigned long ist[7];
  261. };
  262. #define MXCSR_DEFAULT 0x1f80
  263. struct i387_fsave_struct {
  264. u32 cwd; /* FPU Control Word */
  265. u32 swd; /* FPU Status Word */
  266. u32 twd; /* FPU Tag Word */
  267. u32 fip; /* FPU IP Offset */
  268. u32 fcs; /* FPU IP Selector */
  269. u32 foo; /* FPU Operand Pointer Offset */
  270. u32 fos; /* FPU Operand Pointer Selector */
  271. /* 8*10 bytes for each FP-reg = 80 bytes: */
  272. u32 st_space[20];
  273. /* Software status information [not touched by FSAVE ]: */
  274. u32 status;
  275. };
  276. struct i387_fxsave_struct {
  277. u16 cwd; /* Control Word */
  278. u16 swd; /* Status Word */
  279. u16 twd; /* Tag Word */
  280. u16 fop; /* Last Instruction Opcode */
  281. union {
  282. struct {
  283. u64 rip; /* Instruction Pointer */
  284. u64 rdp; /* Data Pointer */
  285. };
  286. struct {
  287. u32 fip; /* FPU IP Offset */
  288. u32 fcs; /* FPU IP Selector */
  289. u32 foo; /* FPU Operand Offset */
  290. u32 fos; /* FPU Operand Selector */
  291. };
  292. };
  293. u32 mxcsr; /* MXCSR Register State */
  294. u32 mxcsr_mask; /* MXCSR Mask */
  295. /* 8*16 bytes for each FP-reg = 128 bytes: */
  296. u32 st_space[32];
  297. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  298. u32 xmm_space[64];
  299. u32 padding[12];
  300. union {
  301. u32 padding1[12];
  302. u32 sw_reserved[12];
  303. };
  304. } __attribute__((aligned(16)));
  305. struct i387_soft_struct {
  306. u32 cwd;
  307. u32 swd;
  308. u32 twd;
  309. u32 fip;
  310. u32 fcs;
  311. u32 foo;
  312. u32 fos;
  313. /* 8*10 bytes for each FP-reg = 80 bytes: */
  314. u32 st_space[20];
  315. u8 ftop;
  316. u8 changed;
  317. u8 lookahead;
  318. u8 no_update;
  319. u8 rm;
  320. u8 alimit;
  321. struct math_emu_info *info;
  322. u32 entry_eip;
  323. };
  324. struct ymmh_struct {
  325. /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
  326. u32 ymmh_space[64];
  327. };
  328. struct xsave_hdr_struct {
  329. u64 xstate_bv;
  330. u64 reserved1[2];
  331. u64 reserved2[5];
  332. } __attribute__((packed));
  333. struct xsave_struct {
  334. struct i387_fxsave_struct i387;
  335. struct xsave_hdr_struct xsave_hdr;
  336. struct ymmh_struct ymmh;
  337. /* new processor state extensions will go here */
  338. } __attribute__ ((packed, aligned (64)));
  339. union thread_xstate {
  340. struct i387_fsave_struct fsave;
  341. struct i387_fxsave_struct fxsave;
  342. struct i387_soft_struct soft;
  343. struct xsave_struct xsave;
  344. };
  345. struct fpu {
  346. unsigned int last_cpu;
  347. unsigned int has_fpu;
  348. union thread_xstate *state;
  349. };
  350. #ifdef CONFIG_X86_64
  351. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  352. union irq_stack_union {
  353. char irq_stack[IRQ_STACK_SIZE];
  354. /*
  355. * GCC hardcodes the stack canary as %gs:40. Since the
  356. * irq_stack is the object at %gs:0, we reserve the bottom
  357. * 48 bytes of the irq stack for the canary.
  358. */
  359. struct {
  360. char gs_base[40];
  361. unsigned long stack_canary;
  362. };
  363. };
  364. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
  365. DECLARE_INIT_PER_CPU(irq_stack_union);
  366. DECLARE_PER_CPU(char *, irq_stack_ptr);
  367. DECLARE_PER_CPU(unsigned int, irq_count);
  368. extern unsigned long kernel_eflags;
  369. extern asmlinkage void ignore_sysret(void);
  370. #else /* X86_64 */
  371. #ifdef CONFIG_CC_STACKPROTECTOR
  372. /*
  373. * Make sure stack canary segment base is cached-aligned:
  374. * "For Intel Atom processors, avoid non zero segment base address
  375. * that is not aligned to cache line boundary at all cost."
  376. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  377. */
  378. struct stack_canary {
  379. char __pad[20]; /* canary at %gs:20 */
  380. unsigned long canary;
  381. };
  382. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  383. #endif
  384. #endif /* X86_64 */
  385. extern unsigned int xstate_size;
  386. extern void free_thread_xstate(struct task_struct *);
  387. extern struct kmem_cache *task_xstate_cachep;
  388. struct perf_event;
  389. struct thread_struct {
  390. /* Cached TLS descriptors: */
  391. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  392. unsigned long sp0;
  393. unsigned long sp;
  394. #ifdef CONFIG_X86_32
  395. unsigned long sysenter_cs;
  396. #else
  397. unsigned long usersp; /* Copy from PDA */
  398. unsigned short es;
  399. unsigned short ds;
  400. unsigned short fsindex;
  401. unsigned short gsindex;
  402. #endif
  403. #ifdef CONFIG_X86_32
  404. unsigned long ip;
  405. #endif
  406. #ifdef CONFIG_X86_64
  407. unsigned long fs;
  408. #endif
  409. unsigned long gs;
  410. /* Save middle states of ptrace breakpoints */
  411. struct perf_event *ptrace_bps[HBP_NUM];
  412. /* Debug status used for traps, single steps, etc... */
  413. unsigned long debugreg6;
  414. /* Keep track of the exact dr7 value set by the user */
  415. unsigned long ptrace_dr7;
  416. /* Fault info: */
  417. unsigned long cr2;
  418. unsigned long trap_nr;
  419. unsigned long error_code;
  420. /* floating point and extended processor state */
  421. struct fpu fpu;
  422. #ifdef CONFIG_X86_32
  423. /* Virtual 86 mode info */
  424. struct vm86_struct __user *vm86_info;
  425. unsigned long screen_bitmap;
  426. unsigned long v86flags;
  427. unsigned long v86mask;
  428. unsigned long saved_sp0;
  429. unsigned int saved_fs;
  430. unsigned int saved_gs;
  431. #endif
  432. /* IO permissions: */
  433. unsigned long *io_bitmap_ptr;
  434. unsigned long iopl;
  435. /* Max allowed port in the bitmap, in bytes: */
  436. unsigned io_bitmap_max;
  437. };
  438. /*
  439. * Set IOPL bits in EFLAGS from given mask
  440. */
  441. static inline void native_set_iopl_mask(unsigned mask)
  442. {
  443. #ifdef CONFIG_X86_32
  444. unsigned int reg;
  445. asm volatile ("pushfl;"
  446. "popl %0;"
  447. "andl %1, %0;"
  448. "orl %2, %0;"
  449. "pushl %0;"
  450. "popfl"
  451. : "=&r" (reg)
  452. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  453. #endif
  454. }
  455. static inline void
  456. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  457. {
  458. tss->x86_tss.sp0 = thread->sp0;
  459. #ifdef CONFIG_X86_32
  460. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  461. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  462. tss->x86_tss.ss1 = thread->sysenter_cs;
  463. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  464. }
  465. #endif
  466. }
  467. static inline void native_swapgs(void)
  468. {
  469. #ifdef CONFIG_X86_64
  470. asm volatile("swapgs" ::: "memory");
  471. #endif
  472. }
  473. #ifdef CONFIG_PARAVIRT
  474. #include <asm/paravirt.h>
  475. #else
  476. #define __cpuid native_cpuid
  477. #define paravirt_enabled() 0
  478. static inline void load_sp0(struct tss_struct *tss,
  479. struct thread_struct *thread)
  480. {
  481. native_load_sp0(tss, thread);
  482. }
  483. #define set_iopl_mask native_set_iopl_mask
  484. #endif /* CONFIG_PARAVIRT */
  485. /*
  486. * Save the cr4 feature set we're using (ie
  487. * Pentium 4MB enable and PPro Global page
  488. * enable), so that any CPU's that boot up
  489. * after us can get the correct flags.
  490. */
  491. extern unsigned long mmu_cr4_features;
  492. extern u32 *trampoline_cr4_features;
  493. static inline void set_in_cr4(unsigned long mask)
  494. {
  495. unsigned long cr4;
  496. mmu_cr4_features |= mask;
  497. if (trampoline_cr4_features)
  498. *trampoline_cr4_features = mmu_cr4_features;
  499. cr4 = read_cr4();
  500. cr4 |= mask;
  501. write_cr4(cr4);
  502. }
  503. static inline void clear_in_cr4(unsigned long mask)
  504. {
  505. unsigned long cr4;
  506. mmu_cr4_features &= ~mask;
  507. if (trampoline_cr4_features)
  508. *trampoline_cr4_features = mmu_cr4_features;
  509. cr4 = read_cr4();
  510. cr4 &= ~mask;
  511. write_cr4(cr4);
  512. }
  513. typedef struct {
  514. unsigned long seg;
  515. } mm_segment_t;
  516. /*
  517. * create a kernel thread without removing it from tasklists
  518. */
  519. extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
  520. /* Free all resources held by a thread. */
  521. extern void release_thread(struct task_struct *);
  522. unsigned long get_wchan(struct task_struct *p);
  523. /*
  524. * Generic CPUID function
  525. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  526. * resulting in stale register contents being returned.
  527. */
  528. static inline void cpuid(unsigned int op,
  529. unsigned int *eax, unsigned int *ebx,
  530. unsigned int *ecx, unsigned int *edx)
  531. {
  532. *eax = op;
  533. *ecx = 0;
  534. __cpuid(eax, ebx, ecx, edx);
  535. }
  536. /* Some CPUID calls want 'count' to be placed in ecx */
  537. static inline void cpuid_count(unsigned int op, int count,
  538. unsigned int *eax, unsigned int *ebx,
  539. unsigned int *ecx, unsigned int *edx)
  540. {
  541. *eax = op;
  542. *ecx = count;
  543. __cpuid(eax, ebx, ecx, edx);
  544. }
  545. /*
  546. * CPUID functions returning a single datum
  547. */
  548. static inline unsigned int cpuid_eax(unsigned int op)
  549. {
  550. unsigned int eax, ebx, ecx, edx;
  551. cpuid(op, &eax, &ebx, &ecx, &edx);
  552. return eax;
  553. }
  554. static inline unsigned int cpuid_ebx(unsigned int op)
  555. {
  556. unsigned int eax, ebx, ecx, edx;
  557. cpuid(op, &eax, &ebx, &ecx, &edx);
  558. return ebx;
  559. }
  560. static inline unsigned int cpuid_ecx(unsigned int op)
  561. {
  562. unsigned int eax, ebx, ecx, edx;
  563. cpuid(op, &eax, &ebx, &ecx, &edx);
  564. return ecx;
  565. }
  566. static inline unsigned int cpuid_edx(unsigned int op)
  567. {
  568. unsigned int eax, ebx, ecx, edx;
  569. cpuid(op, &eax, &ebx, &ecx, &edx);
  570. return edx;
  571. }
  572. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  573. static inline void rep_nop(void)
  574. {
  575. asm volatile("rep; nop" ::: "memory");
  576. }
  577. static inline void cpu_relax(void)
  578. {
  579. rep_nop();
  580. }
  581. /* Stop speculative execution and prefetching of modified code. */
  582. static inline void sync_core(void)
  583. {
  584. int tmp;
  585. #if defined(CONFIG_M386) || defined(CONFIG_M486)
  586. if (boot_cpu_data.x86 < 5)
  587. /* There is no speculative execution.
  588. * jmp is a barrier to prefetching. */
  589. asm volatile("jmp 1f\n1:\n" ::: "memory");
  590. else
  591. #endif
  592. /* cpuid is a barrier to speculative execution.
  593. * Prefetched instructions are automatically
  594. * invalidated when modified. */
  595. asm volatile("cpuid" : "=a" (tmp) : "0" (1)
  596. : "ebx", "ecx", "edx", "memory");
  597. }
  598. static inline void __monitor(const void *eax, unsigned long ecx,
  599. unsigned long edx)
  600. {
  601. /* "monitor %eax, %ecx, %edx;" */
  602. asm volatile(".byte 0x0f, 0x01, 0xc8;"
  603. :: "a" (eax), "c" (ecx), "d"(edx));
  604. }
  605. static inline void __mwait(unsigned long eax, unsigned long ecx)
  606. {
  607. /* "mwait %eax, %ecx;" */
  608. asm volatile(".byte 0x0f, 0x01, 0xc9;"
  609. :: "a" (eax), "c" (ecx));
  610. }
  611. static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
  612. {
  613. trace_hardirqs_on();
  614. /* "mwait %eax, %ecx;" */
  615. asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
  616. :: "a" (eax), "c" (ecx));
  617. }
  618. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  619. extern void init_amd_e400_c1e_mask(void);
  620. extern unsigned long boot_option_idle_override;
  621. extern bool amd_e400_c1e_detected;
  622. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  623. IDLE_POLL, IDLE_FORCE_MWAIT};
  624. extern void enable_sep_cpu(void);
  625. extern int sysenter_setup(void);
  626. extern void early_trap_init(void);
  627. /* Defined in head.S */
  628. extern struct desc_ptr early_gdt_descr;
  629. extern void cpu_set_gdt(int);
  630. extern void switch_to_new_gdt(int);
  631. extern void load_percpu_segment(int);
  632. extern void cpu_init(void);
  633. static inline unsigned long get_debugctlmsr(void)
  634. {
  635. unsigned long debugctlmsr = 0;
  636. #ifndef CONFIG_X86_DEBUGCTLMSR
  637. if (boot_cpu_data.x86 < 6)
  638. return 0;
  639. #endif
  640. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  641. return debugctlmsr;
  642. }
  643. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  644. {
  645. #ifndef CONFIG_X86_DEBUGCTLMSR
  646. if (boot_cpu_data.x86 < 6)
  647. return;
  648. #endif
  649. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  650. }
  651. extern void set_task_blockstep(struct task_struct *task, bool on);
  652. /*
  653. * from system description table in BIOS. Mostly for MCA use, but
  654. * others may find it useful:
  655. */
  656. extern unsigned int machine_id;
  657. extern unsigned int machine_submodel_id;
  658. extern unsigned int BIOS_revision;
  659. /* Boot loader type from the setup header: */
  660. extern int bootloader_type;
  661. extern int bootloader_version;
  662. extern char ignore_fpu_irq;
  663. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  664. #define ARCH_HAS_PREFETCHW
  665. #define ARCH_HAS_SPINLOCK_PREFETCH
  666. #ifdef CONFIG_X86_32
  667. # define BASE_PREFETCH ASM_NOP4
  668. # define ARCH_HAS_PREFETCH
  669. #else
  670. # define BASE_PREFETCH "prefetcht0 (%1)"
  671. #endif
  672. /*
  673. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  674. *
  675. * It's not worth to care about 3dnow prefetches for the K6
  676. * because they are microcoded there and very slow.
  677. */
  678. static inline void prefetch(const void *x)
  679. {
  680. alternative_input(BASE_PREFETCH,
  681. "prefetchnta (%1)",
  682. X86_FEATURE_XMM,
  683. "r" (x));
  684. }
  685. /*
  686. * 3dnow prefetch to get an exclusive cache line.
  687. * Useful for spinlocks to avoid one state transition in the
  688. * cache coherency protocol:
  689. */
  690. static inline void prefetchw(const void *x)
  691. {
  692. alternative_input(BASE_PREFETCH,
  693. "prefetchw (%1)",
  694. X86_FEATURE_3DNOW,
  695. "r" (x));
  696. }
  697. static inline void spin_lock_prefetch(const void *x)
  698. {
  699. prefetchw(x);
  700. }
  701. #ifdef CONFIG_X86_32
  702. /*
  703. * User space process size: 3GB (default).
  704. */
  705. #define TASK_SIZE PAGE_OFFSET
  706. #define TASK_SIZE_MAX TASK_SIZE
  707. #define STACK_TOP TASK_SIZE
  708. #define STACK_TOP_MAX STACK_TOP
  709. #define INIT_THREAD { \
  710. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  711. .vm86_info = NULL, \
  712. .sysenter_cs = __KERNEL_CS, \
  713. .io_bitmap_ptr = NULL, \
  714. }
  715. /*
  716. * Note that the .io_bitmap member must be extra-big. This is because
  717. * the CPU will access an additional byte beyond the end of the IO
  718. * permission bitmap. The extra byte must be all 1 bits, and must
  719. * be within the limit.
  720. */
  721. #define INIT_TSS { \
  722. .x86_tss = { \
  723. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  724. .ss0 = __KERNEL_DS, \
  725. .ss1 = __KERNEL_CS, \
  726. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  727. }, \
  728. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  729. }
  730. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  731. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  732. #define KSTK_TOP(info) \
  733. ({ \
  734. unsigned long *__ptr = (unsigned long *)(info); \
  735. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  736. })
  737. /*
  738. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  739. * This is necessary to guarantee that the entire "struct pt_regs"
  740. * is accessible even if the CPU haven't stored the SS/ESP registers
  741. * on the stack (interrupt gate does not save these registers
  742. * when switching to the same priv ring).
  743. * Therefore beware: accessing the ss/esp fields of the
  744. * "struct pt_regs" is possible, but they may contain the
  745. * completely wrong values.
  746. */
  747. #define task_pt_regs(task) \
  748. ({ \
  749. struct pt_regs *__regs__; \
  750. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  751. __regs__ - 1; \
  752. })
  753. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  754. #else
  755. /*
  756. * User space process size. 47bits minus one guard page.
  757. */
  758. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  759. /* This decides where the kernel will search for a free chunk of vm
  760. * space during mmap's.
  761. */
  762. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  763. 0xc0000000 : 0xFFFFe000)
  764. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  765. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  766. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  767. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  768. #define STACK_TOP TASK_SIZE
  769. #define STACK_TOP_MAX TASK_SIZE_MAX
  770. #define INIT_THREAD { \
  771. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  772. }
  773. #define INIT_TSS { \
  774. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  775. }
  776. /*
  777. * Return saved PC of a blocked thread.
  778. * What is this good for? it will be always the scheduler or ret_from_fork.
  779. */
  780. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  781. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  782. extern unsigned long KSTK_ESP(struct task_struct *task);
  783. /*
  784. * User space RSP while inside the SYSCALL fast path
  785. */
  786. DECLARE_PER_CPU(unsigned long, old_rsp);
  787. #endif /* CONFIG_X86_64 */
  788. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  789. unsigned long new_sp);
  790. /*
  791. * This decides where the kernel will search for a free chunk of vm
  792. * space during mmap's.
  793. */
  794. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  795. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  796. /* Get/set a process' ability to use the timestamp counter instruction */
  797. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  798. #define SET_TSC_CTL(val) set_tsc_mode((val))
  799. extern int get_tsc_mode(unsigned long adr);
  800. extern int set_tsc_mode(unsigned int val);
  801. extern int amd_get_nb_id(int cpu);
  802. struct aperfmperf {
  803. u64 aperf, mperf;
  804. };
  805. static inline void get_aperfmperf(struct aperfmperf *am)
  806. {
  807. WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));
  808. rdmsrl(MSR_IA32_APERF, am->aperf);
  809. rdmsrl(MSR_IA32_MPERF, am->mperf);
  810. }
  811. #define APERFMPERF_SHIFT 10
  812. static inline
  813. unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
  814. struct aperfmperf *new)
  815. {
  816. u64 aperf = new->aperf - old->aperf;
  817. u64 mperf = new->mperf - old->mperf;
  818. unsigned long ratio = aperf;
  819. mperf >>= APERFMPERF_SHIFT;
  820. if (mperf)
  821. ratio = div64_u64(aperf, mperf);
  822. return ratio;
  823. }
  824. /*
  825. * AMD errata checking
  826. */
  827. #ifdef CONFIG_CPU_SUP_AMD
  828. extern const int amd_erratum_383[];
  829. extern const int amd_erratum_400[];
  830. extern bool cpu_has_amd_erratum(const int *);
  831. #define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
  832. #define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
  833. #define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
  834. ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
  835. #define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
  836. #define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
  837. #define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
  838. #else
  839. #define cpu_has_amd_erratum(x) (false)
  840. #endif /* CONFIG_CPU_SUP_AMD */
  841. extern unsigned long arch_align_stack(unsigned long sp);
  842. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  843. void default_idle(void);
  844. bool set_pm_idle_to_default(void);
  845. void stop_this_cpu(void *dummy);
  846. #endif /* _ASM_X86_PROCESSOR_H */