i915_drv.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include <linux/io-mapping.h>
  34. /* General customization:
  35. */
  36. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  37. #define DRIVER_NAME "i915"
  38. #define DRIVER_DESC "Intel Graphics"
  39. #define DRIVER_DATE "20080730"
  40. enum pipe {
  41. PIPE_A = 0,
  42. PIPE_B,
  43. };
  44. enum plane {
  45. PLANE_A = 0,
  46. PLANE_B,
  47. };
  48. #define I915_NUM_PIPE 2
  49. /* Interface history:
  50. *
  51. * 1.1: Original.
  52. * 1.2: Add Power Management
  53. * 1.3: Add vblank support
  54. * 1.4: Fix cmdbuffer path, add heap destroy
  55. * 1.5: Add vblank pipe configuration
  56. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  57. * - Support vertical blank on secondary display pipe
  58. */
  59. #define DRIVER_MAJOR 1
  60. #define DRIVER_MINOR 6
  61. #define DRIVER_PATCHLEVEL 0
  62. #define WATCH_COHERENCY 0
  63. #define WATCH_BUF 0
  64. #define WATCH_EXEC 0
  65. #define WATCH_LRU 0
  66. #define WATCH_RELOC 0
  67. #define WATCH_INACTIVE 0
  68. #define WATCH_PWRITE 0
  69. #define I915_GEM_PHYS_CURSOR_0 1
  70. #define I915_GEM_PHYS_CURSOR_1 2
  71. #define I915_GEM_PHYS_OVERLAY_REGS 3
  72. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  73. struct drm_i915_gem_phys_object {
  74. int id;
  75. struct page **page_list;
  76. drm_dma_handle_t *handle;
  77. struct drm_gem_object *cur_obj;
  78. };
  79. typedef struct _drm_i915_ring_buffer {
  80. unsigned long Size;
  81. u8 *virtual_start;
  82. int head;
  83. int tail;
  84. int space;
  85. drm_local_map_t map;
  86. struct drm_gem_object *ring_obj;
  87. } drm_i915_ring_buffer_t;
  88. struct mem_block {
  89. struct mem_block *next;
  90. struct mem_block *prev;
  91. int start;
  92. int size;
  93. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  94. };
  95. struct opregion_header;
  96. struct opregion_acpi;
  97. struct opregion_swsci;
  98. struct opregion_asle;
  99. struct intel_opregion {
  100. struct opregion_header *header;
  101. struct opregion_acpi *acpi;
  102. struct opregion_swsci *swsci;
  103. struct opregion_asle *asle;
  104. int enabled;
  105. };
  106. struct drm_i915_master_private {
  107. drm_local_map_t *sarea;
  108. struct _drm_i915_sarea *sarea_priv;
  109. };
  110. #define I915_FENCE_REG_NONE -1
  111. struct drm_i915_fence_reg {
  112. struct drm_gem_object *obj;
  113. };
  114. struct sdvo_device_mapping {
  115. u8 dvo_port;
  116. u8 slave_addr;
  117. u8 dvo_wiring;
  118. u8 initialized;
  119. };
  120. struct drm_i915_error_state {
  121. u32 eir;
  122. u32 pgtbl_er;
  123. u32 pipeastat;
  124. u32 pipebstat;
  125. u32 ipeir;
  126. u32 ipehr;
  127. u32 instdone;
  128. u32 acthd;
  129. u32 instpm;
  130. u32 instps;
  131. u32 instdone1;
  132. u32 seqno;
  133. struct timeval time;
  134. };
  135. struct drm_i915_display_funcs {
  136. void (*dpms)(struct drm_crtc *crtc, int mode);
  137. bool (*fbc_enabled)(struct drm_crtc *crtc);
  138. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  139. void (*disable_fbc)(struct drm_device *dev);
  140. int (*get_display_clock_speed)(struct drm_device *dev);
  141. int (*get_fifo_size)(struct drm_device *dev, int plane);
  142. void (*update_wm)(struct drm_device *dev, int planea_clock,
  143. int planeb_clock, int sr_hdisplay, int pixel_size);
  144. /* clock updates for mode set */
  145. /* cursor updates */
  146. /* render clock increase/decrease */
  147. /* display clock increase/decrease */
  148. /* pll clock increase/decrease */
  149. /* clock gating init */
  150. };
  151. struct intel_overlay;
  152. typedef struct drm_i915_private {
  153. struct drm_device *dev;
  154. int has_gem;
  155. void __iomem *regs;
  156. struct pci_dev *bridge_dev;
  157. drm_i915_ring_buffer_t ring;
  158. drm_dma_handle_t *status_page_dmah;
  159. void *hw_status_page;
  160. dma_addr_t dma_status_page;
  161. uint32_t counter;
  162. unsigned int status_gfx_addr;
  163. drm_local_map_t hws_map;
  164. struct drm_gem_object *hws_obj;
  165. struct drm_gem_object *pwrctx;
  166. struct resource mch_res;
  167. unsigned int cpp;
  168. int back_offset;
  169. int front_offset;
  170. int current_page;
  171. int page_flipping;
  172. wait_queue_head_t irq_queue;
  173. atomic_t irq_received;
  174. /** Protects user_irq_refcount and irq_mask_reg */
  175. spinlock_t user_irq_lock;
  176. /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
  177. int user_irq_refcount;
  178. u32 trace_irq_seqno;
  179. /** Cached value of IMR to avoid reads in updating the bitfield */
  180. u32 irq_mask_reg;
  181. u32 pipestat[2];
  182. /** splitted irq regs for graphics and display engine on Ironlake,
  183. irq_mask_reg is still used for display irq. */
  184. u32 gt_irq_mask_reg;
  185. u32 gt_irq_enable_reg;
  186. u32 de_irq_enable_reg;
  187. u32 pch_irq_mask_reg;
  188. u32 pch_irq_enable_reg;
  189. u32 hotplug_supported_mask;
  190. struct work_struct hotplug_work;
  191. int tex_lru_log_granularity;
  192. int allow_batchbuffer;
  193. struct mem_block *agp_heap;
  194. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  195. int vblank_pipe;
  196. /* For hangcheck timer */
  197. #define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
  198. struct timer_list hangcheck_timer;
  199. int hangcheck_count;
  200. uint32_t last_acthd;
  201. bool cursor_needs_physical;
  202. struct drm_mm vram;
  203. unsigned long cfb_size;
  204. unsigned long cfb_pitch;
  205. int cfb_fence;
  206. int cfb_plane;
  207. int irq_enabled;
  208. struct intel_opregion opregion;
  209. /* overlay */
  210. struct intel_overlay *overlay;
  211. /* LVDS info */
  212. int backlight_duty_cycle; /* restore backlight to this value */
  213. bool panel_wants_dither;
  214. struct drm_display_mode *panel_fixed_mode;
  215. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  216. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  217. /* Feature bits from the VBIOS */
  218. unsigned int int_tv_support:1;
  219. unsigned int lvds_dither:1;
  220. unsigned int lvds_vbt:1;
  221. unsigned int int_crt_support:1;
  222. unsigned int lvds_use_ssc:1;
  223. unsigned int edp_support:1;
  224. int lvds_ssc_freq;
  225. struct notifier_block lid_notifier;
  226. int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
  227. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  228. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  229. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  230. unsigned int fsb_freq, mem_freq;
  231. spinlock_t error_lock;
  232. struct drm_i915_error_state *first_error;
  233. struct work_struct error_work;
  234. struct workqueue_struct *wq;
  235. /* Display functions */
  236. struct drm_i915_display_funcs display;
  237. /* Register state */
  238. bool modeset_on_lid;
  239. u8 saveLBB;
  240. u32 saveDSPACNTR;
  241. u32 saveDSPBCNTR;
  242. u32 saveDSPARB;
  243. u32 saveRENDERSTANDBY;
  244. u32 savePWRCTXA;
  245. u32 saveHWS;
  246. u32 savePIPEACONF;
  247. u32 savePIPEBCONF;
  248. u32 savePIPEASRC;
  249. u32 savePIPEBSRC;
  250. u32 saveFPA0;
  251. u32 saveFPA1;
  252. u32 saveDPLL_A;
  253. u32 saveDPLL_A_MD;
  254. u32 saveHTOTAL_A;
  255. u32 saveHBLANK_A;
  256. u32 saveHSYNC_A;
  257. u32 saveVTOTAL_A;
  258. u32 saveVBLANK_A;
  259. u32 saveVSYNC_A;
  260. u32 saveBCLRPAT_A;
  261. u32 saveTRANS_HTOTAL_A;
  262. u32 saveTRANS_HBLANK_A;
  263. u32 saveTRANS_HSYNC_A;
  264. u32 saveTRANS_VTOTAL_A;
  265. u32 saveTRANS_VBLANK_A;
  266. u32 saveTRANS_VSYNC_A;
  267. u32 savePIPEASTAT;
  268. u32 saveDSPASTRIDE;
  269. u32 saveDSPASIZE;
  270. u32 saveDSPAPOS;
  271. u32 saveDSPAADDR;
  272. u32 saveDSPASURF;
  273. u32 saveDSPATILEOFF;
  274. u32 savePFIT_PGM_RATIOS;
  275. u32 saveBLC_HIST_CTL;
  276. u32 saveBLC_PWM_CTL;
  277. u32 saveBLC_PWM_CTL2;
  278. u32 saveBLC_CPU_PWM_CTL;
  279. u32 saveBLC_CPU_PWM_CTL2;
  280. u32 saveFPB0;
  281. u32 saveFPB1;
  282. u32 saveDPLL_B;
  283. u32 saveDPLL_B_MD;
  284. u32 saveHTOTAL_B;
  285. u32 saveHBLANK_B;
  286. u32 saveHSYNC_B;
  287. u32 saveVTOTAL_B;
  288. u32 saveVBLANK_B;
  289. u32 saveVSYNC_B;
  290. u32 saveBCLRPAT_B;
  291. u32 saveTRANS_HTOTAL_B;
  292. u32 saveTRANS_HBLANK_B;
  293. u32 saveTRANS_HSYNC_B;
  294. u32 saveTRANS_VTOTAL_B;
  295. u32 saveTRANS_VBLANK_B;
  296. u32 saveTRANS_VSYNC_B;
  297. u32 savePIPEBSTAT;
  298. u32 saveDSPBSTRIDE;
  299. u32 saveDSPBSIZE;
  300. u32 saveDSPBPOS;
  301. u32 saveDSPBADDR;
  302. u32 saveDSPBSURF;
  303. u32 saveDSPBTILEOFF;
  304. u32 saveVGA0;
  305. u32 saveVGA1;
  306. u32 saveVGA_PD;
  307. u32 saveVGACNTRL;
  308. u32 saveADPA;
  309. u32 saveLVDS;
  310. u32 savePP_ON_DELAYS;
  311. u32 savePP_OFF_DELAYS;
  312. u32 saveDVOA;
  313. u32 saveDVOB;
  314. u32 saveDVOC;
  315. u32 savePP_ON;
  316. u32 savePP_OFF;
  317. u32 savePP_CONTROL;
  318. u32 savePP_DIVISOR;
  319. u32 savePFIT_CONTROL;
  320. u32 save_palette_a[256];
  321. u32 save_palette_b[256];
  322. u32 saveDPFC_CB_BASE;
  323. u32 saveFBC_CFB_BASE;
  324. u32 saveFBC_LL_BASE;
  325. u32 saveFBC_CONTROL;
  326. u32 saveFBC_CONTROL2;
  327. u32 saveIER;
  328. u32 saveIIR;
  329. u32 saveIMR;
  330. u32 saveDEIER;
  331. u32 saveDEIMR;
  332. u32 saveGTIER;
  333. u32 saveGTIMR;
  334. u32 saveFDI_RXA_IMR;
  335. u32 saveFDI_RXB_IMR;
  336. u32 saveCACHE_MODE_0;
  337. u32 saveMI_ARB_STATE;
  338. u32 saveSWF0[16];
  339. u32 saveSWF1[16];
  340. u32 saveSWF2[3];
  341. u8 saveMSR;
  342. u8 saveSR[8];
  343. u8 saveGR[25];
  344. u8 saveAR_INDEX;
  345. u8 saveAR[21];
  346. u8 saveDACMASK;
  347. u8 saveCR[37];
  348. uint64_t saveFENCE[16];
  349. u32 saveCURACNTR;
  350. u32 saveCURAPOS;
  351. u32 saveCURABASE;
  352. u32 saveCURBCNTR;
  353. u32 saveCURBPOS;
  354. u32 saveCURBBASE;
  355. u32 saveCURSIZE;
  356. u32 saveDP_B;
  357. u32 saveDP_C;
  358. u32 saveDP_D;
  359. u32 savePIPEA_GMCH_DATA_M;
  360. u32 savePIPEB_GMCH_DATA_M;
  361. u32 savePIPEA_GMCH_DATA_N;
  362. u32 savePIPEB_GMCH_DATA_N;
  363. u32 savePIPEA_DP_LINK_M;
  364. u32 savePIPEB_DP_LINK_M;
  365. u32 savePIPEA_DP_LINK_N;
  366. u32 savePIPEB_DP_LINK_N;
  367. u32 saveFDI_RXA_CTL;
  368. u32 saveFDI_TXA_CTL;
  369. u32 saveFDI_RXB_CTL;
  370. u32 saveFDI_TXB_CTL;
  371. u32 savePFA_CTL_1;
  372. u32 savePFB_CTL_1;
  373. u32 savePFA_WIN_SZ;
  374. u32 savePFB_WIN_SZ;
  375. u32 savePFA_WIN_POS;
  376. u32 savePFB_WIN_POS;
  377. struct {
  378. struct drm_mm gtt_space;
  379. struct io_mapping *gtt_mapping;
  380. int gtt_mtrr;
  381. /**
  382. * Membership on list of all loaded devices, used to evict
  383. * inactive buffers under memory pressure.
  384. *
  385. * Modifications should only be done whilst holding the
  386. * shrink_list_lock spinlock.
  387. */
  388. struct list_head shrink_list;
  389. /**
  390. * List of objects currently involved in rendering from the
  391. * ringbuffer.
  392. *
  393. * Includes buffers having the contents of their GPU caches
  394. * flushed, not necessarily primitives. last_rendering_seqno
  395. * represents when the rendering involved will be completed.
  396. *
  397. * A reference is held on the buffer while on this list.
  398. */
  399. spinlock_t active_list_lock;
  400. struct list_head active_list;
  401. /**
  402. * List of objects which are not in the ringbuffer but which
  403. * still have a write_domain which needs to be flushed before
  404. * unbinding.
  405. *
  406. * last_rendering_seqno is 0 while an object is in this list.
  407. *
  408. * A reference is held on the buffer while on this list.
  409. */
  410. struct list_head flushing_list;
  411. /**
  412. * LRU list of objects which are not in the ringbuffer and
  413. * are ready to unbind, but are still in the GTT.
  414. *
  415. * last_rendering_seqno is 0 while an object is in this list.
  416. *
  417. * A reference is not held on the buffer while on this list,
  418. * as merely being GTT-bound shouldn't prevent its being
  419. * freed, and we'll pull it off the list in the free path.
  420. */
  421. struct list_head inactive_list;
  422. /** LRU list of objects with fence regs on them. */
  423. struct list_head fence_list;
  424. /**
  425. * List of breadcrumbs associated with GPU requests currently
  426. * outstanding.
  427. */
  428. struct list_head request_list;
  429. /**
  430. * We leave the user IRQ off as much as possible,
  431. * but this means that requests will finish and never
  432. * be retired once the system goes idle. Set a timer to
  433. * fire periodically while the ring is running. When it
  434. * fires, go retire requests.
  435. */
  436. struct delayed_work retire_work;
  437. uint32_t next_gem_seqno;
  438. /**
  439. * Waiting sequence number, if any
  440. */
  441. uint32_t waiting_gem_seqno;
  442. /**
  443. * Last seq seen at irq time
  444. */
  445. uint32_t irq_gem_seqno;
  446. /**
  447. * Flag if the X Server, and thus DRM, is not currently in
  448. * control of the device.
  449. *
  450. * This is set between LeaveVT and EnterVT. It needs to be
  451. * replaced with a semaphore. It also needs to be
  452. * transitioned away from for kernel modesetting.
  453. */
  454. int suspended;
  455. /**
  456. * Flag if the hardware appears to be wedged.
  457. *
  458. * This is set when attempts to idle the device timeout.
  459. * It prevents command submission from occuring and makes
  460. * every pending request fail
  461. */
  462. atomic_t wedged;
  463. /** Bit 6 swizzling required for X tiling */
  464. uint32_t bit_6_swizzle_x;
  465. /** Bit 6 swizzling required for Y tiling */
  466. uint32_t bit_6_swizzle_y;
  467. /* storage for physical objects */
  468. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  469. } mm;
  470. struct sdvo_device_mapping sdvo_mappings[2];
  471. /* indicate whether the LVDS_BORDER should be enabled or not */
  472. unsigned int lvds_border_bits;
  473. struct drm_crtc *plane_to_crtc_mapping[2];
  474. struct drm_crtc *pipe_to_crtc_mapping[2];
  475. wait_queue_head_t pending_flip_queue;
  476. /* Reclocking support */
  477. bool render_reclock_avail;
  478. bool lvds_downclock_avail;
  479. /* indicates the reduced downclock for LVDS*/
  480. int lvds_downclock;
  481. struct work_struct idle_work;
  482. struct timer_list idle_timer;
  483. bool busy;
  484. u16 orig_clock;
  485. int child_dev_num;
  486. struct child_device_config *child_dev;
  487. } drm_i915_private_t;
  488. /** driver private structure attached to each drm_gem_object */
  489. struct drm_i915_gem_object {
  490. struct drm_gem_object *obj;
  491. /** Current space allocated to this object in the GTT, if any. */
  492. struct drm_mm_node *gtt_space;
  493. /** This object's place on the active/flushing/inactive lists */
  494. struct list_head list;
  495. /** This object's place on the fenced object LRU */
  496. struct list_head fence_list;
  497. /**
  498. * This is set if the object is on the active or flushing lists
  499. * (has pending rendering), and is not set if it's on inactive (ready
  500. * to be unbound).
  501. */
  502. int active;
  503. /**
  504. * This is set if the object has been written to since last bound
  505. * to the GTT
  506. */
  507. int dirty;
  508. /** AGP memory structure for our GTT binding. */
  509. DRM_AGP_MEM *agp_mem;
  510. struct page **pages;
  511. int pages_refcount;
  512. /**
  513. * Current offset of the object in GTT space.
  514. *
  515. * This is the same as gtt_space->start
  516. */
  517. uint32_t gtt_offset;
  518. /**
  519. * Fake offset for use by mmap(2)
  520. */
  521. uint64_t mmap_offset;
  522. /**
  523. * Fence register bits (if any) for this object. Will be set
  524. * as needed when mapped into the GTT.
  525. * Protected by dev->struct_mutex.
  526. */
  527. int fence_reg;
  528. /** How many users have pinned this object in GTT space */
  529. int pin_count;
  530. /** Breadcrumb of last rendering to the buffer. */
  531. uint32_t last_rendering_seqno;
  532. /** Current tiling mode for the object. */
  533. uint32_t tiling_mode;
  534. uint32_t stride;
  535. /** Record of address bit 17 of each page at last unbind. */
  536. long *bit_17;
  537. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  538. uint32_t agp_type;
  539. /**
  540. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  541. * flags which individual pages are valid.
  542. */
  543. uint8_t *page_cpu_valid;
  544. /** User space pin count and filp owning the pin */
  545. uint32_t user_pin_count;
  546. struct drm_file *pin_filp;
  547. /** for phy allocated objects */
  548. struct drm_i915_gem_phys_object *phys_obj;
  549. /**
  550. * Used for checking the object doesn't appear more than once
  551. * in an execbuffer object list.
  552. */
  553. int in_execbuffer;
  554. /**
  555. * Advice: are the backing pages purgeable?
  556. */
  557. int madv;
  558. /**
  559. * Number of crtcs where this object is currently the fb, but
  560. * will be page flipped away on the next vblank. When it
  561. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  562. */
  563. atomic_t pending_flip;
  564. };
  565. /**
  566. * Request queue structure.
  567. *
  568. * The request queue allows us to note sequence numbers that have been emitted
  569. * and may be associated with active buffers to be retired.
  570. *
  571. * By keeping this list, we can avoid having to do questionable
  572. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  573. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  574. */
  575. struct drm_i915_gem_request {
  576. /** GEM sequence number associated with this request. */
  577. uint32_t seqno;
  578. /** Time at which this request was emitted, in jiffies. */
  579. unsigned long emitted_jiffies;
  580. /** global list entry for this request */
  581. struct list_head list;
  582. /** file_priv list entry for this request */
  583. struct list_head client_list;
  584. };
  585. struct drm_i915_file_private {
  586. struct {
  587. struct list_head request_list;
  588. } mm;
  589. };
  590. enum intel_chip_family {
  591. CHIP_I8XX = 0x01,
  592. CHIP_I9XX = 0x02,
  593. CHIP_I915 = 0x04,
  594. CHIP_I965 = 0x08,
  595. };
  596. extern struct drm_ioctl_desc i915_ioctls[];
  597. extern int i915_max_ioctl;
  598. extern unsigned int i915_fbpercrtc;
  599. extern unsigned int i915_powersave;
  600. extern void i915_save_display(struct drm_device *dev);
  601. extern void i915_restore_display(struct drm_device *dev);
  602. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  603. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  604. /* i915_dma.c */
  605. extern void i915_kernel_lost_context(struct drm_device * dev);
  606. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  607. extern int i915_driver_unload(struct drm_device *);
  608. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  609. extern void i915_driver_lastclose(struct drm_device * dev);
  610. extern void i915_driver_preclose(struct drm_device *dev,
  611. struct drm_file *file_priv);
  612. extern void i915_driver_postclose(struct drm_device *dev,
  613. struct drm_file *file_priv);
  614. extern int i915_driver_device_is_agp(struct drm_device * dev);
  615. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  616. unsigned long arg);
  617. extern int i915_emit_box(struct drm_device *dev,
  618. struct drm_clip_rect *boxes,
  619. int i, int DR1, int DR4);
  620. extern int i965_reset(struct drm_device *dev, u8 flags);
  621. /* i915_irq.c */
  622. void i915_hangcheck_elapsed(unsigned long data);
  623. extern int i915_irq_emit(struct drm_device *dev, void *data,
  624. struct drm_file *file_priv);
  625. extern int i915_irq_wait(struct drm_device *dev, void *data,
  626. struct drm_file *file_priv);
  627. void i915_user_irq_get(struct drm_device *dev);
  628. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  629. void i915_user_irq_put(struct drm_device *dev);
  630. extern void i915_enable_interrupt (struct drm_device *dev);
  631. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  632. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  633. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  634. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  635. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  636. struct drm_file *file_priv);
  637. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  638. struct drm_file *file_priv);
  639. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  640. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  641. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  642. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  643. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  644. struct drm_file *file_priv);
  645. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  646. void
  647. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  648. void
  649. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  650. void intel_enable_asle (struct drm_device *dev);
  651. /* i915_mem.c */
  652. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  653. struct drm_file *file_priv);
  654. extern int i915_mem_free(struct drm_device *dev, void *data,
  655. struct drm_file *file_priv);
  656. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  657. struct drm_file *file_priv);
  658. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  659. struct drm_file *file_priv);
  660. extern void i915_mem_takedown(struct mem_block **heap);
  661. extern void i915_mem_release(struct drm_device * dev,
  662. struct drm_file *file_priv, struct mem_block *heap);
  663. /* i915_gem.c */
  664. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  665. struct drm_file *file_priv);
  666. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  667. struct drm_file *file_priv);
  668. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  669. struct drm_file *file_priv);
  670. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  671. struct drm_file *file_priv);
  672. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  673. struct drm_file *file_priv);
  674. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  675. struct drm_file *file_priv);
  676. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  677. struct drm_file *file_priv);
  678. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  679. struct drm_file *file_priv);
  680. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  681. struct drm_file *file_priv);
  682. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  683. struct drm_file *file_priv);
  684. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  685. struct drm_file *file_priv);
  686. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  687. struct drm_file *file_priv);
  688. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  689. struct drm_file *file_priv);
  690. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  691. struct drm_file *file_priv);
  692. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  693. struct drm_file *file_priv);
  694. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  695. struct drm_file *file_priv);
  696. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  697. struct drm_file *file_priv);
  698. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  699. struct drm_file *file_priv);
  700. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  701. struct drm_file *file_priv);
  702. void i915_gem_load(struct drm_device *dev);
  703. int i915_gem_init_object(struct drm_gem_object *obj);
  704. void i915_gem_free_object(struct drm_gem_object *obj);
  705. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  706. void i915_gem_object_unpin(struct drm_gem_object *obj);
  707. int i915_gem_object_unbind(struct drm_gem_object *obj);
  708. void i915_gem_release_mmap(struct drm_gem_object *obj);
  709. void i915_gem_lastclose(struct drm_device *dev);
  710. uint32_t i915_get_gem_seqno(struct drm_device *dev);
  711. bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
  712. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
  713. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
  714. void i915_gem_retire_requests(struct drm_device *dev);
  715. void i915_gem_retire_work_handler(struct work_struct *work);
  716. void i915_gem_clflush_object(struct drm_gem_object *obj);
  717. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  718. uint32_t read_domains,
  719. uint32_t write_domain);
  720. int i915_gem_init_ringbuffer(struct drm_device *dev);
  721. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  722. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  723. unsigned long end);
  724. int i915_gem_idle(struct drm_device *dev);
  725. uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
  726. uint32_t flush_domains);
  727. int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
  728. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  729. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  730. int write);
  731. int i915_gem_attach_phys_object(struct drm_device *dev,
  732. struct drm_gem_object *obj, int id);
  733. void i915_gem_detach_phys_object(struct drm_device *dev,
  734. struct drm_gem_object *obj);
  735. void i915_gem_free_all_phys_object(struct drm_device *dev);
  736. int i915_gem_object_get_pages(struct drm_gem_object *obj);
  737. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  738. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  739. void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
  740. void i915_gem_shrinker_init(void);
  741. void i915_gem_shrinker_exit(void);
  742. /* i915_gem_tiling.c */
  743. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  744. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  745. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  746. /* i915_gem_debug.c */
  747. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  748. const char *where, uint32_t mark);
  749. #if WATCH_INACTIVE
  750. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  751. #else
  752. #define i915_verify_inactive(dev, file, line)
  753. #endif
  754. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  755. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  756. const char *where, uint32_t mark);
  757. void i915_dump_lru(struct drm_device *dev, const char *where);
  758. /* i915_debugfs.c */
  759. int i915_debugfs_init(struct drm_minor *minor);
  760. void i915_debugfs_cleanup(struct drm_minor *minor);
  761. /* i915_suspend.c */
  762. extern int i915_save_state(struct drm_device *dev);
  763. extern int i915_restore_state(struct drm_device *dev);
  764. /* i915_suspend.c */
  765. extern int i915_save_state(struct drm_device *dev);
  766. extern int i915_restore_state(struct drm_device *dev);
  767. #ifdef CONFIG_ACPI
  768. /* i915_opregion.c */
  769. extern int intel_opregion_init(struct drm_device *dev, int resume);
  770. extern void intel_opregion_free(struct drm_device *dev, int suspend);
  771. extern void opregion_asle_intr(struct drm_device *dev);
  772. extern void ironlake_opregion_gse_intr(struct drm_device *dev);
  773. extern void opregion_enable_asle(struct drm_device *dev);
  774. #else
  775. static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
  776. static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
  777. static inline void opregion_asle_intr(struct drm_device *dev) { return; }
  778. static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
  779. static inline void opregion_enable_asle(struct drm_device *dev) { return; }
  780. #endif
  781. /* modesetting */
  782. extern void intel_modeset_init(struct drm_device *dev);
  783. extern void intel_modeset_cleanup(struct drm_device *dev);
  784. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  785. extern void i8xx_disable_fbc(struct drm_device *dev);
  786. extern void g4x_disable_fbc(struct drm_device *dev);
  787. /**
  788. * Lock test for when it's just for synchronization of ring access.
  789. *
  790. * In that case, we don't need to do it when GEM is initialized as nobody else
  791. * has access to the ring.
  792. */
  793. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  794. if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
  795. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  796. } while (0)
  797. #define I915_READ(reg) readl(dev_priv->regs + (reg))
  798. #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
  799. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  800. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  801. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  802. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  803. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  804. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  805. #define POSTING_READ(reg) (void)I915_READ(reg)
  806. #define I915_VERBOSE 0
  807. #define RING_LOCALS volatile unsigned int *ring_virt__;
  808. #define BEGIN_LP_RING(n) do { \
  809. int bytes__ = 4*(n); \
  810. if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
  811. /* a wrap must occur between instructions so pad beforehand */ \
  812. if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
  813. i915_wrap_ring(dev); \
  814. if (unlikely (dev_priv->ring.space < bytes__)) \
  815. i915_wait_ring(dev, bytes__, __func__); \
  816. ring_virt__ = (unsigned int *) \
  817. (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
  818. dev_priv->ring.tail += bytes__; \
  819. dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
  820. dev_priv->ring.space -= bytes__; \
  821. } while (0)
  822. #define OUT_RING(n) do { \
  823. if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
  824. *ring_virt__++ = (n); \
  825. } while (0)
  826. #define ADVANCE_LP_RING() do { \
  827. if (I915_VERBOSE) \
  828. DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
  829. I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
  830. } while(0)
  831. /**
  832. * Reads a dword out of the status page, which is written to from the command
  833. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  834. * MI_STORE_DATA_IMM.
  835. *
  836. * The following dwords have a reserved meaning:
  837. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  838. * 0x04: ring 0 head pointer
  839. * 0x05: ring 1 head pointer (915-class)
  840. * 0x06: ring 2 head pointer (915-class)
  841. * 0x10-0x1b: Context status DWords (GM45)
  842. * 0x1f: Last written status offset. (GM45)
  843. *
  844. * The area from dword 0x20 to 0x3ff is available for driver usage.
  845. */
  846. #define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
  847. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  848. #define I915_GEM_HWS_INDEX 0x20
  849. #define I915_BREADCRUMB_INDEX 0x21
  850. extern int i915_wrap_ring(struct drm_device * dev);
  851. extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
  852. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  853. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  854. #define IS_I85X(dev) ((dev)->pci_device == 0x3582)
  855. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  856. #define IS_I8XX(dev) (IS_I830(dev) || IS_845G(dev) || IS_I85X(dev) || IS_I865G(dev))
  857. #define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
  858. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  859. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  860. #define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
  861. (dev)->pci_device == 0x27AE)
  862. #define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
  863. (dev)->pci_device == 0x2982 || \
  864. (dev)->pci_device == 0x2992 || \
  865. (dev)->pci_device == 0x29A2 || \
  866. (dev)->pci_device == 0x2A02 || \
  867. (dev)->pci_device == 0x2A12 || \
  868. (dev)->pci_device == 0x2A42 || \
  869. (dev)->pci_device == 0x2E02 || \
  870. (dev)->pci_device == 0x2E12 || \
  871. (dev)->pci_device == 0x2E22 || \
  872. (dev)->pci_device == 0x2E32 || \
  873. (dev)->pci_device == 0x2E42 || \
  874. (dev)->pci_device == 0x0042 || \
  875. (dev)->pci_device == 0x0046)
  876. #define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
  877. (dev)->pci_device == 0x2A12)
  878. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  879. #define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
  880. (dev)->pci_device == 0x2E12 || \
  881. (dev)->pci_device == 0x2E22 || \
  882. (dev)->pci_device == 0x2E32 || \
  883. (dev)->pci_device == 0x2E42 || \
  884. IS_GM45(dev))
  885. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  886. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  887. #define IS_PINEVIEW(dev) (IS_PINEVIEW_G(dev) || IS_PINEVIEW_M(dev))
  888. #define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
  889. (dev)->pci_device == 0x29B2 || \
  890. (dev)->pci_device == 0x29D2 || \
  891. (IS_PINEVIEW(dev)))
  892. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  893. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  894. #define IS_IRONLAKE(dev) (IS_IRONLAKE_D(dev) || IS_IRONLAKE_M(dev))
  895. #define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
  896. IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
  897. IS_IRONLAKE(dev))
  898. #define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
  899. IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
  900. IS_PINEVIEW(dev) || IS_IRONLAKE_M(dev))
  901. #define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
  902. IS_IRONLAKE(dev))
  903. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  904. * rows, which changed the alignment requirements and fence programming.
  905. */
  906. #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
  907. IS_I915GM(dev)))
  908. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
  909. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  910. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  911. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  912. #define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
  913. !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev))
  914. #define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev) || IS_I965G(dev))
  915. /* dsparb controlled by hw only */
  916. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  917. #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
  918. #define HAS_PIPE_CXSR(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  919. #define I915_HAS_FBC(dev) (IS_MOBILE(dev) && \
  920. (IS_I9XX(dev) || IS_GM45(dev)) && \
  921. !IS_PINEVIEW(dev) && \
  922. !IS_IRONLAKE(dev))
  923. #define I915_HAS_RC6(dev) (IS_I965GM(dev) || IS_GM45(dev) || IS_IRONLAKE_M(dev))
  924. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  925. #endif