evergreen.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  41. {
  42. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  43. u32 tmp;
  44. /* make sure flip is at vb rather than hb */
  45. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  46. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  47. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  48. /* set pageflip to happen anywhere in vblank interval */
  49. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  50. /* enable the pflip int */
  51. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  52. }
  53. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  54. {
  55. /* disable the pflip int */
  56. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  57. }
  58. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  59. {
  60. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  61. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  62. /* Lock the graphics update lock */
  63. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  64. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  65. /* update the scanout addresses */
  66. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  67. upper_32_bits(crtc_base));
  68. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  69. (u32)crtc_base);
  70. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  71. upper_32_bits(crtc_base));
  72. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  73. (u32)crtc_base);
  74. /* Wait for update_pending to go high. */
  75. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  76. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  77. /* Unlock the lock, so double-buffering can take place inside vblank */
  78. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  79. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  80. /* Return current update_pending status: */
  81. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  82. }
  83. /* get temperature in millidegrees */
  84. u32 evergreen_get_temp(struct radeon_device *rdev)
  85. {
  86. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  87. ASIC_T_SHIFT;
  88. u32 actual_temp = 0;
  89. if ((temp >> 10) & 1)
  90. actual_temp = 0;
  91. else if ((temp >> 9) & 1)
  92. actual_temp = 255;
  93. else
  94. actual_temp = (temp >> 1) & 0xff;
  95. return actual_temp * 1000;
  96. }
  97. void evergreen_pm_misc(struct radeon_device *rdev)
  98. {
  99. int req_ps_idx = rdev->pm.requested_power_state_index;
  100. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  101. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  102. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  103. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  104. if (voltage->voltage != rdev->pm.current_vddc) {
  105. radeon_atom_set_voltage(rdev, voltage->voltage);
  106. rdev->pm.current_vddc = voltage->voltage;
  107. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  108. }
  109. }
  110. }
  111. void evergreen_pm_prepare(struct radeon_device *rdev)
  112. {
  113. struct drm_device *ddev = rdev->ddev;
  114. struct drm_crtc *crtc;
  115. struct radeon_crtc *radeon_crtc;
  116. u32 tmp;
  117. /* disable any active CRTCs */
  118. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  119. radeon_crtc = to_radeon_crtc(crtc);
  120. if (radeon_crtc->enabled) {
  121. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  122. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  123. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  124. }
  125. }
  126. }
  127. void evergreen_pm_finish(struct radeon_device *rdev)
  128. {
  129. struct drm_device *ddev = rdev->ddev;
  130. struct drm_crtc *crtc;
  131. struct radeon_crtc *radeon_crtc;
  132. u32 tmp;
  133. /* enable any active CRTCs */
  134. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  135. radeon_crtc = to_radeon_crtc(crtc);
  136. if (radeon_crtc->enabled) {
  137. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  138. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  139. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  140. }
  141. }
  142. }
  143. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  144. {
  145. bool connected = false;
  146. switch (hpd) {
  147. case RADEON_HPD_1:
  148. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  149. connected = true;
  150. break;
  151. case RADEON_HPD_2:
  152. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  153. connected = true;
  154. break;
  155. case RADEON_HPD_3:
  156. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  157. connected = true;
  158. break;
  159. case RADEON_HPD_4:
  160. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  161. connected = true;
  162. break;
  163. case RADEON_HPD_5:
  164. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  165. connected = true;
  166. break;
  167. case RADEON_HPD_6:
  168. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  169. connected = true;
  170. break;
  171. default:
  172. break;
  173. }
  174. return connected;
  175. }
  176. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  177. enum radeon_hpd_id hpd)
  178. {
  179. u32 tmp;
  180. bool connected = evergreen_hpd_sense(rdev, hpd);
  181. switch (hpd) {
  182. case RADEON_HPD_1:
  183. tmp = RREG32(DC_HPD1_INT_CONTROL);
  184. if (connected)
  185. tmp &= ~DC_HPDx_INT_POLARITY;
  186. else
  187. tmp |= DC_HPDx_INT_POLARITY;
  188. WREG32(DC_HPD1_INT_CONTROL, tmp);
  189. break;
  190. case RADEON_HPD_2:
  191. tmp = RREG32(DC_HPD2_INT_CONTROL);
  192. if (connected)
  193. tmp &= ~DC_HPDx_INT_POLARITY;
  194. else
  195. tmp |= DC_HPDx_INT_POLARITY;
  196. WREG32(DC_HPD2_INT_CONTROL, tmp);
  197. break;
  198. case RADEON_HPD_3:
  199. tmp = RREG32(DC_HPD3_INT_CONTROL);
  200. if (connected)
  201. tmp &= ~DC_HPDx_INT_POLARITY;
  202. else
  203. tmp |= DC_HPDx_INT_POLARITY;
  204. WREG32(DC_HPD3_INT_CONTROL, tmp);
  205. break;
  206. case RADEON_HPD_4:
  207. tmp = RREG32(DC_HPD4_INT_CONTROL);
  208. if (connected)
  209. tmp &= ~DC_HPDx_INT_POLARITY;
  210. else
  211. tmp |= DC_HPDx_INT_POLARITY;
  212. WREG32(DC_HPD4_INT_CONTROL, tmp);
  213. break;
  214. case RADEON_HPD_5:
  215. tmp = RREG32(DC_HPD5_INT_CONTROL);
  216. if (connected)
  217. tmp &= ~DC_HPDx_INT_POLARITY;
  218. else
  219. tmp |= DC_HPDx_INT_POLARITY;
  220. WREG32(DC_HPD5_INT_CONTROL, tmp);
  221. break;
  222. case RADEON_HPD_6:
  223. tmp = RREG32(DC_HPD6_INT_CONTROL);
  224. if (connected)
  225. tmp &= ~DC_HPDx_INT_POLARITY;
  226. else
  227. tmp |= DC_HPDx_INT_POLARITY;
  228. WREG32(DC_HPD6_INT_CONTROL, tmp);
  229. break;
  230. default:
  231. break;
  232. }
  233. }
  234. void evergreen_hpd_init(struct radeon_device *rdev)
  235. {
  236. struct drm_device *dev = rdev->ddev;
  237. struct drm_connector *connector;
  238. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  239. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  240. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  241. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  242. switch (radeon_connector->hpd.hpd) {
  243. case RADEON_HPD_1:
  244. WREG32(DC_HPD1_CONTROL, tmp);
  245. rdev->irq.hpd[0] = true;
  246. break;
  247. case RADEON_HPD_2:
  248. WREG32(DC_HPD2_CONTROL, tmp);
  249. rdev->irq.hpd[1] = true;
  250. break;
  251. case RADEON_HPD_3:
  252. WREG32(DC_HPD3_CONTROL, tmp);
  253. rdev->irq.hpd[2] = true;
  254. break;
  255. case RADEON_HPD_4:
  256. WREG32(DC_HPD4_CONTROL, tmp);
  257. rdev->irq.hpd[3] = true;
  258. break;
  259. case RADEON_HPD_5:
  260. WREG32(DC_HPD5_CONTROL, tmp);
  261. rdev->irq.hpd[4] = true;
  262. break;
  263. case RADEON_HPD_6:
  264. WREG32(DC_HPD6_CONTROL, tmp);
  265. rdev->irq.hpd[5] = true;
  266. break;
  267. default:
  268. break;
  269. }
  270. }
  271. if (rdev->irq.installed)
  272. evergreen_irq_set(rdev);
  273. }
  274. void evergreen_hpd_fini(struct radeon_device *rdev)
  275. {
  276. struct drm_device *dev = rdev->ddev;
  277. struct drm_connector *connector;
  278. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  279. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  280. switch (radeon_connector->hpd.hpd) {
  281. case RADEON_HPD_1:
  282. WREG32(DC_HPD1_CONTROL, 0);
  283. rdev->irq.hpd[0] = false;
  284. break;
  285. case RADEON_HPD_2:
  286. WREG32(DC_HPD2_CONTROL, 0);
  287. rdev->irq.hpd[1] = false;
  288. break;
  289. case RADEON_HPD_3:
  290. WREG32(DC_HPD3_CONTROL, 0);
  291. rdev->irq.hpd[2] = false;
  292. break;
  293. case RADEON_HPD_4:
  294. WREG32(DC_HPD4_CONTROL, 0);
  295. rdev->irq.hpd[3] = false;
  296. break;
  297. case RADEON_HPD_5:
  298. WREG32(DC_HPD5_CONTROL, 0);
  299. rdev->irq.hpd[4] = false;
  300. break;
  301. case RADEON_HPD_6:
  302. WREG32(DC_HPD6_CONTROL, 0);
  303. rdev->irq.hpd[5] = false;
  304. break;
  305. default:
  306. break;
  307. }
  308. }
  309. }
  310. /* watermark setup */
  311. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  312. struct radeon_crtc *radeon_crtc,
  313. struct drm_display_mode *mode,
  314. struct drm_display_mode *other_mode)
  315. {
  316. u32 tmp = 0;
  317. /*
  318. * Line Buffer Setup
  319. * There are 3 line buffers, each one shared by 2 display controllers.
  320. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  321. * the display controllers. The paritioning is done via one of four
  322. * preset allocations specified in bits 2:0:
  323. * first display controller
  324. * 0 - first half of lb (3840 * 2)
  325. * 1 - first 3/4 of lb (5760 * 2)
  326. * 2 - whole lb (7680 * 2)
  327. * 3 - first 1/4 of lb (1920 * 2)
  328. * second display controller
  329. * 4 - second half of lb (3840 * 2)
  330. * 5 - second 3/4 of lb (5760 * 2)
  331. * 6 - whole lb (7680 * 2)
  332. * 7 - last 1/4 of lb (1920 * 2)
  333. */
  334. if (mode && other_mode) {
  335. if (mode->hdisplay > other_mode->hdisplay) {
  336. if (mode->hdisplay > 2560)
  337. tmp = 1; /* 3/4 */
  338. else
  339. tmp = 0; /* 1/2 */
  340. } else if (other_mode->hdisplay > mode->hdisplay) {
  341. if (other_mode->hdisplay > 2560)
  342. tmp = 3; /* 1/4 */
  343. else
  344. tmp = 0; /* 1/2 */
  345. } else
  346. tmp = 0; /* 1/2 */
  347. } else if (mode)
  348. tmp = 2; /* whole */
  349. else if (other_mode)
  350. tmp = 3; /* 1/4 */
  351. /* second controller of the pair uses second half of the lb */
  352. if (radeon_crtc->crtc_id % 2)
  353. tmp += 4;
  354. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  355. switch (tmp) {
  356. case 0:
  357. case 4:
  358. default:
  359. return 3840 * 2;
  360. case 1:
  361. case 5:
  362. return 5760 * 2;
  363. case 2:
  364. case 6:
  365. return 7680 * 2;
  366. case 3:
  367. case 7:
  368. return 1920 * 2;
  369. }
  370. }
  371. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  372. {
  373. u32 tmp = RREG32(MC_SHARED_CHMAP);
  374. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  375. case 0:
  376. default:
  377. return 1;
  378. case 1:
  379. return 2;
  380. case 2:
  381. return 4;
  382. case 3:
  383. return 8;
  384. }
  385. }
  386. struct evergreen_wm_params {
  387. u32 dram_channels; /* number of dram channels */
  388. u32 yclk; /* bandwidth per dram data pin in kHz */
  389. u32 sclk; /* engine clock in kHz */
  390. u32 disp_clk; /* display clock in kHz */
  391. u32 src_width; /* viewport width */
  392. u32 active_time; /* active display time in ns */
  393. u32 blank_time; /* blank time in ns */
  394. bool interlaced; /* mode is interlaced */
  395. fixed20_12 vsc; /* vertical scale ratio */
  396. u32 num_heads; /* number of active crtcs */
  397. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  398. u32 lb_size; /* line buffer allocated to pipe */
  399. u32 vtaps; /* vertical scaler taps */
  400. };
  401. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  402. {
  403. /* Calculate DRAM Bandwidth and the part allocated to display. */
  404. fixed20_12 dram_efficiency; /* 0.7 */
  405. fixed20_12 yclk, dram_channels, bandwidth;
  406. fixed20_12 a;
  407. a.full = dfixed_const(1000);
  408. yclk.full = dfixed_const(wm->yclk);
  409. yclk.full = dfixed_div(yclk, a);
  410. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  411. a.full = dfixed_const(10);
  412. dram_efficiency.full = dfixed_const(7);
  413. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  414. bandwidth.full = dfixed_mul(dram_channels, yclk);
  415. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  416. return dfixed_trunc(bandwidth);
  417. }
  418. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  419. {
  420. /* Calculate DRAM Bandwidth and the part allocated to display. */
  421. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  422. fixed20_12 yclk, dram_channels, bandwidth;
  423. fixed20_12 a;
  424. a.full = dfixed_const(1000);
  425. yclk.full = dfixed_const(wm->yclk);
  426. yclk.full = dfixed_div(yclk, a);
  427. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  428. a.full = dfixed_const(10);
  429. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  430. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  431. bandwidth.full = dfixed_mul(dram_channels, yclk);
  432. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  433. return dfixed_trunc(bandwidth);
  434. }
  435. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  436. {
  437. /* Calculate the display Data return Bandwidth */
  438. fixed20_12 return_efficiency; /* 0.8 */
  439. fixed20_12 sclk, bandwidth;
  440. fixed20_12 a;
  441. a.full = dfixed_const(1000);
  442. sclk.full = dfixed_const(wm->sclk);
  443. sclk.full = dfixed_div(sclk, a);
  444. a.full = dfixed_const(10);
  445. return_efficiency.full = dfixed_const(8);
  446. return_efficiency.full = dfixed_div(return_efficiency, a);
  447. a.full = dfixed_const(32);
  448. bandwidth.full = dfixed_mul(a, sclk);
  449. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  450. return dfixed_trunc(bandwidth);
  451. }
  452. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  453. {
  454. /* Calculate the DMIF Request Bandwidth */
  455. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  456. fixed20_12 disp_clk, bandwidth;
  457. fixed20_12 a;
  458. a.full = dfixed_const(1000);
  459. disp_clk.full = dfixed_const(wm->disp_clk);
  460. disp_clk.full = dfixed_div(disp_clk, a);
  461. a.full = dfixed_const(10);
  462. disp_clk_request_efficiency.full = dfixed_const(8);
  463. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  464. a.full = dfixed_const(32);
  465. bandwidth.full = dfixed_mul(a, disp_clk);
  466. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  467. return dfixed_trunc(bandwidth);
  468. }
  469. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  470. {
  471. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  472. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  473. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  474. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  475. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  476. }
  477. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  478. {
  479. /* Calculate the display mode Average Bandwidth
  480. * DisplayMode should contain the source and destination dimensions,
  481. * timing, etc.
  482. */
  483. fixed20_12 bpp;
  484. fixed20_12 line_time;
  485. fixed20_12 src_width;
  486. fixed20_12 bandwidth;
  487. fixed20_12 a;
  488. a.full = dfixed_const(1000);
  489. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  490. line_time.full = dfixed_div(line_time, a);
  491. bpp.full = dfixed_const(wm->bytes_per_pixel);
  492. src_width.full = dfixed_const(wm->src_width);
  493. bandwidth.full = dfixed_mul(src_width, bpp);
  494. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  495. bandwidth.full = dfixed_div(bandwidth, line_time);
  496. return dfixed_trunc(bandwidth);
  497. }
  498. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  499. {
  500. /* First calcualte the latency in ns */
  501. u32 mc_latency = 2000; /* 2000 ns. */
  502. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  503. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  504. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  505. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  506. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  507. (wm->num_heads * cursor_line_pair_return_time);
  508. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  509. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  510. fixed20_12 a, b, c;
  511. if (wm->num_heads == 0)
  512. return 0;
  513. a.full = dfixed_const(2);
  514. b.full = dfixed_const(1);
  515. if ((wm->vsc.full > a.full) ||
  516. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  517. (wm->vtaps >= 5) ||
  518. ((wm->vsc.full >= a.full) && wm->interlaced))
  519. max_src_lines_per_dst_line = 4;
  520. else
  521. max_src_lines_per_dst_line = 2;
  522. a.full = dfixed_const(available_bandwidth);
  523. b.full = dfixed_const(wm->num_heads);
  524. a.full = dfixed_div(a, b);
  525. b.full = dfixed_const(1000);
  526. c.full = dfixed_const(wm->disp_clk);
  527. b.full = dfixed_div(c, b);
  528. c.full = dfixed_const(wm->bytes_per_pixel);
  529. b.full = dfixed_mul(b, c);
  530. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  531. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  532. b.full = dfixed_const(1000);
  533. c.full = dfixed_const(lb_fill_bw);
  534. b.full = dfixed_div(c, b);
  535. a.full = dfixed_div(a, b);
  536. line_fill_time = dfixed_trunc(a);
  537. if (line_fill_time < wm->active_time)
  538. return latency;
  539. else
  540. return latency + (line_fill_time - wm->active_time);
  541. }
  542. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  543. {
  544. if (evergreen_average_bandwidth(wm) <=
  545. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  546. return true;
  547. else
  548. return false;
  549. };
  550. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  551. {
  552. if (evergreen_average_bandwidth(wm) <=
  553. (evergreen_available_bandwidth(wm) / wm->num_heads))
  554. return true;
  555. else
  556. return false;
  557. };
  558. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  559. {
  560. u32 lb_partitions = wm->lb_size / wm->src_width;
  561. u32 line_time = wm->active_time + wm->blank_time;
  562. u32 latency_tolerant_lines;
  563. u32 latency_hiding;
  564. fixed20_12 a;
  565. a.full = dfixed_const(1);
  566. if (wm->vsc.full > a.full)
  567. latency_tolerant_lines = 1;
  568. else {
  569. if (lb_partitions <= (wm->vtaps + 1))
  570. latency_tolerant_lines = 1;
  571. else
  572. latency_tolerant_lines = 2;
  573. }
  574. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  575. if (evergreen_latency_watermark(wm) <= latency_hiding)
  576. return true;
  577. else
  578. return false;
  579. }
  580. static void evergreen_program_watermarks(struct radeon_device *rdev,
  581. struct radeon_crtc *radeon_crtc,
  582. u32 lb_size, u32 num_heads)
  583. {
  584. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  585. struct evergreen_wm_params wm;
  586. u32 pixel_period;
  587. u32 line_time = 0;
  588. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  589. u32 priority_a_mark = 0, priority_b_mark = 0;
  590. u32 priority_a_cnt = PRIORITY_OFF;
  591. u32 priority_b_cnt = PRIORITY_OFF;
  592. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  593. u32 tmp, arb_control3;
  594. fixed20_12 a, b, c;
  595. if (radeon_crtc->base.enabled && num_heads && mode) {
  596. pixel_period = 1000000 / (u32)mode->clock;
  597. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  598. priority_a_cnt = 0;
  599. priority_b_cnt = 0;
  600. wm.yclk = rdev->pm.current_mclk * 10;
  601. wm.sclk = rdev->pm.current_sclk * 10;
  602. wm.disp_clk = mode->clock;
  603. wm.src_width = mode->crtc_hdisplay;
  604. wm.active_time = mode->crtc_hdisplay * pixel_period;
  605. wm.blank_time = line_time - wm.active_time;
  606. wm.interlaced = false;
  607. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  608. wm.interlaced = true;
  609. wm.vsc = radeon_crtc->vsc;
  610. wm.vtaps = 1;
  611. if (radeon_crtc->rmx_type != RMX_OFF)
  612. wm.vtaps = 2;
  613. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  614. wm.lb_size = lb_size;
  615. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  616. wm.num_heads = num_heads;
  617. /* set for high clocks */
  618. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  619. /* set for low clocks */
  620. /* wm.yclk = low clk; wm.sclk = low clk */
  621. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  622. /* possibly force display priority to high */
  623. /* should really do this at mode validation time... */
  624. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  625. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  626. !evergreen_check_latency_hiding(&wm) ||
  627. (rdev->disp_priority == 2)) {
  628. DRM_INFO("force priority to high\n");
  629. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  630. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  631. }
  632. a.full = dfixed_const(1000);
  633. b.full = dfixed_const(mode->clock);
  634. b.full = dfixed_div(b, a);
  635. c.full = dfixed_const(latency_watermark_a);
  636. c.full = dfixed_mul(c, b);
  637. c.full = dfixed_mul(c, radeon_crtc->hsc);
  638. c.full = dfixed_div(c, a);
  639. a.full = dfixed_const(16);
  640. c.full = dfixed_div(c, a);
  641. priority_a_mark = dfixed_trunc(c);
  642. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  643. a.full = dfixed_const(1000);
  644. b.full = dfixed_const(mode->clock);
  645. b.full = dfixed_div(b, a);
  646. c.full = dfixed_const(latency_watermark_b);
  647. c.full = dfixed_mul(c, b);
  648. c.full = dfixed_mul(c, radeon_crtc->hsc);
  649. c.full = dfixed_div(c, a);
  650. a.full = dfixed_const(16);
  651. c.full = dfixed_div(c, a);
  652. priority_b_mark = dfixed_trunc(c);
  653. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  654. }
  655. /* select wm A */
  656. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  657. tmp = arb_control3;
  658. tmp &= ~LATENCY_WATERMARK_MASK(3);
  659. tmp |= LATENCY_WATERMARK_MASK(1);
  660. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  661. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  662. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  663. LATENCY_HIGH_WATERMARK(line_time)));
  664. /* select wm B */
  665. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  666. tmp &= ~LATENCY_WATERMARK_MASK(3);
  667. tmp |= LATENCY_WATERMARK_MASK(2);
  668. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  669. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  670. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  671. LATENCY_HIGH_WATERMARK(line_time)));
  672. /* restore original selection */
  673. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  674. /* write the priority marks */
  675. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  676. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  677. }
  678. void evergreen_bandwidth_update(struct radeon_device *rdev)
  679. {
  680. struct drm_display_mode *mode0 = NULL;
  681. struct drm_display_mode *mode1 = NULL;
  682. u32 num_heads = 0, lb_size;
  683. int i;
  684. radeon_update_display_priority(rdev);
  685. for (i = 0; i < rdev->num_crtc; i++) {
  686. if (rdev->mode_info.crtcs[i]->base.enabled)
  687. num_heads++;
  688. }
  689. for (i = 0; i < rdev->num_crtc; i += 2) {
  690. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  691. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  692. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  693. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  694. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  695. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  696. }
  697. }
  698. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  699. {
  700. unsigned i;
  701. u32 tmp;
  702. for (i = 0; i < rdev->usec_timeout; i++) {
  703. /* read MC_STATUS */
  704. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  705. if (!tmp)
  706. return 0;
  707. udelay(1);
  708. }
  709. return -1;
  710. }
  711. /*
  712. * GART
  713. */
  714. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  715. {
  716. unsigned i;
  717. u32 tmp;
  718. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  719. for (i = 0; i < rdev->usec_timeout; i++) {
  720. /* read MC_STATUS */
  721. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  722. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  723. if (tmp == 2) {
  724. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  725. return;
  726. }
  727. if (tmp) {
  728. return;
  729. }
  730. udelay(1);
  731. }
  732. }
  733. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  734. {
  735. u32 tmp;
  736. int r;
  737. if (rdev->gart.table.vram.robj == NULL) {
  738. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  739. return -EINVAL;
  740. }
  741. r = radeon_gart_table_vram_pin(rdev);
  742. if (r)
  743. return r;
  744. radeon_gart_restore(rdev);
  745. /* Setup L2 cache */
  746. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  747. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  748. EFFECTIVE_L2_QUEUE_SIZE(7));
  749. WREG32(VM_L2_CNTL2, 0);
  750. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  751. /* Setup TLB control */
  752. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  753. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  754. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  755. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  756. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  757. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  758. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  759. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  760. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  761. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  762. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  763. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  764. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  765. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  766. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  767. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  768. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  769. (u32)(rdev->dummy_page.addr >> 12));
  770. WREG32(VM_CONTEXT1_CNTL, 0);
  771. evergreen_pcie_gart_tlb_flush(rdev);
  772. rdev->gart.ready = true;
  773. return 0;
  774. }
  775. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  776. {
  777. u32 tmp;
  778. int r;
  779. /* Disable all tables */
  780. WREG32(VM_CONTEXT0_CNTL, 0);
  781. WREG32(VM_CONTEXT1_CNTL, 0);
  782. /* Setup L2 cache */
  783. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  784. EFFECTIVE_L2_QUEUE_SIZE(7));
  785. WREG32(VM_L2_CNTL2, 0);
  786. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  787. /* Setup TLB control */
  788. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  789. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  790. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  791. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  792. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  793. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  794. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  795. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  796. if (rdev->gart.table.vram.robj) {
  797. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  798. if (likely(r == 0)) {
  799. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  800. radeon_bo_unpin(rdev->gart.table.vram.robj);
  801. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  802. }
  803. }
  804. }
  805. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  806. {
  807. evergreen_pcie_gart_disable(rdev);
  808. radeon_gart_table_vram_free(rdev);
  809. radeon_gart_fini(rdev);
  810. }
  811. void evergreen_agp_enable(struct radeon_device *rdev)
  812. {
  813. u32 tmp;
  814. /* Setup L2 cache */
  815. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  816. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  817. EFFECTIVE_L2_QUEUE_SIZE(7));
  818. WREG32(VM_L2_CNTL2, 0);
  819. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  820. /* Setup TLB control */
  821. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  822. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  823. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  824. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  825. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  826. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  827. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  828. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  829. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  830. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  831. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  832. WREG32(VM_CONTEXT0_CNTL, 0);
  833. WREG32(VM_CONTEXT1_CNTL, 0);
  834. }
  835. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  836. {
  837. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  838. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  839. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  840. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  841. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  842. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  843. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  844. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  845. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  846. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  847. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  848. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  849. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  850. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  851. /* Stop all video */
  852. WREG32(VGA_RENDER_CONTROL, 0);
  853. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  854. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  855. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  856. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  857. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  858. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  859. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  860. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  861. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  862. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  863. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  864. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  865. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  866. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  867. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  868. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  869. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  870. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  871. WREG32(D1VGA_CONTROL, 0);
  872. WREG32(D2VGA_CONTROL, 0);
  873. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  874. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  875. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  876. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  877. }
  878. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  879. {
  880. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  881. upper_32_bits(rdev->mc.vram_start));
  882. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  883. upper_32_bits(rdev->mc.vram_start));
  884. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  885. (u32)rdev->mc.vram_start);
  886. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  887. (u32)rdev->mc.vram_start);
  888. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  889. upper_32_bits(rdev->mc.vram_start));
  890. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  891. upper_32_bits(rdev->mc.vram_start));
  892. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  893. (u32)rdev->mc.vram_start);
  894. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  895. (u32)rdev->mc.vram_start);
  896. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  897. upper_32_bits(rdev->mc.vram_start));
  898. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  899. upper_32_bits(rdev->mc.vram_start));
  900. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  901. (u32)rdev->mc.vram_start);
  902. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  903. (u32)rdev->mc.vram_start);
  904. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  905. upper_32_bits(rdev->mc.vram_start));
  906. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  907. upper_32_bits(rdev->mc.vram_start));
  908. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  909. (u32)rdev->mc.vram_start);
  910. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  911. (u32)rdev->mc.vram_start);
  912. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  913. upper_32_bits(rdev->mc.vram_start));
  914. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  915. upper_32_bits(rdev->mc.vram_start));
  916. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  917. (u32)rdev->mc.vram_start);
  918. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  919. (u32)rdev->mc.vram_start);
  920. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  921. upper_32_bits(rdev->mc.vram_start));
  922. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  923. upper_32_bits(rdev->mc.vram_start));
  924. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  925. (u32)rdev->mc.vram_start);
  926. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  927. (u32)rdev->mc.vram_start);
  928. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  929. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  930. /* Unlock host access */
  931. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  932. mdelay(1);
  933. /* Restore video state */
  934. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  935. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  936. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  937. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  938. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  939. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  940. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  941. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  942. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  943. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  944. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  945. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  946. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  947. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  948. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  949. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  950. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  951. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  952. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  953. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  954. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  955. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  956. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  957. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  958. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  959. }
  960. static void evergreen_mc_program(struct radeon_device *rdev)
  961. {
  962. struct evergreen_mc_save save;
  963. u32 tmp;
  964. int i, j;
  965. /* Initialize HDP */
  966. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  967. WREG32((0x2c14 + j), 0x00000000);
  968. WREG32((0x2c18 + j), 0x00000000);
  969. WREG32((0x2c1c + j), 0x00000000);
  970. WREG32((0x2c20 + j), 0x00000000);
  971. WREG32((0x2c24 + j), 0x00000000);
  972. }
  973. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  974. evergreen_mc_stop(rdev, &save);
  975. if (evergreen_mc_wait_for_idle(rdev)) {
  976. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  977. }
  978. /* Lockout access through VGA aperture*/
  979. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  980. /* Update configuration */
  981. if (rdev->flags & RADEON_IS_AGP) {
  982. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  983. /* VRAM before AGP */
  984. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  985. rdev->mc.vram_start >> 12);
  986. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  987. rdev->mc.gtt_end >> 12);
  988. } else {
  989. /* VRAM after AGP */
  990. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  991. rdev->mc.gtt_start >> 12);
  992. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  993. rdev->mc.vram_end >> 12);
  994. }
  995. } else {
  996. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  997. rdev->mc.vram_start >> 12);
  998. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  999. rdev->mc.vram_end >> 12);
  1000. }
  1001. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1002. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1003. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1004. WREG32(MC_VM_FB_LOCATION, tmp);
  1005. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1006. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1007. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1008. if (rdev->flags & RADEON_IS_AGP) {
  1009. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1010. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1011. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1012. } else {
  1013. WREG32(MC_VM_AGP_BASE, 0);
  1014. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1015. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1016. }
  1017. if (evergreen_mc_wait_for_idle(rdev)) {
  1018. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1019. }
  1020. evergreen_mc_resume(rdev, &save);
  1021. /* we need to own VRAM, so turn off the VGA renderer here
  1022. * to stop it overwriting our objects */
  1023. rv515_vga_render_disable(rdev);
  1024. }
  1025. /*
  1026. * CP.
  1027. */
  1028. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1029. {
  1030. const __be32 *fw_data;
  1031. int i;
  1032. if (!rdev->me_fw || !rdev->pfp_fw)
  1033. return -EINVAL;
  1034. r700_cp_stop(rdev);
  1035. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  1036. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1037. WREG32(CP_PFP_UCODE_ADDR, 0);
  1038. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1039. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1040. WREG32(CP_PFP_UCODE_ADDR, 0);
  1041. fw_data = (const __be32 *)rdev->me_fw->data;
  1042. WREG32(CP_ME_RAM_WADDR, 0);
  1043. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1044. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1045. WREG32(CP_PFP_UCODE_ADDR, 0);
  1046. WREG32(CP_ME_RAM_WADDR, 0);
  1047. WREG32(CP_ME_RAM_RADDR, 0);
  1048. return 0;
  1049. }
  1050. static int evergreen_cp_start(struct radeon_device *rdev)
  1051. {
  1052. int r, i;
  1053. uint32_t cp_me;
  1054. r = radeon_ring_lock(rdev, 7);
  1055. if (r) {
  1056. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1057. return r;
  1058. }
  1059. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1060. radeon_ring_write(rdev, 0x1);
  1061. radeon_ring_write(rdev, 0x0);
  1062. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1063. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1064. radeon_ring_write(rdev, 0);
  1065. radeon_ring_write(rdev, 0);
  1066. radeon_ring_unlock_commit(rdev);
  1067. cp_me = 0xff;
  1068. WREG32(CP_ME_CNTL, cp_me);
  1069. r = radeon_ring_lock(rdev, evergreen_default_size + 15);
  1070. if (r) {
  1071. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1072. return r;
  1073. }
  1074. /* setup clear context state */
  1075. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1076. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1077. for (i = 0; i < evergreen_default_size; i++)
  1078. radeon_ring_write(rdev, evergreen_default_state[i]);
  1079. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1080. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1081. /* set clear context state */
  1082. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1083. radeon_ring_write(rdev, 0);
  1084. /* SQ_VTX_BASE_VTX_LOC */
  1085. radeon_ring_write(rdev, 0xc0026f00);
  1086. radeon_ring_write(rdev, 0x00000000);
  1087. radeon_ring_write(rdev, 0x00000000);
  1088. radeon_ring_write(rdev, 0x00000000);
  1089. /* Clear consts */
  1090. radeon_ring_write(rdev, 0xc0036f00);
  1091. radeon_ring_write(rdev, 0x00000bc4);
  1092. radeon_ring_write(rdev, 0xffffffff);
  1093. radeon_ring_write(rdev, 0xffffffff);
  1094. radeon_ring_write(rdev, 0xffffffff);
  1095. radeon_ring_unlock_commit(rdev);
  1096. return 0;
  1097. }
  1098. int evergreen_cp_resume(struct radeon_device *rdev)
  1099. {
  1100. u32 tmp;
  1101. u32 rb_bufsz;
  1102. int r;
  1103. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1104. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1105. SOFT_RESET_PA |
  1106. SOFT_RESET_SH |
  1107. SOFT_RESET_VGT |
  1108. SOFT_RESET_SX));
  1109. RREG32(GRBM_SOFT_RESET);
  1110. mdelay(15);
  1111. WREG32(GRBM_SOFT_RESET, 0);
  1112. RREG32(GRBM_SOFT_RESET);
  1113. /* Set ring buffer size */
  1114. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1115. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1116. #ifdef __BIG_ENDIAN
  1117. tmp |= BUF_SWAP_32BIT;
  1118. #endif
  1119. WREG32(CP_RB_CNTL, tmp);
  1120. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1121. /* Set the write pointer delay */
  1122. WREG32(CP_RB_WPTR_DELAY, 0);
  1123. /* Initialize the ring buffer's read and write pointers */
  1124. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1125. WREG32(CP_RB_RPTR_WR, 0);
  1126. WREG32(CP_RB_WPTR, 0);
  1127. /* set the wb address wether it's enabled or not */
  1128. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1129. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1130. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1131. if (rdev->wb.enabled)
  1132. WREG32(SCRATCH_UMSK, 0xff);
  1133. else {
  1134. tmp |= RB_NO_UPDATE;
  1135. WREG32(SCRATCH_UMSK, 0);
  1136. }
  1137. mdelay(1);
  1138. WREG32(CP_RB_CNTL, tmp);
  1139. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1140. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1141. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1142. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1143. evergreen_cp_start(rdev);
  1144. rdev->cp.ready = true;
  1145. r = radeon_ring_test(rdev);
  1146. if (r) {
  1147. rdev->cp.ready = false;
  1148. return r;
  1149. }
  1150. return 0;
  1151. }
  1152. /*
  1153. * Core functions
  1154. */
  1155. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1156. u32 num_tile_pipes,
  1157. u32 num_backends,
  1158. u32 backend_disable_mask)
  1159. {
  1160. u32 backend_map = 0;
  1161. u32 enabled_backends_mask = 0;
  1162. u32 enabled_backends_count = 0;
  1163. u32 cur_pipe;
  1164. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1165. u32 cur_backend = 0;
  1166. u32 i;
  1167. bool force_no_swizzle;
  1168. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1169. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1170. if (num_tile_pipes < 1)
  1171. num_tile_pipes = 1;
  1172. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1173. num_backends = EVERGREEN_MAX_BACKENDS;
  1174. if (num_backends < 1)
  1175. num_backends = 1;
  1176. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1177. if (((backend_disable_mask >> i) & 1) == 0) {
  1178. enabled_backends_mask |= (1 << i);
  1179. ++enabled_backends_count;
  1180. }
  1181. if (enabled_backends_count == num_backends)
  1182. break;
  1183. }
  1184. if (enabled_backends_count == 0) {
  1185. enabled_backends_mask = 1;
  1186. enabled_backends_count = 1;
  1187. }
  1188. if (enabled_backends_count != num_backends)
  1189. num_backends = enabled_backends_count;
  1190. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1191. switch (rdev->family) {
  1192. case CHIP_CEDAR:
  1193. case CHIP_REDWOOD:
  1194. force_no_swizzle = false;
  1195. break;
  1196. case CHIP_CYPRESS:
  1197. case CHIP_HEMLOCK:
  1198. case CHIP_JUNIPER:
  1199. default:
  1200. force_no_swizzle = true;
  1201. break;
  1202. }
  1203. if (force_no_swizzle) {
  1204. bool last_backend_enabled = false;
  1205. force_no_swizzle = false;
  1206. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1207. if (((enabled_backends_mask >> i) & 1) == 1) {
  1208. if (last_backend_enabled)
  1209. force_no_swizzle = true;
  1210. last_backend_enabled = true;
  1211. } else
  1212. last_backend_enabled = false;
  1213. }
  1214. }
  1215. switch (num_tile_pipes) {
  1216. case 1:
  1217. case 3:
  1218. case 5:
  1219. case 7:
  1220. DRM_ERROR("odd number of pipes!\n");
  1221. break;
  1222. case 2:
  1223. swizzle_pipe[0] = 0;
  1224. swizzle_pipe[1] = 1;
  1225. break;
  1226. case 4:
  1227. if (force_no_swizzle) {
  1228. swizzle_pipe[0] = 0;
  1229. swizzle_pipe[1] = 1;
  1230. swizzle_pipe[2] = 2;
  1231. swizzle_pipe[3] = 3;
  1232. } else {
  1233. swizzle_pipe[0] = 0;
  1234. swizzle_pipe[1] = 2;
  1235. swizzle_pipe[2] = 1;
  1236. swizzle_pipe[3] = 3;
  1237. }
  1238. break;
  1239. case 6:
  1240. if (force_no_swizzle) {
  1241. swizzle_pipe[0] = 0;
  1242. swizzle_pipe[1] = 1;
  1243. swizzle_pipe[2] = 2;
  1244. swizzle_pipe[3] = 3;
  1245. swizzle_pipe[4] = 4;
  1246. swizzle_pipe[5] = 5;
  1247. } else {
  1248. swizzle_pipe[0] = 0;
  1249. swizzle_pipe[1] = 2;
  1250. swizzle_pipe[2] = 4;
  1251. swizzle_pipe[3] = 1;
  1252. swizzle_pipe[4] = 3;
  1253. swizzle_pipe[5] = 5;
  1254. }
  1255. break;
  1256. case 8:
  1257. if (force_no_swizzle) {
  1258. swizzle_pipe[0] = 0;
  1259. swizzle_pipe[1] = 1;
  1260. swizzle_pipe[2] = 2;
  1261. swizzle_pipe[3] = 3;
  1262. swizzle_pipe[4] = 4;
  1263. swizzle_pipe[5] = 5;
  1264. swizzle_pipe[6] = 6;
  1265. swizzle_pipe[7] = 7;
  1266. } else {
  1267. swizzle_pipe[0] = 0;
  1268. swizzle_pipe[1] = 2;
  1269. swizzle_pipe[2] = 4;
  1270. swizzle_pipe[3] = 6;
  1271. swizzle_pipe[4] = 1;
  1272. swizzle_pipe[5] = 3;
  1273. swizzle_pipe[6] = 5;
  1274. swizzle_pipe[7] = 7;
  1275. }
  1276. break;
  1277. }
  1278. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1279. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1280. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1281. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1282. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1283. }
  1284. return backend_map;
  1285. }
  1286. static void evergreen_gpu_init(struct radeon_device *rdev)
  1287. {
  1288. u32 cc_rb_backend_disable = 0;
  1289. u32 cc_gc_shader_pipe_config;
  1290. u32 gb_addr_config = 0;
  1291. u32 mc_shared_chmap, mc_arb_ramcfg;
  1292. u32 gb_backend_map;
  1293. u32 grbm_gfx_index;
  1294. u32 sx_debug_1;
  1295. u32 smx_dc_ctl0;
  1296. u32 sq_config;
  1297. u32 sq_lds_resource_mgmt;
  1298. u32 sq_gpr_resource_mgmt_1;
  1299. u32 sq_gpr_resource_mgmt_2;
  1300. u32 sq_gpr_resource_mgmt_3;
  1301. u32 sq_thread_resource_mgmt;
  1302. u32 sq_thread_resource_mgmt_2;
  1303. u32 sq_stack_resource_mgmt_1;
  1304. u32 sq_stack_resource_mgmt_2;
  1305. u32 sq_stack_resource_mgmt_3;
  1306. u32 vgt_cache_invalidation;
  1307. u32 hdp_host_path_cntl;
  1308. int i, j, num_shader_engines, ps_thread_count;
  1309. switch (rdev->family) {
  1310. case CHIP_CYPRESS:
  1311. case CHIP_HEMLOCK:
  1312. rdev->config.evergreen.num_ses = 2;
  1313. rdev->config.evergreen.max_pipes = 4;
  1314. rdev->config.evergreen.max_tile_pipes = 8;
  1315. rdev->config.evergreen.max_simds = 10;
  1316. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1317. rdev->config.evergreen.max_gprs = 256;
  1318. rdev->config.evergreen.max_threads = 248;
  1319. rdev->config.evergreen.max_gs_threads = 32;
  1320. rdev->config.evergreen.max_stack_entries = 512;
  1321. rdev->config.evergreen.sx_num_of_sets = 4;
  1322. rdev->config.evergreen.sx_max_export_size = 256;
  1323. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1324. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1325. rdev->config.evergreen.max_hw_contexts = 8;
  1326. rdev->config.evergreen.sq_num_cf_insts = 2;
  1327. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1328. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1329. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1330. break;
  1331. case CHIP_JUNIPER:
  1332. rdev->config.evergreen.num_ses = 1;
  1333. rdev->config.evergreen.max_pipes = 4;
  1334. rdev->config.evergreen.max_tile_pipes = 4;
  1335. rdev->config.evergreen.max_simds = 10;
  1336. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1337. rdev->config.evergreen.max_gprs = 256;
  1338. rdev->config.evergreen.max_threads = 248;
  1339. rdev->config.evergreen.max_gs_threads = 32;
  1340. rdev->config.evergreen.max_stack_entries = 512;
  1341. rdev->config.evergreen.sx_num_of_sets = 4;
  1342. rdev->config.evergreen.sx_max_export_size = 256;
  1343. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1344. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1345. rdev->config.evergreen.max_hw_contexts = 8;
  1346. rdev->config.evergreen.sq_num_cf_insts = 2;
  1347. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1348. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1349. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1350. break;
  1351. case CHIP_REDWOOD:
  1352. rdev->config.evergreen.num_ses = 1;
  1353. rdev->config.evergreen.max_pipes = 4;
  1354. rdev->config.evergreen.max_tile_pipes = 4;
  1355. rdev->config.evergreen.max_simds = 5;
  1356. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1357. rdev->config.evergreen.max_gprs = 256;
  1358. rdev->config.evergreen.max_threads = 248;
  1359. rdev->config.evergreen.max_gs_threads = 32;
  1360. rdev->config.evergreen.max_stack_entries = 256;
  1361. rdev->config.evergreen.sx_num_of_sets = 4;
  1362. rdev->config.evergreen.sx_max_export_size = 256;
  1363. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1364. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1365. rdev->config.evergreen.max_hw_contexts = 8;
  1366. rdev->config.evergreen.sq_num_cf_insts = 2;
  1367. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1368. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1369. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1370. break;
  1371. case CHIP_CEDAR:
  1372. default:
  1373. rdev->config.evergreen.num_ses = 1;
  1374. rdev->config.evergreen.max_pipes = 2;
  1375. rdev->config.evergreen.max_tile_pipes = 2;
  1376. rdev->config.evergreen.max_simds = 2;
  1377. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1378. rdev->config.evergreen.max_gprs = 256;
  1379. rdev->config.evergreen.max_threads = 192;
  1380. rdev->config.evergreen.max_gs_threads = 16;
  1381. rdev->config.evergreen.max_stack_entries = 256;
  1382. rdev->config.evergreen.sx_num_of_sets = 4;
  1383. rdev->config.evergreen.sx_max_export_size = 128;
  1384. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1385. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1386. rdev->config.evergreen.max_hw_contexts = 4;
  1387. rdev->config.evergreen.sq_num_cf_insts = 1;
  1388. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1389. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1390. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1391. break;
  1392. }
  1393. /* Initialize HDP */
  1394. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1395. WREG32((0x2c14 + j), 0x00000000);
  1396. WREG32((0x2c18 + j), 0x00000000);
  1397. WREG32((0x2c1c + j), 0x00000000);
  1398. WREG32((0x2c20 + j), 0x00000000);
  1399. WREG32((0x2c24 + j), 0x00000000);
  1400. }
  1401. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1402. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1403. cc_gc_shader_pipe_config |=
  1404. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1405. & EVERGREEN_MAX_PIPES_MASK);
  1406. cc_gc_shader_pipe_config |=
  1407. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1408. & EVERGREEN_MAX_SIMDS_MASK);
  1409. cc_rb_backend_disable =
  1410. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1411. & EVERGREEN_MAX_BACKENDS_MASK);
  1412. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1413. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1414. switch (rdev->config.evergreen.max_tile_pipes) {
  1415. case 1:
  1416. default:
  1417. gb_addr_config |= NUM_PIPES(0);
  1418. break;
  1419. case 2:
  1420. gb_addr_config |= NUM_PIPES(1);
  1421. break;
  1422. case 4:
  1423. gb_addr_config |= NUM_PIPES(2);
  1424. break;
  1425. case 8:
  1426. gb_addr_config |= NUM_PIPES(3);
  1427. break;
  1428. }
  1429. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1430. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1431. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1432. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1433. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1434. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1435. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1436. gb_addr_config |= ROW_SIZE(2);
  1437. else
  1438. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1439. if (rdev->ddev->pdev->device == 0x689e) {
  1440. u32 efuse_straps_4;
  1441. u32 efuse_straps_3;
  1442. u8 efuse_box_bit_131_124;
  1443. WREG32(RCU_IND_INDEX, 0x204);
  1444. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1445. WREG32(RCU_IND_INDEX, 0x203);
  1446. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1447. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1448. switch(efuse_box_bit_131_124) {
  1449. case 0x00:
  1450. gb_backend_map = 0x76543210;
  1451. break;
  1452. case 0x55:
  1453. gb_backend_map = 0x77553311;
  1454. break;
  1455. case 0x56:
  1456. gb_backend_map = 0x77553300;
  1457. break;
  1458. case 0x59:
  1459. gb_backend_map = 0x77552211;
  1460. break;
  1461. case 0x66:
  1462. gb_backend_map = 0x77443300;
  1463. break;
  1464. case 0x99:
  1465. gb_backend_map = 0x66552211;
  1466. break;
  1467. case 0x5a:
  1468. gb_backend_map = 0x77552200;
  1469. break;
  1470. case 0xaa:
  1471. gb_backend_map = 0x66442200;
  1472. break;
  1473. case 0x95:
  1474. gb_backend_map = 0x66553311;
  1475. break;
  1476. default:
  1477. DRM_ERROR("bad backend map, using default\n");
  1478. gb_backend_map =
  1479. evergreen_get_tile_pipe_to_backend_map(rdev,
  1480. rdev->config.evergreen.max_tile_pipes,
  1481. rdev->config.evergreen.max_backends,
  1482. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1483. rdev->config.evergreen.max_backends) &
  1484. EVERGREEN_MAX_BACKENDS_MASK));
  1485. break;
  1486. }
  1487. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1488. u32 efuse_straps_3;
  1489. u8 efuse_box_bit_127_124;
  1490. WREG32(RCU_IND_INDEX, 0x203);
  1491. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1492. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1493. switch(efuse_box_bit_127_124) {
  1494. case 0x0:
  1495. gb_backend_map = 0x00003210;
  1496. break;
  1497. case 0x5:
  1498. case 0x6:
  1499. case 0x9:
  1500. case 0xa:
  1501. gb_backend_map = 0x00003311;
  1502. break;
  1503. default:
  1504. DRM_ERROR("bad backend map, using default\n");
  1505. gb_backend_map =
  1506. evergreen_get_tile_pipe_to_backend_map(rdev,
  1507. rdev->config.evergreen.max_tile_pipes,
  1508. rdev->config.evergreen.max_backends,
  1509. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1510. rdev->config.evergreen.max_backends) &
  1511. EVERGREEN_MAX_BACKENDS_MASK));
  1512. break;
  1513. }
  1514. } else {
  1515. switch (rdev->family) {
  1516. case CHIP_CYPRESS:
  1517. case CHIP_HEMLOCK:
  1518. gb_backend_map = 0x66442200;
  1519. break;
  1520. case CHIP_JUNIPER:
  1521. gb_backend_map = 0x00006420;
  1522. break;
  1523. default:
  1524. gb_backend_map =
  1525. evergreen_get_tile_pipe_to_backend_map(rdev,
  1526. rdev->config.evergreen.max_tile_pipes,
  1527. rdev->config.evergreen.max_backends,
  1528. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1529. rdev->config.evergreen.max_backends) &
  1530. EVERGREEN_MAX_BACKENDS_MASK));
  1531. }
  1532. }
  1533. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1534. * not have bank info, so create a custom tiling dword.
  1535. * bits 3:0 num_pipes
  1536. * bits 7:4 num_banks
  1537. * bits 11:8 group_size
  1538. * bits 15:12 row_size
  1539. */
  1540. rdev->config.evergreen.tile_config = 0;
  1541. switch (rdev->config.evergreen.max_tile_pipes) {
  1542. case 1:
  1543. default:
  1544. rdev->config.evergreen.tile_config |= (0 << 0);
  1545. break;
  1546. case 2:
  1547. rdev->config.evergreen.tile_config |= (1 << 0);
  1548. break;
  1549. case 4:
  1550. rdev->config.evergreen.tile_config |= (2 << 0);
  1551. break;
  1552. case 8:
  1553. rdev->config.evergreen.tile_config |= (3 << 0);
  1554. break;
  1555. }
  1556. rdev->config.evergreen.tile_config |=
  1557. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1558. rdev->config.evergreen.tile_config |=
  1559. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1560. rdev->config.evergreen.tile_config |=
  1561. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1562. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1563. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1564. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1565. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1566. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1567. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1568. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1569. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1570. u32 sp = cc_gc_shader_pipe_config;
  1571. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1572. if (i == num_shader_engines) {
  1573. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1574. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1575. }
  1576. WREG32(GRBM_GFX_INDEX, gfx);
  1577. WREG32(RLC_GFX_INDEX, gfx);
  1578. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1579. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1580. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1581. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1582. }
  1583. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1584. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1585. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1586. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1587. WREG32(CGTS_TCC_DISABLE, 0);
  1588. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1589. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1590. /* set HW defaults for 3D engine */
  1591. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1592. ROQ_IB2_START(0x2b)));
  1593. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1594. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1595. SYNC_GRADIENT |
  1596. SYNC_WALKER |
  1597. SYNC_ALIGNER));
  1598. sx_debug_1 = RREG32(SX_DEBUG_1);
  1599. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1600. WREG32(SX_DEBUG_1, sx_debug_1);
  1601. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1602. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1603. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1604. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1605. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1606. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1607. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1608. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1609. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1610. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1611. WREG32(VGT_NUM_INSTANCES, 1);
  1612. WREG32(SPI_CONFIG_CNTL, 0);
  1613. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1614. WREG32(CP_PERFMON_CNTL, 0);
  1615. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1616. FETCH_FIFO_HIWATER(0x4) |
  1617. DONE_FIFO_HIWATER(0xe0) |
  1618. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1619. sq_config = RREG32(SQ_CONFIG);
  1620. sq_config &= ~(PS_PRIO(3) |
  1621. VS_PRIO(3) |
  1622. GS_PRIO(3) |
  1623. ES_PRIO(3));
  1624. sq_config |= (VC_ENABLE |
  1625. EXPORT_SRC_C |
  1626. PS_PRIO(0) |
  1627. VS_PRIO(1) |
  1628. GS_PRIO(2) |
  1629. ES_PRIO(3));
  1630. if (rdev->family == CHIP_CEDAR)
  1631. /* no vertex cache */
  1632. sq_config &= ~VC_ENABLE;
  1633. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1634. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1635. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1636. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1637. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1638. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1639. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1640. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1641. if (rdev->family == CHIP_CEDAR)
  1642. ps_thread_count = 96;
  1643. else
  1644. ps_thread_count = 128;
  1645. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1646. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1647. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1648. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1649. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1650. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1651. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1652. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1653. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1654. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1655. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1656. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1657. WREG32(SQ_CONFIG, sq_config);
  1658. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1659. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1660. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1661. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1662. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1663. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1664. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1665. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1666. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1667. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1668. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1669. FORCE_EOV_MAX_REZ_CNT(255)));
  1670. if (rdev->family == CHIP_CEDAR)
  1671. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1672. else
  1673. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1674. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1675. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1676. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1677. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1678. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1679. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1680. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1681. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1682. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1683. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1684. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1685. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1686. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1687. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1688. /* clear render buffer base addresses */
  1689. WREG32(CB_COLOR0_BASE, 0);
  1690. WREG32(CB_COLOR1_BASE, 0);
  1691. WREG32(CB_COLOR2_BASE, 0);
  1692. WREG32(CB_COLOR3_BASE, 0);
  1693. WREG32(CB_COLOR4_BASE, 0);
  1694. WREG32(CB_COLOR5_BASE, 0);
  1695. WREG32(CB_COLOR6_BASE, 0);
  1696. WREG32(CB_COLOR7_BASE, 0);
  1697. WREG32(CB_COLOR8_BASE, 0);
  1698. WREG32(CB_COLOR9_BASE, 0);
  1699. WREG32(CB_COLOR10_BASE, 0);
  1700. WREG32(CB_COLOR11_BASE, 0);
  1701. /* set the shader const cache sizes to 0 */
  1702. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1703. WREG32(i, 0);
  1704. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1705. WREG32(i, 0);
  1706. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1707. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1708. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1709. udelay(50);
  1710. }
  1711. int evergreen_mc_init(struct radeon_device *rdev)
  1712. {
  1713. u32 tmp;
  1714. int chansize, numchan;
  1715. /* Get VRAM informations */
  1716. rdev->mc.vram_is_ddr = true;
  1717. tmp = RREG32(MC_ARB_RAMCFG);
  1718. if (tmp & CHANSIZE_OVERRIDE) {
  1719. chansize = 16;
  1720. } else if (tmp & CHANSIZE_MASK) {
  1721. chansize = 64;
  1722. } else {
  1723. chansize = 32;
  1724. }
  1725. tmp = RREG32(MC_SHARED_CHMAP);
  1726. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1727. case 0:
  1728. default:
  1729. numchan = 1;
  1730. break;
  1731. case 1:
  1732. numchan = 2;
  1733. break;
  1734. case 2:
  1735. numchan = 4;
  1736. break;
  1737. case 3:
  1738. numchan = 8;
  1739. break;
  1740. }
  1741. rdev->mc.vram_width = numchan * chansize;
  1742. /* Could aper size report 0 ? */
  1743. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1744. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1745. /* Setup GPU memory space */
  1746. /* size in MB on evergreen */
  1747. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1748. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1749. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1750. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1751. r600_vram_gtt_location(rdev, &rdev->mc);
  1752. radeon_update_bandwidth_info(rdev);
  1753. return 0;
  1754. }
  1755. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1756. {
  1757. /* FIXME: implement for evergreen */
  1758. return false;
  1759. }
  1760. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1761. {
  1762. struct evergreen_mc_save save;
  1763. u32 srbm_reset = 0;
  1764. u32 grbm_reset = 0;
  1765. dev_info(rdev->dev, "GPU softreset \n");
  1766. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1767. RREG32(GRBM_STATUS));
  1768. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1769. RREG32(GRBM_STATUS_SE0));
  1770. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1771. RREG32(GRBM_STATUS_SE1));
  1772. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1773. RREG32(SRBM_STATUS));
  1774. evergreen_mc_stop(rdev, &save);
  1775. if (evergreen_mc_wait_for_idle(rdev)) {
  1776. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1777. }
  1778. /* Disable CP parsing/prefetching */
  1779. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1780. /* reset all the gfx blocks */
  1781. grbm_reset = (SOFT_RESET_CP |
  1782. SOFT_RESET_CB |
  1783. SOFT_RESET_DB |
  1784. SOFT_RESET_PA |
  1785. SOFT_RESET_SC |
  1786. SOFT_RESET_SPI |
  1787. SOFT_RESET_SH |
  1788. SOFT_RESET_SX |
  1789. SOFT_RESET_TC |
  1790. SOFT_RESET_TA |
  1791. SOFT_RESET_VC |
  1792. SOFT_RESET_VGT);
  1793. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1794. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1795. (void)RREG32(GRBM_SOFT_RESET);
  1796. udelay(50);
  1797. WREG32(GRBM_SOFT_RESET, 0);
  1798. (void)RREG32(GRBM_SOFT_RESET);
  1799. /* reset all the system blocks */
  1800. srbm_reset = SRBM_SOFT_RESET_ALL_MASK;
  1801. dev_info(rdev->dev, " SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  1802. WREG32(SRBM_SOFT_RESET, srbm_reset);
  1803. (void)RREG32(SRBM_SOFT_RESET);
  1804. udelay(50);
  1805. WREG32(SRBM_SOFT_RESET, 0);
  1806. (void)RREG32(SRBM_SOFT_RESET);
  1807. /* Wait a little for things to settle down */
  1808. udelay(50);
  1809. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1810. RREG32(GRBM_STATUS));
  1811. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1812. RREG32(GRBM_STATUS_SE0));
  1813. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1814. RREG32(GRBM_STATUS_SE1));
  1815. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1816. RREG32(SRBM_STATUS));
  1817. /* After reset we need to reinit the asic as GPU often endup in an
  1818. * incoherent state.
  1819. */
  1820. atom_asic_init(rdev->mode_info.atom_context);
  1821. evergreen_mc_resume(rdev, &save);
  1822. return 0;
  1823. }
  1824. int evergreen_asic_reset(struct radeon_device *rdev)
  1825. {
  1826. return evergreen_gpu_soft_reset(rdev);
  1827. }
  1828. /* Interrupts */
  1829. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1830. {
  1831. switch (crtc) {
  1832. case 0:
  1833. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1834. case 1:
  1835. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1836. case 2:
  1837. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1838. case 3:
  1839. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1840. case 4:
  1841. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1842. case 5:
  1843. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1844. default:
  1845. return 0;
  1846. }
  1847. }
  1848. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1849. {
  1850. u32 tmp;
  1851. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  1852. WREG32(GRBM_INT_CNTL, 0);
  1853. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1854. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1855. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1856. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1857. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1858. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1859. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1860. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1861. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1862. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1863. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1864. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1865. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1866. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1867. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1868. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1869. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1870. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1871. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1872. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1873. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1874. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1875. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1876. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1877. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1878. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1879. }
  1880. int evergreen_irq_set(struct radeon_device *rdev)
  1881. {
  1882. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1883. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  1884. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  1885. u32 grbm_int_cntl = 0;
  1886. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  1887. if (!rdev->irq.installed) {
  1888. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  1889. return -EINVAL;
  1890. }
  1891. /* don't enable anything if the ih is disabled */
  1892. if (!rdev->ih.enabled) {
  1893. r600_disable_interrupts(rdev);
  1894. /* force the active interrupt state to all disabled */
  1895. evergreen_disable_interrupt_state(rdev);
  1896. return 0;
  1897. }
  1898. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1899. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1900. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1901. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1902. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1903. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1904. if (rdev->irq.sw_int) {
  1905. DRM_DEBUG("evergreen_irq_set: sw int\n");
  1906. cp_int_cntl |= RB_INT_ENABLE;
  1907. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  1908. }
  1909. if (rdev->irq.crtc_vblank_int[0] ||
  1910. rdev->irq.pflip[0]) {
  1911. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  1912. crtc1 |= VBLANK_INT_MASK;
  1913. }
  1914. if (rdev->irq.crtc_vblank_int[1] ||
  1915. rdev->irq.pflip[1]) {
  1916. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  1917. crtc2 |= VBLANK_INT_MASK;
  1918. }
  1919. if (rdev->irq.crtc_vblank_int[2] ||
  1920. rdev->irq.pflip[2]) {
  1921. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  1922. crtc3 |= VBLANK_INT_MASK;
  1923. }
  1924. if (rdev->irq.crtc_vblank_int[3] ||
  1925. rdev->irq.pflip[3]) {
  1926. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  1927. crtc4 |= VBLANK_INT_MASK;
  1928. }
  1929. if (rdev->irq.crtc_vblank_int[4] ||
  1930. rdev->irq.pflip[4]) {
  1931. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  1932. crtc5 |= VBLANK_INT_MASK;
  1933. }
  1934. if (rdev->irq.crtc_vblank_int[5] ||
  1935. rdev->irq.pflip[5]) {
  1936. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  1937. crtc6 |= VBLANK_INT_MASK;
  1938. }
  1939. if (rdev->irq.hpd[0]) {
  1940. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  1941. hpd1 |= DC_HPDx_INT_EN;
  1942. }
  1943. if (rdev->irq.hpd[1]) {
  1944. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  1945. hpd2 |= DC_HPDx_INT_EN;
  1946. }
  1947. if (rdev->irq.hpd[2]) {
  1948. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  1949. hpd3 |= DC_HPDx_INT_EN;
  1950. }
  1951. if (rdev->irq.hpd[3]) {
  1952. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  1953. hpd4 |= DC_HPDx_INT_EN;
  1954. }
  1955. if (rdev->irq.hpd[4]) {
  1956. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  1957. hpd5 |= DC_HPDx_INT_EN;
  1958. }
  1959. if (rdev->irq.hpd[5]) {
  1960. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  1961. hpd6 |= DC_HPDx_INT_EN;
  1962. }
  1963. if (rdev->irq.gui_idle) {
  1964. DRM_DEBUG("gui idle\n");
  1965. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  1966. }
  1967. WREG32(CP_INT_CNTL, cp_int_cntl);
  1968. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  1969. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  1970. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  1971. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  1972. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  1973. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  1974. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  1975. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  1976. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  1977. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  1978. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  1979. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  1980. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  1981. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  1982. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  1983. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  1984. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  1985. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  1986. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  1987. return 0;
  1988. }
  1989. static inline void evergreen_irq_ack(struct radeon_device *rdev)
  1990. {
  1991. u32 tmp;
  1992. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  1993. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  1994. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  1995. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  1996. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  1997. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  1998. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1999. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2000. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2001. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2002. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2003. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2004. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2005. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2006. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2007. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2008. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2009. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2010. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2011. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2012. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2013. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2014. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2015. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2016. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2017. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2018. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2019. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2020. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2021. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2022. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2023. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2024. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2025. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2026. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2027. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2028. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2029. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2030. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2031. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2032. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2033. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2034. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2035. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2036. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2037. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2038. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2039. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2040. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2041. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2042. tmp |= DC_HPDx_INT_ACK;
  2043. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2044. }
  2045. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2046. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2047. tmp |= DC_HPDx_INT_ACK;
  2048. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2049. }
  2050. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2051. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2052. tmp |= DC_HPDx_INT_ACK;
  2053. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2054. }
  2055. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2056. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2057. tmp |= DC_HPDx_INT_ACK;
  2058. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2059. }
  2060. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2061. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2062. tmp |= DC_HPDx_INT_ACK;
  2063. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2064. }
  2065. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2066. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2067. tmp |= DC_HPDx_INT_ACK;
  2068. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2069. }
  2070. }
  2071. void evergreen_irq_disable(struct radeon_device *rdev)
  2072. {
  2073. r600_disable_interrupts(rdev);
  2074. /* Wait and acknowledge irq */
  2075. mdelay(1);
  2076. evergreen_irq_ack(rdev);
  2077. evergreen_disable_interrupt_state(rdev);
  2078. }
  2079. static void evergreen_irq_suspend(struct radeon_device *rdev)
  2080. {
  2081. evergreen_irq_disable(rdev);
  2082. r600_rlc_stop(rdev);
  2083. }
  2084. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2085. {
  2086. u32 wptr, tmp;
  2087. if (rdev->wb.enabled)
  2088. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2089. else
  2090. wptr = RREG32(IH_RB_WPTR);
  2091. if (wptr & RB_OVERFLOW) {
  2092. /* When a ring buffer overflow happen start parsing interrupt
  2093. * from the last not overwritten vector (wptr + 16). Hopefully
  2094. * this should allow us to catchup.
  2095. */
  2096. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2097. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2098. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2099. tmp = RREG32(IH_RB_CNTL);
  2100. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2101. WREG32(IH_RB_CNTL, tmp);
  2102. }
  2103. return (wptr & rdev->ih.ptr_mask);
  2104. }
  2105. int evergreen_irq_process(struct radeon_device *rdev)
  2106. {
  2107. u32 wptr = evergreen_get_ih_wptr(rdev);
  2108. u32 rptr = rdev->ih.rptr;
  2109. u32 src_id, src_data;
  2110. u32 ring_index;
  2111. unsigned long flags;
  2112. bool queue_hotplug = false;
  2113. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2114. if (!rdev->ih.enabled)
  2115. return IRQ_NONE;
  2116. spin_lock_irqsave(&rdev->ih.lock, flags);
  2117. if (rptr == wptr) {
  2118. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2119. return IRQ_NONE;
  2120. }
  2121. if (rdev->shutdown) {
  2122. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2123. return IRQ_NONE;
  2124. }
  2125. restart_ih:
  2126. /* display interrupts */
  2127. evergreen_irq_ack(rdev);
  2128. rdev->ih.wptr = wptr;
  2129. while (rptr != wptr) {
  2130. /* wptr/rptr are in bytes! */
  2131. ring_index = rptr / 4;
  2132. src_id = rdev->ih.ring[ring_index] & 0xff;
  2133. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2134. switch (src_id) {
  2135. case 1: /* D1 vblank/vline */
  2136. switch (src_data) {
  2137. case 0: /* D1 vblank */
  2138. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2139. if (rdev->irq.crtc_vblank_int[0]) {
  2140. drm_handle_vblank(rdev->ddev, 0);
  2141. rdev->pm.vblank_sync = true;
  2142. wake_up(&rdev->irq.vblank_queue);
  2143. }
  2144. if (rdev->irq.pflip[0])
  2145. radeon_crtc_handle_flip(rdev, 0);
  2146. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2147. DRM_DEBUG("IH: D1 vblank\n");
  2148. }
  2149. break;
  2150. case 1: /* D1 vline */
  2151. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2152. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2153. DRM_DEBUG("IH: D1 vline\n");
  2154. }
  2155. break;
  2156. default:
  2157. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2158. break;
  2159. }
  2160. break;
  2161. case 2: /* D2 vblank/vline */
  2162. switch (src_data) {
  2163. case 0: /* D2 vblank */
  2164. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2165. if (rdev->irq.crtc_vblank_int[1]) {
  2166. drm_handle_vblank(rdev->ddev, 1);
  2167. rdev->pm.vblank_sync = true;
  2168. wake_up(&rdev->irq.vblank_queue);
  2169. }
  2170. if (rdev->irq.pflip[1])
  2171. radeon_crtc_handle_flip(rdev, 1);
  2172. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2173. DRM_DEBUG("IH: D2 vblank\n");
  2174. }
  2175. break;
  2176. case 1: /* D2 vline */
  2177. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2178. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2179. DRM_DEBUG("IH: D2 vline\n");
  2180. }
  2181. break;
  2182. default:
  2183. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2184. break;
  2185. }
  2186. break;
  2187. case 3: /* D3 vblank/vline */
  2188. switch (src_data) {
  2189. case 0: /* D3 vblank */
  2190. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2191. if (rdev->irq.crtc_vblank_int[2]) {
  2192. drm_handle_vblank(rdev->ddev, 2);
  2193. rdev->pm.vblank_sync = true;
  2194. wake_up(&rdev->irq.vblank_queue);
  2195. }
  2196. if (rdev->irq.pflip[2])
  2197. radeon_crtc_handle_flip(rdev, 2);
  2198. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2199. DRM_DEBUG("IH: D3 vblank\n");
  2200. }
  2201. break;
  2202. case 1: /* D3 vline */
  2203. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2204. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2205. DRM_DEBUG("IH: D3 vline\n");
  2206. }
  2207. break;
  2208. default:
  2209. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2210. break;
  2211. }
  2212. break;
  2213. case 4: /* D4 vblank/vline */
  2214. switch (src_data) {
  2215. case 0: /* D4 vblank */
  2216. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2217. if (rdev->irq.crtc_vblank_int[3]) {
  2218. drm_handle_vblank(rdev->ddev, 3);
  2219. rdev->pm.vblank_sync = true;
  2220. wake_up(&rdev->irq.vblank_queue);
  2221. }
  2222. if (rdev->irq.pflip[3])
  2223. radeon_crtc_handle_flip(rdev, 3);
  2224. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2225. DRM_DEBUG("IH: D4 vblank\n");
  2226. }
  2227. break;
  2228. case 1: /* D4 vline */
  2229. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2230. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2231. DRM_DEBUG("IH: D4 vline\n");
  2232. }
  2233. break;
  2234. default:
  2235. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2236. break;
  2237. }
  2238. break;
  2239. case 5: /* D5 vblank/vline */
  2240. switch (src_data) {
  2241. case 0: /* D5 vblank */
  2242. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2243. if (rdev->irq.crtc_vblank_int[4]) {
  2244. drm_handle_vblank(rdev->ddev, 4);
  2245. rdev->pm.vblank_sync = true;
  2246. wake_up(&rdev->irq.vblank_queue);
  2247. }
  2248. if (rdev->irq.pflip[4])
  2249. radeon_crtc_handle_flip(rdev, 4);
  2250. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2251. DRM_DEBUG("IH: D5 vblank\n");
  2252. }
  2253. break;
  2254. case 1: /* D5 vline */
  2255. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2256. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2257. DRM_DEBUG("IH: D5 vline\n");
  2258. }
  2259. break;
  2260. default:
  2261. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2262. break;
  2263. }
  2264. break;
  2265. case 6: /* D6 vblank/vline */
  2266. switch (src_data) {
  2267. case 0: /* D6 vblank */
  2268. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2269. if (rdev->irq.crtc_vblank_int[5]) {
  2270. drm_handle_vblank(rdev->ddev, 5);
  2271. rdev->pm.vblank_sync = true;
  2272. wake_up(&rdev->irq.vblank_queue);
  2273. }
  2274. if (rdev->irq.pflip[5])
  2275. radeon_crtc_handle_flip(rdev, 5);
  2276. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2277. DRM_DEBUG("IH: D6 vblank\n");
  2278. }
  2279. break;
  2280. case 1: /* D6 vline */
  2281. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2282. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2283. DRM_DEBUG("IH: D6 vline\n");
  2284. }
  2285. break;
  2286. default:
  2287. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2288. break;
  2289. }
  2290. break;
  2291. case 42: /* HPD hotplug */
  2292. switch (src_data) {
  2293. case 0:
  2294. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2295. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2296. queue_hotplug = true;
  2297. DRM_DEBUG("IH: HPD1\n");
  2298. }
  2299. break;
  2300. case 1:
  2301. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2302. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2303. queue_hotplug = true;
  2304. DRM_DEBUG("IH: HPD2\n");
  2305. }
  2306. break;
  2307. case 2:
  2308. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2309. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2310. queue_hotplug = true;
  2311. DRM_DEBUG("IH: HPD3\n");
  2312. }
  2313. break;
  2314. case 3:
  2315. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2316. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2317. queue_hotplug = true;
  2318. DRM_DEBUG("IH: HPD4\n");
  2319. }
  2320. break;
  2321. case 4:
  2322. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2323. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2324. queue_hotplug = true;
  2325. DRM_DEBUG("IH: HPD5\n");
  2326. }
  2327. break;
  2328. case 5:
  2329. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2330. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2331. queue_hotplug = true;
  2332. DRM_DEBUG("IH: HPD6\n");
  2333. }
  2334. break;
  2335. default:
  2336. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2337. break;
  2338. }
  2339. break;
  2340. case 176: /* CP_INT in ring buffer */
  2341. case 177: /* CP_INT in IB1 */
  2342. case 178: /* CP_INT in IB2 */
  2343. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2344. radeon_fence_process(rdev);
  2345. break;
  2346. case 181: /* CP EOP event */
  2347. DRM_DEBUG("IH: CP EOP\n");
  2348. radeon_fence_process(rdev);
  2349. break;
  2350. case 233: /* GUI IDLE */
  2351. DRM_DEBUG("IH: CP EOP\n");
  2352. rdev->pm.gui_idle = true;
  2353. wake_up(&rdev->irq.idle_queue);
  2354. break;
  2355. default:
  2356. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2357. break;
  2358. }
  2359. /* wptr/rptr are in bytes! */
  2360. rptr += 16;
  2361. rptr &= rdev->ih.ptr_mask;
  2362. }
  2363. /* make sure wptr hasn't changed while processing */
  2364. wptr = evergreen_get_ih_wptr(rdev);
  2365. if (wptr != rdev->ih.wptr)
  2366. goto restart_ih;
  2367. if (queue_hotplug)
  2368. queue_work(rdev->wq, &rdev->hotplug_work);
  2369. rdev->ih.rptr = rptr;
  2370. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2371. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2372. return IRQ_HANDLED;
  2373. }
  2374. static int evergreen_startup(struct radeon_device *rdev)
  2375. {
  2376. int r;
  2377. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2378. r = r600_init_microcode(rdev);
  2379. if (r) {
  2380. DRM_ERROR("Failed to load firmware!\n");
  2381. return r;
  2382. }
  2383. }
  2384. evergreen_mc_program(rdev);
  2385. if (rdev->flags & RADEON_IS_AGP) {
  2386. evergreen_agp_enable(rdev);
  2387. } else {
  2388. r = evergreen_pcie_gart_enable(rdev);
  2389. if (r)
  2390. return r;
  2391. }
  2392. evergreen_gpu_init(rdev);
  2393. r = evergreen_blit_init(rdev);
  2394. if (r) {
  2395. evergreen_blit_fini(rdev);
  2396. rdev->asic->copy = NULL;
  2397. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2398. }
  2399. /* allocate wb buffer */
  2400. r = radeon_wb_init(rdev);
  2401. if (r)
  2402. return r;
  2403. /* Enable IRQ */
  2404. r = r600_irq_init(rdev);
  2405. if (r) {
  2406. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2407. radeon_irq_kms_fini(rdev);
  2408. return r;
  2409. }
  2410. evergreen_irq_set(rdev);
  2411. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2412. if (r)
  2413. return r;
  2414. r = evergreen_cp_load_microcode(rdev);
  2415. if (r)
  2416. return r;
  2417. r = evergreen_cp_resume(rdev);
  2418. if (r)
  2419. return r;
  2420. return 0;
  2421. }
  2422. int evergreen_resume(struct radeon_device *rdev)
  2423. {
  2424. int r;
  2425. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2426. * posting will perform necessary task to bring back GPU into good
  2427. * shape.
  2428. */
  2429. /* post card */
  2430. atom_asic_init(rdev->mode_info.atom_context);
  2431. r = evergreen_startup(rdev);
  2432. if (r) {
  2433. DRM_ERROR("r600 startup failed on resume\n");
  2434. return r;
  2435. }
  2436. r = r600_ib_test(rdev);
  2437. if (r) {
  2438. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2439. return r;
  2440. }
  2441. return r;
  2442. }
  2443. int evergreen_suspend(struct radeon_device *rdev)
  2444. {
  2445. int r;
  2446. /* FIXME: we should wait for ring to be empty */
  2447. r700_cp_stop(rdev);
  2448. rdev->cp.ready = false;
  2449. evergreen_irq_suspend(rdev);
  2450. radeon_wb_disable(rdev);
  2451. evergreen_pcie_gart_disable(rdev);
  2452. /* unpin shaders bo */
  2453. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2454. if (likely(r == 0)) {
  2455. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2456. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2457. }
  2458. return 0;
  2459. }
  2460. int evergreen_copy_blit(struct radeon_device *rdev,
  2461. uint64_t src_offset, uint64_t dst_offset,
  2462. unsigned num_pages, struct radeon_fence *fence)
  2463. {
  2464. int r;
  2465. mutex_lock(&rdev->r600_blit.mutex);
  2466. rdev->r600_blit.vb_ib = NULL;
  2467. r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2468. if (r) {
  2469. if (rdev->r600_blit.vb_ib)
  2470. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2471. mutex_unlock(&rdev->r600_blit.mutex);
  2472. return r;
  2473. }
  2474. evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2475. evergreen_blit_done_copy(rdev, fence);
  2476. mutex_unlock(&rdev->r600_blit.mutex);
  2477. return 0;
  2478. }
  2479. static bool evergreen_card_posted(struct radeon_device *rdev)
  2480. {
  2481. u32 reg;
  2482. /* first check CRTCs */
  2483. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  2484. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  2485. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  2486. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  2487. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  2488. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2489. if (reg & EVERGREEN_CRTC_MASTER_EN)
  2490. return true;
  2491. /* then check MEM_SIZE, in case the crtcs are off */
  2492. if (RREG32(CONFIG_MEMSIZE))
  2493. return true;
  2494. return false;
  2495. }
  2496. /* Plan is to move initialization in that function and use
  2497. * helper function so that radeon_device_init pretty much
  2498. * do nothing more than calling asic specific function. This
  2499. * should also allow to remove a bunch of callback function
  2500. * like vram_info.
  2501. */
  2502. int evergreen_init(struct radeon_device *rdev)
  2503. {
  2504. int r;
  2505. r = radeon_dummy_page_init(rdev);
  2506. if (r)
  2507. return r;
  2508. /* This don't do much */
  2509. r = radeon_gem_init(rdev);
  2510. if (r)
  2511. return r;
  2512. /* Read BIOS */
  2513. if (!radeon_get_bios(rdev)) {
  2514. if (ASIC_IS_AVIVO(rdev))
  2515. return -EINVAL;
  2516. }
  2517. /* Must be an ATOMBIOS */
  2518. if (!rdev->is_atom_bios) {
  2519. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2520. return -EINVAL;
  2521. }
  2522. r = radeon_atombios_init(rdev);
  2523. if (r)
  2524. return r;
  2525. /* Post card if necessary */
  2526. if (!evergreen_card_posted(rdev)) {
  2527. if (!rdev->bios) {
  2528. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2529. return -EINVAL;
  2530. }
  2531. DRM_INFO("GPU not posted. posting now...\n");
  2532. atom_asic_init(rdev->mode_info.atom_context);
  2533. }
  2534. /* Initialize scratch registers */
  2535. r600_scratch_init(rdev);
  2536. /* Initialize surface registers */
  2537. radeon_surface_init(rdev);
  2538. /* Initialize clocks */
  2539. radeon_get_clock_info(rdev->ddev);
  2540. /* Fence driver */
  2541. r = radeon_fence_driver_init(rdev);
  2542. if (r)
  2543. return r;
  2544. /* initialize AGP */
  2545. if (rdev->flags & RADEON_IS_AGP) {
  2546. r = radeon_agp_init(rdev);
  2547. if (r)
  2548. radeon_agp_disable(rdev);
  2549. }
  2550. /* initialize memory controller */
  2551. r = evergreen_mc_init(rdev);
  2552. if (r)
  2553. return r;
  2554. /* Memory manager */
  2555. r = radeon_bo_init(rdev);
  2556. if (r)
  2557. return r;
  2558. r = radeon_irq_kms_init(rdev);
  2559. if (r)
  2560. return r;
  2561. rdev->cp.ring_obj = NULL;
  2562. r600_ring_init(rdev, 1024 * 1024);
  2563. rdev->ih.ring_obj = NULL;
  2564. r600_ih_ring_init(rdev, 64 * 1024);
  2565. r = r600_pcie_gart_init(rdev);
  2566. if (r)
  2567. return r;
  2568. rdev->accel_working = true;
  2569. r = evergreen_startup(rdev);
  2570. if (r) {
  2571. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2572. r700_cp_fini(rdev);
  2573. r600_irq_fini(rdev);
  2574. radeon_wb_fini(rdev);
  2575. radeon_irq_kms_fini(rdev);
  2576. evergreen_pcie_gart_fini(rdev);
  2577. rdev->accel_working = false;
  2578. }
  2579. if (rdev->accel_working) {
  2580. r = radeon_ib_pool_init(rdev);
  2581. if (r) {
  2582. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2583. rdev->accel_working = false;
  2584. }
  2585. r = r600_ib_test(rdev);
  2586. if (r) {
  2587. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2588. rdev->accel_working = false;
  2589. }
  2590. }
  2591. return 0;
  2592. }
  2593. void evergreen_fini(struct radeon_device *rdev)
  2594. {
  2595. evergreen_blit_fini(rdev);
  2596. r700_cp_fini(rdev);
  2597. r600_irq_fini(rdev);
  2598. radeon_wb_fini(rdev);
  2599. radeon_irq_kms_fini(rdev);
  2600. evergreen_pcie_gart_fini(rdev);
  2601. radeon_gem_fini(rdev);
  2602. radeon_fence_driver_fini(rdev);
  2603. radeon_agp_fini(rdev);
  2604. radeon_bo_fini(rdev);
  2605. radeon_atombios_fini(rdev);
  2606. kfree(rdev->bios);
  2607. rdev->bios = NULL;
  2608. radeon_dummy_page_fini(rdev);
  2609. }