iwl-agn.c 137 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-calib.h"
  55. #include "iwl-agn.h"
  56. /******************************************************************************
  57. *
  58. * module boiler plate
  59. *
  60. ******************************************************************************/
  61. /*
  62. * module name, copyright, version, etc.
  63. */
  64. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  65. #ifdef CONFIG_IWLWIFI_DEBUG
  66. #define VD "d"
  67. #else
  68. #define VD
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. MODULE_ALIAS("iwl4965");
  76. static int iwlagn_ant_coupling;
  77. static bool iwlagn_bt_ch_announce = 1;
  78. /**
  79. * iwl_commit_rxon - commit staging_rxon to hardware
  80. *
  81. * The RXON command in staging_rxon is committed to the hardware and
  82. * the active_rxon structure is updated with the new data. This
  83. * function correctly transitions out of the RXON_ASSOC_MSK state if
  84. * a HW tune is required based on the RXON structure changes.
  85. */
  86. int iwl_commit_rxon(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  87. {
  88. /* cast away the const for active_rxon in this function */
  89. struct iwl_rxon_cmd *active_rxon = (void *)&ctx->active;
  90. int ret;
  91. bool new_assoc =
  92. !!(ctx->staging.filter_flags & RXON_FILTER_ASSOC_MSK);
  93. if (!iwl_is_alive(priv))
  94. return -EBUSY;
  95. /* always get timestamp with Rx frame */
  96. ctx->staging.flags |= RXON_FLG_TSF2HOST_MSK;
  97. ret = iwl_check_rxon_cmd(priv, ctx);
  98. if (ret) {
  99. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  100. return -EINVAL;
  101. }
  102. /*
  103. * receive commit_rxon request
  104. * abort any previous channel switch if still in process
  105. */
  106. if (priv->switch_rxon.switch_in_progress &&
  107. (priv->switch_rxon.channel != ctx->staging.channel)) {
  108. IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
  109. le16_to_cpu(priv->switch_rxon.channel));
  110. iwl_chswitch_done(priv, false);
  111. }
  112. /* If we don't need to send a full RXON, we can use
  113. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  114. * and other flags for the current radio configuration. */
  115. if (!iwl_full_rxon_required(priv, ctx)) {
  116. ret = iwl_send_rxon_assoc(priv, ctx);
  117. if (ret) {
  118. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  119. return ret;
  120. }
  121. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  122. iwl_print_rx_config_cmd(priv, ctx);
  123. return 0;
  124. }
  125. /* If we are currently associated and the new config requires
  126. * an RXON_ASSOC and the new config wants the associated mask enabled,
  127. * we must clear the associated from the active configuration
  128. * before we apply the new config */
  129. if (iwl_is_associated_ctx(ctx) && new_assoc) {
  130. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  131. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  132. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  133. sizeof(struct iwl_rxon_cmd),
  134. active_rxon);
  135. /* If the mask clearing failed then we set
  136. * active_rxon back to what it was previously */
  137. if (ret) {
  138. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  139. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  140. return ret;
  141. }
  142. iwl_clear_ucode_stations(priv, ctx);
  143. iwl_restore_stations(priv, ctx);
  144. ret = iwl_restore_default_wep_keys(priv, ctx);
  145. if (ret) {
  146. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  147. return ret;
  148. }
  149. }
  150. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  151. "* with%s RXON_FILTER_ASSOC_MSK\n"
  152. "* channel = %d\n"
  153. "* bssid = %pM\n",
  154. (new_assoc ? "" : "out"),
  155. le16_to_cpu(ctx->staging.channel),
  156. ctx->staging.bssid_addr);
  157. iwl_set_rxon_hwcrypto(priv, ctx, !priv->cfg->mod_params->sw_crypto);
  158. /* Apply the new configuration
  159. * RXON unassoc clears the station table in uCode so restoration of
  160. * stations is needed after it (the RXON command) completes
  161. */
  162. if (!new_assoc) {
  163. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  164. sizeof(struct iwl_rxon_cmd), &ctx->staging);
  165. if (ret) {
  166. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  167. return ret;
  168. }
  169. IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
  170. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  171. iwl_clear_ucode_stations(priv, ctx);
  172. iwl_restore_stations(priv, ctx);
  173. ret = iwl_restore_default_wep_keys(priv, ctx);
  174. if (ret) {
  175. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  176. return ret;
  177. }
  178. }
  179. priv->start_calib = 0;
  180. if (new_assoc) {
  181. /* Apply the new configuration
  182. * RXON assoc doesn't clear the station table in uCode,
  183. */
  184. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  185. sizeof(struct iwl_rxon_cmd), &ctx->staging);
  186. if (ret) {
  187. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  188. return ret;
  189. }
  190. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  191. }
  192. iwl_print_rx_config_cmd(priv, ctx);
  193. iwl_init_sensitivity(priv);
  194. /* If we issue a new RXON command which required a tune then we must
  195. * send a new TXPOWER command or we won't be able to Tx any frames */
  196. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  197. if (ret) {
  198. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  199. return ret;
  200. }
  201. return 0;
  202. }
  203. void iwl_update_chain_flags(struct iwl_priv *priv)
  204. {
  205. struct iwl_rxon_context *ctx;
  206. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  207. for_each_context(priv, ctx) {
  208. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  209. iwlcore_commit_rxon(priv, ctx);
  210. }
  211. }
  212. }
  213. static void iwl_clear_free_frames(struct iwl_priv *priv)
  214. {
  215. struct list_head *element;
  216. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  217. priv->frames_count);
  218. while (!list_empty(&priv->free_frames)) {
  219. element = priv->free_frames.next;
  220. list_del(element);
  221. kfree(list_entry(element, struct iwl_frame, list));
  222. priv->frames_count--;
  223. }
  224. if (priv->frames_count) {
  225. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  226. priv->frames_count);
  227. priv->frames_count = 0;
  228. }
  229. }
  230. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  231. {
  232. struct iwl_frame *frame;
  233. struct list_head *element;
  234. if (list_empty(&priv->free_frames)) {
  235. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  236. if (!frame) {
  237. IWL_ERR(priv, "Could not allocate frame!\n");
  238. return NULL;
  239. }
  240. priv->frames_count++;
  241. return frame;
  242. }
  243. element = priv->free_frames.next;
  244. list_del(element);
  245. return list_entry(element, struct iwl_frame, list);
  246. }
  247. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  248. {
  249. memset(frame, 0, sizeof(*frame));
  250. list_add(&frame->list, &priv->free_frames);
  251. }
  252. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  253. struct ieee80211_hdr *hdr,
  254. int left)
  255. {
  256. if (!priv->ibss_beacon)
  257. return 0;
  258. if (priv->ibss_beacon->len > left)
  259. return 0;
  260. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  261. return priv->ibss_beacon->len;
  262. }
  263. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  264. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  265. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  266. u8 *beacon, u32 frame_size)
  267. {
  268. u16 tim_idx;
  269. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  270. /*
  271. * The index is relative to frame start but we start looking at the
  272. * variable-length part of the beacon.
  273. */
  274. tim_idx = mgmt->u.beacon.variable - beacon;
  275. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  276. while ((tim_idx < (frame_size - 2)) &&
  277. (beacon[tim_idx] != WLAN_EID_TIM))
  278. tim_idx += beacon[tim_idx+1] + 2;
  279. /* If TIM field was found, set variables */
  280. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  281. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  282. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  283. } else
  284. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  285. }
  286. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  287. struct iwl_frame *frame)
  288. {
  289. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  290. u32 frame_size;
  291. u32 rate_flags;
  292. u32 rate;
  293. /*
  294. * We have to set up the TX command, the TX Beacon command, and the
  295. * beacon contents.
  296. */
  297. /* Initialize memory */
  298. tx_beacon_cmd = &frame->u.beacon;
  299. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  300. /* Set up TX beacon contents */
  301. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  302. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  303. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  304. return 0;
  305. /* Set up TX command fields */
  306. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  307. #warning "Use proper STA ID"
  308. tx_beacon_cmd->tx.sta_id =
  309. priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id;
  310. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  311. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  312. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  313. /* Set up TX beacon command fields */
  314. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  315. frame_size);
  316. /* Set up packet rate and flags */
  317. rate = iwl_rate_get_lowest_plcp(priv);
  318. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  319. priv->hw_params.valid_tx_ant);
  320. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  321. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  322. rate_flags |= RATE_MCS_CCK_MSK;
  323. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  324. rate_flags);
  325. return sizeof(*tx_beacon_cmd) + frame_size;
  326. }
  327. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  328. {
  329. struct iwl_frame *frame;
  330. unsigned int frame_size;
  331. int rc;
  332. frame = iwl_get_free_frame(priv);
  333. if (!frame) {
  334. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  335. "command.\n");
  336. return -ENOMEM;
  337. }
  338. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  339. if (!frame_size) {
  340. IWL_ERR(priv, "Error configuring the beacon command\n");
  341. iwl_free_frame(priv, frame);
  342. return -EINVAL;
  343. }
  344. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  345. &frame->u.cmd[0]);
  346. iwl_free_frame(priv, frame);
  347. return rc;
  348. }
  349. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  350. {
  351. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  352. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  353. if (sizeof(dma_addr_t) > sizeof(u32))
  354. addr |=
  355. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  356. return addr;
  357. }
  358. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  359. {
  360. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  361. return le16_to_cpu(tb->hi_n_len) >> 4;
  362. }
  363. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  364. dma_addr_t addr, u16 len)
  365. {
  366. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  367. u16 hi_n_len = len << 4;
  368. put_unaligned_le32(addr, &tb->lo);
  369. if (sizeof(dma_addr_t) > sizeof(u32))
  370. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  371. tb->hi_n_len = cpu_to_le16(hi_n_len);
  372. tfd->num_tbs = idx + 1;
  373. }
  374. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  375. {
  376. return tfd->num_tbs & 0x1f;
  377. }
  378. /**
  379. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  380. * @priv - driver private data
  381. * @txq - tx queue
  382. *
  383. * Does NOT advance any TFD circular buffer read/write indexes
  384. * Does NOT free the TFD itself (which is within circular buffer)
  385. */
  386. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  387. {
  388. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  389. struct iwl_tfd *tfd;
  390. struct pci_dev *dev = priv->pci_dev;
  391. int index = txq->q.read_ptr;
  392. int i;
  393. int num_tbs;
  394. tfd = &tfd_tmp[index];
  395. /* Sanity check on number of chunks */
  396. num_tbs = iwl_tfd_get_num_tbs(tfd);
  397. if (num_tbs >= IWL_NUM_OF_TBS) {
  398. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  399. /* @todo issue fatal error, it is quite serious situation */
  400. return;
  401. }
  402. /* Unmap tx_cmd */
  403. if (num_tbs)
  404. pci_unmap_single(dev,
  405. dma_unmap_addr(&txq->meta[index], mapping),
  406. dma_unmap_len(&txq->meta[index], len),
  407. PCI_DMA_BIDIRECTIONAL);
  408. /* Unmap chunks, if any. */
  409. for (i = 1; i < num_tbs; i++)
  410. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  411. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  412. /* free SKB */
  413. if (txq->txb) {
  414. struct sk_buff *skb;
  415. skb = txq->txb[txq->q.read_ptr].skb;
  416. /* can be called from irqs-disabled context */
  417. if (skb) {
  418. dev_kfree_skb_any(skb);
  419. txq->txb[txq->q.read_ptr].skb = NULL;
  420. }
  421. }
  422. }
  423. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  424. struct iwl_tx_queue *txq,
  425. dma_addr_t addr, u16 len,
  426. u8 reset, u8 pad)
  427. {
  428. struct iwl_queue *q;
  429. struct iwl_tfd *tfd, *tfd_tmp;
  430. u32 num_tbs;
  431. q = &txq->q;
  432. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  433. tfd = &tfd_tmp[q->write_ptr];
  434. if (reset)
  435. memset(tfd, 0, sizeof(*tfd));
  436. num_tbs = iwl_tfd_get_num_tbs(tfd);
  437. /* Each TFD can point to a maximum 20 Tx buffers */
  438. if (num_tbs >= IWL_NUM_OF_TBS) {
  439. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  440. IWL_NUM_OF_TBS);
  441. return -EINVAL;
  442. }
  443. BUG_ON(addr & ~DMA_BIT_MASK(36));
  444. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  445. IWL_ERR(priv, "Unaligned address = %llx\n",
  446. (unsigned long long)addr);
  447. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  448. return 0;
  449. }
  450. /*
  451. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  452. * given Tx queue, and enable the DMA channel used for that queue.
  453. *
  454. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  455. * channels supported in hardware.
  456. */
  457. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  458. struct iwl_tx_queue *txq)
  459. {
  460. int txq_id = txq->q.id;
  461. /* Circular buffer (TFD queue in DRAM) physical base address */
  462. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  463. txq->q.dma_addr >> 8);
  464. return 0;
  465. }
  466. /******************************************************************************
  467. *
  468. * Generic RX handler implementations
  469. *
  470. ******************************************************************************/
  471. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  472. struct iwl_rx_mem_buffer *rxb)
  473. {
  474. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  475. struct iwl_alive_resp *palive;
  476. struct delayed_work *pwork;
  477. palive = &pkt->u.alive_frame;
  478. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  479. "0x%01X 0x%01X\n",
  480. palive->is_valid, palive->ver_type,
  481. palive->ver_subtype);
  482. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  483. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  484. memcpy(&priv->card_alive_init,
  485. &pkt->u.alive_frame,
  486. sizeof(struct iwl_init_alive_resp));
  487. pwork = &priv->init_alive_start;
  488. } else {
  489. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  490. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  491. sizeof(struct iwl_alive_resp));
  492. pwork = &priv->alive_start;
  493. }
  494. /* We delay the ALIVE response by 5ms to
  495. * give the HW RF Kill time to activate... */
  496. if (palive->is_valid == UCODE_VALID_OK)
  497. queue_delayed_work(priv->workqueue, pwork,
  498. msecs_to_jiffies(5));
  499. else
  500. IWL_WARN(priv, "uCode did not respond OK.\n");
  501. }
  502. static void iwl_bg_beacon_update(struct work_struct *work)
  503. {
  504. struct iwl_priv *priv =
  505. container_of(work, struct iwl_priv, beacon_update);
  506. struct sk_buff *beacon;
  507. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  508. #warning "introduce and use beacon context"
  509. beacon = ieee80211_beacon_get(priv->hw,
  510. priv->contexts[IWL_RXON_CTX_BSS].vif);
  511. if (!beacon) {
  512. IWL_ERR(priv, "update beacon failed\n");
  513. return;
  514. }
  515. mutex_lock(&priv->mutex);
  516. /* new beacon skb is allocated every time; dispose previous.*/
  517. if (priv->ibss_beacon)
  518. dev_kfree_skb(priv->ibss_beacon);
  519. priv->ibss_beacon = beacon;
  520. mutex_unlock(&priv->mutex);
  521. iwl_send_beacon_cmd(priv);
  522. }
  523. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  524. {
  525. struct iwl_priv *priv =
  526. container_of(work, struct iwl_priv, bt_runtime_config);
  527. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  528. return;
  529. /* dont send host command if rf-kill is on */
  530. if (!iwl_is_ready_rf(priv))
  531. return;
  532. priv->cfg->ops->hcmd->send_bt_config(priv);
  533. }
  534. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  535. {
  536. struct iwl_priv *priv =
  537. container_of(work, struct iwl_priv, bt_full_concurrency);
  538. struct iwl_rxon_context *ctx;
  539. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  540. return;
  541. /* dont send host command if rf-kill is on */
  542. if (!iwl_is_ready_rf(priv))
  543. return;
  544. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  545. priv->bt_full_concurrent ?
  546. "full concurrency" : "3-wire");
  547. /*
  548. * LQ & RXON updated cmds must be sent before BT Config cmd
  549. * to avoid 3-wire collisions
  550. */
  551. mutex_lock(&priv->mutex);
  552. for_each_context(priv, ctx) {
  553. if (priv->cfg->ops->hcmd->set_rxon_chain)
  554. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  555. iwlcore_commit_rxon(priv, ctx);
  556. }
  557. mutex_unlock(&priv->mutex);
  558. priv->cfg->ops->hcmd->send_bt_config(priv);
  559. }
  560. /**
  561. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  562. *
  563. * This callback is provided in order to send a statistics request.
  564. *
  565. * This timer function is continually reset to execute within
  566. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  567. * was received. We need to ensure we receive the statistics in order
  568. * to update the temperature used for calibrating the TXPOWER.
  569. */
  570. static void iwl_bg_statistics_periodic(unsigned long data)
  571. {
  572. struct iwl_priv *priv = (struct iwl_priv *)data;
  573. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  574. return;
  575. /* dont send host command if rf-kill is on */
  576. if (!iwl_is_ready_rf(priv))
  577. return;
  578. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  579. }
  580. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  581. u32 start_idx, u32 num_events,
  582. u32 mode)
  583. {
  584. u32 i;
  585. u32 ptr; /* SRAM byte address of log data */
  586. u32 ev, time, data; /* event log data */
  587. unsigned long reg_flags;
  588. if (mode == 0)
  589. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  590. else
  591. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  592. /* Make sure device is powered up for SRAM reads */
  593. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  594. if (iwl_grab_nic_access(priv)) {
  595. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  596. return;
  597. }
  598. /* Set starting address; reads will auto-increment */
  599. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  600. rmb();
  601. /*
  602. * "time" is actually "data" for mode 0 (no timestamp).
  603. * place event id # at far right for easier visual parsing.
  604. */
  605. for (i = 0; i < num_events; i++) {
  606. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  607. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  608. if (mode == 0) {
  609. trace_iwlwifi_dev_ucode_cont_event(priv,
  610. 0, time, ev);
  611. } else {
  612. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  613. trace_iwlwifi_dev_ucode_cont_event(priv,
  614. time, data, ev);
  615. }
  616. }
  617. /* Allow device to power down */
  618. iwl_release_nic_access(priv);
  619. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  620. }
  621. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  622. {
  623. u32 capacity; /* event log capacity in # entries */
  624. u32 base; /* SRAM byte address of event log header */
  625. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  626. u32 num_wraps; /* # times uCode wrapped to top of log */
  627. u32 next_entry; /* index of next entry to be written by uCode */
  628. if (priv->ucode_type == UCODE_INIT)
  629. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  630. else
  631. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  632. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  633. capacity = iwl_read_targ_mem(priv, base);
  634. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  635. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  636. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  637. } else
  638. return;
  639. if (num_wraps == priv->event_log.num_wraps) {
  640. iwl_print_cont_event_trace(priv,
  641. base, priv->event_log.next_entry,
  642. next_entry - priv->event_log.next_entry,
  643. mode);
  644. priv->event_log.non_wraps_count++;
  645. } else {
  646. if ((num_wraps - priv->event_log.num_wraps) > 1)
  647. priv->event_log.wraps_more_count++;
  648. else
  649. priv->event_log.wraps_once_count++;
  650. trace_iwlwifi_dev_ucode_wrap_event(priv,
  651. num_wraps - priv->event_log.num_wraps,
  652. next_entry, priv->event_log.next_entry);
  653. if (next_entry < priv->event_log.next_entry) {
  654. iwl_print_cont_event_trace(priv, base,
  655. priv->event_log.next_entry,
  656. capacity - priv->event_log.next_entry,
  657. mode);
  658. iwl_print_cont_event_trace(priv, base, 0,
  659. next_entry, mode);
  660. } else {
  661. iwl_print_cont_event_trace(priv, base,
  662. next_entry, capacity - next_entry,
  663. mode);
  664. iwl_print_cont_event_trace(priv, base, 0,
  665. next_entry, mode);
  666. }
  667. }
  668. priv->event_log.num_wraps = num_wraps;
  669. priv->event_log.next_entry = next_entry;
  670. }
  671. /**
  672. * iwl_bg_ucode_trace - Timer callback to log ucode event
  673. *
  674. * The timer is continually set to execute every
  675. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  676. * this function is to perform continuous uCode event logging operation
  677. * if enabled
  678. */
  679. static void iwl_bg_ucode_trace(unsigned long data)
  680. {
  681. struct iwl_priv *priv = (struct iwl_priv *)data;
  682. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  683. return;
  684. if (priv->event_log.ucode_trace) {
  685. iwl_continuous_event_trace(priv);
  686. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  687. mod_timer(&priv->ucode_trace,
  688. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  689. }
  690. }
  691. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  692. struct iwl_rx_mem_buffer *rxb)
  693. {
  694. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  695. struct iwl4965_beacon_notif *beacon =
  696. (struct iwl4965_beacon_notif *)pkt->u.raw;
  697. #ifdef CONFIG_IWLWIFI_DEBUG
  698. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  699. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  700. "tsf %d %d rate %d\n",
  701. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  702. beacon->beacon_notify_hdr.failure_frame,
  703. le32_to_cpu(beacon->ibss_mgr_status),
  704. le32_to_cpu(beacon->high_tsf),
  705. le32_to_cpu(beacon->low_tsf), rate);
  706. #endif
  707. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  708. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  709. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  710. queue_work(priv->workqueue, &priv->beacon_update);
  711. }
  712. /* Handle notification from uCode that card's power state is changing
  713. * due to software, hardware, or critical temperature RFKILL */
  714. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  715. struct iwl_rx_mem_buffer *rxb)
  716. {
  717. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  718. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  719. unsigned long status = priv->status;
  720. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  721. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  722. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  723. (flags & CT_CARD_DISABLED) ?
  724. "Reached" : "Not reached");
  725. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  726. CT_CARD_DISABLED)) {
  727. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  728. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  729. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  730. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  731. if (!(flags & RXON_CARD_DISABLED)) {
  732. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  733. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  734. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  735. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  736. }
  737. if (flags & CT_CARD_DISABLED)
  738. iwl_tt_enter_ct_kill(priv);
  739. }
  740. if (!(flags & CT_CARD_DISABLED))
  741. iwl_tt_exit_ct_kill(priv);
  742. if (flags & HW_CARD_DISABLED)
  743. set_bit(STATUS_RF_KILL_HW, &priv->status);
  744. else
  745. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  746. if (!(flags & RXON_CARD_DISABLED))
  747. iwl_scan_cancel(priv);
  748. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  749. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  750. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  751. test_bit(STATUS_RF_KILL_HW, &priv->status));
  752. else
  753. wake_up_interruptible(&priv->wait_command_queue);
  754. }
  755. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  756. {
  757. if (src == IWL_PWR_SRC_VAUX) {
  758. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  759. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  760. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  761. ~APMG_PS_CTRL_MSK_PWR_SRC);
  762. } else {
  763. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  764. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  765. ~APMG_PS_CTRL_MSK_PWR_SRC);
  766. }
  767. return 0;
  768. }
  769. static void iwl_bg_tx_flush(struct work_struct *work)
  770. {
  771. struct iwl_priv *priv =
  772. container_of(work, struct iwl_priv, tx_flush);
  773. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  774. return;
  775. /* do nothing if rf-kill is on */
  776. if (!iwl_is_ready_rf(priv))
  777. return;
  778. if (priv->cfg->ops->lib->txfifo_flush) {
  779. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  780. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  781. }
  782. }
  783. /**
  784. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  785. *
  786. * Setup the RX handlers for each of the reply types sent from the uCode
  787. * to the host.
  788. *
  789. * This function chains into the hardware specific files for them to setup
  790. * any hardware specific handlers as well.
  791. */
  792. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  793. {
  794. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  795. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  796. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  797. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  798. iwl_rx_spectrum_measure_notif;
  799. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  800. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  801. iwl_rx_pm_debug_statistics_notif;
  802. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  803. /*
  804. * The same handler is used for both the REPLY to a discrete
  805. * statistics request from the host as well as for the periodic
  806. * statistics notifications (after received beacons) from the uCode.
  807. */
  808. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  809. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  810. iwl_setup_rx_scan_handlers(priv);
  811. /* status change handler */
  812. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  813. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  814. iwl_rx_missed_beacon_notif;
  815. /* Rx handlers */
  816. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  817. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  818. /* block ack */
  819. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  820. /* Set up hardware specific Rx handlers */
  821. priv->cfg->ops->lib->rx_handler_setup(priv);
  822. }
  823. /**
  824. * iwl_rx_handle - Main entry function for receiving responses from uCode
  825. *
  826. * Uses the priv->rx_handlers callback function array to invoke
  827. * the appropriate handlers, including command responses,
  828. * frame-received notifications, and other notifications.
  829. */
  830. void iwl_rx_handle(struct iwl_priv *priv)
  831. {
  832. struct iwl_rx_mem_buffer *rxb;
  833. struct iwl_rx_packet *pkt;
  834. struct iwl_rx_queue *rxq = &priv->rxq;
  835. u32 r, i;
  836. int reclaim;
  837. unsigned long flags;
  838. u8 fill_rx = 0;
  839. u32 count = 8;
  840. int total_empty;
  841. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  842. * buffer that the driver may process (last buffer filled by ucode). */
  843. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  844. i = rxq->read;
  845. /* Rx interrupt, but nothing sent from uCode */
  846. if (i == r)
  847. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  848. /* calculate total frames need to be restock after handling RX */
  849. total_empty = r - rxq->write_actual;
  850. if (total_empty < 0)
  851. total_empty += RX_QUEUE_SIZE;
  852. if (total_empty > (RX_QUEUE_SIZE / 2))
  853. fill_rx = 1;
  854. while (i != r) {
  855. int len;
  856. rxb = rxq->queue[i];
  857. /* If an RXB doesn't have a Rx queue slot associated with it,
  858. * then a bug has been introduced in the queue refilling
  859. * routines -- catch it here */
  860. BUG_ON(rxb == NULL);
  861. rxq->queue[i] = NULL;
  862. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  863. PAGE_SIZE << priv->hw_params.rx_page_order,
  864. PCI_DMA_FROMDEVICE);
  865. pkt = rxb_addr(rxb);
  866. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  867. len += sizeof(u32); /* account for status word */
  868. trace_iwlwifi_dev_rx(priv, pkt, len);
  869. /* Reclaim a command buffer only if this packet is a response
  870. * to a (driver-originated) command.
  871. * If the packet (e.g. Rx frame) originated from uCode,
  872. * there is no command buffer to reclaim.
  873. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  874. * but apparently a few don't get set; catch them here. */
  875. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  876. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  877. (pkt->hdr.cmd != REPLY_RX) &&
  878. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  879. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  880. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  881. (pkt->hdr.cmd != REPLY_TX);
  882. /* Based on type of command response or notification,
  883. * handle those that need handling via function in
  884. * rx_handlers table. See iwl_setup_rx_handlers() */
  885. if (priv->rx_handlers[pkt->hdr.cmd]) {
  886. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  887. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  888. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  889. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  890. } else {
  891. /* No handling needed */
  892. IWL_DEBUG_RX(priv,
  893. "r %d i %d No handler needed for %s, 0x%02x\n",
  894. r, i, get_cmd_string(pkt->hdr.cmd),
  895. pkt->hdr.cmd);
  896. }
  897. /*
  898. * XXX: After here, we should always check rxb->page
  899. * against NULL before touching it or its virtual
  900. * memory (pkt). Because some rx_handler might have
  901. * already taken or freed the pages.
  902. */
  903. if (reclaim) {
  904. /* Invoke any callbacks, transfer the buffer to caller,
  905. * and fire off the (possibly) blocking iwl_send_cmd()
  906. * as we reclaim the driver command queue */
  907. if (rxb->page)
  908. iwl_tx_cmd_complete(priv, rxb);
  909. else
  910. IWL_WARN(priv, "Claim null rxb?\n");
  911. }
  912. /* Reuse the page if possible. For notification packets and
  913. * SKBs that fail to Rx correctly, add them back into the
  914. * rx_free list for reuse later. */
  915. spin_lock_irqsave(&rxq->lock, flags);
  916. if (rxb->page != NULL) {
  917. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  918. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  919. PCI_DMA_FROMDEVICE);
  920. list_add_tail(&rxb->list, &rxq->rx_free);
  921. rxq->free_count++;
  922. } else
  923. list_add_tail(&rxb->list, &rxq->rx_used);
  924. spin_unlock_irqrestore(&rxq->lock, flags);
  925. i = (i + 1) & RX_QUEUE_MASK;
  926. /* If there are a lot of unused frames,
  927. * restock the Rx queue so ucode wont assert. */
  928. if (fill_rx) {
  929. count++;
  930. if (count >= 8) {
  931. rxq->read = i;
  932. iwlagn_rx_replenish_now(priv);
  933. count = 0;
  934. }
  935. }
  936. }
  937. /* Backtrack one entry */
  938. rxq->read = i;
  939. if (fill_rx)
  940. iwlagn_rx_replenish_now(priv);
  941. else
  942. iwlagn_rx_queue_restock(priv);
  943. }
  944. /* call this function to flush any scheduled tasklet */
  945. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  946. {
  947. /* wait to make sure we flush pending tasklet*/
  948. synchronize_irq(priv->pci_dev->irq);
  949. tasklet_kill(&priv->irq_tasklet);
  950. }
  951. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  952. {
  953. u32 inta, handled = 0;
  954. u32 inta_fh;
  955. unsigned long flags;
  956. u32 i;
  957. #ifdef CONFIG_IWLWIFI_DEBUG
  958. u32 inta_mask;
  959. #endif
  960. spin_lock_irqsave(&priv->lock, flags);
  961. /* Ack/clear/reset pending uCode interrupts.
  962. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  963. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  964. inta = iwl_read32(priv, CSR_INT);
  965. iwl_write32(priv, CSR_INT, inta);
  966. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  967. * Any new interrupts that happen after this, either while we're
  968. * in this tasklet, or later, will show up in next ISR/tasklet. */
  969. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  970. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  971. #ifdef CONFIG_IWLWIFI_DEBUG
  972. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  973. /* just for debug */
  974. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  975. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  976. inta, inta_mask, inta_fh);
  977. }
  978. #endif
  979. spin_unlock_irqrestore(&priv->lock, flags);
  980. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  981. * atomic, make sure that inta covers all the interrupts that
  982. * we've discovered, even if FH interrupt came in just after
  983. * reading CSR_INT. */
  984. if (inta_fh & CSR49_FH_INT_RX_MASK)
  985. inta |= CSR_INT_BIT_FH_RX;
  986. if (inta_fh & CSR49_FH_INT_TX_MASK)
  987. inta |= CSR_INT_BIT_FH_TX;
  988. /* Now service all interrupt bits discovered above. */
  989. if (inta & CSR_INT_BIT_HW_ERR) {
  990. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  991. /* Tell the device to stop sending interrupts */
  992. iwl_disable_interrupts(priv);
  993. priv->isr_stats.hw++;
  994. iwl_irq_handle_error(priv);
  995. handled |= CSR_INT_BIT_HW_ERR;
  996. return;
  997. }
  998. #ifdef CONFIG_IWLWIFI_DEBUG
  999. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1000. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1001. if (inta & CSR_INT_BIT_SCD) {
  1002. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1003. "the frame/frames.\n");
  1004. priv->isr_stats.sch++;
  1005. }
  1006. /* Alive notification via Rx interrupt will do the real work */
  1007. if (inta & CSR_INT_BIT_ALIVE) {
  1008. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1009. priv->isr_stats.alive++;
  1010. }
  1011. }
  1012. #endif
  1013. /* Safely ignore these bits for debug checks below */
  1014. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1015. /* HW RF KILL switch toggled */
  1016. if (inta & CSR_INT_BIT_RF_KILL) {
  1017. int hw_rf_kill = 0;
  1018. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1019. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1020. hw_rf_kill = 1;
  1021. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1022. hw_rf_kill ? "disable radio" : "enable radio");
  1023. priv->isr_stats.rfkill++;
  1024. /* driver only loads ucode once setting the interface up.
  1025. * the driver allows loading the ucode even if the radio
  1026. * is killed. Hence update the killswitch state here. The
  1027. * rfkill handler will care about restarting if needed.
  1028. */
  1029. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1030. if (hw_rf_kill)
  1031. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1032. else
  1033. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1034. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1035. }
  1036. handled |= CSR_INT_BIT_RF_KILL;
  1037. }
  1038. /* Chip got too hot and stopped itself */
  1039. if (inta & CSR_INT_BIT_CT_KILL) {
  1040. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1041. priv->isr_stats.ctkill++;
  1042. handled |= CSR_INT_BIT_CT_KILL;
  1043. }
  1044. /* Error detected by uCode */
  1045. if (inta & CSR_INT_BIT_SW_ERR) {
  1046. IWL_ERR(priv, "Microcode SW error detected. "
  1047. " Restarting 0x%X.\n", inta);
  1048. priv->isr_stats.sw++;
  1049. priv->isr_stats.sw_err = inta;
  1050. iwl_irq_handle_error(priv);
  1051. handled |= CSR_INT_BIT_SW_ERR;
  1052. }
  1053. /*
  1054. * uCode wakes up after power-down sleep.
  1055. * Tell device about any new tx or host commands enqueued,
  1056. * and about any Rx buffers made available while asleep.
  1057. */
  1058. if (inta & CSR_INT_BIT_WAKEUP) {
  1059. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1060. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1061. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1062. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1063. priv->isr_stats.wakeup++;
  1064. handled |= CSR_INT_BIT_WAKEUP;
  1065. }
  1066. /* All uCode command responses, including Tx command responses,
  1067. * Rx "responses" (frame-received notification), and other
  1068. * notifications from uCode come through here*/
  1069. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1070. iwl_rx_handle(priv);
  1071. priv->isr_stats.rx++;
  1072. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1073. }
  1074. /* This "Tx" DMA channel is used only for loading uCode */
  1075. if (inta & CSR_INT_BIT_FH_TX) {
  1076. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1077. priv->isr_stats.tx++;
  1078. handled |= CSR_INT_BIT_FH_TX;
  1079. /* Wake up uCode load routine, now that load is complete */
  1080. priv->ucode_write_complete = 1;
  1081. wake_up_interruptible(&priv->wait_command_queue);
  1082. }
  1083. if (inta & ~handled) {
  1084. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1085. priv->isr_stats.unhandled++;
  1086. }
  1087. if (inta & ~(priv->inta_mask)) {
  1088. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1089. inta & ~priv->inta_mask);
  1090. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1091. }
  1092. /* Re-enable all interrupts */
  1093. /* only Re-enable if diabled by irq */
  1094. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1095. iwl_enable_interrupts(priv);
  1096. #ifdef CONFIG_IWLWIFI_DEBUG
  1097. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1098. inta = iwl_read32(priv, CSR_INT);
  1099. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1100. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1101. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1102. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1103. }
  1104. #endif
  1105. }
  1106. /* tasklet for iwlagn interrupt */
  1107. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1108. {
  1109. u32 inta = 0;
  1110. u32 handled = 0;
  1111. unsigned long flags;
  1112. u32 i;
  1113. #ifdef CONFIG_IWLWIFI_DEBUG
  1114. u32 inta_mask;
  1115. #endif
  1116. spin_lock_irqsave(&priv->lock, flags);
  1117. /* Ack/clear/reset pending uCode interrupts.
  1118. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1119. */
  1120. /* There is a hardware bug in the interrupt mask function that some
  1121. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1122. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1123. * ICT interrupt handling mechanism has another bug that might cause
  1124. * these unmasked interrupts fail to be detected. We workaround the
  1125. * hardware bugs here by ACKing all the possible interrupts so that
  1126. * interrupt coalescing can still be achieved.
  1127. */
  1128. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1129. inta = priv->_agn.inta;
  1130. #ifdef CONFIG_IWLWIFI_DEBUG
  1131. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1132. /* just for debug */
  1133. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1134. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1135. inta, inta_mask);
  1136. }
  1137. #endif
  1138. spin_unlock_irqrestore(&priv->lock, flags);
  1139. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1140. priv->_agn.inta = 0;
  1141. /* Now service all interrupt bits discovered above. */
  1142. if (inta & CSR_INT_BIT_HW_ERR) {
  1143. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1144. /* Tell the device to stop sending interrupts */
  1145. iwl_disable_interrupts(priv);
  1146. priv->isr_stats.hw++;
  1147. iwl_irq_handle_error(priv);
  1148. handled |= CSR_INT_BIT_HW_ERR;
  1149. return;
  1150. }
  1151. #ifdef CONFIG_IWLWIFI_DEBUG
  1152. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1153. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1154. if (inta & CSR_INT_BIT_SCD) {
  1155. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1156. "the frame/frames.\n");
  1157. priv->isr_stats.sch++;
  1158. }
  1159. /* Alive notification via Rx interrupt will do the real work */
  1160. if (inta & CSR_INT_BIT_ALIVE) {
  1161. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1162. priv->isr_stats.alive++;
  1163. }
  1164. }
  1165. #endif
  1166. /* Safely ignore these bits for debug checks below */
  1167. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1168. /* HW RF KILL switch toggled */
  1169. if (inta & CSR_INT_BIT_RF_KILL) {
  1170. int hw_rf_kill = 0;
  1171. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1172. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1173. hw_rf_kill = 1;
  1174. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1175. hw_rf_kill ? "disable radio" : "enable radio");
  1176. priv->isr_stats.rfkill++;
  1177. /* driver only loads ucode once setting the interface up.
  1178. * the driver allows loading the ucode even if the radio
  1179. * is killed. Hence update the killswitch state here. The
  1180. * rfkill handler will care about restarting if needed.
  1181. */
  1182. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1183. if (hw_rf_kill)
  1184. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1185. else
  1186. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1187. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1188. }
  1189. handled |= CSR_INT_BIT_RF_KILL;
  1190. }
  1191. /* Chip got too hot and stopped itself */
  1192. if (inta & CSR_INT_BIT_CT_KILL) {
  1193. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1194. priv->isr_stats.ctkill++;
  1195. handled |= CSR_INT_BIT_CT_KILL;
  1196. }
  1197. /* Error detected by uCode */
  1198. if (inta & CSR_INT_BIT_SW_ERR) {
  1199. IWL_ERR(priv, "Microcode SW error detected. "
  1200. " Restarting 0x%X.\n", inta);
  1201. priv->isr_stats.sw++;
  1202. priv->isr_stats.sw_err = inta;
  1203. iwl_irq_handle_error(priv);
  1204. handled |= CSR_INT_BIT_SW_ERR;
  1205. }
  1206. /* uCode wakes up after power-down sleep */
  1207. if (inta & CSR_INT_BIT_WAKEUP) {
  1208. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1209. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1210. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1211. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1212. priv->isr_stats.wakeup++;
  1213. handled |= CSR_INT_BIT_WAKEUP;
  1214. }
  1215. /* All uCode command responses, including Tx command responses,
  1216. * Rx "responses" (frame-received notification), and other
  1217. * notifications from uCode come through here*/
  1218. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1219. CSR_INT_BIT_RX_PERIODIC)) {
  1220. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1221. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1222. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1223. iwl_write32(priv, CSR_FH_INT_STATUS,
  1224. CSR49_FH_INT_RX_MASK);
  1225. }
  1226. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1227. handled |= CSR_INT_BIT_RX_PERIODIC;
  1228. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1229. }
  1230. /* Sending RX interrupt require many steps to be done in the
  1231. * the device:
  1232. * 1- write interrupt to current index in ICT table.
  1233. * 2- dma RX frame.
  1234. * 3- update RX shared data to indicate last write index.
  1235. * 4- send interrupt.
  1236. * This could lead to RX race, driver could receive RX interrupt
  1237. * but the shared data changes does not reflect this;
  1238. * periodic interrupt will detect any dangling Rx activity.
  1239. */
  1240. /* Disable periodic interrupt; we use it as just a one-shot. */
  1241. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1242. CSR_INT_PERIODIC_DIS);
  1243. iwl_rx_handle(priv);
  1244. /*
  1245. * Enable periodic interrupt in 8 msec only if we received
  1246. * real RX interrupt (instead of just periodic int), to catch
  1247. * any dangling Rx interrupt. If it was just the periodic
  1248. * interrupt, there was no dangling Rx activity, and no need
  1249. * to extend the periodic interrupt; one-shot is enough.
  1250. */
  1251. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1252. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1253. CSR_INT_PERIODIC_ENA);
  1254. priv->isr_stats.rx++;
  1255. }
  1256. /* This "Tx" DMA channel is used only for loading uCode */
  1257. if (inta & CSR_INT_BIT_FH_TX) {
  1258. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1259. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1260. priv->isr_stats.tx++;
  1261. handled |= CSR_INT_BIT_FH_TX;
  1262. /* Wake up uCode load routine, now that load is complete */
  1263. priv->ucode_write_complete = 1;
  1264. wake_up_interruptible(&priv->wait_command_queue);
  1265. }
  1266. if (inta & ~handled) {
  1267. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1268. priv->isr_stats.unhandled++;
  1269. }
  1270. if (inta & ~(priv->inta_mask)) {
  1271. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1272. inta & ~priv->inta_mask);
  1273. }
  1274. /* Re-enable all interrupts */
  1275. /* only Re-enable if diabled by irq */
  1276. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1277. iwl_enable_interrupts(priv);
  1278. }
  1279. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1280. #define ACK_CNT_RATIO (50)
  1281. #define BA_TIMEOUT_CNT (5)
  1282. #define BA_TIMEOUT_MAX (16)
  1283. /**
  1284. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1285. *
  1286. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1287. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1288. * operation state.
  1289. */
  1290. bool iwl_good_ack_health(struct iwl_priv *priv,
  1291. struct iwl_rx_packet *pkt)
  1292. {
  1293. bool rc = true;
  1294. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1295. int ba_timeout_delta;
  1296. actual_ack_cnt_delta =
  1297. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1298. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1299. expected_ack_cnt_delta =
  1300. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1301. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1302. ba_timeout_delta =
  1303. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1304. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1305. if ((priv->_agn.agg_tids_count > 0) &&
  1306. (expected_ack_cnt_delta > 0) &&
  1307. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1308. < ACK_CNT_RATIO) &&
  1309. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1310. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1311. " expected_ack_cnt = %d\n",
  1312. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1313. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1314. /*
  1315. * This is ifdef'ed on DEBUGFS because otherwise the
  1316. * statistics aren't available. If DEBUGFS is set but
  1317. * DEBUG is not, these will just compile out.
  1318. */
  1319. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1320. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1321. IWL_DEBUG_RADIO(priv,
  1322. "ack_or_ba_timeout_collision delta = %d\n",
  1323. priv->_agn.delta_statistics.tx.
  1324. ack_or_ba_timeout_collision);
  1325. #endif
  1326. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1327. ba_timeout_delta);
  1328. if (!actual_ack_cnt_delta &&
  1329. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1330. rc = false;
  1331. }
  1332. return rc;
  1333. }
  1334. /*****************************************************************************
  1335. *
  1336. * sysfs attributes
  1337. *
  1338. *****************************************************************************/
  1339. #ifdef CONFIG_IWLWIFI_DEBUG
  1340. /*
  1341. * The following adds a new attribute to the sysfs representation
  1342. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1343. * used for controlling the debug level.
  1344. *
  1345. * See the level definitions in iwl for details.
  1346. *
  1347. * The debug_level being managed using sysfs below is a per device debug
  1348. * level that is used instead of the global debug level if it (the per
  1349. * device debug level) is set.
  1350. */
  1351. static ssize_t show_debug_level(struct device *d,
  1352. struct device_attribute *attr, char *buf)
  1353. {
  1354. struct iwl_priv *priv = dev_get_drvdata(d);
  1355. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1356. }
  1357. static ssize_t store_debug_level(struct device *d,
  1358. struct device_attribute *attr,
  1359. const char *buf, size_t count)
  1360. {
  1361. struct iwl_priv *priv = dev_get_drvdata(d);
  1362. unsigned long val;
  1363. int ret;
  1364. ret = strict_strtoul(buf, 0, &val);
  1365. if (ret)
  1366. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1367. else {
  1368. priv->debug_level = val;
  1369. if (iwl_alloc_traffic_mem(priv))
  1370. IWL_ERR(priv,
  1371. "Not enough memory to generate traffic log\n");
  1372. }
  1373. return strnlen(buf, count);
  1374. }
  1375. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1376. show_debug_level, store_debug_level);
  1377. #endif /* CONFIG_IWLWIFI_DEBUG */
  1378. static ssize_t show_temperature(struct device *d,
  1379. struct device_attribute *attr, char *buf)
  1380. {
  1381. struct iwl_priv *priv = dev_get_drvdata(d);
  1382. if (!iwl_is_alive(priv))
  1383. return -EAGAIN;
  1384. return sprintf(buf, "%d\n", priv->temperature);
  1385. }
  1386. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1387. static ssize_t show_tx_power(struct device *d,
  1388. struct device_attribute *attr, char *buf)
  1389. {
  1390. struct iwl_priv *priv = dev_get_drvdata(d);
  1391. if (!iwl_is_ready_rf(priv))
  1392. return sprintf(buf, "off\n");
  1393. else
  1394. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1395. }
  1396. static ssize_t store_tx_power(struct device *d,
  1397. struct device_attribute *attr,
  1398. const char *buf, size_t count)
  1399. {
  1400. struct iwl_priv *priv = dev_get_drvdata(d);
  1401. unsigned long val;
  1402. int ret;
  1403. ret = strict_strtoul(buf, 10, &val);
  1404. if (ret)
  1405. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1406. else {
  1407. ret = iwl_set_tx_power(priv, val, false);
  1408. if (ret)
  1409. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1410. ret);
  1411. else
  1412. ret = count;
  1413. }
  1414. return ret;
  1415. }
  1416. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1417. static struct attribute *iwl_sysfs_entries[] = {
  1418. &dev_attr_temperature.attr,
  1419. &dev_attr_tx_power.attr,
  1420. #ifdef CONFIG_IWLWIFI_DEBUG
  1421. &dev_attr_debug_level.attr,
  1422. #endif
  1423. NULL
  1424. };
  1425. static struct attribute_group iwl_attribute_group = {
  1426. .name = NULL, /* put in device directory */
  1427. .attrs = iwl_sysfs_entries,
  1428. };
  1429. /******************************************************************************
  1430. *
  1431. * uCode download functions
  1432. *
  1433. ******************************************************************************/
  1434. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1435. {
  1436. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1437. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1438. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1439. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1440. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1441. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1442. }
  1443. static void iwl_nic_start(struct iwl_priv *priv)
  1444. {
  1445. /* Remove all resets to allow NIC to operate */
  1446. iwl_write32(priv, CSR_RESET, 0);
  1447. }
  1448. struct iwlagn_ucode_capabilities {
  1449. u32 max_probe_length;
  1450. u32 standard_phy_calibration_size;
  1451. };
  1452. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1453. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1454. struct iwlagn_ucode_capabilities *capa);
  1455. #define UCODE_EXPERIMENTAL_INDEX 100
  1456. #define UCODE_EXPERIMENTAL_TAG "exp"
  1457. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1458. {
  1459. const char *name_pre = priv->cfg->fw_name_pre;
  1460. char tag[8];
  1461. if (first) {
  1462. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1463. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1464. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1465. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1466. #endif
  1467. priv->fw_index = priv->cfg->ucode_api_max;
  1468. sprintf(tag, "%d", priv->fw_index);
  1469. } else {
  1470. priv->fw_index--;
  1471. sprintf(tag, "%d", priv->fw_index);
  1472. }
  1473. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1474. IWL_ERR(priv, "no suitable firmware found!\n");
  1475. return -ENOENT;
  1476. }
  1477. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1478. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1479. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1480. ? "EXPERIMENTAL " : "",
  1481. priv->firmware_name);
  1482. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1483. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1484. iwl_ucode_callback);
  1485. }
  1486. struct iwlagn_firmware_pieces {
  1487. const void *inst, *data, *init, *init_data, *boot;
  1488. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1489. u32 build;
  1490. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1491. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1492. };
  1493. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1494. const struct firmware *ucode_raw,
  1495. struct iwlagn_firmware_pieces *pieces)
  1496. {
  1497. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1498. u32 api_ver, hdr_size;
  1499. const u8 *src;
  1500. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1501. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1502. switch (api_ver) {
  1503. default:
  1504. /*
  1505. * 4965 doesn't revision the firmware file format
  1506. * along with the API version, it always uses v1
  1507. * file format.
  1508. */
  1509. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1510. CSR_HW_REV_TYPE_4965) {
  1511. hdr_size = 28;
  1512. if (ucode_raw->size < hdr_size) {
  1513. IWL_ERR(priv, "File size too small!\n");
  1514. return -EINVAL;
  1515. }
  1516. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1517. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1518. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1519. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1520. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1521. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1522. src = ucode->u.v2.data;
  1523. break;
  1524. }
  1525. /* fall through for 4965 */
  1526. case 0:
  1527. case 1:
  1528. case 2:
  1529. hdr_size = 24;
  1530. if (ucode_raw->size < hdr_size) {
  1531. IWL_ERR(priv, "File size too small!\n");
  1532. return -EINVAL;
  1533. }
  1534. pieces->build = 0;
  1535. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1536. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1537. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1538. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1539. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1540. src = ucode->u.v1.data;
  1541. break;
  1542. }
  1543. /* Verify size of file vs. image size info in file's header */
  1544. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1545. pieces->data_size + pieces->init_size +
  1546. pieces->init_data_size + pieces->boot_size) {
  1547. IWL_ERR(priv,
  1548. "uCode file size %d does not match expected size\n",
  1549. (int)ucode_raw->size);
  1550. return -EINVAL;
  1551. }
  1552. pieces->inst = src;
  1553. src += pieces->inst_size;
  1554. pieces->data = src;
  1555. src += pieces->data_size;
  1556. pieces->init = src;
  1557. src += pieces->init_size;
  1558. pieces->init_data = src;
  1559. src += pieces->init_data_size;
  1560. pieces->boot = src;
  1561. src += pieces->boot_size;
  1562. return 0;
  1563. }
  1564. static int iwlagn_wanted_ucode_alternative = 1;
  1565. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1566. const struct firmware *ucode_raw,
  1567. struct iwlagn_firmware_pieces *pieces,
  1568. struct iwlagn_ucode_capabilities *capa)
  1569. {
  1570. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1571. struct iwl_ucode_tlv *tlv;
  1572. size_t len = ucode_raw->size;
  1573. const u8 *data;
  1574. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1575. u64 alternatives;
  1576. u32 tlv_len;
  1577. enum iwl_ucode_tlv_type tlv_type;
  1578. const u8 *tlv_data;
  1579. if (len < sizeof(*ucode)) {
  1580. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1581. return -EINVAL;
  1582. }
  1583. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1584. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1585. le32_to_cpu(ucode->magic));
  1586. return -EINVAL;
  1587. }
  1588. /*
  1589. * Check which alternatives are present, and "downgrade"
  1590. * when the chosen alternative is not present, warning
  1591. * the user when that happens. Some files may not have
  1592. * any alternatives, so don't warn in that case.
  1593. */
  1594. alternatives = le64_to_cpu(ucode->alternatives);
  1595. tmp = wanted_alternative;
  1596. if (wanted_alternative > 63)
  1597. wanted_alternative = 63;
  1598. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1599. wanted_alternative--;
  1600. if (wanted_alternative && wanted_alternative != tmp)
  1601. IWL_WARN(priv,
  1602. "uCode alternative %d not available, choosing %d\n",
  1603. tmp, wanted_alternative);
  1604. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1605. pieces->build = le32_to_cpu(ucode->build);
  1606. data = ucode->data;
  1607. len -= sizeof(*ucode);
  1608. while (len >= sizeof(*tlv)) {
  1609. u16 tlv_alt;
  1610. len -= sizeof(*tlv);
  1611. tlv = (void *)data;
  1612. tlv_len = le32_to_cpu(tlv->length);
  1613. tlv_type = le16_to_cpu(tlv->type);
  1614. tlv_alt = le16_to_cpu(tlv->alternative);
  1615. tlv_data = tlv->data;
  1616. if (len < tlv_len) {
  1617. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1618. len, tlv_len);
  1619. return -EINVAL;
  1620. }
  1621. len -= ALIGN(tlv_len, 4);
  1622. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1623. /*
  1624. * Alternative 0 is always valid.
  1625. *
  1626. * Skip alternative TLVs that are not selected.
  1627. */
  1628. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1629. continue;
  1630. switch (tlv_type) {
  1631. case IWL_UCODE_TLV_INST:
  1632. pieces->inst = tlv_data;
  1633. pieces->inst_size = tlv_len;
  1634. break;
  1635. case IWL_UCODE_TLV_DATA:
  1636. pieces->data = tlv_data;
  1637. pieces->data_size = tlv_len;
  1638. break;
  1639. case IWL_UCODE_TLV_INIT:
  1640. pieces->init = tlv_data;
  1641. pieces->init_size = tlv_len;
  1642. break;
  1643. case IWL_UCODE_TLV_INIT_DATA:
  1644. pieces->init_data = tlv_data;
  1645. pieces->init_data_size = tlv_len;
  1646. break;
  1647. case IWL_UCODE_TLV_BOOT:
  1648. pieces->boot = tlv_data;
  1649. pieces->boot_size = tlv_len;
  1650. break;
  1651. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1652. if (tlv_len != sizeof(u32))
  1653. goto invalid_tlv_len;
  1654. capa->max_probe_length =
  1655. le32_to_cpup((__le32 *)tlv_data);
  1656. break;
  1657. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1658. if (tlv_len != sizeof(u32))
  1659. goto invalid_tlv_len;
  1660. pieces->init_evtlog_ptr =
  1661. le32_to_cpup((__le32 *)tlv_data);
  1662. break;
  1663. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1664. if (tlv_len != sizeof(u32))
  1665. goto invalid_tlv_len;
  1666. pieces->init_evtlog_size =
  1667. le32_to_cpup((__le32 *)tlv_data);
  1668. break;
  1669. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1670. if (tlv_len != sizeof(u32))
  1671. goto invalid_tlv_len;
  1672. pieces->init_errlog_ptr =
  1673. le32_to_cpup((__le32 *)tlv_data);
  1674. break;
  1675. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1676. if (tlv_len != sizeof(u32))
  1677. goto invalid_tlv_len;
  1678. pieces->inst_evtlog_ptr =
  1679. le32_to_cpup((__le32 *)tlv_data);
  1680. break;
  1681. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1682. if (tlv_len != sizeof(u32))
  1683. goto invalid_tlv_len;
  1684. pieces->inst_evtlog_size =
  1685. le32_to_cpup((__le32 *)tlv_data);
  1686. break;
  1687. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1688. if (tlv_len != sizeof(u32))
  1689. goto invalid_tlv_len;
  1690. pieces->inst_errlog_ptr =
  1691. le32_to_cpup((__le32 *)tlv_data);
  1692. break;
  1693. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1694. if (tlv_len)
  1695. goto invalid_tlv_len;
  1696. priv->enhance_sensitivity_table = true;
  1697. break;
  1698. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1699. if (tlv_len != sizeof(u32))
  1700. goto invalid_tlv_len;
  1701. capa->standard_phy_calibration_size =
  1702. le32_to_cpup((__le32 *)tlv_data);
  1703. break;
  1704. default:
  1705. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1706. break;
  1707. }
  1708. }
  1709. if (len) {
  1710. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1711. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1712. return -EINVAL;
  1713. }
  1714. return 0;
  1715. invalid_tlv_len:
  1716. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1717. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1718. return -EINVAL;
  1719. }
  1720. /**
  1721. * iwl_ucode_callback - callback when firmware was loaded
  1722. *
  1723. * If loaded successfully, copies the firmware into buffers
  1724. * for the card to fetch (via DMA).
  1725. */
  1726. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1727. {
  1728. struct iwl_priv *priv = context;
  1729. struct iwl_ucode_header *ucode;
  1730. int err;
  1731. struct iwlagn_firmware_pieces pieces;
  1732. const unsigned int api_max = priv->cfg->ucode_api_max;
  1733. const unsigned int api_min = priv->cfg->ucode_api_min;
  1734. u32 api_ver;
  1735. char buildstr[25];
  1736. u32 build;
  1737. struct iwlagn_ucode_capabilities ucode_capa = {
  1738. .max_probe_length = 200,
  1739. .standard_phy_calibration_size =
  1740. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1741. };
  1742. memset(&pieces, 0, sizeof(pieces));
  1743. if (!ucode_raw) {
  1744. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1745. IWL_ERR(priv,
  1746. "request for firmware file '%s' failed.\n",
  1747. priv->firmware_name);
  1748. goto try_again;
  1749. }
  1750. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1751. priv->firmware_name, ucode_raw->size);
  1752. /* Make sure that we got at least the API version number */
  1753. if (ucode_raw->size < 4) {
  1754. IWL_ERR(priv, "File size way too small!\n");
  1755. goto try_again;
  1756. }
  1757. /* Data from ucode file: header followed by uCode images */
  1758. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1759. if (ucode->ver)
  1760. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1761. else
  1762. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1763. &ucode_capa);
  1764. if (err)
  1765. goto try_again;
  1766. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1767. build = pieces.build;
  1768. /*
  1769. * api_ver should match the api version forming part of the
  1770. * firmware filename ... but we don't check for that and only rely
  1771. * on the API version read from firmware header from here on forward
  1772. */
  1773. if (api_ver < api_min || api_ver > api_max) {
  1774. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1775. "Driver supports v%u, firmware is v%u.\n",
  1776. api_max, api_ver);
  1777. goto try_again;
  1778. }
  1779. if (api_ver != api_max)
  1780. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1781. "got v%u. New firmware can be obtained "
  1782. "from http://www.intellinuxwireless.org.\n",
  1783. api_max, api_ver);
  1784. if (build)
  1785. sprintf(buildstr, " build %u%s", build,
  1786. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1787. ? " (EXP)" : "");
  1788. else
  1789. buildstr[0] = '\0';
  1790. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1791. IWL_UCODE_MAJOR(priv->ucode_ver),
  1792. IWL_UCODE_MINOR(priv->ucode_ver),
  1793. IWL_UCODE_API(priv->ucode_ver),
  1794. IWL_UCODE_SERIAL(priv->ucode_ver),
  1795. buildstr);
  1796. snprintf(priv->hw->wiphy->fw_version,
  1797. sizeof(priv->hw->wiphy->fw_version),
  1798. "%u.%u.%u.%u%s",
  1799. IWL_UCODE_MAJOR(priv->ucode_ver),
  1800. IWL_UCODE_MINOR(priv->ucode_ver),
  1801. IWL_UCODE_API(priv->ucode_ver),
  1802. IWL_UCODE_SERIAL(priv->ucode_ver),
  1803. buildstr);
  1804. /*
  1805. * For any of the failures below (before allocating pci memory)
  1806. * we will try to load a version with a smaller API -- maybe the
  1807. * user just got a corrupted version of the latest API.
  1808. */
  1809. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1810. priv->ucode_ver);
  1811. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1812. pieces.inst_size);
  1813. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1814. pieces.data_size);
  1815. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1816. pieces.init_size);
  1817. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1818. pieces.init_data_size);
  1819. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1820. pieces.boot_size);
  1821. /* Verify that uCode images will fit in card's SRAM */
  1822. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1823. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1824. pieces.inst_size);
  1825. goto try_again;
  1826. }
  1827. if (pieces.data_size > priv->hw_params.max_data_size) {
  1828. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1829. pieces.data_size);
  1830. goto try_again;
  1831. }
  1832. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1833. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1834. pieces.init_size);
  1835. goto try_again;
  1836. }
  1837. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1838. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1839. pieces.init_data_size);
  1840. goto try_again;
  1841. }
  1842. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1843. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1844. pieces.boot_size);
  1845. goto try_again;
  1846. }
  1847. /* Allocate ucode buffers for card's bus-master loading ... */
  1848. /* Runtime instructions and 2 copies of data:
  1849. * 1) unmodified from disk
  1850. * 2) backup cache for save/restore during power-downs */
  1851. priv->ucode_code.len = pieces.inst_size;
  1852. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1853. priv->ucode_data.len = pieces.data_size;
  1854. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1855. priv->ucode_data_backup.len = pieces.data_size;
  1856. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1857. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1858. !priv->ucode_data_backup.v_addr)
  1859. goto err_pci_alloc;
  1860. /* Initialization instructions and data */
  1861. if (pieces.init_size && pieces.init_data_size) {
  1862. priv->ucode_init.len = pieces.init_size;
  1863. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1864. priv->ucode_init_data.len = pieces.init_data_size;
  1865. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1866. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1867. goto err_pci_alloc;
  1868. }
  1869. /* Bootstrap (instructions only, no data) */
  1870. if (pieces.boot_size) {
  1871. priv->ucode_boot.len = pieces.boot_size;
  1872. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1873. if (!priv->ucode_boot.v_addr)
  1874. goto err_pci_alloc;
  1875. }
  1876. /* Now that we can no longer fail, copy information */
  1877. /*
  1878. * The (size - 16) / 12 formula is based on the information recorded
  1879. * for each event, which is of mode 1 (including timestamp) for all
  1880. * new microcodes that include this information.
  1881. */
  1882. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1883. if (pieces.init_evtlog_size)
  1884. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1885. else
  1886. priv->_agn.init_evtlog_size = priv->cfg->max_event_log_size;
  1887. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1888. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1889. if (pieces.inst_evtlog_size)
  1890. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1891. else
  1892. priv->_agn.inst_evtlog_size = priv->cfg->max_event_log_size;
  1893. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1894. if (priv->valid_contexts == BIT(IWL_RXON_CTX_BSS))
  1895. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1896. else
  1897. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1898. /* Copy images into buffers for card's bus-master reads ... */
  1899. /* Runtime instructions (first block of data in file) */
  1900. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1901. pieces.inst_size);
  1902. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1903. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1904. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1905. /*
  1906. * Runtime data
  1907. * NOTE: Copy into backup buffer will be done in iwl_up()
  1908. */
  1909. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1910. pieces.data_size);
  1911. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1912. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1913. /* Initialization instructions */
  1914. if (pieces.init_size) {
  1915. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1916. pieces.init_size);
  1917. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1918. }
  1919. /* Initialization data */
  1920. if (pieces.init_data_size) {
  1921. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1922. pieces.init_data_size);
  1923. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1924. pieces.init_data_size);
  1925. }
  1926. /* Bootstrap instructions */
  1927. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1928. pieces.boot_size);
  1929. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1930. /*
  1931. * figure out the offset of chain noise reset and gain commands
  1932. * base on the size of standard phy calibration commands table size
  1933. */
  1934. if (ucode_capa.standard_phy_calibration_size >
  1935. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1936. ucode_capa.standard_phy_calibration_size =
  1937. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1938. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1939. ucode_capa.standard_phy_calibration_size;
  1940. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1941. ucode_capa.standard_phy_calibration_size + 1;
  1942. /**************************************************
  1943. * This is still part of probe() in a sense...
  1944. *
  1945. * 9. Setup and register with mac80211 and debugfs
  1946. **************************************************/
  1947. err = iwl_mac_setup_register(priv, &ucode_capa);
  1948. if (err)
  1949. goto out_unbind;
  1950. err = iwl_dbgfs_register(priv, DRV_NAME);
  1951. if (err)
  1952. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1953. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1954. &iwl_attribute_group);
  1955. if (err) {
  1956. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1957. goto out_unbind;
  1958. }
  1959. /* We have our copies now, allow OS release its copies */
  1960. release_firmware(ucode_raw);
  1961. complete(&priv->_agn.firmware_loading_complete);
  1962. return;
  1963. try_again:
  1964. /* try next, if any */
  1965. if (iwl_request_firmware(priv, false))
  1966. goto out_unbind;
  1967. release_firmware(ucode_raw);
  1968. return;
  1969. err_pci_alloc:
  1970. IWL_ERR(priv, "failed to allocate pci memory\n");
  1971. iwl_dealloc_ucode_pci(priv);
  1972. out_unbind:
  1973. complete(&priv->_agn.firmware_loading_complete);
  1974. device_release_driver(&priv->pci_dev->dev);
  1975. release_firmware(ucode_raw);
  1976. }
  1977. static const char *desc_lookup_text[] = {
  1978. "OK",
  1979. "FAIL",
  1980. "BAD_PARAM",
  1981. "BAD_CHECKSUM",
  1982. "NMI_INTERRUPT_WDG",
  1983. "SYSASSERT",
  1984. "FATAL_ERROR",
  1985. "BAD_COMMAND",
  1986. "HW_ERROR_TUNE_LOCK",
  1987. "HW_ERROR_TEMPERATURE",
  1988. "ILLEGAL_CHAN_FREQ",
  1989. "VCC_NOT_STABLE",
  1990. "FH_ERROR",
  1991. "NMI_INTERRUPT_HOST",
  1992. "NMI_INTERRUPT_ACTION_PT",
  1993. "NMI_INTERRUPT_UNKNOWN",
  1994. "UCODE_VERSION_MISMATCH",
  1995. "HW_ERROR_ABS_LOCK",
  1996. "HW_ERROR_CAL_LOCK_FAIL",
  1997. "NMI_INTERRUPT_INST_ACTION_PT",
  1998. "NMI_INTERRUPT_DATA_ACTION_PT",
  1999. "NMI_TRM_HW_ER",
  2000. "NMI_INTERRUPT_TRM",
  2001. "NMI_INTERRUPT_BREAK_POINT"
  2002. "DEBUG_0",
  2003. "DEBUG_1",
  2004. "DEBUG_2",
  2005. "DEBUG_3",
  2006. };
  2007. static struct { char *name; u8 num; } advanced_lookup[] = {
  2008. { "NMI_INTERRUPT_WDG", 0x34 },
  2009. { "SYSASSERT", 0x35 },
  2010. { "UCODE_VERSION_MISMATCH", 0x37 },
  2011. { "BAD_COMMAND", 0x38 },
  2012. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  2013. { "FATAL_ERROR", 0x3D },
  2014. { "NMI_TRM_HW_ERR", 0x46 },
  2015. { "NMI_INTERRUPT_TRM", 0x4C },
  2016. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  2017. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  2018. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  2019. { "NMI_INTERRUPT_HOST", 0x66 },
  2020. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  2021. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  2022. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  2023. { "ADVANCED_SYSASSERT", 0 },
  2024. };
  2025. static const char *desc_lookup(u32 num)
  2026. {
  2027. int i;
  2028. int max = ARRAY_SIZE(desc_lookup_text);
  2029. if (num < max)
  2030. return desc_lookup_text[num];
  2031. max = ARRAY_SIZE(advanced_lookup) - 1;
  2032. for (i = 0; i < max; i++) {
  2033. if (advanced_lookup[i].num == num)
  2034. break;;
  2035. }
  2036. return advanced_lookup[i].name;
  2037. }
  2038. #define ERROR_START_OFFSET (1 * sizeof(u32))
  2039. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  2040. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  2041. {
  2042. u32 data2, line;
  2043. u32 desc, time, count, base, data1;
  2044. u32 blink1, blink2, ilink1, ilink2;
  2045. u32 pc, hcmd;
  2046. if (priv->ucode_type == UCODE_INIT) {
  2047. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  2048. if (!base)
  2049. base = priv->_agn.init_errlog_ptr;
  2050. } else {
  2051. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  2052. if (!base)
  2053. base = priv->_agn.inst_errlog_ptr;
  2054. }
  2055. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2056. IWL_ERR(priv,
  2057. "Not valid error log pointer 0x%08X for %s uCode\n",
  2058. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2059. return;
  2060. }
  2061. count = iwl_read_targ_mem(priv, base);
  2062. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  2063. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  2064. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  2065. priv->status, count);
  2066. }
  2067. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  2068. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  2069. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  2070. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  2071. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  2072. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  2073. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  2074. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  2075. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  2076. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  2077. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  2078. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  2079. blink1, blink2, ilink1, ilink2);
  2080. IWL_ERR(priv, "Desc Time "
  2081. "data1 data2 line\n");
  2082. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  2083. desc_lookup(desc), desc, time, data1, data2, line);
  2084. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  2085. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  2086. pc, blink1, blink2, ilink1, ilink2, hcmd);
  2087. }
  2088. #define EVENT_START_OFFSET (4 * sizeof(u32))
  2089. /**
  2090. * iwl_print_event_log - Dump error event log to syslog
  2091. *
  2092. */
  2093. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2094. u32 num_events, u32 mode,
  2095. int pos, char **buf, size_t bufsz)
  2096. {
  2097. u32 i;
  2098. u32 base; /* SRAM byte address of event log header */
  2099. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2100. u32 ptr; /* SRAM byte address of log data */
  2101. u32 ev, time, data; /* event log data */
  2102. unsigned long reg_flags;
  2103. if (num_events == 0)
  2104. return pos;
  2105. if (priv->ucode_type == UCODE_INIT) {
  2106. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2107. if (!base)
  2108. base = priv->_agn.init_evtlog_ptr;
  2109. } else {
  2110. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2111. if (!base)
  2112. base = priv->_agn.inst_evtlog_ptr;
  2113. }
  2114. if (mode == 0)
  2115. event_size = 2 * sizeof(u32);
  2116. else
  2117. event_size = 3 * sizeof(u32);
  2118. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2119. /* Make sure device is powered up for SRAM reads */
  2120. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2121. iwl_grab_nic_access(priv);
  2122. /* Set starting address; reads will auto-increment */
  2123. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2124. rmb();
  2125. /* "time" is actually "data" for mode 0 (no timestamp).
  2126. * place event id # at far right for easier visual parsing. */
  2127. for (i = 0; i < num_events; i++) {
  2128. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2129. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2130. if (mode == 0) {
  2131. /* data, ev */
  2132. if (bufsz) {
  2133. pos += scnprintf(*buf + pos, bufsz - pos,
  2134. "EVT_LOG:0x%08x:%04u\n",
  2135. time, ev);
  2136. } else {
  2137. trace_iwlwifi_dev_ucode_event(priv, 0,
  2138. time, ev);
  2139. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2140. time, ev);
  2141. }
  2142. } else {
  2143. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2144. if (bufsz) {
  2145. pos += scnprintf(*buf + pos, bufsz - pos,
  2146. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2147. time, data, ev);
  2148. } else {
  2149. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2150. time, data, ev);
  2151. trace_iwlwifi_dev_ucode_event(priv, time,
  2152. data, ev);
  2153. }
  2154. }
  2155. }
  2156. /* Allow device to power down */
  2157. iwl_release_nic_access(priv);
  2158. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2159. return pos;
  2160. }
  2161. /**
  2162. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2163. */
  2164. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2165. u32 num_wraps, u32 next_entry,
  2166. u32 size, u32 mode,
  2167. int pos, char **buf, size_t bufsz)
  2168. {
  2169. /*
  2170. * display the newest DEFAULT_LOG_ENTRIES entries
  2171. * i.e the entries just before the next ont that uCode would fill.
  2172. */
  2173. if (num_wraps) {
  2174. if (next_entry < size) {
  2175. pos = iwl_print_event_log(priv,
  2176. capacity - (size - next_entry),
  2177. size - next_entry, mode,
  2178. pos, buf, bufsz);
  2179. pos = iwl_print_event_log(priv, 0,
  2180. next_entry, mode,
  2181. pos, buf, bufsz);
  2182. } else
  2183. pos = iwl_print_event_log(priv, next_entry - size,
  2184. size, mode, pos, buf, bufsz);
  2185. } else {
  2186. if (next_entry < size) {
  2187. pos = iwl_print_event_log(priv, 0, next_entry,
  2188. mode, pos, buf, bufsz);
  2189. } else {
  2190. pos = iwl_print_event_log(priv, next_entry - size,
  2191. size, mode, pos, buf, bufsz);
  2192. }
  2193. }
  2194. return pos;
  2195. }
  2196. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2197. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2198. char **buf, bool display)
  2199. {
  2200. u32 base; /* SRAM byte address of event log header */
  2201. u32 capacity; /* event log capacity in # entries */
  2202. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2203. u32 num_wraps; /* # times uCode wrapped to top of log */
  2204. u32 next_entry; /* index of next entry to be written by uCode */
  2205. u32 size; /* # entries that we'll print */
  2206. u32 logsize;
  2207. int pos = 0;
  2208. size_t bufsz = 0;
  2209. if (priv->ucode_type == UCODE_INIT) {
  2210. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2211. logsize = priv->_agn.init_evtlog_size;
  2212. if (!base)
  2213. base = priv->_agn.init_evtlog_ptr;
  2214. } else {
  2215. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2216. logsize = priv->_agn.inst_evtlog_size;
  2217. if (!base)
  2218. base = priv->_agn.inst_evtlog_ptr;
  2219. }
  2220. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2221. IWL_ERR(priv,
  2222. "Invalid event log pointer 0x%08X for %s uCode\n",
  2223. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2224. return -EINVAL;
  2225. }
  2226. /* event log header */
  2227. capacity = iwl_read_targ_mem(priv, base);
  2228. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2229. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2230. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2231. if (capacity > logsize) {
  2232. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2233. capacity, logsize);
  2234. capacity = logsize;
  2235. }
  2236. if (next_entry > logsize) {
  2237. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2238. next_entry, logsize);
  2239. next_entry = logsize;
  2240. }
  2241. size = num_wraps ? capacity : next_entry;
  2242. /* bail out if nothing in log */
  2243. if (size == 0) {
  2244. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2245. return pos;
  2246. }
  2247. /* enable/disable bt channel announcement */
  2248. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  2249. #ifdef CONFIG_IWLWIFI_DEBUG
  2250. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2251. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2252. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2253. #else
  2254. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2255. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2256. #endif
  2257. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2258. size);
  2259. #ifdef CONFIG_IWLWIFI_DEBUG
  2260. if (display) {
  2261. if (full_log)
  2262. bufsz = capacity * 48;
  2263. else
  2264. bufsz = size * 48;
  2265. *buf = kmalloc(bufsz, GFP_KERNEL);
  2266. if (!*buf)
  2267. return -ENOMEM;
  2268. }
  2269. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2270. /*
  2271. * if uCode has wrapped back to top of log,
  2272. * start at the oldest entry,
  2273. * i.e the next one that uCode would fill.
  2274. */
  2275. if (num_wraps)
  2276. pos = iwl_print_event_log(priv, next_entry,
  2277. capacity - next_entry, mode,
  2278. pos, buf, bufsz);
  2279. /* (then/else) start at top of log */
  2280. pos = iwl_print_event_log(priv, 0,
  2281. next_entry, mode, pos, buf, bufsz);
  2282. } else
  2283. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2284. next_entry, size, mode,
  2285. pos, buf, bufsz);
  2286. #else
  2287. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2288. next_entry, size, mode,
  2289. pos, buf, bufsz);
  2290. #endif
  2291. return pos;
  2292. }
  2293. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  2294. {
  2295. struct iwl_ct_kill_config cmd;
  2296. struct iwl_ct_kill_throttling_config adv_cmd;
  2297. unsigned long flags;
  2298. int ret = 0;
  2299. spin_lock_irqsave(&priv->lock, flags);
  2300. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2301. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  2302. spin_unlock_irqrestore(&priv->lock, flags);
  2303. priv->thermal_throttle.ct_kill_toggle = false;
  2304. if (priv->cfg->support_ct_kill_exit) {
  2305. adv_cmd.critical_temperature_enter =
  2306. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2307. adv_cmd.critical_temperature_exit =
  2308. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  2309. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2310. sizeof(adv_cmd), &adv_cmd);
  2311. if (ret)
  2312. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2313. else
  2314. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2315. "succeeded, "
  2316. "critical temperature enter is %d,"
  2317. "exit is %d\n",
  2318. priv->hw_params.ct_kill_threshold,
  2319. priv->hw_params.ct_kill_exit_threshold);
  2320. } else {
  2321. cmd.critical_temperature_R =
  2322. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2323. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2324. sizeof(cmd), &cmd);
  2325. if (ret)
  2326. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2327. else
  2328. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2329. "succeeded, "
  2330. "critical temperature is %d\n",
  2331. priv->hw_params.ct_kill_threshold);
  2332. }
  2333. }
  2334. /**
  2335. * iwl_alive_start - called after REPLY_ALIVE notification received
  2336. * from protocol/runtime uCode (initialization uCode's
  2337. * Alive gets handled by iwl_init_alive_start()).
  2338. */
  2339. static void iwl_alive_start(struct iwl_priv *priv)
  2340. {
  2341. int ret = 0;
  2342. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2343. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2344. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2345. /* We had an error bringing up the hardware, so take it
  2346. * all the way back down so we can try again */
  2347. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2348. goto restart;
  2349. }
  2350. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2351. * This is a paranoid check, because we would not have gotten the
  2352. * "runtime" alive if code weren't properly loaded. */
  2353. if (iwl_verify_ucode(priv)) {
  2354. /* Runtime instruction load was bad;
  2355. * take it all the way back down so we can try again */
  2356. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2357. goto restart;
  2358. }
  2359. ret = priv->cfg->ops->lib->alive_notify(priv);
  2360. if (ret) {
  2361. IWL_WARN(priv,
  2362. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2363. goto restart;
  2364. }
  2365. /* After the ALIVE response, we can send host commands to the uCode */
  2366. set_bit(STATUS_ALIVE, &priv->status);
  2367. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2368. /* Enable timer to monitor the driver queues */
  2369. mod_timer(&priv->monitor_recover,
  2370. jiffies +
  2371. msecs_to_jiffies(priv->cfg->monitor_recover_period));
  2372. }
  2373. if (iwl_is_rfkill(priv))
  2374. return;
  2375. ieee80211_wake_queues(priv->hw);
  2376. priv->active_rate = IWL_RATES_MASK;
  2377. /* Configure Tx antenna selection based on H/W config */
  2378. if (priv->cfg->ops->hcmd->set_tx_ant)
  2379. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2380. if (iwl_is_associated_ctx(ctx)) {
  2381. struct iwl_rxon_cmd *active_rxon =
  2382. (struct iwl_rxon_cmd *)&ctx->active;
  2383. /* apply any changes in staging */
  2384. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2385. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2386. } else {
  2387. /* Initialize our rx_config data */
  2388. iwl_connection_init_rx_config(priv, NULL);
  2389. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2390. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2391. }
  2392. if (!priv->cfg->advanced_bt_coexist) {
  2393. /* Configure Bluetooth device coexistence support */
  2394. priv->cfg->ops->hcmd->send_bt_config(priv);
  2395. }
  2396. iwl_reset_run_time_calib(priv);
  2397. /* Configure the adapter for unassociated operation */
  2398. iwlcore_commit_rxon(priv, ctx);
  2399. /* At this point, the NIC is initialized and operational */
  2400. iwl_rf_kill_ct_config(priv);
  2401. iwl_leds_init(priv);
  2402. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2403. set_bit(STATUS_READY, &priv->status);
  2404. wake_up_interruptible(&priv->wait_command_queue);
  2405. iwl_power_update_mode(priv, true);
  2406. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2407. return;
  2408. restart:
  2409. queue_work(priv->workqueue, &priv->restart);
  2410. }
  2411. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2412. static void __iwl_down(struct iwl_priv *priv)
  2413. {
  2414. unsigned long flags;
  2415. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2416. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2417. if (!exit_pending)
  2418. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2419. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2420. * to prevent rearm timer */
  2421. if (priv->cfg->ops->lib->recover_from_tx_stall)
  2422. del_timer_sync(&priv->monitor_recover);
  2423. iwl_clear_ucode_stations(priv, NULL);
  2424. iwl_dealloc_bcast_stations(priv);
  2425. iwl_clear_driver_stations(priv);
  2426. /* reset BT coex data */
  2427. priv->bt_status = 0;
  2428. priv->bt_traffic_load = priv->cfg->bt_init_traffic_load;
  2429. priv->bt_sco_active = false;
  2430. priv->bt_full_concurrent = false;
  2431. priv->bt_ci_compliance = 0;
  2432. /* Unblock any waiting calls */
  2433. wake_up_interruptible_all(&priv->wait_command_queue);
  2434. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2435. * exiting the module */
  2436. if (!exit_pending)
  2437. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2438. /* stop and reset the on-board processor */
  2439. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2440. /* tell the device to stop sending interrupts */
  2441. spin_lock_irqsave(&priv->lock, flags);
  2442. iwl_disable_interrupts(priv);
  2443. spin_unlock_irqrestore(&priv->lock, flags);
  2444. iwl_synchronize_irq(priv);
  2445. if (priv->mac80211_registered)
  2446. ieee80211_stop_queues(priv->hw);
  2447. /* If we have not previously called iwl_init() then
  2448. * clear all bits but the RF Kill bit and return */
  2449. if (!iwl_is_init(priv)) {
  2450. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2451. STATUS_RF_KILL_HW |
  2452. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2453. STATUS_GEO_CONFIGURED |
  2454. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2455. STATUS_EXIT_PENDING;
  2456. goto exit;
  2457. }
  2458. /* ...otherwise clear out all the status bits but the RF Kill
  2459. * bit and continue taking the NIC down. */
  2460. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2461. STATUS_RF_KILL_HW |
  2462. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2463. STATUS_GEO_CONFIGURED |
  2464. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2465. STATUS_FW_ERROR |
  2466. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2467. STATUS_EXIT_PENDING;
  2468. /* device going down, Stop using ICT table */
  2469. iwl_disable_ict(priv);
  2470. iwlagn_txq_ctx_stop(priv);
  2471. iwlagn_rxq_stop(priv);
  2472. /* Power-down device's busmaster DMA clocks */
  2473. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2474. udelay(5);
  2475. /* Make sure (redundant) we've released our request to stay awake */
  2476. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2477. /* Stop the device, and put it in low power state */
  2478. priv->cfg->ops->lib->apm_ops.stop(priv);
  2479. exit:
  2480. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2481. if (priv->ibss_beacon)
  2482. dev_kfree_skb(priv->ibss_beacon);
  2483. priv->ibss_beacon = NULL;
  2484. /* clear out any free frames */
  2485. iwl_clear_free_frames(priv);
  2486. }
  2487. static void iwl_down(struct iwl_priv *priv)
  2488. {
  2489. mutex_lock(&priv->mutex);
  2490. __iwl_down(priv);
  2491. mutex_unlock(&priv->mutex);
  2492. iwl_cancel_deferred_work(priv);
  2493. }
  2494. #define HW_READY_TIMEOUT (50)
  2495. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2496. {
  2497. int ret = 0;
  2498. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2499. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2500. /* See if we got it */
  2501. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2502. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2503. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2504. HW_READY_TIMEOUT);
  2505. if (ret != -ETIMEDOUT)
  2506. priv->hw_ready = true;
  2507. else
  2508. priv->hw_ready = false;
  2509. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2510. (priv->hw_ready == 1) ? "ready" : "not ready");
  2511. return ret;
  2512. }
  2513. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2514. {
  2515. int ret = 0;
  2516. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2517. ret = iwl_set_hw_ready(priv);
  2518. if (priv->hw_ready)
  2519. return ret;
  2520. /* If HW is not ready, prepare the conditions to check again */
  2521. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2522. CSR_HW_IF_CONFIG_REG_PREPARE);
  2523. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2524. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2525. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2526. /* HW should be ready by now, check again. */
  2527. if (ret != -ETIMEDOUT)
  2528. iwl_set_hw_ready(priv);
  2529. return ret;
  2530. }
  2531. #define MAX_HW_RESTARTS 5
  2532. static int __iwl_up(struct iwl_priv *priv)
  2533. {
  2534. struct iwl_rxon_context *ctx;
  2535. int i;
  2536. int ret;
  2537. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2538. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2539. return -EIO;
  2540. }
  2541. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2542. IWL_ERR(priv, "ucode not available for device bringup\n");
  2543. return -EIO;
  2544. }
  2545. for_each_context(priv, ctx) {
  2546. ret = iwl_alloc_bcast_station(priv, ctx, true);
  2547. if (ret) {
  2548. iwl_dealloc_bcast_stations(priv);
  2549. return ret;
  2550. }
  2551. }
  2552. iwl_prepare_card_hw(priv);
  2553. if (!priv->hw_ready) {
  2554. IWL_WARN(priv, "Exit HW not ready\n");
  2555. return -EIO;
  2556. }
  2557. /* If platform's RF_KILL switch is NOT set to KILL */
  2558. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2559. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2560. else
  2561. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2562. if (iwl_is_rfkill(priv)) {
  2563. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2564. iwl_enable_interrupts(priv);
  2565. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2566. return 0;
  2567. }
  2568. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2569. /* must be initialised before iwl_hw_nic_init */
  2570. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  2571. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  2572. else
  2573. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  2574. ret = iwlagn_hw_nic_init(priv);
  2575. if (ret) {
  2576. IWL_ERR(priv, "Unable to init nic\n");
  2577. return ret;
  2578. }
  2579. /* make sure rfkill handshake bits are cleared */
  2580. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2581. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2582. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2583. /* clear (again), then enable host interrupts */
  2584. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2585. iwl_enable_interrupts(priv);
  2586. /* really make sure rfkill handshake bits are cleared */
  2587. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2588. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2589. /* Copy original ucode data image from disk into backup cache.
  2590. * This will be used to initialize the on-board processor's
  2591. * data SRAM for a clean start when the runtime program first loads. */
  2592. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2593. priv->ucode_data.len);
  2594. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2595. /* load bootstrap state machine,
  2596. * load bootstrap program into processor's memory,
  2597. * prepare to load the "initialize" uCode */
  2598. ret = priv->cfg->ops->lib->load_ucode(priv);
  2599. if (ret) {
  2600. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2601. ret);
  2602. continue;
  2603. }
  2604. /* start card; "initialize" will load runtime ucode */
  2605. iwl_nic_start(priv);
  2606. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2607. return 0;
  2608. }
  2609. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2610. __iwl_down(priv);
  2611. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2612. /* tried to restart and config the device for as long as our
  2613. * patience could withstand */
  2614. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2615. return -EIO;
  2616. }
  2617. /*****************************************************************************
  2618. *
  2619. * Workqueue callbacks
  2620. *
  2621. *****************************************************************************/
  2622. static void iwl_bg_init_alive_start(struct work_struct *data)
  2623. {
  2624. struct iwl_priv *priv =
  2625. container_of(data, struct iwl_priv, init_alive_start.work);
  2626. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2627. return;
  2628. mutex_lock(&priv->mutex);
  2629. priv->cfg->ops->lib->init_alive_start(priv);
  2630. mutex_unlock(&priv->mutex);
  2631. }
  2632. static void iwl_bg_alive_start(struct work_struct *data)
  2633. {
  2634. struct iwl_priv *priv =
  2635. container_of(data, struct iwl_priv, alive_start.work);
  2636. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2637. return;
  2638. /* enable dram interrupt */
  2639. iwl_reset_ict(priv);
  2640. mutex_lock(&priv->mutex);
  2641. iwl_alive_start(priv);
  2642. mutex_unlock(&priv->mutex);
  2643. }
  2644. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2645. {
  2646. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2647. run_time_calib_work);
  2648. mutex_lock(&priv->mutex);
  2649. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2650. test_bit(STATUS_SCANNING, &priv->status)) {
  2651. mutex_unlock(&priv->mutex);
  2652. return;
  2653. }
  2654. if (priv->start_calib) {
  2655. if (priv->cfg->bt_statistics) {
  2656. iwl_chain_noise_calibration(priv,
  2657. (void *)&priv->_agn.statistics_bt);
  2658. iwl_sensitivity_calibration(priv,
  2659. (void *)&priv->_agn.statistics_bt);
  2660. } else {
  2661. iwl_chain_noise_calibration(priv,
  2662. (void *)&priv->_agn.statistics);
  2663. iwl_sensitivity_calibration(priv,
  2664. (void *)&priv->_agn.statistics);
  2665. }
  2666. }
  2667. mutex_unlock(&priv->mutex);
  2668. }
  2669. static void iwl_bg_restart(struct work_struct *data)
  2670. {
  2671. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2672. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2673. return;
  2674. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2675. struct iwl_rxon_context *ctx;
  2676. bool bt_sco, bt_full_concurrent;
  2677. u8 bt_ci_compliance;
  2678. u8 bt_load;
  2679. u8 bt_status;
  2680. mutex_lock(&priv->mutex);
  2681. for_each_context(priv, ctx)
  2682. ctx->vif = NULL;
  2683. priv->is_open = 0;
  2684. /*
  2685. * __iwl_down() will clear the BT status variables,
  2686. * which is correct, but when we restart we really
  2687. * want to keep them so restore them afterwards.
  2688. *
  2689. * The restart process will later pick them up and
  2690. * re-configure the hw when we reconfigure the BT
  2691. * command.
  2692. */
  2693. bt_sco = priv->bt_sco_active;
  2694. bt_full_concurrent = priv->bt_full_concurrent;
  2695. bt_ci_compliance = priv->bt_ci_compliance;
  2696. bt_load = priv->bt_traffic_load;
  2697. bt_status = priv->bt_status;
  2698. __iwl_down(priv);
  2699. priv->bt_sco_active = bt_sco;
  2700. priv->bt_full_concurrent = bt_full_concurrent;
  2701. priv->bt_ci_compliance = bt_ci_compliance;
  2702. priv->bt_traffic_load = bt_load;
  2703. priv->bt_status = bt_status;
  2704. mutex_unlock(&priv->mutex);
  2705. iwl_cancel_deferred_work(priv);
  2706. ieee80211_restart_hw(priv->hw);
  2707. } else {
  2708. iwl_down(priv);
  2709. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2710. return;
  2711. mutex_lock(&priv->mutex);
  2712. __iwl_up(priv);
  2713. mutex_unlock(&priv->mutex);
  2714. }
  2715. }
  2716. static void iwl_bg_rx_replenish(struct work_struct *data)
  2717. {
  2718. struct iwl_priv *priv =
  2719. container_of(data, struct iwl_priv, rx_replenish);
  2720. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2721. return;
  2722. mutex_lock(&priv->mutex);
  2723. iwlagn_rx_replenish(priv);
  2724. mutex_unlock(&priv->mutex);
  2725. }
  2726. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  2727. void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2728. {
  2729. struct iwl_rxon_context *ctx;
  2730. struct ieee80211_conf *conf = NULL;
  2731. int ret = 0;
  2732. if (!vif || !priv->is_open)
  2733. return;
  2734. ctx = iwl_rxon_ctx_from_vif(vif);
  2735. if (vif->type == NL80211_IFTYPE_AP) {
  2736. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2737. return;
  2738. }
  2739. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2740. return;
  2741. iwl_scan_cancel_timeout(priv, 200);
  2742. conf = ieee80211_get_hw_conf(priv->hw);
  2743. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2744. iwlcore_commit_rxon(priv, ctx);
  2745. ret = iwl_send_rxon_timing(priv, vif);
  2746. if (ret)
  2747. IWL_WARN(priv, "RXON timing - "
  2748. "Attempting to continue.\n");
  2749. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2750. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2751. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2752. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2753. ctx->staging.assoc_id = cpu_to_le16(vif->bss_conf.aid);
  2754. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2755. vif->bss_conf.aid, vif->bss_conf.beacon_int);
  2756. if (vif->bss_conf.use_short_preamble)
  2757. ctx->staging.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2758. else
  2759. ctx->staging.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2760. if (ctx->staging.flags & RXON_FLG_BAND_24G_MSK) {
  2761. if (vif->bss_conf.use_short_slot)
  2762. ctx->staging.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2763. else
  2764. ctx->staging.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2765. }
  2766. iwlcore_commit_rxon(priv, ctx);
  2767. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2768. vif->bss_conf.aid, ctx->active.bssid_addr);
  2769. switch (vif->type) {
  2770. case NL80211_IFTYPE_STATION:
  2771. break;
  2772. case NL80211_IFTYPE_ADHOC:
  2773. iwl_send_beacon_cmd(priv);
  2774. break;
  2775. default:
  2776. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2777. __func__, vif->type);
  2778. break;
  2779. }
  2780. /* the chain noise calibration will enabled PM upon completion
  2781. * If chain noise has already been run, then we need to enable
  2782. * power management here */
  2783. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  2784. iwl_power_update_mode(priv, false);
  2785. /* Enable Rx differential gain and sensitivity calibrations */
  2786. iwl_chain_noise_reset(priv);
  2787. priv->start_calib = 1;
  2788. }
  2789. /*****************************************************************************
  2790. *
  2791. * mac80211 entry point functions
  2792. *
  2793. *****************************************************************************/
  2794. #define UCODE_READY_TIMEOUT (4 * HZ)
  2795. /*
  2796. * Not a mac80211 entry point function, but it fits in with all the
  2797. * other mac80211 functions grouped here.
  2798. */
  2799. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2800. struct iwlagn_ucode_capabilities *capa)
  2801. {
  2802. int ret;
  2803. struct ieee80211_hw *hw = priv->hw;
  2804. hw->rate_control_algorithm = "iwl-agn-rs";
  2805. /* Tell mac80211 our characteristics */
  2806. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2807. IEEE80211_HW_AMPDU_AGGREGATION |
  2808. IEEE80211_HW_SPECTRUM_MGMT;
  2809. if (!priv->cfg->broken_powersave)
  2810. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2811. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2812. if (priv->cfg->sku & IWL_SKU_N)
  2813. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2814. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2815. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2816. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2817. hw->wiphy->interface_modes =
  2818. BIT(NL80211_IFTYPE_STATION) |
  2819. BIT(NL80211_IFTYPE_ADHOC);
  2820. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2821. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2822. /*
  2823. * For now, disable PS by default because it affects
  2824. * RX performance significantly.
  2825. */
  2826. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2827. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2828. /* we create the 802.11 header and a zero-length SSID element */
  2829. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2830. /* Default value; 4 EDCA QOS priorities */
  2831. hw->queues = 4;
  2832. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2833. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2834. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2835. &priv->bands[IEEE80211_BAND_2GHZ];
  2836. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2837. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2838. &priv->bands[IEEE80211_BAND_5GHZ];
  2839. ret = ieee80211_register_hw(priv->hw);
  2840. if (ret) {
  2841. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2842. return ret;
  2843. }
  2844. priv->mac80211_registered = 1;
  2845. return 0;
  2846. }
  2847. static int iwl_mac_start(struct ieee80211_hw *hw)
  2848. {
  2849. struct iwl_priv *priv = hw->priv;
  2850. int ret;
  2851. IWL_DEBUG_MAC80211(priv, "enter\n");
  2852. /* we should be verifying the device is ready to be opened */
  2853. mutex_lock(&priv->mutex);
  2854. ret = __iwl_up(priv);
  2855. mutex_unlock(&priv->mutex);
  2856. if (ret)
  2857. return ret;
  2858. if (iwl_is_rfkill(priv))
  2859. goto out;
  2860. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2861. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2862. * mac80211 will not be run successfully. */
  2863. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2864. test_bit(STATUS_READY, &priv->status),
  2865. UCODE_READY_TIMEOUT);
  2866. if (!ret) {
  2867. if (!test_bit(STATUS_READY, &priv->status)) {
  2868. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2869. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2870. return -ETIMEDOUT;
  2871. }
  2872. }
  2873. iwl_led_start(priv);
  2874. out:
  2875. priv->is_open = 1;
  2876. IWL_DEBUG_MAC80211(priv, "leave\n");
  2877. return 0;
  2878. }
  2879. static void iwl_mac_stop(struct ieee80211_hw *hw)
  2880. {
  2881. struct iwl_priv *priv = hw->priv;
  2882. IWL_DEBUG_MAC80211(priv, "enter\n");
  2883. if (!priv->is_open)
  2884. return;
  2885. priv->is_open = 0;
  2886. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  2887. /* stop mac, cancel any scan request and clear
  2888. * RXON_FILTER_ASSOC_MSK BIT
  2889. */
  2890. mutex_lock(&priv->mutex);
  2891. iwl_scan_cancel_timeout(priv, 100);
  2892. mutex_unlock(&priv->mutex);
  2893. }
  2894. iwl_down(priv);
  2895. flush_workqueue(priv->workqueue);
  2896. /* enable interrupts again in order to receive rfkill changes */
  2897. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2898. iwl_enable_interrupts(priv);
  2899. IWL_DEBUG_MAC80211(priv, "leave\n");
  2900. }
  2901. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2902. {
  2903. struct iwl_priv *priv = hw->priv;
  2904. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2905. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2906. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2907. if (iwlagn_tx_skb(priv, skb))
  2908. dev_kfree_skb_any(skb);
  2909. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2910. return NETDEV_TX_OK;
  2911. }
  2912. void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2913. {
  2914. struct iwl_rxon_context *ctx = iwl_rxon_ctx_from_vif(vif);
  2915. int ret = 0;
  2916. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2917. return;
  2918. /* The following should be done only at AP bring up */
  2919. if (!iwl_is_associated_ctx(ctx)) {
  2920. /* RXON - unassoc (to set timing command) */
  2921. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2922. iwlcore_commit_rxon(priv, ctx);
  2923. /* RXON Timing */
  2924. ret = iwl_send_rxon_timing(priv, vif);
  2925. if (ret)
  2926. IWL_WARN(priv, "RXON timing failed - "
  2927. "Attempting to continue.\n");
  2928. /* AP has all antennas */
  2929. priv->chain_noise_data.active_chains =
  2930. priv->hw_params.valid_rx_ant;
  2931. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2932. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2933. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2934. ctx->staging.assoc_id = 0;
  2935. if (vif->bss_conf.use_short_preamble)
  2936. ctx->staging.flags |=
  2937. RXON_FLG_SHORT_PREAMBLE_MSK;
  2938. else
  2939. ctx->staging.flags &=
  2940. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2941. if (ctx->staging.flags & RXON_FLG_BAND_24G_MSK) {
  2942. if (vif->bss_conf.use_short_slot)
  2943. ctx->staging.flags |=
  2944. RXON_FLG_SHORT_SLOT_MSK;
  2945. else
  2946. ctx->staging.flags &=
  2947. ~RXON_FLG_SHORT_SLOT_MSK;
  2948. }
  2949. /* restore RXON assoc */
  2950. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2951. iwlcore_commit_rxon(priv, ctx);
  2952. }
  2953. iwl_send_beacon_cmd(priv);
  2954. /* FIXME - we need to add code here to detect a totally new
  2955. * configuration, reset the AP, unassoc, rxon timing, assoc,
  2956. * clear sta table, add BCAST sta... */
  2957. }
  2958. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  2959. struct ieee80211_vif *vif,
  2960. struct ieee80211_key_conf *keyconf,
  2961. struct ieee80211_sta *sta,
  2962. u32 iv32, u16 *phase1key)
  2963. {
  2964. struct iwl_priv *priv = hw->priv;
  2965. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2966. IWL_DEBUG_MAC80211(priv, "enter\n");
  2967. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  2968. iv32, phase1key);
  2969. IWL_DEBUG_MAC80211(priv, "leave\n");
  2970. }
  2971. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2972. struct ieee80211_vif *vif,
  2973. struct ieee80211_sta *sta,
  2974. struct ieee80211_key_conf *key)
  2975. {
  2976. struct iwl_priv *priv = hw->priv;
  2977. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2978. struct iwl_rxon_context *ctx = vif_priv->ctx;
  2979. int ret;
  2980. u8 sta_id;
  2981. bool is_default_wep_key = false;
  2982. IWL_DEBUG_MAC80211(priv, "enter\n");
  2983. if (priv->cfg->mod_params->sw_crypto) {
  2984. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2985. return -EOPNOTSUPP;
  2986. }
  2987. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  2988. if (sta_id == IWL_INVALID_STATION)
  2989. return -EINVAL;
  2990. mutex_lock(&priv->mutex);
  2991. iwl_scan_cancel_timeout(priv, 100);
  2992. /*
  2993. * If we are getting WEP group key and we didn't receive any key mapping
  2994. * so far, we are in legacy wep mode (group key only), otherwise we are
  2995. * in 1X mode.
  2996. * In legacy wep mode, we use another host command to the uCode.
  2997. */
  2998. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  2999. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  3000. !sta) {
  3001. if (cmd == SET_KEY)
  3002. is_default_wep_key = !ctx->key_mapping_keys;
  3003. else
  3004. is_default_wep_key =
  3005. (key->hw_key_idx == HW_KEY_DEFAULT);
  3006. }
  3007. switch (cmd) {
  3008. case SET_KEY:
  3009. if (is_default_wep_key)
  3010. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  3011. else
  3012. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  3013. key, sta_id);
  3014. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  3015. break;
  3016. case DISABLE_KEY:
  3017. if (is_default_wep_key)
  3018. ret = iwl_remove_default_wep_key(priv, ctx, key);
  3019. else
  3020. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  3021. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  3022. break;
  3023. default:
  3024. ret = -EINVAL;
  3025. }
  3026. mutex_unlock(&priv->mutex);
  3027. IWL_DEBUG_MAC80211(priv, "leave\n");
  3028. return ret;
  3029. }
  3030. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  3031. struct ieee80211_vif *vif,
  3032. enum ieee80211_ampdu_mlme_action action,
  3033. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  3034. {
  3035. struct iwl_priv *priv = hw->priv;
  3036. int ret = -EINVAL;
  3037. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  3038. sta->addr, tid);
  3039. if (!(priv->cfg->sku & IWL_SKU_N))
  3040. return -EACCES;
  3041. mutex_lock(&priv->mutex);
  3042. switch (action) {
  3043. case IEEE80211_AMPDU_RX_START:
  3044. IWL_DEBUG_HT(priv, "start Rx\n");
  3045. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  3046. break;
  3047. case IEEE80211_AMPDU_RX_STOP:
  3048. IWL_DEBUG_HT(priv, "stop Rx\n");
  3049. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  3050. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  3051. ret = 0;
  3052. break;
  3053. case IEEE80211_AMPDU_TX_START:
  3054. IWL_DEBUG_HT(priv, "start Tx\n");
  3055. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  3056. if (ret == 0) {
  3057. priv->_agn.agg_tids_count++;
  3058. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  3059. priv->_agn.agg_tids_count);
  3060. }
  3061. break;
  3062. case IEEE80211_AMPDU_TX_STOP:
  3063. IWL_DEBUG_HT(priv, "stop Tx\n");
  3064. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  3065. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  3066. priv->_agn.agg_tids_count--;
  3067. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  3068. priv->_agn.agg_tids_count);
  3069. }
  3070. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  3071. ret = 0;
  3072. if (priv->cfg->use_rts_for_aggregation) {
  3073. struct iwl_station_priv *sta_priv =
  3074. (void *) sta->drv_priv;
  3075. /*
  3076. * switch off RTS/CTS if it was previously enabled
  3077. */
  3078. sta_priv->lq_sta.lq.general_params.flags &=
  3079. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  3080. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  3081. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  3082. }
  3083. break;
  3084. case IEEE80211_AMPDU_TX_OPERATIONAL:
  3085. if (priv->cfg->use_rts_for_aggregation) {
  3086. struct iwl_station_priv *sta_priv =
  3087. (void *) sta->drv_priv;
  3088. /*
  3089. * switch to RTS/CTS if it is the prefer protection
  3090. * method for HT traffic
  3091. */
  3092. sta_priv->lq_sta.lq.general_params.flags |=
  3093. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  3094. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  3095. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  3096. }
  3097. ret = 0;
  3098. break;
  3099. }
  3100. mutex_unlock(&priv->mutex);
  3101. return ret;
  3102. }
  3103. static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
  3104. struct ieee80211_vif *vif,
  3105. enum sta_notify_cmd cmd,
  3106. struct ieee80211_sta *sta)
  3107. {
  3108. struct iwl_priv *priv = hw->priv;
  3109. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3110. int sta_id;
  3111. switch (cmd) {
  3112. case STA_NOTIFY_SLEEP:
  3113. WARN_ON(!sta_priv->client);
  3114. sta_priv->asleep = true;
  3115. if (atomic_read(&sta_priv->pending_frames) > 0)
  3116. ieee80211_sta_block_awake(hw, sta, true);
  3117. break;
  3118. case STA_NOTIFY_AWAKE:
  3119. WARN_ON(!sta_priv->client);
  3120. if (!sta_priv->asleep)
  3121. break;
  3122. sta_priv->asleep = false;
  3123. sta_id = iwl_sta_id(sta);
  3124. if (sta_id != IWL_INVALID_STATION)
  3125. iwl_sta_modify_ps_wake(priv, sta_id);
  3126. break;
  3127. default:
  3128. break;
  3129. }
  3130. }
  3131. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  3132. struct ieee80211_vif *vif,
  3133. struct ieee80211_sta *sta)
  3134. {
  3135. struct iwl_priv *priv = hw->priv;
  3136. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3137. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  3138. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  3139. int ret;
  3140. u8 sta_id;
  3141. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  3142. sta->addr);
  3143. mutex_lock(&priv->mutex);
  3144. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  3145. sta->addr);
  3146. sta_priv->common.sta_id = IWL_INVALID_STATION;
  3147. atomic_set(&sta_priv->pending_frames, 0);
  3148. if (vif->type == NL80211_IFTYPE_AP)
  3149. sta_priv->client = true;
  3150. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  3151. is_ap, sta, &sta_id);
  3152. if (ret) {
  3153. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  3154. sta->addr, ret);
  3155. /* Should we return success if return code is EEXIST ? */
  3156. mutex_unlock(&priv->mutex);
  3157. return ret;
  3158. }
  3159. sta_priv->common.sta_id = sta_id;
  3160. /* Initialize rate scaling */
  3161. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  3162. sta->addr);
  3163. iwl_rs_rate_init(priv, sta, sta_id);
  3164. mutex_unlock(&priv->mutex);
  3165. return 0;
  3166. }
  3167. static void iwl_mac_channel_switch(struct ieee80211_hw *hw,
  3168. struct ieee80211_channel_switch *ch_switch)
  3169. {
  3170. struct iwl_priv *priv = hw->priv;
  3171. const struct iwl_channel_info *ch_info;
  3172. struct ieee80211_conf *conf = &hw->conf;
  3173. struct ieee80211_channel *channel = ch_switch->channel;
  3174. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  3175. /*
  3176. * MULTI-FIXME
  3177. * When we add support for multiple interfaces, we need to
  3178. * revisit this. The channel switch command in the device
  3179. * only affects the BSS context, but what does that really
  3180. * mean? And what if we get a CSA on the second interface?
  3181. * This needs a lot of work.
  3182. */
  3183. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  3184. u16 ch;
  3185. unsigned long flags = 0;
  3186. IWL_DEBUG_MAC80211(priv, "enter\n");
  3187. if (iwl_is_rfkill(priv))
  3188. goto out_exit;
  3189. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  3190. test_bit(STATUS_SCANNING, &priv->status))
  3191. goto out_exit;
  3192. if (!iwl_is_associated_ctx(ctx))
  3193. goto out_exit;
  3194. /* channel switch in progress */
  3195. if (priv->switch_rxon.switch_in_progress == true)
  3196. goto out_exit;
  3197. mutex_lock(&priv->mutex);
  3198. if (priv->cfg->ops->lib->set_channel_switch) {
  3199. ch = channel->hw_value;
  3200. if (le16_to_cpu(ctx->active.channel) != ch) {
  3201. ch_info = iwl_get_channel_info(priv,
  3202. channel->band,
  3203. ch);
  3204. if (!is_channel_valid(ch_info)) {
  3205. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3206. goto out;
  3207. }
  3208. spin_lock_irqsave(&priv->lock, flags);
  3209. priv->current_ht_config.smps = conf->smps_mode;
  3210. /* Configure HT40 channels */
  3211. ctx->ht.enabled = conf_is_ht(conf);
  3212. if (ctx->ht.enabled) {
  3213. if (conf_is_ht40_minus(conf)) {
  3214. ctx->ht.extension_chan_offset =
  3215. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3216. ctx->ht.is_40mhz = true;
  3217. } else if (conf_is_ht40_plus(conf)) {
  3218. ctx->ht.extension_chan_offset =
  3219. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3220. ctx->ht.is_40mhz = true;
  3221. } else {
  3222. ctx->ht.extension_chan_offset =
  3223. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3224. ctx->ht.is_40mhz = false;
  3225. }
  3226. } else
  3227. ctx->ht.is_40mhz = false;
  3228. if ((le16_to_cpu(ctx->staging.channel) != ch))
  3229. ctx->staging.flags = 0;
  3230. iwl_set_rxon_channel(priv, channel, ctx);
  3231. iwl_set_rxon_ht(priv, ht_conf);
  3232. iwl_set_flags_for_band(priv, ctx, channel->band,
  3233. ctx->vif);
  3234. spin_unlock_irqrestore(&priv->lock, flags);
  3235. iwl_set_rate(priv);
  3236. /*
  3237. * at this point, staging_rxon has the
  3238. * configuration for channel switch
  3239. */
  3240. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3241. ch_switch))
  3242. priv->switch_rxon.switch_in_progress = false;
  3243. }
  3244. }
  3245. out:
  3246. mutex_unlock(&priv->mutex);
  3247. out_exit:
  3248. if (!priv->switch_rxon.switch_in_progress)
  3249. ieee80211_chswitch_done(ctx->vif, false);
  3250. IWL_DEBUG_MAC80211(priv, "leave\n");
  3251. }
  3252. static void iwlagn_configure_filter(struct ieee80211_hw *hw,
  3253. unsigned int changed_flags,
  3254. unsigned int *total_flags,
  3255. u64 multicast)
  3256. {
  3257. struct iwl_priv *priv = hw->priv;
  3258. __le32 filter_or = 0, filter_nand = 0;
  3259. struct iwl_rxon_context *ctx;
  3260. #define CHK(test, flag) do { \
  3261. if (*total_flags & (test)) \
  3262. filter_or |= (flag); \
  3263. else \
  3264. filter_nand |= (flag); \
  3265. } while (0)
  3266. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  3267. changed_flags, *total_flags);
  3268. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  3269. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK);
  3270. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  3271. #undef CHK
  3272. mutex_lock(&priv->mutex);
  3273. for_each_context(priv, ctx) {
  3274. ctx->staging.filter_flags &= ~filter_nand;
  3275. ctx->staging.filter_flags |= filter_or;
  3276. iwlcore_commit_rxon(priv, ctx);
  3277. }
  3278. mutex_unlock(&priv->mutex);
  3279. /*
  3280. * Receiving all multicast frames is always enabled by the
  3281. * default flags setup in iwl_connection_init_rx_config()
  3282. * since we currently do not support programming multicast
  3283. * filters into the device.
  3284. */
  3285. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  3286. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  3287. }
  3288. static void iwl_mac_flush(struct ieee80211_hw *hw, bool drop)
  3289. {
  3290. struct iwl_priv *priv = hw->priv;
  3291. mutex_lock(&priv->mutex);
  3292. IWL_DEBUG_MAC80211(priv, "enter\n");
  3293. /* do not support "flush" */
  3294. if (!priv->cfg->ops->lib->txfifo_flush)
  3295. goto done;
  3296. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3297. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3298. goto done;
  3299. }
  3300. if (iwl_is_rfkill(priv)) {
  3301. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3302. goto done;
  3303. }
  3304. /*
  3305. * mac80211 will not push any more frames for transmit
  3306. * until the flush is completed
  3307. */
  3308. if (drop) {
  3309. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3310. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3311. IWL_ERR(priv, "flush request fail\n");
  3312. goto done;
  3313. }
  3314. }
  3315. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3316. iwlagn_wait_tx_queue_empty(priv);
  3317. done:
  3318. mutex_unlock(&priv->mutex);
  3319. IWL_DEBUG_MAC80211(priv, "leave\n");
  3320. }
  3321. /*****************************************************************************
  3322. *
  3323. * driver setup and teardown
  3324. *
  3325. *****************************************************************************/
  3326. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3327. {
  3328. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3329. init_waitqueue_head(&priv->wait_command_queue);
  3330. INIT_WORK(&priv->restart, iwl_bg_restart);
  3331. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3332. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3333. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3334. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3335. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  3336. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  3337. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3338. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3339. iwl_setup_scan_deferred_work(priv);
  3340. if (priv->cfg->ops->lib->setup_deferred_work)
  3341. priv->cfg->ops->lib->setup_deferred_work(priv);
  3342. init_timer(&priv->statistics_periodic);
  3343. priv->statistics_periodic.data = (unsigned long)priv;
  3344. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3345. init_timer(&priv->ucode_trace);
  3346. priv->ucode_trace.data = (unsigned long)priv;
  3347. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3348. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  3349. init_timer(&priv->monitor_recover);
  3350. priv->monitor_recover.data = (unsigned long)priv;
  3351. priv->monitor_recover.function =
  3352. priv->cfg->ops->lib->recover_from_tx_stall;
  3353. }
  3354. if (!priv->cfg->use_isr_legacy)
  3355. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3356. iwl_irq_tasklet, (unsigned long)priv);
  3357. else
  3358. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3359. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3360. }
  3361. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3362. {
  3363. if (priv->cfg->ops->lib->cancel_deferred_work)
  3364. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3365. cancel_delayed_work_sync(&priv->init_alive_start);
  3366. cancel_delayed_work(&priv->scan_check);
  3367. cancel_work_sync(&priv->start_internal_scan);
  3368. cancel_delayed_work(&priv->alive_start);
  3369. cancel_work_sync(&priv->run_time_calib_work);
  3370. cancel_work_sync(&priv->beacon_update);
  3371. cancel_work_sync(&priv->bt_full_concurrency);
  3372. cancel_work_sync(&priv->bt_runtime_config);
  3373. del_timer_sync(&priv->statistics_periodic);
  3374. del_timer_sync(&priv->ucode_trace);
  3375. }
  3376. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3377. struct ieee80211_rate *rates)
  3378. {
  3379. int i;
  3380. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3381. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3382. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3383. rates[i].hw_value_short = i;
  3384. rates[i].flags = 0;
  3385. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3386. /*
  3387. * If CCK != 1M then set short preamble rate flag.
  3388. */
  3389. rates[i].flags |=
  3390. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3391. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3392. }
  3393. }
  3394. }
  3395. static int iwl_init_drv(struct iwl_priv *priv)
  3396. {
  3397. int ret;
  3398. priv->ibss_beacon = NULL;
  3399. spin_lock_init(&priv->sta_lock);
  3400. spin_lock_init(&priv->hcmd_lock);
  3401. INIT_LIST_HEAD(&priv->free_frames);
  3402. mutex_init(&priv->mutex);
  3403. mutex_init(&priv->sync_cmd_mutex);
  3404. priv->ieee_channels = NULL;
  3405. priv->ieee_rates = NULL;
  3406. priv->band = IEEE80211_BAND_2GHZ;
  3407. priv->iw_mode = NL80211_IFTYPE_STATION;
  3408. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3409. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3410. priv->_agn.agg_tids_count = 0;
  3411. /* initialize force reset */
  3412. priv->force_reset[IWL_RF_RESET].reset_duration =
  3413. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3414. priv->force_reset[IWL_FW_RESET].reset_duration =
  3415. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3416. /* Choose which receivers/antennas to use */
  3417. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3418. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  3419. &priv->contexts[IWL_RXON_CTX_BSS]);
  3420. iwl_init_scan_params(priv);
  3421. /* init bt coex */
  3422. if (priv->cfg->advanced_bt_coexist) {
  3423. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  3424. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  3425. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  3426. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  3427. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  3428. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  3429. priv->dynamic_agg_thresh = BT_AGG_THRESHOLD_DEF;
  3430. }
  3431. /* Set the tx_power_user_lmt to the lowest power level
  3432. * this value will get overwritten by channel max power avg
  3433. * from eeprom */
  3434. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3435. ret = iwl_init_channel_map(priv);
  3436. if (ret) {
  3437. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3438. goto err;
  3439. }
  3440. ret = iwlcore_init_geos(priv);
  3441. if (ret) {
  3442. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3443. goto err_free_channel_map;
  3444. }
  3445. iwl_init_hw_rates(priv, priv->ieee_rates);
  3446. return 0;
  3447. err_free_channel_map:
  3448. iwl_free_channel_map(priv);
  3449. err:
  3450. return ret;
  3451. }
  3452. static void iwl_uninit_drv(struct iwl_priv *priv)
  3453. {
  3454. iwl_calib_free_results(priv);
  3455. iwlcore_free_geos(priv);
  3456. iwl_free_channel_map(priv);
  3457. kfree(priv->scan_cmd);
  3458. }
  3459. static struct ieee80211_ops iwl_hw_ops = {
  3460. .tx = iwl_mac_tx,
  3461. .start = iwl_mac_start,
  3462. .stop = iwl_mac_stop,
  3463. .add_interface = iwl_mac_add_interface,
  3464. .remove_interface = iwl_mac_remove_interface,
  3465. .config = iwl_mac_config,
  3466. .configure_filter = iwlagn_configure_filter,
  3467. .set_key = iwl_mac_set_key,
  3468. .update_tkip_key = iwl_mac_update_tkip_key,
  3469. .conf_tx = iwl_mac_conf_tx,
  3470. .reset_tsf = iwl_mac_reset_tsf,
  3471. .bss_info_changed = iwl_bss_info_changed,
  3472. .ampdu_action = iwl_mac_ampdu_action,
  3473. .hw_scan = iwl_mac_hw_scan,
  3474. .sta_notify = iwl_mac_sta_notify,
  3475. .sta_add = iwlagn_mac_sta_add,
  3476. .sta_remove = iwl_mac_sta_remove,
  3477. .channel_switch = iwl_mac_channel_switch,
  3478. .flush = iwl_mac_flush,
  3479. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3480. };
  3481. static void iwl_hw_detect(struct iwl_priv *priv)
  3482. {
  3483. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3484. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3485. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  3486. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3487. }
  3488. static int iwl_set_hw_params(struct iwl_priv *priv)
  3489. {
  3490. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3491. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3492. if (priv->cfg->mod_params->amsdu_size_8K)
  3493. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3494. else
  3495. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3496. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3497. if (priv->cfg->mod_params->disable_11n)
  3498. priv->cfg->sku &= ~IWL_SKU_N;
  3499. /* Device-specific setup */
  3500. return priv->cfg->ops->lib->set_hw_params(priv);
  3501. }
  3502. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3503. {
  3504. int err = 0, i;
  3505. struct iwl_priv *priv;
  3506. struct ieee80211_hw *hw;
  3507. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3508. unsigned long flags;
  3509. u16 pci_cmd, num_mac;
  3510. /************************
  3511. * 1. Allocating HW data
  3512. ************************/
  3513. /* Disabling hardware scan means that mac80211 will perform scans
  3514. * "the hard way", rather than using device's scan. */
  3515. if (cfg->mod_params->disable_hw_scan) {
  3516. if (iwl_debug_level & IWL_DL_INFO)
  3517. dev_printk(KERN_DEBUG, &(pdev->dev),
  3518. "Disabling hw_scan\n");
  3519. iwl_hw_ops.hw_scan = NULL;
  3520. }
  3521. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  3522. if (!hw) {
  3523. err = -ENOMEM;
  3524. goto out;
  3525. }
  3526. priv = hw->priv;
  3527. /* At this point both hw and priv are allocated. */
  3528. /*
  3529. * The default context is always valid,
  3530. * more may be discovered when firmware
  3531. * is loaded.
  3532. */
  3533. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  3534. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  3535. priv->contexts[i].ctxid = i;
  3536. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  3537. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  3538. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  3539. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  3540. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  3541. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  3542. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 1);
  3543. SET_IEEE80211_DEV(hw, &pdev->dev);
  3544. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3545. priv->cfg = cfg;
  3546. priv->pci_dev = pdev;
  3547. priv->inta_mask = CSR_INI_SET_MASK;
  3548. /* is antenna coupling more than 35dB ? */
  3549. priv->bt_ant_couple_ok =
  3550. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3551. true : false;
  3552. /* enable/disable bt channel announcement */
  3553. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3554. if (iwl_alloc_traffic_mem(priv))
  3555. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3556. /**************************
  3557. * 2. Initializing PCI bus
  3558. **************************/
  3559. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3560. PCIE_LINK_STATE_CLKPM);
  3561. if (pci_enable_device(pdev)) {
  3562. err = -ENODEV;
  3563. goto out_ieee80211_free_hw;
  3564. }
  3565. pci_set_master(pdev);
  3566. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3567. if (!err)
  3568. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3569. if (err) {
  3570. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3571. if (!err)
  3572. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3573. /* both attempts failed: */
  3574. if (err) {
  3575. IWL_WARN(priv, "No suitable DMA available.\n");
  3576. goto out_pci_disable_device;
  3577. }
  3578. }
  3579. err = pci_request_regions(pdev, DRV_NAME);
  3580. if (err)
  3581. goto out_pci_disable_device;
  3582. pci_set_drvdata(pdev, priv);
  3583. /***********************
  3584. * 3. Read REV register
  3585. ***********************/
  3586. priv->hw_base = pci_iomap(pdev, 0, 0);
  3587. if (!priv->hw_base) {
  3588. err = -ENODEV;
  3589. goto out_pci_release_regions;
  3590. }
  3591. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3592. (unsigned long long) pci_resource_len(pdev, 0));
  3593. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3594. /* these spin locks will be used in apm_ops.init and EEPROM access
  3595. * we should init now
  3596. */
  3597. spin_lock_init(&priv->reg_lock);
  3598. spin_lock_init(&priv->lock);
  3599. /*
  3600. * stop and reset the on-board processor just in case it is in a
  3601. * strange state ... like being left stranded by a primary kernel
  3602. * and this is now the kdump kernel trying to start up
  3603. */
  3604. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3605. iwl_hw_detect(priv);
  3606. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3607. priv->cfg->name, priv->hw_rev);
  3608. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3609. * PCI Tx retries from interfering with C3 CPU state */
  3610. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3611. iwl_prepare_card_hw(priv);
  3612. if (!priv->hw_ready) {
  3613. IWL_WARN(priv, "Failed, HW not ready\n");
  3614. goto out_iounmap;
  3615. }
  3616. /*****************
  3617. * 4. Read EEPROM
  3618. *****************/
  3619. /* Read the EEPROM */
  3620. err = iwl_eeprom_init(priv);
  3621. if (err) {
  3622. IWL_ERR(priv, "Unable to init EEPROM\n");
  3623. goto out_iounmap;
  3624. }
  3625. err = iwl_eeprom_check_version(priv);
  3626. if (err)
  3627. goto out_free_eeprom;
  3628. /* extract MAC Address */
  3629. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3630. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3631. priv->hw->wiphy->addresses = priv->addresses;
  3632. priv->hw->wiphy->n_addresses = 1;
  3633. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3634. if (num_mac > 1) {
  3635. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3636. ETH_ALEN);
  3637. priv->addresses[1].addr[5]++;
  3638. priv->hw->wiphy->n_addresses++;
  3639. }
  3640. /************************
  3641. * 5. Setup HW constants
  3642. ************************/
  3643. if (iwl_set_hw_params(priv)) {
  3644. IWL_ERR(priv, "failed to set hw parameters\n");
  3645. goto out_free_eeprom;
  3646. }
  3647. /*******************
  3648. * 6. Setup priv
  3649. *******************/
  3650. err = iwl_init_drv(priv);
  3651. if (err)
  3652. goto out_free_eeprom;
  3653. /* At this point both hw and priv are initialized. */
  3654. /********************
  3655. * 7. Setup services
  3656. ********************/
  3657. spin_lock_irqsave(&priv->lock, flags);
  3658. iwl_disable_interrupts(priv);
  3659. spin_unlock_irqrestore(&priv->lock, flags);
  3660. pci_enable_msi(priv->pci_dev);
  3661. iwl_alloc_isr_ict(priv);
  3662. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  3663. IRQF_SHARED, DRV_NAME, priv);
  3664. if (err) {
  3665. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3666. goto out_disable_msi;
  3667. }
  3668. iwl_setup_deferred_work(priv);
  3669. iwl_setup_rx_handlers(priv);
  3670. /*********************************************
  3671. * 8. Enable interrupts and read RFKILL state
  3672. *********************************************/
  3673. /* enable interrupts if needed: hw bug w/a */
  3674. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3675. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3676. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3677. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3678. }
  3679. iwl_enable_interrupts(priv);
  3680. /* If platform's RF_KILL switch is NOT set to KILL */
  3681. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3682. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3683. else
  3684. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3685. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3686. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3687. iwl_power_initialize(priv);
  3688. iwl_tt_initialize(priv);
  3689. init_completion(&priv->_agn.firmware_loading_complete);
  3690. err = iwl_request_firmware(priv, true);
  3691. if (err)
  3692. goto out_destroy_workqueue;
  3693. return 0;
  3694. out_destroy_workqueue:
  3695. destroy_workqueue(priv->workqueue);
  3696. priv->workqueue = NULL;
  3697. free_irq(priv->pci_dev->irq, priv);
  3698. iwl_free_isr_ict(priv);
  3699. out_disable_msi:
  3700. pci_disable_msi(priv->pci_dev);
  3701. iwl_uninit_drv(priv);
  3702. out_free_eeprom:
  3703. iwl_eeprom_free(priv);
  3704. out_iounmap:
  3705. pci_iounmap(pdev, priv->hw_base);
  3706. out_pci_release_regions:
  3707. pci_set_drvdata(pdev, NULL);
  3708. pci_release_regions(pdev);
  3709. out_pci_disable_device:
  3710. pci_disable_device(pdev);
  3711. out_ieee80211_free_hw:
  3712. iwl_free_traffic_mem(priv);
  3713. ieee80211_free_hw(priv->hw);
  3714. out:
  3715. return err;
  3716. }
  3717. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3718. {
  3719. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3720. unsigned long flags;
  3721. if (!priv)
  3722. return;
  3723. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3724. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3725. iwl_dbgfs_unregister(priv);
  3726. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3727. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3728. * to be called and iwl_down since we are removing the device
  3729. * we need to set STATUS_EXIT_PENDING bit.
  3730. */
  3731. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3732. if (priv->mac80211_registered) {
  3733. ieee80211_unregister_hw(priv->hw);
  3734. priv->mac80211_registered = 0;
  3735. } else {
  3736. iwl_down(priv);
  3737. }
  3738. /*
  3739. * Make sure device is reset to low power before unloading driver.
  3740. * This may be redundant with iwl_down(), but there are paths to
  3741. * run iwl_down() without calling apm_ops.stop(), and there are
  3742. * paths to avoid running iwl_down() at all before leaving driver.
  3743. * This (inexpensive) call *makes sure* device is reset.
  3744. */
  3745. priv->cfg->ops->lib->apm_ops.stop(priv);
  3746. iwl_tt_exit(priv);
  3747. /* make sure we flush any pending irq or
  3748. * tasklet for the driver
  3749. */
  3750. spin_lock_irqsave(&priv->lock, flags);
  3751. iwl_disable_interrupts(priv);
  3752. spin_unlock_irqrestore(&priv->lock, flags);
  3753. iwl_synchronize_irq(priv);
  3754. iwl_dealloc_ucode_pci(priv);
  3755. if (priv->rxq.bd)
  3756. iwlagn_rx_queue_free(priv, &priv->rxq);
  3757. iwlagn_hw_txq_ctx_free(priv);
  3758. iwl_eeprom_free(priv);
  3759. /*netif_stop_queue(dev); */
  3760. flush_workqueue(priv->workqueue);
  3761. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3762. * priv->workqueue... so we can't take down the workqueue
  3763. * until now... */
  3764. destroy_workqueue(priv->workqueue);
  3765. priv->workqueue = NULL;
  3766. iwl_free_traffic_mem(priv);
  3767. free_irq(priv->pci_dev->irq, priv);
  3768. pci_disable_msi(priv->pci_dev);
  3769. pci_iounmap(pdev, priv->hw_base);
  3770. pci_release_regions(pdev);
  3771. pci_disable_device(pdev);
  3772. pci_set_drvdata(pdev, NULL);
  3773. iwl_uninit_drv(priv);
  3774. iwl_free_isr_ict(priv);
  3775. if (priv->ibss_beacon)
  3776. dev_kfree_skb(priv->ibss_beacon);
  3777. ieee80211_free_hw(priv->hw);
  3778. }
  3779. /*****************************************************************************
  3780. *
  3781. * driver and module entry point
  3782. *
  3783. *****************************************************************************/
  3784. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3785. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3786. #ifdef CONFIG_IWL4965
  3787. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3788. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3789. #endif /* CONFIG_IWL4965 */
  3790. #ifdef CONFIG_IWL5000
  3791. /* 5100 Series WiFi */
  3792. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3793. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3794. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3795. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3796. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3797. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3798. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3799. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3800. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3801. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3802. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3803. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3804. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3805. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3806. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3807. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3808. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3809. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3810. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3811. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3812. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3813. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3814. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3815. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3816. /* 5300 Series WiFi */
  3817. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3818. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3819. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3820. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3821. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3822. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3823. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3824. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3825. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3826. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3827. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3828. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3829. /* 5350 Series WiFi/WiMax */
  3830. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3831. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3832. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3833. /* 5150 Series Wifi/WiMax */
  3834. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3835. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3836. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3837. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3838. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3839. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3840. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3841. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3842. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3843. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3844. /* 6x00 Series */
  3845. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3846. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3847. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3848. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3849. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3850. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3851. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3852. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3853. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3854. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3855. /* 6x00 Series Gen2a */
  3856. {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
  3857. {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
  3858. {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
  3859. {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
  3860. {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
  3861. {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
  3862. {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
  3863. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6000g2a_2agn_cfg)},
  3864. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6000g2a_2abg_cfg)},
  3865. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6000g2a_2bg_cfg)},
  3866. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6000g2a_2agn_cfg)},
  3867. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6000g2a_2abg_cfg)},
  3868. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6000g2a_2agn_cfg)},
  3869. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6000g2a_2abg_cfg)},
  3870. /* 6x00 Series Gen2b */
  3871. {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
  3872. {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
  3873. {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
  3874. {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
  3875. {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
  3876. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3877. {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
  3878. {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
  3879. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3880. {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
  3881. {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
  3882. {IWL_PCI_DEVICE(0x008A, 0x5301, iwl6000g2b_bgn_cfg)},
  3883. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl6000g2b_bgn_cfg)},
  3884. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl6000g2b_bg_cfg)},
  3885. {IWL_PCI_DEVICE(0x008A, 0x5321, iwl6000g2b_bgn_cfg)},
  3886. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl6000g2b_bgn_cfg)},
  3887. {IWL_PCI_DEVICE(0x008B, 0x5311, iwl6000g2b_bgn_cfg)},
  3888. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl6000g2b_bgn_cfg)},
  3889. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3890. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6000g2b_2bgn_cfg)},
  3891. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3892. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6000g2b_2agn_cfg)},
  3893. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6000g2b_2bgn_cfg)},
  3894. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6000g2b_2abg_cfg)},
  3895. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6000g2b_2bg_cfg)},
  3896. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6000g2b_2agn_cfg)},
  3897. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6000g2b_2bgn_cfg)},
  3898. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6000g2b_2abg_cfg)},
  3899. /* 6x50 WiFi/WiMax Series */
  3900. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3901. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3902. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3903. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3904. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3905. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3906. /* 6x50 WiFi/WiMax Series Gen2 */
  3907. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6050g2_bgn_cfg)},
  3908. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6050g2_bgn_cfg)},
  3909. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6050g2_bgn_cfg)},
  3910. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6050g2_bgn_cfg)},
  3911. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6050g2_bgn_cfg)},
  3912. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6050g2_bgn_cfg)},
  3913. /* 1000 Series WiFi */
  3914. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3915. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3916. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3917. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3918. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3919. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3920. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3921. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3922. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3923. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3924. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3925. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3926. #endif /* CONFIG_IWL5000 */
  3927. {0}
  3928. };
  3929. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3930. static struct pci_driver iwl_driver = {
  3931. .name = DRV_NAME,
  3932. .id_table = iwl_hw_card_ids,
  3933. .probe = iwl_pci_probe,
  3934. .remove = __devexit_p(iwl_pci_remove),
  3935. #ifdef CONFIG_PM
  3936. .suspend = iwl_pci_suspend,
  3937. .resume = iwl_pci_resume,
  3938. #endif
  3939. };
  3940. static int __init iwl_init(void)
  3941. {
  3942. int ret;
  3943. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3944. pr_info(DRV_COPYRIGHT "\n");
  3945. ret = iwlagn_rate_control_register();
  3946. if (ret) {
  3947. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3948. return ret;
  3949. }
  3950. ret = pci_register_driver(&iwl_driver);
  3951. if (ret) {
  3952. pr_err("Unable to initialize PCI module\n");
  3953. goto error_register;
  3954. }
  3955. return ret;
  3956. error_register:
  3957. iwlagn_rate_control_unregister();
  3958. return ret;
  3959. }
  3960. static void __exit iwl_exit(void)
  3961. {
  3962. pci_unregister_driver(&iwl_driver);
  3963. iwlagn_rate_control_unregister();
  3964. }
  3965. module_exit(iwl_exit);
  3966. module_init(iwl_init);
  3967. #ifdef CONFIG_IWLWIFI_DEBUG
  3968. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3969. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3970. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3971. MODULE_PARM_DESC(debug, "debug output mask");
  3972. #endif
  3973. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3974. MODULE_PARM_DESC(swcrypto50,
  3975. "using crypto in software (default 0 [hardware]) (deprecated)");
  3976. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3977. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3978. module_param_named(queues_num50,
  3979. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3980. MODULE_PARM_DESC(queues_num50,
  3981. "number of hw queues in 50xx series (deprecated)");
  3982. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3983. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3984. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3985. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3986. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3987. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3988. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3989. int, S_IRUGO);
  3990. MODULE_PARM_DESC(amsdu_size_8K50,
  3991. "enable 8K amsdu size in 50XX series (deprecated)");
  3992. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3993. int, S_IRUGO);
  3994. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3995. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3996. MODULE_PARM_DESC(fw_restart50,
  3997. "restart firmware in case of error (deprecated)");
  3998. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3999. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  4000. module_param_named(
  4001. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  4002. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  4003. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  4004. S_IRUGO);
  4005. MODULE_PARM_DESC(ucode_alternative,
  4006. "specify ucode alternative to use from ucode file");
  4007. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  4008. MODULE_PARM_DESC(antenna_coupling,
  4009. "specify antenna coupling in dB (defualt: 0 dB)");
  4010. module_param_named(bt_ch_announce, iwlagn_bt_ch_announce, bool, S_IRUGO);
  4011. MODULE_PARM_DESC(bt_ch_announce,
  4012. "Enable BT channel announcement mode (default: enable)");