head.S 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. /*
  2. * File: arch/blackfin/mach-bf548/head.S
  3. * Based on: arch/blackfin/mach-bf537/head.S
  4. * Author: Jeff Dionne <jeff@uclinux.org> COPYRIGHT 1998 D. Jeff Dionne
  5. *
  6. * Created: 1998
  7. * Description: Startup code for Blackfin BF548
  8. *
  9. * Modified:
  10. * Copyright 2004-2007 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/linkage.h>
  30. #include <linux/init.h>
  31. #include <asm/blackfin.h>
  32. #include <asm/trace.h>
  33. #ifdef CONFIG_BFIN_KERNEL_CLOCK
  34. #include <asm/mach-common/clocks.h>
  35. #include <asm/mach/mem_init.h>
  36. #endif
  37. .extern ___bss_stop
  38. .extern ___bss_start
  39. .extern _bf53x_relocate_l1_mem
  40. #define INITIAL_STACK 0xFFB01000
  41. __INIT
  42. ENTRY(__start)
  43. /* R0: argument of command line string, passed from uboot, save it */
  44. R7 = R0;
  45. /* Enable Cycle Counter and Nesting Of Interrupts */
  46. #ifdef CONFIG_BFIN_SCRATCH_REG_CYCLES
  47. R0 = SYSCFG_SNEN;
  48. #else
  49. R0 = SYSCFG_SNEN | SYSCFG_CCEN;
  50. #endif
  51. SYSCFG = R0;
  52. R0 = 0;
  53. /* Clear Out All the data and pointer Registers*/
  54. R1 = R0;
  55. R2 = R0;
  56. R3 = R0;
  57. R4 = R0;
  58. R5 = R0;
  59. R6 = R0;
  60. P0 = R0;
  61. P1 = R0;
  62. P2 = R0;
  63. P3 = R0;
  64. P4 = R0;
  65. P5 = R0;
  66. LC0 = r0;
  67. LC1 = r0;
  68. L0 = r0;
  69. L1 = r0;
  70. L2 = r0;
  71. L3 = r0;
  72. /* Clear Out All the DAG Registers*/
  73. B0 = r0;
  74. B1 = r0;
  75. B2 = r0;
  76. B3 = r0;
  77. I0 = r0;
  78. I1 = r0;
  79. I2 = r0;
  80. I3 = r0;
  81. M0 = r0;
  82. M1 = r0;
  83. M2 = r0;
  84. M3 = r0;
  85. trace_buffer_init(p0,r0);
  86. P0 = R1;
  87. R0 = R1;
  88. /* Turn off the icache */
  89. p0.l = LO(IMEM_CONTROL);
  90. p0.h = HI(IMEM_CONTROL);
  91. R1 = [p0];
  92. R0 = ~ENICPLB;
  93. R0 = R0 & R1;
  94. [p0] = R0;
  95. SSYNC;
  96. /* Turn off the dcache */
  97. p0.l = LO(DMEM_CONTROL);
  98. p0.h = HI(DMEM_CONTROL);
  99. R1 = [p0];
  100. R0 = ~ENDCPLB;
  101. R0 = R0 & R1;
  102. [p0] = R0;
  103. SSYNC;
  104. /* Initialize stack pointer */
  105. SP.L = LO(INITIAL_STACK);
  106. SP.H = HI(INITIAL_STACK);
  107. FP = SP;
  108. USP = SP;
  109. #ifdef CONFIG_EARLY_PRINTK
  110. SP += -12;
  111. call _init_early_exception_vectors;
  112. SP += 12;
  113. #endif
  114. /* Put The Code for PLL Programming and SDRAM Programming in L1 ISRAM */
  115. call _bf53x_relocate_l1_mem;
  116. #ifdef CONFIG_BFIN_KERNEL_CLOCK
  117. call _start_dma_code;
  118. #endif
  119. /* This section keeps the processor in supervisor mode
  120. * during kernel boot. Switches to user mode at end of boot.
  121. * See page 3-9 of Hardware Reference manual for documentation.
  122. */
  123. /* EVT15 = _real_start */
  124. p0.l = lo(EVT15);
  125. p0.h = hi(EVT15);
  126. p1.l = _real_start;
  127. p1.h = _real_start;
  128. [p0] = p1;
  129. csync;
  130. p0.l = lo(IMASK);
  131. p0.h = hi(IMASK);
  132. p1.l = IMASK_IVG15;
  133. p1.h = 0x0;
  134. [p0] = p1;
  135. csync;
  136. raise 15;
  137. p0.l = .LWAIT_HERE;
  138. p0.h = .LWAIT_HERE;
  139. reti = p0;
  140. #if ANOMALY_05000281
  141. nop;
  142. nop;
  143. nop;
  144. #endif
  145. rti;
  146. .LWAIT_HERE:
  147. jump .LWAIT_HERE;
  148. ENDPROC(__start)
  149. __FINIT
  150. .section .l1.text
  151. #ifdef CONFIG_BFIN_KERNEL_CLOCK
  152. ENTRY(_start_dma_code)
  153. /* Enable PHY CLK buffer output */
  154. p0.h = hi(VR_CTL);
  155. p0.l = lo(VR_CTL);
  156. r0.l = w[p0];
  157. bitset(r0, 14);
  158. w[p0] = r0.l;
  159. ssync;
  160. p0.h = hi(SIC_IWR0);
  161. p0.l = lo(SIC_IWR0);
  162. r0.l = 0x1;
  163. r0.h = 0x0;
  164. [p0] = r0;
  165. SSYNC;
  166. /*
  167. * Set PLL_CTL
  168. * - [14:09] = MSEL[5:0] : CLKIN / VCO multiplication factors
  169. * - [8] = BYPASS : BYPASS the PLL, run CLKIN into CCLK/SCLK
  170. * - [7] = output delay (add 200ps of delay to mem signals)
  171. * - [6] = input delay (add 200ps of input delay to mem signals)
  172. * - [5] = PDWN : 1=All Clocks off
  173. * - [3] = STOPCK : 1=Core Clock off
  174. * - [1] = PLL_OFF : 1=Disable Power to PLL
  175. * - [0] = DF : 1=Pass CLKIN/2 to PLL / 0=Pass CLKIN to PLL
  176. * all other bits set to zero
  177. */
  178. p0.h = hi(PLL_LOCKCNT);
  179. p0.l = lo(PLL_LOCKCNT);
  180. r0 = 0x300(Z);
  181. w[p0] = r0.l;
  182. ssync;
  183. #if defined(CONFIG_BF54x)
  184. P2.H = hi(EBIU_RSTCTL);
  185. P2.L = lo(EBIU_RSTCTL);
  186. R0 = [P2];
  187. BITSET (R0, 3);
  188. #else
  189. P2.H = hi(EBIU_SDGCTL);
  190. P2.L = lo(EBIU_SDGCTL);
  191. R0 = [P2];
  192. BITSET (R0, 24);
  193. #endif
  194. [P2] = R0;
  195. SSYNC;
  196. #if defined(CONFIG_BF54x)
  197. .LSRR_MODE:
  198. R0 = [P2];
  199. CC = BITTST(R0, 4);
  200. if !CC JUMP .LSRR_MODE;
  201. #endif
  202. r0 = CONFIG_VCO_MULT & 63; /* Load the VCO multiplier */
  203. r0 = r0 << 9; /* Shift it over, */
  204. r1 = CLKIN_HALF; /* Do we need to divide CLKIN by 2?*/
  205. r0 = r1 | r0;
  206. r1 = PLL_BYPASS; /* Bypass the PLL? */
  207. r1 = r1 << 8; /* Shift it over */
  208. r0 = r1 | r0; /* add them all together */
  209. p0.h = hi(PLL_CTL);
  210. p0.l = lo(PLL_CTL); /* Load the address */
  211. cli r2; /* Disable interrupts */
  212. ssync;
  213. w[p0] = r0.l; /* Set the value */
  214. idle; /* Wait for the PLL to stablize */
  215. sti r2; /* Enable interrupts */
  216. .Lcheck_again:
  217. p0.h = hi(PLL_STAT);
  218. p0.l = lo(PLL_STAT);
  219. R0 = W[P0](Z);
  220. CC = BITTST(R0,5);
  221. if ! CC jump .Lcheck_again;
  222. /* Configure SCLK & CCLK Dividers */
  223. r0 = (CONFIG_CCLK_ACT_DIV | CONFIG_SCLK_DIV);
  224. p0.h = hi(PLL_DIV);
  225. p0.l = lo(PLL_DIV);
  226. w[p0] = r0.l;
  227. ssync;
  228. #if defined(CONFIG_BF54x)
  229. P2.H = hi(EBIU_RSTCTL);
  230. P2.L = lo(EBIU_RSTCTL);
  231. R0 = [P2];
  232. CC = BITTST(R0, 0);
  233. if CC jump .Lskipddrrst;
  234. BITSET (R0, 0);
  235. .Lskipddrrst:
  236. BITCLR (R0, 3);
  237. [P2] = R0;
  238. SSYNC;
  239. p0.l = lo(EBIU_DDRCTL0);
  240. p0.h = hi(EBIU_DDRCTL0);
  241. r0.l = lo(mem_DDRCTL0);
  242. r0.h = hi(mem_DDRCTL0);
  243. [p0] = r0;
  244. ssync;
  245. p0.l = lo(EBIU_DDRCTL1);
  246. p0.h = hi(EBIU_DDRCTL1);
  247. r0.l = lo(mem_DDRCTL1);
  248. r0.h = hi(mem_DDRCTL1);
  249. [p0] = r0;
  250. ssync;
  251. p0.l = lo(EBIU_DDRCTL2);
  252. p0.h = hi(EBIU_DDRCTL2);
  253. r0.l = lo(mem_DDRCTL2);
  254. r0.h = hi(mem_DDRCTL2);
  255. [p0] = r0;
  256. ssync;
  257. #else
  258. p0.l = lo(EBIU_SDRRC);
  259. p0.h = hi(EBIU_SDRRC);
  260. r0 = mem_SDRRC;
  261. w[p0] = r0.l;
  262. ssync;
  263. p0.l = LO(EBIU_SDBCTL);
  264. p0.h = HI(EBIU_SDBCTL); /* SDRAM Memory Bank Control Register */
  265. r0 = mem_SDBCTL;
  266. w[p0] = r0.l;
  267. ssync;
  268. P2.H = hi(EBIU_SDGCTL);
  269. P2.L = lo(EBIU_SDGCTL);
  270. R0 = [P2];
  271. BITCLR (R0, 24);
  272. p0.h = hi(EBIU_SDSTAT);
  273. p0.l = lo(EBIU_SDSTAT);
  274. r2.l = w[p0];
  275. cc = bittst(r2,3);
  276. if !cc jump .Lskip;
  277. NOP;
  278. BITSET (R0, 23);
  279. .Lskip:
  280. [P2] = R0;
  281. SSYNC;
  282. R0.L = lo(mem_SDGCTL);
  283. R0.H = hi(mem_SDGCTL);
  284. R1 = [p2];
  285. R1 = R1 | R0;
  286. [P2] = R1;
  287. SSYNC;
  288. #endif
  289. p0.h = hi(SIC_IWR0);
  290. p0.l = lo(SIC_IWR0);
  291. r0.l = lo(IWR_ENABLE_ALL);
  292. r0.h = hi(IWR_ENABLE_ALL);
  293. [p0] = r0;
  294. SSYNC;
  295. RTS;
  296. ENDPROC(_start_dma_code)
  297. #endif /* CONFIG_BFIN_KERNEL_CLOCK */