qlcnic.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/io.h>
  26. #include <asm/byteorder.h>
  27. #include <linux/bitops.h>
  28. #include <linux/if_vlan.h>
  29. #include "qlcnic_hdr.h"
  30. #define _QLCNIC_LINUX_MAJOR 5
  31. #define _QLCNIC_LINUX_MINOR 0
  32. #define _QLCNIC_LINUX_SUBVERSION 17
  33. #define QLCNIC_LINUX_VERSIONID "5.0.17"
  34. #define QLCNIC_DRV_IDC_VER 0x01
  35. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  36. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  37. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  38. #define _major(v) (((v) >> 24) & 0xff)
  39. #define _minor(v) (((v) >> 16) & 0xff)
  40. #define _build(v) ((v) & 0xffff)
  41. /* version in image has weird encoding:
  42. * 7:0 - major
  43. * 15:8 - minor
  44. * 31:16 - build (little endian)
  45. */
  46. #define QLCNIC_DECODE_VERSION(v) \
  47. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  48. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  49. #define QLCNIC_NUM_FLASH_SECTORS (64)
  50. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  51. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  52. * QLCNIC_FLASH_SECTOR_SIZE)
  53. #define RCV_DESC_RINGSIZE(rds_ring) \
  54. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  55. #define RCV_BUFF_RINGSIZE(rds_ring) \
  56. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  57. #define STATUS_DESC_RINGSIZE(sds_ring) \
  58. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  59. #define TX_BUFF_RINGSIZE(tx_ring) \
  60. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  61. #define TX_DESC_RINGSIZE(tx_ring) \
  62. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  63. #define QLCNIC_P3P_A0 0x50
  64. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  65. #define FIRST_PAGE_GROUP_START 0
  66. #define FIRST_PAGE_GROUP_END 0x100000
  67. #define P3P_MAX_MTU (9600)
  68. #define P3P_MIN_MTU (68)
  69. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  70. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  71. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  72. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  73. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  74. /* Opcodes to be used with the commands */
  75. #define TX_ETHER_PKT 0x01
  76. #define TX_TCP_PKT 0x02
  77. #define TX_UDP_PKT 0x03
  78. #define TX_IP_PKT 0x04
  79. #define TX_TCP_LSO 0x05
  80. #define TX_TCP_LSO6 0x06
  81. #define TX_TCPV6_PKT 0x0b
  82. #define TX_UDPV6_PKT 0x0c
  83. /* Tx defines */
  84. #define QLCNIC_MAX_FRAGS_PER_TX 14
  85. #define MAX_TSO_HEADER_DESC 2
  86. #define MGMT_CMD_DESC_RESV 4
  87. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  88. + MGMT_CMD_DESC_RESV)
  89. #define QLCNIC_MAX_TX_TIMEOUTS 2
  90. /*
  91. * Following are the states of the Phantom. Phantom will set them and
  92. * Host will read to check if the fields are correct.
  93. */
  94. #define PHAN_INITIALIZE_FAILED 0xffff
  95. #define PHAN_INITIALIZE_COMPLETE 0xff01
  96. /* Host writes the following to notify that it has done the init-handshake */
  97. #define PHAN_INITIALIZE_ACK 0xf00f
  98. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  99. #define NUM_RCV_DESC_RINGS 3
  100. #define RCV_RING_NORMAL 0
  101. #define RCV_RING_JUMBO 1
  102. #define MIN_CMD_DESCRIPTORS 64
  103. #define MIN_RCV_DESCRIPTORS 64
  104. #define MIN_JUMBO_DESCRIPTORS 32
  105. #define MAX_CMD_DESCRIPTORS 1024
  106. #define MAX_RCV_DESCRIPTORS_1G 4096
  107. #define MAX_RCV_DESCRIPTORS_10G 8192
  108. #define MAX_RCV_DESCRIPTORS_VF 2048
  109. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  110. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  111. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  112. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  113. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  114. #define MAX_RDS_RINGS 2
  115. #define get_next_index(index, length) \
  116. (((index) + 1) & ((length) - 1))
  117. /*
  118. * Following data structures describe the descriptors that will be used.
  119. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  120. * we are doing LSO (above the 1500 size packet) only.
  121. */
  122. #define FLAGS_VLAN_TAGGED 0x10
  123. #define FLAGS_VLAN_OOB 0x40
  124. #define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
  125. (cmd_desc)->vlan_TCI = cpu_to_le16(v);
  126. #define qlcnic_set_cmd_desc_port(cmd_desc, var) \
  127. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  128. #define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
  129. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  130. #define qlcnic_set_tx_port(_desc, _port) \
  131. ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
  132. #define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
  133. ((_desc)->flags_opcode |= \
  134. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
  135. #define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
  136. ((_desc)->nfrags__length = \
  137. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
  138. struct cmd_desc_type0 {
  139. u8 tcp_hdr_offset; /* For LSO only */
  140. u8 ip_hdr_offset; /* For LSO only */
  141. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  142. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  143. __le64 addr_buffer2;
  144. __le16 reference_handle;
  145. __le16 mss;
  146. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  147. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  148. __le16 conn_id; /* IPSec offoad only */
  149. __le64 addr_buffer3;
  150. __le64 addr_buffer1;
  151. __le16 buffer_length[4];
  152. __le64 addr_buffer4;
  153. u8 eth_addr[ETH_ALEN];
  154. __le16 vlan_TCI;
  155. } __attribute__ ((aligned(64)));
  156. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  157. struct rcv_desc {
  158. __le16 reference_handle;
  159. __le16 reserved;
  160. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  161. __le64 addr_buffer;
  162. } __packed;
  163. /* opcode field in status_desc */
  164. #define QLCNIC_SYN_OFFLOAD 0x03
  165. #define QLCNIC_RXPKT_DESC 0x04
  166. #define QLCNIC_OLD_RXPKT_DESC 0x3f
  167. #define QLCNIC_RESPONSE_DESC 0x05
  168. #define QLCNIC_LRO_DESC 0x12
  169. /* for status field in status_desc */
  170. #define STATUS_CKSUM_LOOP 0
  171. #define STATUS_CKSUM_OK 2
  172. /* owner bits of status_desc */
  173. #define STATUS_OWNER_HOST (0x1ULL << 56)
  174. #define STATUS_OWNER_PHANTOM (0x2ULL << 56)
  175. /* Status descriptor:
  176. 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  177. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  178. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  179. */
  180. #define qlcnic_get_sts_port(sts_data) \
  181. ((sts_data) & 0x0F)
  182. #define qlcnic_get_sts_status(sts_data) \
  183. (((sts_data) >> 4) & 0x0F)
  184. #define qlcnic_get_sts_type(sts_data) \
  185. (((sts_data) >> 8) & 0x0F)
  186. #define qlcnic_get_sts_totallength(sts_data) \
  187. (((sts_data) >> 12) & 0xFFFF)
  188. #define qlcnic_get_sts_refhandle(sts_data) \
  189. (((sts_data) >> 28) & 0xFFFF)
  190. #define qlcnic_get_sts_prot(sts_data) \
  191. (((sts_data) >> 44) & 0x0F)
  192. #define qlcnic_get_sts_pkt_offset(sts_data) \
  193. (((sts_data) >> 48) & 0x1F)
  194. #define qlcnic_get_sts_desc_cnt(sts_data) \
  195. (((sts_data) >> 53) & 0x7)
  196. #define qlcnic_get_sts_opcode(sts_data) \
  197. (((sts_data) >> 58) & 0x03F)
  198. #define qlcnic_get_lro_sts_refhandle(sts_data) \
  199. ((sts_data) & 0x0FFFF)
  200. #define qlcnic_get_lro_sts_length(sts_data) \
  201. (((sts_data) >> 16) & 0x0FFFF)
  202. #define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
  203. (((sts_data) >> 32) & 0x0FF)
  204. #define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
  205. (((sts_data) >> 40) & 0x0FF)
  206. #define qlcnic_get_lro_sts_timestamp(sts_data) \
  207. (((sts_data) >> 48) & 0x1)
  208. #define qlcnic_get_lro_sts_type(sts_data) \
  209. (((sts_data) >> 49) & 0x7)
  210. #define qlcnic_get_lro_sts_push_flag(sts_data) \
  211. (((sts_data) >> 52) & 0x1)
  212. #define qlcnic_get_lro_sts_seq_number(sts_data) \
  213. ((sts_data) & 0x0FFFFFFFF)
  214. struct status_desc {
  215. __le64 status_desc_data[2];
  216. } __attribute__ ((aligned(16)));
  217. /* UNIFIED ROMIMAGE */
  218. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  219. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  220. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  221. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  222. /*Offsets */
  223. #define QLCNIC_UNI_CHIP_REV_OFF 10
  224. #define QLCNIC_UNI_FLAGS_OFF 11
  225. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  226. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  227. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  228. struct uni_table_desc{
  229. u32 findex;
  230. u32 num_entries;
  231. u32 entry_size;
  232. u32 reserved[5];
  233. };
  234. struct uni_data_desc{
  235. u32 findex;
  236. u32 size;
  237. u32 reserved[5];
  238. };
  239. /* Flash Defines and Structures */
  240. #define QLCNIC_FLT_LOCATION 0x3F1000
  241. #define QLCNIC_FW_IMAGE_REGION 0x74
  242. #define QLCNIC_BOOTLD_REGION 0X72
  243. struct qlcnic_flt_header {
  244. u16 version;
  245. u16 len;
  246. u16 checksum;
  247. u16 reserved;
  248. };
  249. struct qlcnic_flt_entry {
  250. u8 region;
  251. u8 reserved0;
  252. u8 attrib;
  253. u8 reserved1;
  254. u32 size;
  255. u32 start_addr;
  256. u32 end_addr;
  257. };
  258. /* Magic number to let user know flash is programmed */
  259. #define QLCNIC_BDINFO_MAGIC 0x12345678
  260. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  261. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  262. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  263. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  264. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  265. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  266. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  267. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  268. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  269. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  270. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  271. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  272. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  273. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  274. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  275. /* Flash memory map */
  276. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  277. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  278. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  279. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  280. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  281. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  282. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  283. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  284. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  285. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  286. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  287. #define QLCNIC_UNIFIED_ROMIMAGE 0
  288. #define QLCNIC_FLASH_ROMIMAGE 1
  289. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  290. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  291. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  292. extern char qlcnic_driver_name[];
  293. /* Number of status descriptors to handle per interrupt */
  294. #define MAX_STATUS_HANDLE (64)
  295. /*
  296. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  297. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  298. */
  299. struct qlcnic_skb_frag {
  300. u64 dma;
  301. u64 length;
  302. };
  303. /* Following defines are for the state of the buffers */
  304. #define QLCNIC_BUFFER_FREE 0
  305. #define QLCNIC_BUFFER_BUSY 1
  306. /*
  307. * There will be one qlcnic_buffer per skb packet. These will be
  308. * used to save the dma info for pci_unmap_page()
  309. */
  310. struct qlcnic_cmd_buffer {
  311. struct sk_buff *skb;
  312. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  313. u32 frag_count;
  314. };
  315. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  316. struct qlcnic_rx_buffer {
  317. u16 ref_handle;
  318. struct sk_buff *skb;
  319. struct list_head list;
  320. u64 dma;
  321. };
  322. /* Board types */
  323. #define QLCNIC_GBE 0x01
  324. #define QLCNIC_XGBE 0x02
  325. /*
  326. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  327. * adjusted based on configured MTU.
  328. */
  329. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  330. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  331. #define QLCNIC_INTR_DEFAULT 0x04
  332. #define QLCNIC_CONFIG_INTR_COALESCE 3
  333. struct qlcnic_nic_intr_coalesce {
  334. u8 type;
  335. u8 sts_ring_mask;
  336. u16 rx_packets;
  337. u16 rx_time_us;
  338. u16 flag;
  339. u32 timer_out;
  340. };
  341. /*
  342. * One hardware_context{} per adapter
  343. * contains interrupt info as well shared hardware info.
  344. */
  345. struct qlcnic_hardware_context {
  346. void __iomem *pci_base0;
  347. void __iomem *ocm_win_crb;
  348. unsigned long pci_len0;
  349. rwlock_t crb_lock;
  350. struct mutex mem_lock;
  351. u8 revision_id;
  352. u8 pci_func;
  353. u8 linkup;
  354. u16 port_type;
  355. u16 board_type;
  356. struct qlcnic_nic_intr_coalesce coal;
  357. };
  358. struct qlcnic_adapter_stats {
  359. u64 xmitcalled;
  360. u64 xmitfinished;
  361. u64 rxdropped;
  362. u64 txdropped;
  363. u64 csummed;
  364. u64 rx_pkts;
  365. u64 lro_pkts;
  366. u64 rxbytes;
  367. u64 txbytes;
  368. u64 lrobytes;
  369. u64 lso_frames;
  370. u64 xmit_on;
  371. u64 xmit_off;
  372. u64 skb_alloc_failure;
  373. u64 null_rxbuf;
  374. u64 rx_dma_map_error;
  375. u64 tx_dma_map_error;
  376. };
  377. /*
  378. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  379. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  380. */
  381. struct qlcnic_host_rds_ring {
  382. void __iomem *crb_rcv_producer;
  383. struct rcv_desc *desc_head;
  384. struct qlcnic_rx_buffer *rx_buf_arr;
  385. u32 num_desc;
  386. u32 producer;
  387. u32 dma_size;
  388. u32 skb_size;
  389. u32 flags;
  390. struct list_head free_list;
  391. spinlock_t lock;
  392. dma_addr_t phys_addr;
  393. } ____cacheline_internodealigned_in_smp;
  394. struct qlcnic_host_sds_ring {
  395. u32 consumer;
  396. u32 num_desc;
  397. void __iomem *crb_sts_consumer;
  398. struct status_desc *desc_head;
  399. struct qlcnic_adapter *adapter;
  400. struct napi_struct napi;
  401. struct list_head free_list[NUM_RCV_DESC_RINGS];
  402. void __iomem *crb_intr_mask;
  403. int irq;
  404. dma_addr_t phys_addr;
  405. char name[IFNAMSIZ+4];
  406. } ____cacheline_internodealigned_in_smp;
  407. struct qlcnic_host_tx_ring {
  408. u32 producer;
  409. u32 sw_consumer;
  410. u32 num_desc;
  411. void __iomem *crb_cmd_producer;
  412. struct cmd_desc_type0 *desc_head;
  413. struct qlcnic_cmd_buffer *cmd_buf_arr;
  414. __le32 *hw_consumer;
  415. dma_addr_t phys_addr;
  416. dma_addr_t hw_cons_phys_addr;
  417. struct netdev_queue *txq;
  418. } ____cacheline_internodealigned_in_smp;
  419. /*
  420. * Receive context. There is one such structure per instance of the
  421. * receive processing. Any state information that is relevant to
  422. * the receive, and is must be in this structure. The global data may be
  423. * present elsewhere.
  424. */
  425. struct qlcnic_recv_context {
  426. struct qlcnic_host_rds_ring *rds_rings;
  427. struct qlcnic_host_sds_ring *sds_rings;
  428. u32 state;
  429. u16 context_id;
  430. u16 virt_port;
  431. };
  432. /* HW context creation */
  433. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  434. #define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
  435. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  436. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  437. /*
  438. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  439. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  440. */
  441. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  442. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  443. #define QLCNIC_CDRP_RSP_OK 0x00000001
  444. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  445. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  446. /*
  447. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  448. * the crb QLCNIC_CDRP_CRB_OFFSET.
  449. */
  450. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  451. #define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
  452. #define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  453. #define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  454. #define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  455. #define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  456. #define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  457. #define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  458. #define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
  459. #define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  460. #define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
  461. #define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  462. #define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
  463. #define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
  464. #define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
  465. #define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
  466. #define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
  467. #define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
  468. #define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
  469. #define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
  470. #define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
  471. #define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
  472. #define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
  473. #define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
  474. #define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
  475. #define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
  476. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
  477. #define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
  478. #define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
  479. #define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
  480. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
  481. #define QLCNIC_CDRP_CMD_CONFIG_PORT 0x0000002E
  482. #define QLCNIC_RCODE_SUCCESS 0
  483. #define QLCNIC_RCODE_NOT_SUPPORTED 9
  484. #define QLCNIC_RCODE_TIMEOUT 17
  485. #define QLCNIC_DESTROY_CTX_RESET 0
  486. /*
  487. * Capabilities Announced
  488. */
  489. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  490. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  491. #define QLCNIC_CAP0_LSO (1 << 6)
  492. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  493. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  494. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  495. /*
  496. * Context state
  497. */
  498. #define QLCNIC_HOST_CTX_STATE_FREED 0
  499. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  500. /*
  501. * Rx context
  502. */
  503. struct qlcnic_hostrq_sds_ring {
  504. __le64 host_phys_addr; /* Ring base addr */
  505. __le32 ring_size; /* Ring entries */
  506. __le16 msi_index;
  507. __le16 rsvd; /* Padding */
  508. } __packed;
  509. struct qlcnic_hostrq_rds_ring {
  510. __le64 host_phys_addr; /* Ring base addr */
  511. __le64 buff_size; /* Packet buffer size */
  512. __le32 ring_size; /* Ring entries */
  513. __le32 ring_kind; /* Class of ring */
  514. } __packed;
  515. struct qlcnic_hostrq_rx_ctx {
  516. __le64 host_rsp_dma_addr; /* Response dma'd here */
  517. __le32 capabilities[4]; /* Flag bit vector */
  518. __le32 host_int_crb_mode; /* Interrupt crb usage */
  519. __le32 host_rds_crb_mode; /* RDS crb usage */
  520. /* These ring offsets are relative to data[0] below */
  521. __le32 rds_ring_offset; /* Offset to RDS config */
  522. __le32 sds_ring_offset; /* Offset to SDS config */
  523. __le16 num_rds_rings; /* Count of RDS rings */
  524. __le16 num_sds_rings; /* Count of SDS rings */
  525. __le16 valid_field_offset;
  526. u8 txrx_sds_binding;
  527. u8 msix_handler;
  528. u8 reserved[128]; /* reserve space for future expansion*/
  529. /* MUST BE 64-bit aligned.
  530. The following is packed:
  531. - N hostrq_rds_rings
  532. - N hostrq_sds_rings */
  533. char data[0];
  534. } __packed;
  535. struct qlcnic_cardrsp_rds_ring{
  536. __le32 host_producer_crb; /* Crb to use */
  537. __le32 rsvd1; /* Padding */
  538. } __packed;
  539. struct qlcnic_cardrsp_sds_ring {
  540. __le32 host_consumer_crb; /* Crb to use */
  541. __le32 interrupt_crb; /* Crb to use */
  542. } __packed;
  543. struct qlcnic_cardrsp_rx_ctx {
  544. /* These ring offsets are relative to data[0] below */
  545. __le32 rds_ring_offset; /* Offset to RDS config */
  546. __le32 sds_ring_offset; /* Offset to SDS config */
  547. __le32 host_ctx_state; /* Starting State */
  548. __le32 num_fn_per_port; /* How many PCI fn share the port */
  549. __le16 num_rds_rings; /* Count of RDS rings */
  550. __le16 num_sds_rings; /* Count of SDS rings */
  551. __le16 context_id; /* Handle for context */
  552. u8 phys_port; /* Physical id of port */
  553. u8 virt_port; /* Virtual/Logical id of port */
  554. u8 reserved[128]; /* save space for future expansion */
  555. /* MUST BE 64-bit aligned.
  556. The following is packed:
  557. - N cardrsp_rds_rings
  558. - N cardrs_sds_rings */
  559. char data[0];
  560. } __packed;
  561. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  562. (sizeof(HOSTRQ_RX) + \
  563. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  564. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  565. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  566. (sizeof(CARDRSP_RX) + \
  567. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  568. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  569. /*
  570. * Tx context
  571. */
  572. struct qlcnic_hostrq_cds_ring {
  573. __le64 host_phys_addr; /* Ring base addr */
  574. __le32 ring_size; /* Ring entries */
  575. __le32 rsvd; /* Padding */
  576. } __packed;
  577. struct qlcnic_hostrq_tx_ctx {
  578. __le64 host_rsp_dma_addr; /* Response dma'd here */
  579. __le64 cmd_cons_dma_addr; /* */
  580. __le64 dummy_dma_addr; /* */
  581. __le32 capabilities[4]; /* Flag bit vector */
  582. __le32 host_int_crb_mode; /* Interrupt crb usage */
  583. __le32 rsvd1; /* Padding */
  584. __le16 rsvd2; /* Padding */
  585. __le16 interrupt_ctl;
  586. __le16 msi_index;
  587. __le16 rsvd3; /* Padding */
  588. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  589. u8 reserved[128]; /* future expansion */
  590. } __packed;
  591. struct qlcnic_cardrsp_cds_ring {
  592. __le32 host_producer_crb; /* Crb to use */
  593. __le32 interrupt_crb; /* Crb to use */
  594. } __packed;
  595. struct qlcnic_cardrsp_tx_ctx {
  596. __le32 host_ctx_state; /* Starting state */
  597. __le16 context_id; /* Handle for context */
  598. u8 phys_port; /* Physical id of port */
  599. u8 virt_port; /* Virtual/Logical id of port */
  600. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  601. u8 reserved[128]; /* future expansion */
  602. } __packed;
  603. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  604. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  605. /* CRB */
  606. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  607. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  608. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  609. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  610. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  611. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  612. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  613. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  614. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  615. /* MAC */
  616. #define MC_COUNT_P3P 38
  617. #define QLCNIC_MAC_NOOP 0
  618. #define QLCNIC_MAC_ADD 1
  619. #define QLCNIC_MAC_DEL 2
  620. #define QLCNIC_MAC_VLAN_ADD 3
  621. #define QLCNIC_MAC_VLAN_DEL 4
  622. struct qlcnic_mac_list_s {
  623. struct list_head list;
  624. uint8_t mac_addr[ETH_ALEN+2];
  625. };
  626. #define QLCNIC_HOST_REQUEST 0x13
  627. #define QLCNIC_REQUEST 0x14
  628. #define QLCNIC_MAC_EVENT 0x1
  629. #define QLCNIC_IP_UP 2
  630. #define QLCNIC_IP_DOWN 3
  631. /*
  632. * Driver --> Firmware
  633. */
  634. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  635. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  636. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  637. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  638. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  639. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  640. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  641. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  642. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  643. /*
  644. * Firmware --> Driver
  645. */
  646. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  647. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  648. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  649. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  650. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  651. /* Capabilites received */
  652. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  653. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  654. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  655. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  656. /* module types */
  657. #define LINKEVENT_MODULE_NOT_PRESENT 1
  658. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  659. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  660. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  661. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  662. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  663. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  664. #define LINKEVENT_MODULE_TWINAX 8
  665. #define LINKSPEED_10GBPS 10000
  666. #define LINKSPEED_1GBPS 1000
  667. #define LINKSPEED_100MBPS 100
  668. #define LINKSPEED_10MBPS 10
  669. #define LINKSPEED_ENCODED_10MBPS 0
  670. #define LINKSPEED_ENCODED_100MBPS 1
  671. #define LINKSPEED_ENCODED_1GBPS 2
  672. #define LINKEVENT_AUTONEG_DISABLED 0
  673. #define LINKEVENT_AUTONEG_ENABLED 1
  674. #define LINKEVENT_HALF_DUPLEX 0
  675. #define LINKEVENT_FULL_DUPLEX 1
  676. #define LINKEVENT_LINKSPEED_MBPS 0
  677. #define LINKEVENT_LINKSPEED_ENCODED 1
  678. /* firmware response header:
  679. * 63:58 - message type
  680. * 57:56 - owner
  681. * 55:53 - desc count
  682. * 52:48 - reserved
  683. * 47:40 - completion id
  684. * 39:32 - opcode
  685. * 31:16 - error code
  686. * 15:00 - reserved
  687. */
  688. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  689. ((msg_hdr >> 32) & 0xFF)
  690. struct qlcnic_fw_msg {
  691. union {
  692. struct {
  693. u64 hdr;
  694. u64 body[7];
  695. };
  696. u64 words[8];
  697. };
  698. };
  699. struct qlcnic_nic_req {
  700. __le64 qhdr;
  701. __le64 req_hdr;
  702. __le64 words[6];
  703. } __packed;
  704. struct qlcnic_mac_req {
  705. u8 op;
  706. u8 tag;
  707. u8 mac_addr[6];
  708. };
  709. struct qlcnic_vlan_req {
  710. __le16 vlan_id;
  711. __le16 rsvd[3];
  712. } __packed;
  713. struct qlcnic_ipaddr {
  714. __be32 ipv4;
  715. __be32 ipv6[4];
  716. };
  717. #define QLCNIC_MSI_ENABLED 0x02
  718. #define QLCNIC_MSIX_ENABLED 0x04
  719. #define QLCNIC_LRO_ENABLED 0x08
  720. #define QLCNIC_LRO_DISABLED 0x00
  721. #define QLCNIC_BRIDGE_ENABLED 0X10
  722. #define QLCNIC_DIAG_ENABLED 0x20
  723. #define QLCNIC_ESWITCH_ENABLED 0x40
  724. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  725. #define QLCNIC_TAGGING_ENABLED 0x100
  726. #define QLCNIC_MACSPOOF 0x200
  727. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  728. #define QLCNIC_PROMISC_DISABLED 0x800
  729. #define QLCNIC_NEED_FLR 0x1000
  730. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  731. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  732. #define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
  733. #define QLCNIC_MIN_NUM_RSS_RINGS 2
  734. #define QLCNIC_MSIX_TBL_SPACE 8192
  735. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  736. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  737. #define QLCNIC_NETDEV_WEIGHT 128
  738. #define QLCNIC_ADAPTER_UP_MAGIC 777
  739. #define __QLCNIC_FW_ATTACHED 0
  740. #define __QLCNIC_DEV_UP 1
  741. #define __QLCNIC_RESETTING 2
  742. #define __QLCNIC_START_FW 4
  743. #define __QLCNIC_AER 5
  744. #define __QLCNIC_DIAG_RES_ALLOC 6
  745. #define QLCNIC_INTERRUPT_TEST 1
  746. #define QLCNIC_LOOPBACK_TEST 2
  747. #define QLCNIC_LED_TEST 3
  748. #define QLCNIC_FILTER_AGE 80
  749. #define QLCNIC_READD_AGE 20
  750. #define QLCNIC_LB_MAX_FILTERS 64
  751. struct qlcnic_filter {
  752. struct hlist_node fnode;
  753. u8 faddr[ETH_ALEN];
  754. __le16 vlan_id;
  755. unsigned long ftime;
  756. };
  757. struct qlcnic_filter_hash {
  758. struct hlist_head *fhead;
  759. u8 fnum;
  760. u8 fmax;
  761. };
  762. struct qlcnic_adapter {
  763. struct qlcnic_hardware_context *ahw;
  764. struct qlcnic_recv_context *recv_ctx;
  765. struct qlcnic_host_tx_ring *tx_ring;
  766. struct net_device *netdev;
  767. struct pci_dev *pdev;
  768. unsigned long state;
  769. u32 flags;
  770. u16 num_txd;
  771. u16 num_rxd;
  772. u16 num_jumbo_rxd;
  773. u16 max_rxd;
  774. u16 max_jumbo_rxd;
  775. u8 max_rds_rings;
  776. u8 max_sds_rings;
  777. u8 msix_supported;
  778. u8 portnum;
  779. u8 physical_port;
  780. u8 reset_context;
  781. u8 mc_enabled;
  782. u8 max_mc_count;
  783. u8 fw_wait_cnt;
  784. u8 fw_fail_cnt;
  785. u8 tx_timeo_cnt;
  786. u8 need_fw_reset;
  787. u8 has_link_events;
  788. u8 fw_type;
  789. u16 tx_context_id;
  790. u16 is_up;
  791. u16 link_speed;
  792. u16 link_duplex;
  793. u16 link_autoneg;
  794. u16 module_type;
  795. u16 op_mode;
  796. u16 switch_mode;
  797. u16 max_tx_ques;
  798. u16 max_rx_ques;
  799. u16 max_mtu;
  800. u16 pvid;
  801. u32 fw_hal_version;
  802. u32 capabilities;
  803. u32 irq;
  804. u32 temp;
  805. u32 int_vec_bit;
  806. u32 heartbeat;
  807. u8 max_mac_filters;
  808. u8 dev_state;
  809. u8 diag_test;
  810. u8 diag_cnt;
  811. u8 reset_ack_timeo;
  812. u8 dev_init_timeo;
  813. u16 msg_enable;
  814. u8 mac_addr[ETH_ALEN];
  815. u64 dev_rst_time;
  816. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  817. struct qlcnic_npar_info *npars;
  818. struct qlcnic_eswitch *eswitch;
  819. struct qlcnic_nic_template *nic_ops;
  820. struct qlcnic_adapter_stats stats;
  821. struct list_head mac_list;
  822. void __iomem *tgt_mask_reg;
  823. void __iomem *tgt_status_reg;
  824. void __iomem *crb_int_state_reg;
  825. void __iomem *isr_int_vec;
  826. struct msix_entry *msix_entries;
  827. struct delayed_work fw_work;
  828. struct qlcnic_filter_hash fhash;
  829. spinlock_t tx_clean_lock;
  830. spinlock_t mac_learn_lock;
  831. __le32 file_prd_off; /*File fw product offset*/
  832. u32 fw_version;
  833. const struct firmware *fw;
  834. };
  835. struct qlcnic_info {
  836. __le16 pci_func;
  837. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  838. __le16 phys_port;
  839. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  840. __le32 capabilities;
  841. u8 max_mac_filters;
  842. u8 reserved1;
  843. __le16 max_mtu;
  844. __le16 max_tx_ques;
  845. __le16 max_rx_ques;
  846. __le16 min_tx_bw;
  847. __le16 max_tx_bw;
  848. u8 reserved2[104];
  849. } __packed;
  850. struct qlcnic_pci_info {
  851. __le16 id; /* pci function id */
  852. __le16 active; /* 1 = Enabled */
  853. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  854. __le16 default_port; /* default port number */
  855. __le16 tx_min_bw; /* Multiple of 100mbpc */
  856. __le16 tx_max_bw;
  857. __le16 reserved1[2];
  858. u8 mac[ETH_ALEN];
  859. u8 reserved2[106];
  860. } __packed;
  861. struct qlcnic_npar_info {
  862. u16 pvid;
  863. u16 min_bw;
  864. u16 max_bw;
  865. u8 phy_port;
  866. u8 type;
  867. u8 active;
  868. u8 enable_pm;
  869. u8 dest_npar;
  870. u8 discard_tagged;
  871. u8 mac_override;
  872. u8 mac_anti_spoof;
  873. u8 promisc_mode;
  874. u8 offload_flags;
  875. };
  876. struct qlcnic_eswitch {
  877. u8 port;
  878. u8 active_vports;
  879. u8 active_vlans;
  880. u8 active_ucast_filters;
  881. u8 max_ucast_filters;
  882. u8 max_active_vlans;
  883. u32 flags;
  884. #define QLCNIC_SWITCH_ENABLE BIT_1
  885. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  886. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  887. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  888. };
  889. /* Return codes for Error handling */
  890. #define QL_STATUS_INVALID_PARAM -1
  891. #define MAX_BW 100 /* % of link speed */
  892. #define MAX_VLAN_ID 4095
  893. #define MIN_VLAN_ID 2
  894. #define DEFAULT_MAC_LEARN 1
  895. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  896. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  897. struct qlcnic_pci_func_cfg {
  898. u16 func_type;
  899. u16 min_bw;
  900. u16 max_bw;
  901. u16 port_num;
  902. u8 pci_func;
  903. u8 func_state;
  904. u8 def_mac_addr[6];
  905. };
  906. struct qlcnic_npar_func_cfg {
  907. u32 fw_capab;
  908. u16 port_num;
  909. u16 min_bw;
  910. u16 max_bw;
  911. u16 max_tx_queues;
  912. u16 max_rx_queues;
  913. u8 pci_func;
  914. u8 op_mode;
  915. };
  916. struct qlcnic_pm_func_cfg {
  917. u8 pci_func;
  918. u8 action;
  919. u8 dest_npar;
  920. u8 reserved[5];
  921. };
  922. struct qlcnic_esw_func_cfg {
  923. u16 vlan_id;
  924. u8 op_mode;
  925. u8 op_type;
  926. u8 pci_func;
  927. u8 host_vlan_tag;
  928. u8 promisc_mode;
  929. u8 discard_tagged;
  930. u8 mac_override;
  931. u8 mac_anti_spoof;
  932. u8 offload_flags;
  933. u8 reserved[5];
  934. };
  935. #define QLCNIC_STATS_VERSION 1
  936. #define QLCNIC_STATS_PORT 1
  937. #define QLCNIC_STATS_ESWITCH 2
  938. #define QLCNIC_QUERY_RX_COUNTER 0
  939. #define QLCNIC_QUERY_TX_COUNTER 1
  940. #define QLCNIC_ESW_STATS_NOT_AVAIL 0xffffffffffffffffULL
  941. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  942. do { \
  943. if (((VAL1) == QLCNIC_ESW_STATS_NOT_AVAIL) && \
  944. ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
  945. (VAL1) = (VAL2); \
  946. else if (((VAL1) != QLCNIC_ESW_STATS_NOT_AVAIL) && \
  947. ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
  948. (VAL1) += (VAL2); \
  949. } while (0)
  950. struct __qlcnic_esw_statistics {
  951. __le16 context_id;
  952. __le16 version;
  953. __le16 size;
  954. __le16 unused;
  955. __le64 unicast_frames;
  956. __le64 multicast_frames;
  957. __le64 broadcast_frames;
  958. __le64 dropped_frames;
  959. __le64 errors;
  960. __le64 local_frames;
  961. __le64 numbytes;
  962. __le64 rsvd[3];
  963. } __packed;
  964. struct qlcnic_esw_statistics {
  965. struct __qlcnic_esw_statistics rx;
  966. struct __qlcnic_esw_statistics tx;
  967. };
  968. int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
  969. u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
  970. int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
  971. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  972. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  973. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  974. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  975. #define ADDR_IN_RANGE(addr, low, high) \
  976. (((addr) < (high)) && ((addr) >= (low)))
  977. #define QLCRD32(adapter, off) \
  978. (qlcnic_hw_read_wx_2M(adapter, off))
  979. #define QLCWR32(adapter, off, val) \
  980. (qlcnic_hw_write_wx_2M(adapter, off, val))
  981. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  982. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  983. #define qlcnic_rom_lock(a) \
  984. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  985. #define qlcnic_rom_unlock(a) \
  986. qlcnic_pcie_sem_unlock((a), 2)
  987. #define qlcnic_phy_lock(a) \
  988. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  989. #define qlcnic_phy_unlock(a) \
  990. qlcnic_pcie_sem_unlock((a), 3)
  991. #define qlcnic_api_lock(a) \
  992. qlcnic_pcie_sem_lock((a), 5, 0)
  993. #define qlcnic_api_unlock(a) \
  994. qlcnic_pcie_sem_unlock((a), 5)
  995. #define qlcnic_sw_lock(a) \
  996. qlcnic_pcie_sem_lock((a), 6, 0)
  997. #define qlcnic_sw_unlock(a) \
  998. qlcnic_pcie_sem_unlock((a), 6)
  999. #define crb_win_lock(a) \
  1000. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1001. #define crb_win_unlock(a) \
  1002. qlcnic_pcie_sem_unlock((a), 7)
  1003. int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
  1004. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  1005. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
  1006. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1007. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1008. /* Functions from qlcnic_init.c */
  1009. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1010. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1011. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1012. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1013. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1014. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1015. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1016. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
  1017. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1018. u8 *bytes, size_t size);
  1019. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1020. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1021. void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
  1022. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1023. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1024. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1025. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1026. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1027. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1028. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
  1029. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1030. void qlcnic_watchdog_task(struct work_struct *work);
  1031. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1032. struct qlcnic_host_rds_ring *rds_ring);
  1033. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1034. void qlcnic_set_multi(struct net_device *netdev);
  1035. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
  1036. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
  1037. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
  1038. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
  1039. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
  1040. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
  1041. void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
  1042. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1043. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1044. u32 qlcnic_fix_features(struct net_device *netdev, u32 features);
  1045. int qlcnic_set_features(struct net_device *netdev, u32 features);
  1046. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
  1047. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1048. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1049. void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
  1050. struct qlcnic_host_tx_ring *tx_ring);
  1051. void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
  1052. /* Functions from qlcnic_main.c */
  1053. int qlcnic_reset_context(struct qlcnic_adapter *);
  1054. u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1055. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
  1056. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  1057. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  1058. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  1059. int qlcnic_validate_max_rss(struct net_device *netdev, u8 max_hw, u8 val);
  1060. int qlcnic_set_max_rss(struct qlcnic_adapter *adapter, u8 data);
  1061. /* Management functions */
  1062. int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
  1063. int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1064. int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
  1065. int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
  1066. /* eSwitch management functions */
  1067. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1068. struct qlcnic_esw_func_cfg *);
  1069. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1070. struct qlcnic_esw_func_cfg *);
  1071. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1072. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1073. struct __qlcnic_esw_statistics *);
  1074. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1075. struct __qlcnic_esw_statistics *);
  1076. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1077. extern int qlcnic_config_tso;
  1078. /*
  1079. * QLOGIC Board information
  1080. */
  1081. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1082. struct qlcnic_brdinfo {
  1083. unsigned short vendor;
  1084. unsigned short device;
  1085. unsigned short sub_vendor;
  1086. unsigned short sub_device;
  1087. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1088. };
  1089. static const struct qlcnic_brdinfo qlcnic_boards[] = {
  1090. {0x1077, 0x8020, 0x1077, 0x203,
  1091. "8200 Series Single Port 10GbE Converged Network Adapter "
  1092. "(TCP/IP Networking)"},
  1093. {0x1077, 0x8020, 0x1077, 0x207,
  1094. "8200 Series Dual Port 10GbE Converged Network Adapter "
  1095. "(TCP/IP Networking)"},
  1096. {0x1077, 0x8020, 0x1077, 0x20b,
  1097. "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
  1098. {0x1077, 0x8020, 0x1077, 0x20c,
  1099. "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
  1100. {0x1077, 0x8020, 0x1077, 0x20f,
  1101. "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
  1102. {0x1077, 0x8020, 0x103c, 0x3733,
  1103. "NC523SFP 10Gb 2-port Server Adapter"},
  1104. {0x1077, 0x8020, 0x103c, 0x3346,
  1105. "CN1000Q Dual Port Converged Network Adapter"},
  1106. {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
  1107. };
  1108. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
  1109. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1110. {
  1111. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1112. return tx_ring->sw_consumer - tx_ring->producer;
  1113. else
  1114. return tx_ring->sw_consumer + tx_ring->num_desc -
  1115. tx_ring->producer;
  1116. }
  1117. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1118. struct qlcnic_nic_template {
  1119. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1120. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1121. int (*start_firmware) (struct qlcnic_adapter *);
  1122. };
  1123. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1124. if (NETIF_MSG_##lvl & adapter->msg_enable) \
  1125. printk(KERN_INFO "%s: %s: " _fmt, \
  1126. dev_name(&adapter->pdev->dev), \
  1127. __func__, ##_args); \
  1128. } while (0)
  1129. #endif /* __QLCNIC_H_ */