i915_debugfs.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "intel_drv.h"
  35. #include "intel_ringbuffer.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. #define DRM_I915_RING_DEBUG 1
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. FLUSHING_LIST,
  43. INACTIVE_LIST,
  44. PINNED_LIST,
  45. DEFERRED_FREE_LIST,
  46. };
  47. static const char *yesno(int v)
  48. {
  49. return v ? "yes" : "no";
  50. }
  51. static int i915_capabilities(struct seq_file *m, void *data)
  52. {
  53. struct drm_info_node *node = (struct drm_info_node *) m->private;
  54. struct drm_device *dev = node->minor->dev;
  55. const struct intel_device_info *info = INTEL_INFO(dev);
  56. seq_printf(m, "gen: %d\n", info->gen);
  57. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  58. #define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  59. B(is_mobile);
  60. B(is_i85x);
  61. B(is_i915g);
  62. B(is_i945gm);
  63. B(is_g33);
  64. B(need_gfx_hws);
  65. B(is_g4x);
  66. B(is_pineview);
  67. B(is_broadwater);
  68. B(is_crestline);
  69. B(has_fbc);
  70. B(has_pipe_cxsr);
  71. B(has_hotplug);
  72. B(cursor_needs_physical);
  73. B(has_overlay);
  74. B(overlay_needs_physical);
  75. B(supports_tv);
  76. B(has_bsd_ring);
  77. B(has_blt_ring);
  78. B(has_llc);
  79. #undef B
  80. return 0;
  81. }
  82. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  83. {
  84. if (obj->user_pin_count > 0)
  85. return "P";
  86. else if (obj->pin_count > 0)
  87. return "p";
  88. else
  89. return " ";
  90. }
  91. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  92. {
  93. switch (obj->tiling_mode) {
  94. default:
  95. case I915_TILING_NONE: return " ";
  96. case I915_TILING_X: return "X";
  97. case I915_TILING_Y: return "Y";
  98. }
  99. }
  100. static const char *cache_level_str(int type)
  101. {
  102. switch (type) {
  103. case I915_CACHE_NONE: return " uncached";
  104. case I915_CACHE_LLC: return " snooped (LLC)";
  105. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  106. default: return "";
  107. }
  108. }
  109. static void
  110. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  111. {
  112. seq_printf(m, "%p: %s%s %8zd %04x %04x %d %d%s%s%s",
  113. &obj->base,
  114. get_pin_flag(obj),
  115. get_tiling_flag(obj),
  116. obj->base.size,
  117. obj->base.read_domains,
  118. obj->base.write_domain,
  119. obj->last_rendering_seqno,
  120. obj->last_fenced_seqno,
  121. cache_level_str(obj->cache_level),
  122. obj->dirty ? " dirty" : "",
  123. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  124. if (obj->base.name)
  125. seq_printf(m, " (name: %d)", obj->base.name);
  126. if (obj->fence_reg != I915_FENCE_REG_NONE)
  127. seq_printf(m, " (fence: %d)", obj->fence_reg);
  128. if (obj->gtt_space != NULL)
  129. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  130. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  131. if (obj->pin_mappable || obj->fault_mappable) {
  132. char s[3], *t = s;
  133. if (obj->pin_mappable)
  134. *t++ = 'p';
  135. if (obj->fault_mappable)
  136. *t++ = 'f';
  137. *t = '\0';
  138. seq_printf(m, " (%s mappable)", s);
  139. }
  140. if (obj->ring != NULL)
  141. seq_printf(m, " (%s)", obj->ring->name);
  142. }
  143. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  144. {
  145. struct drm_info_node *node = (struct drm_info_node *) m->private;
  146. uintptr_t list = (uintptr_t) node->info_ent->data;
  147. struct list_head *head;
  148. struct drm_device *dev = node->minor->dev;
  149. drm_i915_private_t *dev_priv = dev->dev_private;
  150. struct drm_i915_gem_object *obj;
  151. size_t total_obj_size, total_gtt_size;
  152. int count, ret;
  153. ret = mutex_lock_interruptible(&dev->struct_mutex);
  154. if (ret)
  155. return ret;
  156. switch (list) {
  157. case ACTIVE_LIST:
  158. seq_printf(m, "Active:\n");
  159. head = &dev_priv->mm.active_list;
  160. break;
  161. case INACTIVE_LIST:
  162. seq_printf(m, "Inactive:\n");
  163. head = &dev_priv->mm.inactive_list;
  164. break;
  165. case PINNED_LIST:
  166. seq_printf(m, "Pinned:\n");
  167. head = &dev_priv->mm.pinned_list;
  168. break;
  169. case FLUSHING_LIST:
  170. seq_printf(m, "Flushing:\n");
  171. head = &dev_priv->mm.flushing_list;
  172. break;
  173. case DEFERRED_FREE_LIST:
  174. seq_printf(m, "Deferred free:\n");
  175. head = &dev_priv->mm.deferred_free_list;
  176. break;
  177. default:
  178. mutex_unlock(&dev->struct_mutex);
  179. return -EINVAL;
  180. }
  181. total_obj_size = total_gtt_size = count = 0;
  182. list_for_each_entry(obj, head, mm_list) {
  183. seq_printf(m, " ");
  184. describe_obj(m, obj);
  185. seq_printf(m, "\n");
  186. total_obj_size += obj->base.size;
  187. total_gtt_size += obj->gtt_space->size;
  188. count++;
  189. }
  190. mutex_unlock(&dev->struct_mutex);
  191. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  192. count, total_obj_size, total_gtt_size);
  193. return 0;
  194. }
  195. #define count_objects(list, member) do { \
  196. list_for_each_entry(obj, list, member) { \
  197. size += obj->gtt_space->size; \
  198. ++count; \
  199. if (obj->map_and_fenceable) { \
  200. mappable_size += obj->gtt_space->size; \
  201. ++mappable_count; \
  202. } \
  203. } \
  204. } while (0)
  205. static int i915_gem_object_info(struct seq_file *m, void* data)
  206. {
  207. struct drm_info_node *node = (struct drm_info_node *) m->private;
  208. struct drm_device *dev = node->minor->dev;
  209. struct drm_i915_private *dev_priv = dev->dev_private;
  210. u32 count, mappable_count;
  211. size_t size, mappable_size;
  212. struct drm_i915_gem_object *obj;
  213. int ret;
  214. ret = mutex_lock_interruptible(&dev->struct_mutex);
  215. if (ret)
  216. return ret;
  217. seq_printf(m, "%u objects, %zu bytes\n",
  218. dev_priv->mm.object_count,
  219. dev_priv->mm.object_memory);
  220. size = count = mappable_size = mappable_count = 0;
  221. count_objects(&dev_priv->mm.gtt_list, gtt_list);
  222. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  223. count, mappable_count, size, mappable_size);
  224. size = count = mappable_size = mappable_count = 0;
  225. count_objects(&dev_priv->mm.active_list, mm_list);
  226. count_objects(&dev_priv->mm.flushing_list, mm_list);
  227. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  228. count, mappable_count, size, mappable_size);
  229. size = count = mappable_size = mappable_count = 0;
  230. count_objects(&dev_priv->mm.pinned_list, mm_list);
  231. seq_printf(m, " %u [%u] pinned objects, %zu [%zu] bytes\n",
  232. count, mappable_count, size, mappable_size);
  233. size = count = mappable_size = mappable_count = 0;
  234. count_objects(&dev_priv->mm.inactive_list, mm_list);
  235. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  236. count, mappable_count, size, mappable_size);
  237. size = count = mappable_size = mappable_count = 0;
  238. count_objects(&dev_priv->mm.deferred_free_list, mm_list);
  239. seq_printf(m, " %u [%u] freed objects, %zu [%zu] bytes\n",
  240. count, mappable_count, size, mappable_size);
  241. size = count = mappable_size = mappable_count = 0;
  242. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  243. if (obj->fault_mappable) {
  244. size += obj->gtt_space->size;
  245. ++count;
  246. }
  247. if (obj->pin_mappable) {
  248. mappable_size += obj->gtt_space->size;
  249. ++mappable_count;
  250. }
  251. }
  252. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  253. mappable_count, mappable_size);
  254. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  255. count, size);
  256. seq_printf(m, "%zu [%zu] gtt total\n",
  257. dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
  258. mutex_unlock(&dev->struct_mutex);
  259. return 0;
  260. }
  261. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  262. {
  263. struct drm_info_node *node = (struct drm_info_node *) m->private;
  264. struct drm_device *dev = node->minor->dev;
  265. struct drm_i915_private *dev_priv = dev->dev_private;
  266. struct drm_i915_gem_object *obj;
  267. size_t total_obj_size, total_gtt_size;
  268. int count, ret;
  269. ret = mutex_lock_interruptible(&dev->struct_mutex);
  270. if (ret)
  271. return ret;
  272. total_obj_size = total_gtt_size = count = 0;
  273. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  274. seq_printf(m, " ");
  275. describe_obj(m, obj);
  276. seq_printf(m, "\n");
  277. total_obj_size += obj->base.size;
  278. total_gtt_size += obj->gtt_space->size;
  279. count++;
  280. }
  281. mutex_unlock(&dev->struct_mutex);
  282. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  283. count, total_obj_size, total_gtt_size);
  284. return 0;
  285. }
  286. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  287. {
  288. struct drm_info_node *node = (struct drm_info_node *) m->private;
  289. struct drm_device *dev = node->minor->dev;
  290. unsigned long flags;
  291. struct intel_crtc *crtc;
  292. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  293. const char pipe = pipe_name(crtc->pipe);
  294. const char plane = plane_name(crtc->plane);
  295. struct intel_unpin_work *work;
  296. spin_lock_irqsave(&dev->event_lock, flags);
  297. work = crtc->unpin_work;
  298. if (work == NULL) {
  299. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  300. pipe, plane);
  301. } else {
  302. if (!work->pending) {
  303. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  304. pipe, plane);
  305. } else {
  306. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  307. pipe, plane);
  308. }
  309. if (work->enable_stall_check)
  310. seq_printf(m, "Stall check enabled, ");
  311. else
  312. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  313. seq_printf(m, "%d prepares\n", work->pending);
  314. if (work->old_fb_obj) {
  315. struct drm_i915_gem_object *obj = work->old_fb_obj;
  316. if (obj)
  317. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  318. }
  319. if (work->pending_flip_obj) {
  320. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  321. if (obj)
  322. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  323. }
  324. }
  325. spin_unlock_irqrestore(&dev->event_lock, flags);
  326. }
  327. return 0;
  328. }
  329. static int i915_gem_request_info(struct seq_file *m, void *data)
  330. {
  331. struct drm_info_node *node = (struct drm_info_node *) m->private;
  332. struct drm_device *dev = node->minor->dev;
  333. drm_i915_private_t *dev_priv = dev->dev_private;
  334. struct drm_i915_gem_request *gem_request;
  335. int ret, count;
  336. ret = mutex_lock_interruptible(&dev->struct_mutex);
  337. if (ret)
  338. return ret;
  339. count = 0;
  340. if (!list_empty(&dev_priv->ring[RCS].request_list)) {
  341. seq_printf(m, "Render requests:\n");
  342. list_for_each_entry(gem_request,
  343. &dev_priv->ring[RCS].request_list,
  344. list) {
  345. seq_printf(m, " %d @ %d\n",
  346. gem_request->seqno,
  347. (int) (jiffies - gem_request->emitted_jiffies));
  348. }
  349. count++;
  350. }
  351. if (!list_empty(&dev_priv->ring[VCS].request_list)) {
  352. seq_printf(m, "BSD requests:\n");
  353. list_for_each_entry(gem_request,
  354. &dev_priv->ring[VCS].request_list,
  355. list) {
  356. seq_printf(m, " %d @ %d\n",
  357. gem_request->seqno,
  358. (int) (jiffies - gem_request->emitted_jiffies));
  359. }
  360. count++;
  361. }
  362. if (!list_empty(&dev_priv->ring[BCS].request_list)) {
  363. seq_printf(m, "BLT requests:\n");
  364. list_for_each_entry(gem_request,
  365. &dev_priv->ring[BCS].request_list,
  366. list) {
  367. seq_printf(m, " %d @ %d\n",
  368. gem_request->seqno,
  369. (int) (jiffies - gem_request->emitted_jiffies));
  370. }
  371. count++;
  372. }
  373. mutex_unlock(&dev->struct_mutex);
  374. if (count == 0)
  375. seq_printf(m, "No requests\n");
  376. return 0;
  377. }
  378. static void i915_ring_seqno_info(struct seq_file *m,
  379. struct intel_ring_buffer *ring)
  380. {
  381. if (ring->get_seqno) {
  382. seq_printf(m, "Current sequence (%s): %d\n",
  383. ring->name, ring->get_seqno(ring));
  384. seq_printf(m, "Waiter sequence (%s): %d\n",
  385. ring->name, ring->waiting_seqno);
  386. seq_printf(m, "IRQ sequence (%s): %d\n",
  387. ring->name, ring->irq_seqno);
  388. }
  389. }
  390. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  391. {
  392. struct drm_info_node *node = (struct drm_info_node *) m->private;
  393. struct drm_device *dev = node->minor->dev;
  394. drm_i915_private_t *dev_priv = dev->dev_private;
  395. int ret, i;
  396. ret = mutex_lock_interruptible(&dev->struct_mutex);
  397. if (ret)
  398. return ret;
  399. for (i = 0; i < I915_NUM_RINGS; i++)
  400. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  401. mutex_unlock(&dev->struct_mutex);
  402. return 0;
  403. }
  404. static int i915_interrupt_info(struct seq_file *m, void *data)
  405. {
  406. struct drm_info_node *node = (struct drm_info_node *) m->private;
  407. struct drm_device *dev = node->minor->dev;
  408. drm_i915_private_t *dev_priv = dev->dev_private;
  409. int ret, i, pipe;
  410. ret = mutex_lock_interruptible(&dev->struct_mutex);
  411. if (ret)
  412. return ret;
  413. if (!HAS_PCH_SPLIT(dev)) {
  414. seq_printf(m, "Interrupt enable: %08x\n",
  415. I915_READ(IER));
  416. seq_printf(m, "Interrupt identity: %08x\n",
  417. I915_READ(IIR));
  418. seq_printf(m, "Interrupt mask: %08x\n",
  419. I915_READ(IMR));
  420. for_each_pipe(pipe)
  421. seq_printf(m, "Pipe %c stat: %08x\n",
  422. pipe_name(pipe),
  423. I915_READ(PIPESTAT(pipe)));
  424. } else {
  425. seq_printf(m, "North Display Interrupt enable: %08x\n",
  426. I915_READ(DEIER));
  427. seq_printf(m, "North Display Interrupt identity: %08x\n",
  428. I915_READ(DEIIR));
  429. seq_printf(m, "North Display Interrupt mask: %08x\n",
  430. I915_READ(DEIMR));
  431. seq_printf(m, "South Display Interrupt enable: %08x\n",
  432. I915_READ(SDEIER));
  433. seq_printf(m, "South Display Interrupt identity: %08x\n",
  434. I915_READ(SDEIIR));
  435. seq_printf(m, "South Display Interrupt mask: %08x\n",
  436. I915_READ(SDEIMR));
  437. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  438. I915_READ(GTIER));
  439. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  440. I915_READ(GTIIR));
  441. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  442. I915_READ(GTIMR));
  443. }
  444. seq_printf(m, "Interrupts received: %d\n",
  445. atomic_read(&dev_priv->irq_received));
  446. for (i = 0; i < I915_NUM_RINGS; i++) {
  447. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  448. seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
  449. dev_priv->ring[i].name,
  450. I915_READ_IMR(&dev_priv->ring[i]));
  451. }
  452. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  453. }
  454. mutex_unlock(&dev->struct_mutex);
  455. return 0;
  456. }
  457. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  458. {
  459. struct drm_info_node *node = (struct drm_info_node *) m->private;
  460. struct drm_device *dev = node->minor->dev;
  461. drm_i915_private_t *dev_priv = dev->dev_private;
  462. int i, ret;
  463. ret = mutex_lock_interruptible(&dev->struct_mutex);
  464. if (ret)
  465. return ret;
  466. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  467. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  468. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  469. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  470. seq_printf(m, "Fenced object[%2d] = ", i);
  471. if (obj == NULL)
  472. seq_printf(m, "unused");
  473. else
  474. describe_obj(m, obj);
  475. seq_printf(m, "\n");
  476. }
  477. mutex_unlock(&dev->struct_mutex);
  478. return 0;
  479. }
  480. static int i915_hws_info(struct seq_file *m, void *data)
  481. {
  482. struct drm_info_node *node = (struct drm_info_node *) m->private;
  483. struct drm_device *dev = node->minor->dev;
  484. drm_i915_private_t *dev_priv = dev->dev_private;
  485. struct intel_ring_buffer *ring;
  486. const volatile u32 __iomem *hws;
  487. int i;
  488. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  489. hws = (volatile u32 __iomem *)ring->status_page.page_addr;
  490. if (hws == NULL)
  491. return 0;
  492. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  493. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  494. i * 4,
  495. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  496. }
  497. return 0;
  498. }
  499. static int i915_ringbuffer_data(struct seq_file *m, void *data)
  500. {
  501. struct drm_info_node *node = (struct drm_info_node *) m->private;
  502. struct drm_device *dev = node->minor->dev;
  503. drm_i915_private_t *dev_priv = dev->dev_private;
  504. struct intel_ring_buffer *ring;
  505. int ret;
  506. ret = mutex_lock_interruptible(&dev->struct_mutex);
  507. if (ret)
  508. return ret;
  509. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  510. if (!ring->obj) {
  511. seq_printf(m, "No ringbuffer setup\n");
  512. } else {
  513. const u8 __iomem *virt = ring->virtual_start;
  514. uint32_t off;
  515. for (off = 0; off < ring->size; off += 4) {
  516. uint32_t *ptr = (uint32_t *)(virt + off);
  517. seq_printf(m, "%08x : %08x\n", off, *ptr);
  518. }
  519. }
  520. mutex_unlock(&dev->struct_mutex);
  521. return 0;
  522. }
  523. static int i915_ringbuffer_info(struct seq_file *m, void *data)
  524. {
  525. struct drm_info_node *node = (struct drm_info_node *) m->private;
  526. struct drm_device *dev = node->minor->dev;
  527. drm_i915_private_t *dev_priv = dev->dev_private;
  528. struct intel_ring_buffer *ring;
  529. int ret;
  530. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  531. if (ring->size == 0)
  532. return 0;
  533. ret = mutex_lock_interruptible(&dev->struct_mutex);
  534. if (ret)
  535. return ret;
  536. seq_printf(m, "Ring %s:\n", ring->name);
  537. seq_printf(m, " Head : %08x\n", I915_READ_HEAD(ring) & HEAD_ADDR);
  538. seq_printf(m, " Tail : %08x\n", I915_READ_TAIL(ring) & TAIL_ADDR);
  539. seq_printf(m, " Size : %08x\n", ring->size);
  540. seq_printf(m, " Active : %08x\n", intel_ring_get_active_head(ring));
  541. seq_printf(m, " NOPID : %08x\n", I915_READ_NOPID(ring));
  542. if (IS_GEN6(dev)) {
  543. seq_printf(m, " Sync 0 : %08x\n", I915_READ_SYNC_0(ring));
  544. seq_printf(m, " Sync 1 : %08x\n", I915_READ_SYNC_1(ring));
  545. }
  546. seq_printf(m, " Control : %08x\n", I915_READ_CTL(ring));
  547. seq_printf(m, " Start : %08x\n", I915_READ_START(ring));
  548. mutex_unlock(&dev->struct_mutex);
  549. return 0;
  550. }
  551. static const char *ring_str(int ring)
  552. {
  553. switch (ring) {
  554. case RCS: return "render";
  555. case VCS: return "bsd";
  556. case BCS: return "blt";
  557. default: return "";
  558. }
  559. }
  560. static const char *pin_flag(int pinned)
  561. {
  562. if (pinned > 0)
  563. return " P";
  564. else if (pinned < 0)
  565. return " p";
  566. else
  567. return "";
  568. }
  569. static const char *tiling_flag(int tiling)
  570. {
  571. switch (tiling) {
  572. default:
  573. case I915_TILING_NONE: return "";
  574. case I915_TILING_X: return " X";
  575. case I915_TILING_Y: return " Y";
  576. }
  577. }
  578. static const char *dirty_flag(int dirty)
  579. {
  580. return dirty ? " dirty" : "";
  581. }
  582. static const char *purgeable_flag(int purgeable)
  583. {
  584. return purgeable ? " purgeable" : "";
  585. }
  586. static void print_error_buffers(struct seq_file *m,
  587. const char *name,
  588. struct drm_i915_error_buffer *err,
  589. int count)
  590. {
  591. seq_printf(m, "%s [%d]:\n", name, count);
  592. while (count--) {
  593. seq_printf(m, " %08x %8u %04x %04x %08x%s%s%s%s%s%s%s",
  594. err->gtt_offset,
  595. err->size,
  596. err->read_domains,
  597. err->write_domain,
  598. err->seqno,
  599. pin_flag(err->pinned),
  600. tiling_flag(err->tiling),
  601. dirty_flag(err->dirty),
  602. purgeable_flag(err->purgeable),
  603. err->ring != -1 ? " " : "",
  604. ring_str(err->ring),
  605. cache_level_str(err->cache_level));
  606. if (err->name)
  607. seq_printf(m, " (name: %d)", err->name);
  608. if (err->fence_reg != I915_FENCE_REG_NONE)
  609. seq_printf(m, " (fence: %d)", err->fence_reg);
  610. seq_printf(m, "\n");
  611. err++;
  612. }
  613. }
  614. static void i915_ring_error_state(struct seq_file *m,
  615. struct drm_device *dev,
  616. struct drm_i915_error_state *error,
  617. unsigned ring)
  618. {
  619. seq_printf(m, "%s command stream:\n", ring_str(ring));
  620. seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
  621. seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
  622. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  623. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  624. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  625. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  626. if (ring == RCS && INTEL_INFO(dev)->gen >= 4) {
  627. seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
  628. seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
  629. }
  630. if (INTEL_INFO(dev)->gen >= 4)
  631. seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
  632. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
  633. if (INTEL_INFO(dev)->gen >= 6) {
  634. seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
  635. seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
  636. seq_printf(m, " SYNC_0: 0x%08x\n",
  637. error->semaphore_mboxes[ring][0]);
  638. seq_printf(m, " SYNC_1: 0x%08x\n",
  639. error->semaphore_mboxes[ring][1]);
  640. }
  641. seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  642. seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
  643. seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
  644. }
  645. static int i915_error_state(struct seq_file *m, void *unused)
  646. {
  647. struct drm_info_node *node = (struct drm_info_node *) m->private;
  648. struct drm_device *dev = node->minor->dev;
  649. drm_i915_private_t *dev_priv = dev->dev_private;
  650. struct drm_i915_error_state *error;
  651. unsigned long flags;
  652. int i, page, offset, elt;
  653. spin_lock_irqsave(&dev_priv->error_lock, flags);
  654. if (!dev_priv->first_error) {
  655. seq_printf(m, "no error state collected\n");
  656. goto out;
  657. }
  658. error = dev_priv->first_error;
  659. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  660. error->time.tv_usec);
  661. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  662. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  663. seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  664. for (i = 0; i < dev_priv->num_fence_regs; i++)
  665. seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  666. if (INTEL_INFO(dev)->gen >= 6) {
  667. seq_printf(m, "ERROR: 0x%08x\n", error->error);
  668. seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  669. }
  670. i915_ring_error_state(m, dev, error, RCS);
  671. if (HAS_BLT(dev))
  672. i915_ring_error_state(m, dev, error, BCS);
  673. if (HAS_BSD(dev))
  674. i915_ring_error_state(m, dev, error, VCS);
  675. if (error->active_bo)
  676. print_error_buffers(m, "Active",
  677. error->active_bo,
  678. error->active_bo_count);
  679. if (error->pinned_bo)
  680. print_error_buffers(m, "Pinned",
  681. error->pinned_bo,
  682. error->pinned_bo_count);
  683. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
  684. if (error->batchbuffer[i]) {
  685. struct drm_i915_error_object *obj = error->batchbuffer[i];
  686. seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
  687. dev_priv->ring[i].name,
  688. obj->gtt_offset);
  689. offset = 0;
  690. for (page = 0; page < obj->page_count; page++) {
  691. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  692. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  693. offset += 4;
  694. }
  695. }
  696. }
  697. }
  698. for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++) {
  699. if (error->ringbuffer[i]) {
  700. struct drm_i915_error_object *obj = error->ringbuffer[i];
  701. seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
  702. dev_priv->ring[i].name,
  703. obj->gtt_offset);
  704. offset = 0;
  705. for (page = 0; page < obj->page_count; page++) {
  706. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  707. seq_printf(m, "%08x : %08x\n",
  708. offset,
  709. obj->pages[page][elt]);
  710. offset += 4;
  711. }
  712. }
  713. }
  714. }
  715. if (error->overlay)
  716. intel_overlay_print_error_state(m, error->overlay);
  717. if (error->display)
  718. intel_display_print_error_state(m, dev, error->display);
  719. out:
  720. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  721. return 0;
  722. }
  723. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  724. {
  725. struct drm_info_node *node = (struct drm_info_node *) m->private;
  726. struct drm_device *dev = node->minor->dev;
  727. drm_i915_private_t *dev_priv = dev->dev_private;
  728. u16 crstanddelay;
  729. int ret;
  730. ret = mutex_lock_interruptible(&dev->struct_mutex);
  731. if (ret)
  732. return ret;
  733. crstanddelay = I915_READ16(CRSTANDVID);
  734. mutex_unlock(&dev->struct_mutex);
  735. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  736. return 0;
  737. }
  738. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  739. {
  740. struct drm_info_node *node = (struct drm_info_node *) m->private;
  741. struct drm_device *dev = node->minor->dev;
  742. drm_i915_private_t *dev_priv = dev->dev_private;
  743. int ret;
  744. if (IS_GEN5(dev)) {
  745. u16 rgvswctl = I915_READ16(MEMSWCTL);
  746. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  747. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  748. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  749. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  750. MEMSTAT_VID_SHIFT);
  751. seq_printf(m, "Current P-state: %d\n",
  752. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  753. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  754. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  755. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  756. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  757. u32 rpstat;
  758. u32 rpupei, rpcurup, rpprevup;
  759. u32 rpdownei, rpcurdown, rpprevdown;
  760. int max_freq;
  761. /* RPSTAT1 is in the GT power well */
  762. ret = mutex_lock_interruptible(&dev->struct_mutex);
  763. if (ret)
  764. return ret;
  765. gen6_gt_force_wake_get(dev_priv);
  766. rpstat = I915_READ(GEN6_RPSTAT1);
  767. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  768. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  769. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  770. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  771. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  772. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  773. gen6_gt_force_wake_put(dev_priv);
  774. mutex_unlock(&dev->struct_mutex);
  775. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  776. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  777. seq_printf(m, "Render p-state ratio: %d\n",
  778. (gt_perf_status & 0xff00) >> 8);
  779. seq_printf(m, "Render p-state VID: %d\n",
  780. gt_perf_status & 0xff);
  781. seq_printf(m, "Render p-state limit: %d\n",
  782. rp_state_limits & 0xff);
  783. seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
  784. GEN6_CAGF_SHIFT) * 50);
  785. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  786. GEN6_CURICONT_MASK);
  787. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  788. GEN6_CURBSYTAVG_MASK);
  789. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  790. GEN6_CURBSYTAVG_MASK);
  791. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  792. GEN6_CURIAVG_MASK);
  793. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  794. GEN6_CURBSYTAVG_MASK);
  795. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  796. GEN6_CURBSYTAVG_MASK);
  797. max_freq = (rp_state_cap & 0xff0000) >> 16;
  798. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  799. max_freq * 50);
  800. max_freq = (rp_state_cap & 0xff00) >> 8;
  801. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  802. max_freq * 50);
  803. max_freq = rp_state_cap & 0xff;
  804. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  805. max_freq * 50);
  806. } else {
  807. seq_printf(m, "no P-state info available\n");
  808. }
  809. return 0;
  810. }
  811. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  812. {
  813. struct drm_info_node *node = (struct drm_info_node *) m->private;
  814. struct drm_device *dev = node->minor->dev;
  815. drm_i915_private_t *dev_priv = dev->dev_private;
  816. u32 delayfreq;
  817. int ret, i;
  818. ret = mutex_lock_interruptible(&dev->struct_mutex);
  819. if (ret)
  820. return ret;
  821. for (i = 0; i < 16; i++) {
  822. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  823. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  824. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  825. }
  826. mutex_unlock(&dev->struct_mutex);
  827. return 0;
  828. }
  829. static inline int MAP_TO_MV(int map)
  830. {
  831. return 1250 - (map * 25);
  832. }
  833. static int i915_inttoext_table(struct seq_file *m, void *unused)
  834. {
  835. struct drm_info_node *node = (struct drm_info_node *) m->private;
  836. struct drm_device *dev = node->minor->dev;
  837. drm_i915_private_t *dev_priv = dev->dev_private;
  838. u32 inttoext;
  839. int ret, i;
  840. ret = mutex_lock_interruptible(&dev->struct_mutex);
  841. if (ret)
  842. return ret;
  843. for (i = 1; i <= 32; i++) {
  844. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  845. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  846. }
  847. mutex_unlock(&dev->struct_mutex);
  848. return 0;
  849. }
  850. static int ironlake_drpc_info(struct seq_file *m)
  851. {
  852. struct drm_info_node *node = (struct drm_info_node *) m->private;
  853. struct drm_device *dev = node->minor->dev;
  854. drm_i915_private_t *dev_priv = dev->dev_private;
  855. u32 rgvmodectl, rstdbyctl;
  856. u16 crstandvid;
  857. int ret;
  858. ret = mutex_lock_interruptible(&dev->struct_mutex);
  859. if (ret)
  860. return ret;
  861. rgvmodectl = I915_READ(MEMMODECTL);
  862. rstdbyctl = I915_READ(RSTDBYCTL);
  863. crstandvid = I915_READ16(CRSTANDVID);
  864. mutex_unlock(&dev->struct_mutex);
  865. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  866. "yes" : "no");
  867. seq_printf(m, "Boost freq: %d\n",
  868. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  869. MEMMODE_BOOST_FREQ_SHIFT);
  870. seq_printf(m, "HW control enabled: %s\n",
  871. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  872. seq_printf(m, "SW control enabled: %s\n",
  873. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  874. seq_printf(m, "Gated voltage change: %s\n",
  875. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  876. seq_printf(m, "Starting frequency: P%d\n",
  877. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  878. seq_printf(m, "Max P-state: P%d\n",
  879. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  880. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  881. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  882. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  883. seq_printf(m, "Render standby enabled: %s\n",
  884. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  885. seq_printf(m, "Current RS state: ");
  886. switch (rstdbyctl & RSX_STATUS_MASK) {
  887. case RSX_STATUS_ON:
  888. seq_printf(m, "on\n");
  889. break;
  890. case RSX_STATUS_RC1:
  891. seq_printf(m, "RC1\n");
  892. break;
  893. case RSX_STATUS_RC1E:
  894. seq_printf(m, "RC1E\n");
  895. break;
  896. case RSX_STATUS_RS1:
  897. seq_printf(m, "RS1\n");
  898. break;
  899. case RSX_STATUS_RS2:
  900. seq_printf(m, "RS2 (RC6)\n");
  901. break;
  902. case RSX_STATUS_RS3:
  903. seq_printf(m, "RC3 (RC6+)\n");
  904. break;
  905. default:
  906. seq_printf(m, "unknown\n");
  907. break;
  908. }
  909. return 0;
  910. }
  911. static int gen6_drpc_info(struct seq_file *m)
  912. {
  913. struct drm_info_node *node = (struct drm_info_node *) m->private;
  914. struct drm_device *dev = node->minor->dev;
  915. struct drm_i915_private *dev_priv = dev->dev_private;
  916. u32 rpmodectl1, gt_core_status, rcctl1;
  917. int count=0, ret;
  918. ret = mutex_lock_interruptible(&dev->struct_mutex);
  919. if (ret)
  920. return ret;
  921. if (atomic_read(&dev_priv->forcewake_count)) {
  922. seq_printf(m, "RC information inaccurate because userspace "
  923. "holds a reference \n");
  924. } else {
  925. /* NB: we cannot use forcewake, else we read the wrong values */
  926. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  927. udelay(10);
  928. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  929. }
  930. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  931. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  932. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  933. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  934. mutex_unlock(&dev->struct_mutex);
  935. seq_printf(m, "Video Turbo Mode: %s\n",
  936. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  937. seq_printf(m, "HW control enabled: %s\n",
  938. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  939. seq_printf(m, "SW control enabled: %s\n",
  940. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  941. GEN6_RP_MEDIA_SW_MODE));
  942. seq_printf(m, "RC6 Enabled: %s\n",
  943. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  944. seq_printf(m, "RC6 Enabled: %s\n",
  945. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  946. seq_printf(m, "Deep RC6 Enabled: %s\n",
  947. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  948. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  949. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  950. seq_printf(m, "Current RC state: ");
  951. switch (gt_core_status & GEN6_RCn_MASK) {
  952. case GEN6_RC0:
  953. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  954. seq_printf(m, "Core Power Down\n");
  955. else
  956. seq_printf(m, "on\n");
  957. break;
  958. case GEN6_RC3:
  959. seq_printf(m, "RC3\n");
  960. break;
  961. case GEN6_RC6:
  962. seq_printf(m, "RC6\n");
  963. break;
  964. case GEN6_RC7:
  965. seq_printf(m, "RC7\n");
  966. break;
  967. default:
  968. seq_printf(m, "Unknown\n");
  969. break;
  970. }
  971. seq_printf(m, "Core Power Down: %s\n",
  972. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  973. return 0;
  974. }
  975. static int i915_drpc_info(struct seq_file *m, void *unused)
  976. {
  977. struct drm_info_node *node = (struct drm_info_node *) m->private;
  978. struct drm_device *dev = node->minor->dev;
  979. if (IS_GEN6(dev) || IS_GEN7(dev))
  980. return gen6_drpc_info(m);
  981. else
  982. return ironlake_drpc_info(m);
  983. }
  984. static int i915_fbc_status(struct seq_file *m, void *unused)
  985. {
  986. struct drm_info_node *node = (struct drm_info_node *) m->private;
  987. struct drm_device *dev = node->minor->dev;
  988. drm_i915_private_t *dev_priv = dev->dev_private;
  989. if (!I915_HAS_FBC(dev)) {
  990. seq_printf(m, "FBC unsupported on this chipset\n");
  991. return 0;
  992. }
  993. if (intel_fbc_enabled(dev)) {
  994. seq_printf(m, "FBC enabled\n");
  995. } else {
  996. seq_printf(m, "FBC disabled: ");
  997. switch (dev_priv->no_fbc_reason) {
  998. case FBC_NO_OUTPUT:
  999. seq_printf(m, "no outputs");
  1000. break;
  1001. case FBC_STOLEN_TOO_SMALL:
  1002. seq_printf(m, "not enough stolen memory");
  1003. break;
  1004. case FBC_UNSUPPORTED_MODE:
  1005. seq_printf(m, "mode not supported");
  1006. break;
  1007. case FBC_MODE_TOO_LARGE:
  1008. seq_printf(m, "mode too large");
  1009. break;
  1010. case FBC_BAD_PLANE:
  1011. seq_printf(m, "FBC unsupported on plane");
  1012. break;
  1013. case FBC_NOT_TILED:
  1014. seq_printf(m, "scanout buffer not tiled");
  1015. break;
  1016. case FBC_MULTIPLE_PIPES:
  1017. seq_printf(m, "multiple pipes are enabled");
  1018. break;
  1019. case FBC_MODULE_PARAM:
  1020. seq_printf(m, "disabled per module param (default off)");
  1021. break;
  1022. default:
  1023. seq_printf(m, "unknown reason");
  1024. }
  1025. seq_printf(m, "\n");
  1026. }
  1027. return 0;
  1028. }
  1029. static int i915_sr_status(struct seq_file *m, void *unused)
  1030. {
  1031. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1032. struct drm_device *dev = node->minor->dev;
  1033. drm_i915_private_t *dev_priv = dev->dev_private;
  1034. bool sr_enabled = false;
  1035. if (HAS_PCH_SPLIT(dev))
  1036. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1037. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1038. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1039. else if (IS_I915GM(dev))
  1040. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1041. else if (IS_PINEVIEW(dev))
  1042. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1043. seq_printf(m, "self-refresh: %s\n",
  1044. sr_enabled ? "enabled" : "disabled");
  1045. return 0;
  1046. }
  1047. static int i915_emon_status(struct seq_file *m, void *unused)
  1048. {
  1049. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1050. struct drm_device *dev = node->minor->dev;
  1051. drm_i915_private_t *dev_priv = dev->dev_private;
  1052. unsigned long temp, chipset, gfx;
  1053. int ret;
  1054. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1055. if (ret)
  1056. return ret;
  1057. temp = i915_mch_val(dev_priv);
  1058. chipset = i915_chipset_val(dev_priv);
  1059. gfx = i915_gfx_val(dev_priv);
  1060. mutex_unlock(&dev->struct_mutex);
  1061. seq_printf(m, "GMCH temp: %ld\n", temp);
  1062. seq_printf(m, "Chipset power: %ld\n", chipset);
  1063. seq_printf(m, "GFX power: %ld\n", gfx);
  1064. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1065. return 0;
  1066. }
  1067. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1068. {
  1069. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1070. struct drm_device *dev = node->minor->dev;
  1071. drm_i915_private_t *dev_priv = dev->dev_private;
  1072. int ret;
  1073. int gpu_freq, ia_freq;
  1074. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1075. seq_printf(m, "unsupported on this chipset\n");
  1076. return 0;
  1077. }
  1078. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1079. if (ret)
  1080. return ret;
  1081. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
  1082. for (gpu_freq = dev_priv->min_delay; gpu_freq <= dev_priv->max_delay;
  1083. gpu_freq++) {
  1084. I915_WRITE(GEN6_PCODE_DATA, gpu_freq);
  1085. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
  1086. GEN6_PCODE_READ_MIN_FREQ_TABLE);
  1087. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
  1088. GEN6_PCODE_READY) == 0, 10)) {
  1089. DRM_ERROR("pcode read of freq table timed out\n");
  1090. continue;
  1091. }
  1092. ia_freq = I915_READ(GEN6_PCODE_DATA);
  1093. seq_printf(m, "%d\t\t%d\n", gpu_freq * 50, ia_freq * 100);
  1094. }
  1095. mutex_unlock(&dev->struct_mutex);
  1096. return 0;
  1097. }
  1098. static int i915_gfxec(struct seq_file *m, void *unused)
  1099. {
  1100. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1101. struct drm_device *dev = node->minor->dev;
  1102. drm_i915_private_t *dev_priv = dev->dev_private;
  1103. int ret;
  1104. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1105. if (ret)
  1106. return ret;
  1107. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1108. mutex_unlock(&dev->struct_mutex);
  1109. return 0;
  1110. }
  1111. static int i915_opregion(struct seq_file *m, void *unused)
  1112. {
  1113. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1114. struct drm_device *dev = node->minor->dev;
  1115. drm_i915_private_t *dev_priv = dev->dev_private;
  1116. struct intel_opregion *opregion = &dev_priv->opregion;
  1117. int ret;
  1118. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1119. if (ret)
  1120. return ret;
  1121. if (opregion->header)
  1122. seq_write(m, opregion->header, OPREGION_SIZE);
  1123. mutex_unlock(&dev->struct_mutex);
  1124. return 0;
  1125. }
  1126. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1127. {
  1128. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1129. struct drm_device *dev = node->minor->dev;
  1130. drm_i915_private_t *dev_priv = dev->dev_private;
  1131. struct intel_fbdev *ifbdev;
  1132. struct intel_framebuffer *fb;
  1133. int ret;
  1134. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1135. if (ret)
  1136. return ret;
  1137. ifbdev = dev_priv->fbdev;
  1138. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1139. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
  1140. fb->base.width,
  1141. fb->base.height,
  1142. fb->base.depth,
  1143. fb->base.bits_per_pixel);
  1144. describe_obj(m, fb->obj);
  1145. seq_printf(m, "\n");
  1146. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1147. if (&fb->base == ifbdev->helper.fb)
  1148. continue;
  1149. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
  1150. fb->base.width,
  1151. fb->base.height,
  1152. fb->base.depth,
  1153. fb->base.bits_per_pixel);
  1154. describe_obj(m, fb->obj);
  1155. seq_printf(m, "\n");
  1156. }
  1157. mutex_unlock(&dev->mode_config.mutex);
  1158. return 0;
  1159. }
  1160. static int i915_context_status(struct seq_file *m, void *unused)
  1161. {
  1162. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1163. struct drm_device *dev = node->minor->dev;
  1164. drm_i915_private_t *dev_priv = dev->dev_private;
  1165. int ret;
  1166. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1167. if (ret)
  1168. return ret;
  1169. if (dev_priv->pwrctx) {
  1170. seq_printf(m, "power context ");
  1171. describe_obj(m, dev_priv->pwrctx);
  1172. seq_printf(m, "\n");
  1173. }
  1174. if (dev_priv->renderctx) {
  1175. seq_printf(m, "render context ");
  1176. describe_obj(m, dev_priv->renderctx);
  1177. seq_printf(m, "\n");
  1178. }
  1179. mutex_unlock(&dev->mode_config.mutex);
  1180. return 0;
  1181. }
  1182. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1183. {
  1184. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1185. struct drm_device *dev = node->minor->dev;
  1186. struct drm_i915_private *dev_priv = dev->dev_private;
  1187. seq_printf(m, "forcewake count = %d\n",
  1188. atomic_read(&dev_priv->forcewake_count));
  1189. return 0;
  1190. }
  1191. static const char *swizzle_string(unsigned swizzle)
  1192. {
  1193. switch(swizzle) {
  1194. case I915_BIT_6_SWIZZLE_NONE:
  1195. return "none";
  1196. case I915_BIT_6_SWIZZLE_9:
  1197. return "bit9";
  1198. case I915_BIT_6_SWIZZLE_9_10:
  1199. return "bit9/bit10";
  1200. case I915_BIT_6_SWIZZLE_9_11:
  1201. return "bit9/bit11";
  1202. case I915_BIT_6_SWIZZLE_9_10_11:
  1203. return "bit9/bit10/bit11";
  1204. case I915_BIT_6_SWIZZLE_9_17:
  1205. return "bit9/bit17";
  1206. case I915_BIT_6_SWIZZLE_9_10_17:
  1207. return "bit9/bit10/bit17";
  1208. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1209. return "unkown";
  1210. }
  1211. return "bug";
  1212. }
  1213. static int i915_swizzle_info(struct seq_file *m, void *data)
  1214. {
  1215. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1216. struct drm_device *dev = node->minor->dev;
  1217. struct drm_i915_private *dev_priv = dev->dev_private;
  1218. mutex_lock(&dev->struct_mutex);
  1219. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1220. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1221. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1222. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1223. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1224. seq_printf(m, "DDC = 0x%08x\n",
  1225. I915_READ(DCC));
  1226. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1227. I915_READ16(C0DRB3));
  1228. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1229. I915_READ16(C1DRB3));
  1230. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1231. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1232. I915_READ(MAD_DIMM_C0));
  1233. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1234. I915_READ(MAD_DIMM_C1));
  1235. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1236. I915_READ(MAD_DIMM_C2));
  1237. seq_printf(m, "TILECTL = 0x%08x\n",
  1238. I915_READ(TILECTL));
  1239. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1240. I915_READ(ARB_MODE));
  1241. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1242. I915_READ(DISP_ARB_CTL));
  1243. }
  1244. mutex_unlock(&dev->struct_mutex);
  1245. return 0;
  1246. }
  1247. static int
  1248. i915_debugfs_common_open(struct inode *inode,
  1249. struct file *filp)
  1250. {
  1251. filp->private_data = inode->i_private;
  1252. return 0;
  1253. }
  1254. static ssize_t
  1255. i915_wedged_read(struct file *filp,
  1256. char __user *ubuf,
  1257. size_t max,
  1258. loff_t *ppos)
  1259. {
  1260. struct drm_device *dev = filp->private_data;
  1261. drm_i915_private_t *dev_priv = dev->dev_private;
  1262. char buf[80];
  1263. int len;
  1264. len = snprintf(buf, sizeof(buf),
  1265. "wedged : %d\n",
  1266. atomic_read(&dev_priv->mm.wedged));
  1267. if (len > sizeof(buf))
  1268. len = sizeof(buf);
  1269. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1270. }
  1271. static ssize_t
  1272. i915_wedged_write(struct file *filp,
  1273. const char __user *ubuf,
  1274. size_t cnt,
  1275. loff_t *ppos)
  1276. {
  1277. struct drm_device *dev = filp->private_data;
  1278. char buf[20];
  1279. int val = 1;
  1280. if (cnt > 0) {
  1281. if (cnt > sizeof(buf) - 1)
  1282. return -EINVAL;
  1283. if (copy_from_user(buf, ubuf, cnt))
  1284. return -EFAULT;
  1285. buf[cnt] = 0;
  1286. val = simple_strtoul(buf, NULL, 0);
  1287. }
  1288. DRM_INFO("Manually setting wedged to %d\n", val);
  1289. i915_handle_error(dev, val);
  1290. return cnt;
  1291. }
  1292. static const struct file_operations i915_wedged_fops = {
  1293. .owner = THIS_MODULE,
  1294. .open = i915_debugfs_common_open,
  1295. .read = i915_wedged_read,
  1296. .write = i915_wedged_write,
  1297. .llseek = default_llseek,
  1298. };
  1299. static ssize_t
  1300. i915_max_freq_read(struct file *filp,
  1301. char __user *ubuf,
  1302. size_t max,
  1303. loff_t *ppos)
  1304. {
  1305. struct drm_device *dev = filp->private_data;
  1306. drm_i915_private_t *dev_priv = dev->dev_private;
  1307. char buf[80];
  1308. int len;
  1309. len = snprintf(buf, sizeof(buf),
  1310. "max freq: %d\n", dev_priv->max_delay * 50);
  1311. if (len > sizeof(buf))
  1312. len = sizeof(buf);
  1313. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1314. }
  1315. static ssize_t
  1316. i915_max_freq_write(struct file *filp,
  1317. const char __user *ubuf,
  1318. size_t cnt,
  1319. loff_t *ppos)
  1320. {
  1321. struct drm_device *dev = filp->private_data;
  1322. struct drm_i915_private *dev_priv = dev->dev_private;
  1323. char buf[20];
  1324. int val = 1;
  1325. if (cnt > 0) {
  1326. if (cnt > sizeof(buf) - 1)
  1327. return -EINVAL;
  1328. if (copy_from_user(buf, ubuf, cnt))
  1329. return -EFAULT;
  1330. buf[cnt] = 0;
  1331. val = simple_strtoul(buf, NULL, 0);
  1332. }
  1333. DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
  1334. /*
  1335. * Turbo will still be enabled, but won't go above the set value.
  1336. */
  1337. dev_priv->max_delay = val / 50;
  1338. gen6_set_rps(dev, val / 50);
  1339. return cnt;
  1340. }
  1341. static const struct file_operations i915_max_freq_fops = {
  1342. .owner = THIS_MODULE,
  1343. .open = i915_debugfs_common_open,
  1344. .read = i915_max_freq_read,
  1345. .write = i915_max_freq_write,
  1346. .llseek = default_llseek,
  1347. };
  1348. static ssize_t
  1349. i915_cache_sharing_read(struct file *filp,
  1350. char __user *ubuf,
  1351. size_t max,
  1352. loff_t *ppos)
  1353. {
  1354. struct drm_device *dev = filp->private_data;
  1355. drm_i915_private_t *dev_priv = dev->dev_private;
  1356. char buf[80];
  1357. u32 snpcr;
  1358. int len;
  1359. mutex_lock(&dev_priv->dev->struct_mutex);
  1360. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1361. mutex_unlock(&dev_priv->dev->struct_mutex);
  1362. len = snprintf(buf, sizeof(buf),
  1363. "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
  1364. GEN6_MBC_SNPCR_SHIFT);
  1365. if (len > sizeof(buf))
  1366. len = sizeof(buf);
  1367. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1368. }
  1369. static ssize_t
  1370. i915_cache_sharing_write(struct file *filp,
  1371. const char __user *ubuf,
  1372. size_t cnt,
  1373. loff_t *ppos)
  1374. {
  1375. struct drm_device *dev = filp->private_data;
  1376. struct drm_i915_private *dev_priv = dev->dev_private;
  1377. char buf[20];
  1378. u32 snpcr;
  1379. int val = 1;
  1380. if (cnt > 0) {
  1381. if (cnt > sizeof(buf) - 1)
  1382. return -EINVAL;
  1383. if (copy_from_user(buf, ubuf, cnt))
  1384. return -EFAULT;
  1385. buf[cnt] = 0;
  1386. val = simple_strtoul(buf, NULL, 0);
  1387. }
  1388. if (val < 0 || val > 3)
  1389. return -EINVAL;
  1390. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
  1391. /* Update the cache sharing policy here as well */
  1392. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1393. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1394. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1395. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1396. return cnt;
  1397. }
  1398. static const struct file_operations i915_cache_sharing_fops = {
  1399. .owner = THIS_MODULE,
  1400. .open = i915_debugfs_common_open,
  1401. .read = i915_cache_sharing_read,
  1402. .write = i915_cache_sharing_write,
  1403. .llseek = default_llseek,
  1404. };
  1405. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1406. * allocated we need to hook into the minor for release. */
  1407. static int
  1408. drm_add_fake_info_node(struct drm_minor *minor,
  1409. struct dentry *ent,
  1410. const void *key)
  1411. {
  1412. struct drm_info_node *node;
  1413. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1414. if (node == NULL) {
  1415. debugfs_remove(ent);
  1416. return -ENOMEM;
  1417. }
  1418. node->minor = minor;
  1419. node->dent = ent;
  1420. node->info_ent = (void *) key;
  1421. mutex_lock(&minor->debugfs_lock);
  1422. list_add(&node->list, &minor->debugfs_list);
  1423. mutex_unlock(&minor->debugfs_lock);
  1424. return 0;
  1425. }
  1426. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1427. {
  1428. struct drm_device *dev = inode->i_private;
  1429. struct drm_i915_private *dev_priv = dev->dev_private;
  1430. int ret;
  1431. if (!IS_GEN6(dev))
  1432. return 0;
  1433. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1434. if (ret)
  1435. return ret;
  1436. gen6_gt_force_wake_get(dev_priv);
  1437. mutex_unlock(&dev->struct_mutex);
  1438. return 0;
  1439. }
  1440. int i915_forcewake_release(struct inode *inode, struct file *file)
  1441. {
  1442. struct drm_device *dev = inode->i_private;
  1443. struct drm_i915_private *dev_priv = dev->dev_private;
  1444. if (!IS_GEN6(dev))
  1445. return 0;
  1446. /*
  1447. * It's bad that we can potentially hang userspace if struct_mutex gets
  1448. * forever stuck. However, if we cannot acquire this lock it means that
  1449. * almost certainly the driver has hung, is not unload-able. Therefore
  1450. * hanging here is probably a minor inconvenience not to be seen my
  1451. * almost every user.
  1452. */
  1453. mutex_lock(&dev->struct_mutex);
  1454. gen6_gt_force_wake_put(dev_priv);
  1455. mutex_unlock(&dev->struct_mutex);
  1456. return 0;
  1457. }
  1458. static const struct file_operations i915_forcewake_fops = {
  1459. .owner = THIS_MODULE,
  1460. .open = i915_forcewake_open,
  1461. .release = i915_forcewake_release,
  1462. };
  1463. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1464. {
  1465. struct drm_device *dev = minor->dev;
  1466. struct dentry *ent;
  1467. ent = debugfs_create_file("i915_forcewake_user",
  1468. S_IRUSR,
  1469. root, dev,
  1470. &i915_forcewake_fops);
  1471. if (IS_ERR(ent))
  1472. return PTR_ERR(ent);
  1473. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1474. }
  1475. static int i915_debugfs_create(struct dentry *root,
  1476. struct drm_minor *minor,
  1477. const char *name,
  1478. const struct file_operations *fops)
  1479. {
  1480. struct drm_device *dev = minor->dev;
  1481. struct dentry *ent;
  1482. ent = debugfs_create_file(name,
  1483. S_IRUGO | S_IWUSR,
  1484. root, dev,
  1485. fops);
  1486. if (IS_ERR(ent))
  1487. return PTR_ERR(ent);
  1488. return drm_add_fake_info_node(minor, ent, fops);
  1489. }
  1490. static struct drm_info_list i915_debugfs_list[] = {
  1491. {"i915_capabilities", i915_capabilities, 0},
  1492. {"i915_gem_objects", i915_gem_object_info, 0},
  1493. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1494. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1495. {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
  1496. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1497. {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
  1498. {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
  1499. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1500. {"i915_gem_request", i915_gem_request_info, 0},
  1501. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1502. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1503. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1504. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1505. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1506. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1507. {"i915_ringbuffer_data", i915_ringbuffer_data, 0, (void *)RCS},
  1508. {"i915_ringbuffer_info", i915_ringbuffer_info, 0, (void *)RCS},
  1509. {"i915_bsd_ringbuffer_data", i915_ringbuffer_data, 0, (void *)VCS},
  1510. {"i915_bsd_ringbuffer_info", i915_ringbuffer_info, 0, (void *)VCS},
  1511. {"i915_blt_ringbuffer_data", i915_ringbuffer_data, 0, (void *)BCS},
  1512. {"i915_blt_ringbuffer_info", i915_ringbuffer_info, 0, (void *)BCS},
  1513. {"i915_error_state", i915_error_state, 0},
  1514. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1515. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1516. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1517. {"i915_inttoext_table", i915_inttoext_table, 0},
  1518. {"i915_drpc_info", i915_drpc_info, 0},
  1519. {"i915_emon_status", i915_emon_status, 0},
  1520. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1521. {"i915_gfxec", i915_gfxec, 0},
  1522. {"i915_fbc_status", i915_fbc_status, 0},
  1523. {"i915_sr_status", i915_sr_status, 0},
  1524. {"i915_opregion", i915_opregion, 0},
  1525. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1526. {"i915_context_status", i915_context_status, 0},
  1527. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1528. {"i915_swizzle_info", i915_swizzle_info, 0},
  1529. };
  1530. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1531. int i915_debugfs_init(struct drm_minor *minor)
  1532. {
  1533. int ret;
  1534. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1535. "i915_wedged",
  1536. &i915_wedged_fops);
  1537. if (ret)
  1538. return ret;
  1539. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1540. if (ret)
  1541. return ret;
  1542. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1543. "i915_max_freq",
  1544. &i915_max_freq_fops);
  1545. if (ret)
  1546. return ret;
  1547. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1548. "i915_cache_sharing",
  1549. &i915_cache_sharing_fops);
  1550. if (ret)
  1551. return ret;
  1552. return drm_debugfs_create_files(i915_debugfs_list,
  1553. I915_DEBUGFS_ENTRIES,
  1554. minor->debugfs_root, minor);
  1555. }
  1556. void i915_debugfs_cleanup(struct drm_minor *minor)
  1557. {
  1558. drm_debugfs_remove_files(i915_debugfs_list,
  1559. I915_DEBUGFS_ENTRIES, minor);
  1560. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1561. 1, minor);
  1562. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1563. 1, minor);
  1564. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  1565. 1, minor);
  1566. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  1567. 1, minor);
  1568. }
  1569. #endif /* CONFIG_DEBUG_FS */