mc13783-core.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743
  1. /*
  2. * Copyright 2009 Pengutronix
  3. * Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>
  4. *
  5. * loosely based on an earlier driver that has
  6. * Copyright 2009 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it under
  9. * the terms of the GNU General Public License version 2 as published by the
  10. * Free Software Foundation.
  11. */
  12. #include <linux/slab.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/mutex.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/spi/spi.h>
  18. #include <linux/mfd/core.h>
  19. #include <linux/mfd/mc13783.h>
  20. struct mc13783 {
  21. struct spi_device *spidev;
  22. struct mutex lock;
  23. int irq;
  24. int adcflags;
  25. irq_handler_t irqhandler[MC13783_NUM_IRQ];
  26. void *irqdata[MC13783_NUM_IRQ];
  27. };
  28. #define MC13783_REG_REVISION 7
  29. #define MC13783_REG_ADC_0 43
  30. #define MC13783_REG_ADC_1 44
  31. #define MC13783_REG_ADC_2 45
  32. #define MC13783_IRQSTAT0 0
  33. #define MC13783_IRQSTAT0_ADCDONEI (1 << 0)
  34. #define MC13783_IRQSTAT0_ADCBISDONEI (1 << 1)
  35. #define MC13783_IRQSTAT0_TSI (1 << 2)
  36. #define MC13783_IRQSTAT0_WHIGHI (1 << 3)
  37. #define MC13783_IRQSTAT0_WLOWI (1 << 4)
  38. #define MC13783_IRQSTAT0_CHGDETI (1 << 6)
  39. #define MC13783_IRQSTAT0_CHGOVI (1 << 7)
  40. #define MC13783_IRQSTAT0_CHGREVI (1 << 8)
  41. #define MC13783_IRQSTAT0_CHGSHORTI (1 << 9)
  42. #define MC13783_IRQSTAT0_CCCVI (1 << 10)
  43. #define MC13783_IRQSTAT0_CHGCURRI (1 << 11)
  44. #define MC13783_IRQSTAT0_BPONI (1 << 12)
  45. #define MC13783_IRQSTAT0_LOBATLI (1 << 13)
  46. #define MC13783_IRQSTAT0_LOBATHI (1 << 14)
  47. #define MC13783_IRQSTAT0_UDPI (1 << 15)
  48. #define MC13783_IRQSTAT0_USBI (1 << 16)
  49. #define MC13783_IRQSTAT0_IDI (1 << 19)
  50. #define MC13783_IRQSTAT0_SE1I (1 << 21)
  51. #define MC13783_IRQSTAT0_CKDETI (1 << 22)
  52. #define MC13783_IRQSTAT0_UDMI (1 << 23)
  53. #define MC13783_IRQMASK0 1
  54. #define MC13783_IRQMASK0_ADCDONEM MC13783_IRQSTAT0_ADCDONEI
  55. #define MC13783_IRQMASK0_ADCBISDONEM MC13783_IRQSTAT0_ADCBISDONEI
  56. #define MC13783_IRQMASK0_TSM MC13783_IRQSTAT0_TSI
  57. #define MC13783_IRQMASK0_WHIGHM MC13783_IRQSTAT0_WHIGHI
  58. #define MC13783_IRQMASK0_WLOWM MC13783_IRQSTAT0_WLOWI
  59. #define MC13783_IRQMASK0_CHGDETM MC13783_IRQSTAT0_CHGDETI
  60. #define MC13783_IRQMASK0_CHGOVM MC13783_IRQSTAT0_CHGOVI
  61. #define MC13783_IRQMASK0_CHGREVM MC13783_IRQSTAT0_CHGREVI
  62. #define MC13783_IRQMASK0_CHGSHORTM MC13783_IRQSTAT0_CHGSHORTI
  63. #define MC13783_IRQMASK0_CCCVM MC13783_IRQSTAT0_CCCVI
  64. #define MC13783_IRQMASK0_CHGCURRM MC13783_IRQSTAT0_CHGCURRI
  65. #define MC13783_IRQMASK0_BPONM MC13783_IRQSTAT0_BPONI
  66. #define MC13783_IRQMASK0_LOBATLM MC13783_IRQSTAT0_LOBATLI
  67. #define MC13783_IRQMASK0_LOBATHM MC13783_IRQSTAT0_LOBATHI
  68. #define MC13783_IRQMASK0_UDPM MC13783_IRQSTAT0_UDPI
  69. #define MC13783_IRQMASK0_USBM MC13783_IRQSTAT0_USBI
  70. #define MC13783_IRQMASK0_IDM MC13783_IRQSTAT0_IDI
  71. #define MC13783_IRQMASK0_SE1M MC13783_IRQSTAT0_SE1I
  72. #define MC13783_IRQMASK0_CKDETM MC13783_IRQSTAT0_CKDETI
  73. #define MC13783_IRQMASK0_UDMM MC13783_IRQSTAT0_UDMI
  74. #define MC13783_IRQSTAT1 3
  75. #define MC13783_IRQSTAT1_1HZI (1 << 0)
  76. #define MC13783_IRQSTAT1_TODAI (1 << 1)
  77. #define MC13783_IRQSTAT1_ONOFD1I (1 << 3)
  78. #define MC13783_IRQSTAT1_ONOFD2I (1 << 4)
  79. #define MC13783_IRQSTAT1_ONOFD3I (1 << 5)
  80. #define MC13783_IRQSTAT1_SYSRSTI (1 << 6)
  81. #define MC13783_IRQSTAT1_RTCRSTI (1 << 7)
  82. #define MC13783_IRQSTAT1_PCI (1 << 8)
  83. #define MC13783_IRQSTAT1_WARMI (1 << 9)
  84. #define MC13783_IRQSTAT1_MEMHLDI (1 << 10)
  85. #define MC13783_IRQSTAT1_PWRRDYI (1 << 11)
  86. #define MC13783_IRQSTAT1_THWARNLI (1 << 12)
  87. #define MC13783_IRQSTAT1_THWARNHI (1 << 13)
  88. #define MC13783_IRQSTAT1_CLKI (1 << 14)
  89. #define MC13783_IRQSTAT1_SEMAFI (1 << 15)
  90. #define MC13783_IRQSTAT1_MC2BI (1 << 17)
  91. #define MC13783_IRQSTAT1_HSDETI (1 << 18)
  92. #define MC13783_IRQSTAT1_HSLI (1 << 19)
  93. #define MC13783_IRQSTAT1_ALSPTHI (1 << 20)
  94. #define MC13783_IRQSTAT1_AHSSHORTI (1 << 21)
  95. #define MC13783_IRQMASK1 4
  96. #define MC13783_IRQMASK1_1HZM MC13783_IRQSTAT1_1HZI
  97. #define MC13783_IRQMASK1_TODAM MC13783_IRQSTAT1_TODAI
  98. #define MC13783_IRQMASK1_ONOFD1M MC13783_IRQSTAT1_ONOFD1I
  99. #define MC13783_IRQMASK1_ONOFD2M MC13783_IRQSTAT1_ONOFD2I
  100. #define MC13783_IRQMASK1_ONOFD3M MC13783_IRQSTAT1_ONOFD3I
  101. #define MC13783_IRQMASK1_SYSRSTM MC13783_IRQSTAT1_SYSRSTI
  102. #define MC13783_IRQMASK1_RTCRSTM MC13783_IRQSTAT1_RTCRSTI
  103. #define MC13783_IRQMASK1_PCM MC13783_IRQSTAT1_PCI
  104. #define MC13783_IRQMASK1_WARMM MC13783_IRQSTAT1_WARMI
  105. #define MC13783_IRQMASK1_MEMHLDM MC13783_IRQSTAT1_MEMHLDI
  106. #define MC13783_IRQMASK1_PWRRDYM MC13783_IRQSTAT1_PWRRDYI
  107. #define MC13783_IRQMASK1_THWARNLM MC13783_IRQSTAT1_THWARNLI
  108. #define MC13783_IRQMASK1_THWARNHM MC13783_IRQSTAT1_THWARNHI
  109. #define MC13783_IRQMASK1_CLKM MC13783_IRQSTAT1_CLKI
  110. #define MC13783_IRQMASK1_SEMAFM MC13783_IRQSTAT1_SEMAFI
  111. #define MC13783_IRQMASK1_MC2BM MC13783_IRQSTAT1_MC2BI
  112. #define MC13783_IRQMASK1_HSDETM MC13783_IRQSTAT1_HSDETI
  113. #define MC13783_IRQMASK1_HSLM MC13783_IRQSTAT1_HSLI
  114. #define MC13783_IRQMASK1_ALSPTHM MC13783_IRQSTAT1_ALSPTHI
  115. #define MC13783_IRQMASK1_AHSSHORTM MC13783_IRQSTAT1_AHSSHORTI
  116. #define MC13783_ADC1 44
  117. #define MC13783_ADC1_ADEN (1 << 0)
  118. #define MC13783_ADC1_RAND (1 << 1)
  119. #define MC13783_ADC1_ADSEL (1 << 3)
  120. #define MC13783_ADC1_ASC (1 << 20)
  121. #define MC13783_ADC1_ADTRIGIGN (1 << 21)
  122. #define MC13783_NUMREGS 0x3f
  123. void mc13783_lock(struct mc13783 *mc13783)
  124. {
  125. if (!mutex_trylock(&mc13783->lock)) {
  126. dev_dbg(&mc13783->spidev->dev, "wait for %s from %pf\n",
  127. __func__, __builtin_return_address(0));
  128. mutex_lock(&mc13783->lock);
  129. }
  130. dev_dbg(&mc13783->spidev->dev, "%s from %pf\n",
  131. __func__, __builtin_return_address(0));
  132. }
  133. EXPORT_SYMBOL(mc13783_lock);
  134. void mc13783_unlock(struct mc13783 *mc13783)
  135. {
  136. dev_dbg(&mc13783->spidev->dev, "%s from %pf\n",
  137. __func__, __builtin_return_address(0));
  138. mutex_unlock(&mc13783->lock);
  139. }
  140. EXPORT_SYMBOL(mc13783_unlock);
  141. #define MC13783_REGOFFSET_SHIFT 25
  142. int mc13783_reg_read(struct mc13783 *mc13783, unsigned int offset, u32 *val)
  143. {
  144. struct spi_transfer t;
  145. struct spi_message m;
  146. int ret;
  147. BUG_ON(!mutex_is_locked(&mc13783->lock));
  148. if (offset > MC13783_NUMREGS)
  149. return -EINVAL;
  150. *val = offset << MC13783_REGOFFSET_SHIFT;
  151. memset(&t, 0, sizeof(t));
  152. t.tx_buf = val;
  153. t.rx_buf = val;
  154. t.len = sizeof(u32);
  155. spi_message_init(&m);
  156. spi_message_add_tail(&t, &m);
  157. ret = spi_sync(mc13783->spidev, &m);
  158. /* error in message.status implies error return from spi_sync */
  159. BUG_ON(!ret && m.status);
  160. if (ret)
  161. return ret;
  162. *val &= 0xffffff;
  163. dev_vdbg(&mc13783->spidev->dev, "[0x%02x] -> 0x%06x\n", offset, *val);
  164. return 0;
  165. }
  166. EXPORT_SYMBOL(mc13783_reg_read);
  167. int mc13783_reg_write(struct mc13783 *mc13783, unsigned int offset, u32 val)
  168. {
  169. u32 buf;
  170. struct spi_transfer t;
  171. struct spi_message m;
  172. int ret;
  173. BUG_ON(!mutex_is_locked(&mc13783->lock));
  174. dev_vdbg(&mc13783->spidev->dev, "[0x%02x] <- 0x%06x\n", offset, val);
  175. if (offset > MC13783_NUMREGS || val > 0xffffff)
  176. return -EINVAL;
  177. buf = 1 << 31 | offset << MC13783_REGOFFSET_SHIFT | val;
  178. memset(&t, 0, sizeof(t));
  179. t.tx_buf = &buf;
  180. t.rx_buf = &buf;
  181. t.len = sizeof(u32);
  182. spi_message_init(&m);
  183. spi_message_add_tail(&t, &m);
  184. ret = spi_sync(mc13783->spidev, &m);
  185. BUG_ON(!ret && m.status);
  186. if (ret)
  187. return ret;
  188. return 0;
  189. }
  190. EXPORT_SYMBOL(mc13783_reg_write);
  191. int mc13783_reg_rmw(struct mc13783 *mc13783, unsigned int offset,
  192. u32 mask, u32 val)
  193. {
  194. int ret;
  195. u32 valread;
  196. BUG_ON(val & ~mask);
  197. ret = mc13783_reg_read(mc13783, offset, &valread);
  198. if (ret)
  199. return ret;
  200. valread = (valread & ~mask) | val;
  201. return mc13783_reg_write(mc13783, offset, valread);
  202. }
  203. EXPORT_SYMBOL(mc13783_reg_rmw);
  204. int mc13783_get_flags(struct mc13783 *mc13783)
  205. {
  206. struct mc13783_platform_data *pdata =
  207. dev_get_platdata(&mc13783->spidev->dev);
  208. return pdata->flags;
  209. }
  210. EXPORT_SYMBOL(mc13783_get_flags);
  211. int mc13783_irq_mask(struct mc13783 *mc13783, int irq)
  212. {
  213. int ret;
  214. unsigned int offmask = irq < 24 ? MC13783_IRQMASK0 : MC13783_IRQMASK1;
  215. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  216. u32 mask;
  217. if (irq < 0 || irq >= MC13783_NUM_IRQ)
  218. return -EINVAL;
  219. ret = mc13783_reg_read(mc13783, offmask, &mask);
  220. if (ret)
  221. return ret;
  222. if (mask & irqbit)
  223. /* already masked */
  224. return 0;
  225. return mc13783_reg_write(mc13783, offmask, mask | irqbit);
  226. }
  227. EXPORT_SYMBOL(mc13783_irq_mask);
  228. int mc13783_irq_unmask(struct mc13783 *mc13783, int irq)
  229. {
  230. int ret;
  231. unsigned int offmask = irq < 24 ? MC13783_IRQMASK0 : MC13783_IRQMASK1;
  232. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  233. u32 mask;
  234. if (irq < 0 || irq >= MC13783_NUM_IRQ)
  235. return -EINVAL;
  236. ret = mc13783_reg_read(mc13783, offmask, &mask);
  237. if (ret)
  238. return ret;
  239. if (!(mask & irqbit))
  240. /* already unmasked */
  241. return 0;
  242. return mc13783_reg_write(mc13783, offmask, mask & ~irqbit);
  243. }
  244. EXPORT_SYMBOL(mc13783_irq_unmask);
  245. int mc13783_irq_status(struct mc13783 *mc13783, int irq,
  246. int *enabled, int *pending)
  247. {
  248. int ret;
  249. unsigned int offmask = irq < 24 ? MC13783_IRQMASK0 : MC13783_IRQMASK1;
  250. unsigned int offstat = irq < 24 ? MC13783_IRQSTAT0 : MC13783_IRQSTAT1;
  251. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  252. if (irq < 0 || irq >= MC13783_NUM_IRQ)
  253. return -EINVAL;
  254. if (enabled) {
  255. u32 mask;
  256. ret = mc13783_reg_read(mc13783, offmask, &mask);
  257. if (ret)
  258. return ret;
  259. *enabled = mask & irqbit;
  260. }
  261. if (pending) {
  262. u32 stat;
  263. ret = mc13783_reg_read(mc13783, offstat, &stat);
  264. if (ret)
  265. return ret;
  266. *pending = stat & irqbit;
  267. }
  268. return 0;
  269. }
  270. EXPORT_SYMBOL(mc13783_irq_status);
  271. int mc13783_irq_ack(struct mc13783 *mc13783, int irq)
  272. {
  273. unsigned int offstat = irq < 24 ? MC13783_IRQSTAT0 : MC13783_IRQSTAT1;
  274. unsigned int val = 1 << (irq < 24 ? irq : irq - 24);
  275. BUG_ON(irq < 0 || irq >= MC13783_NUM_IRQ);
  276. return mc13783_reg_write(mc13783, offstat, val);
  277. }
  278. EXPORT_SYMBOL(mc13783_irq_ack);
  279. int mc13783_irq_request_nounmask(struct mc13783 *mc13783, int irq,
  280. irq_handler_t handler, const char *name, void *dev)
  281. {
  282. BUG_ON(!mutex_is_locked(&mc13783->lock));
  283. BUG_ON(!handler);
  284. if (irq < 0 || irq >= MC13783_NUM_IRQ)
  285. return -EINVAL;
  286. if (mc13783->irqhandler[irq])
  287. return -EBUSY;
  288. mc13783->irqhandler[irq] = handler;
  289. mc13783->irqdata[irq] = dev;
  290. return 0;
  291. }
  292. EXPORT_SYMBOL(mc13783_irq_request_nounmask);
  293. int mc13783_irq_request(struct mc13783 *mc13783, int irq,
  294. irq_handler_t handler, const char *name, void *dev)
  295. {
  296. int ret;
  297. ret = mc13783_irq_request_nounmask(mc13783, irq, handler, name, dev);
  298. if (ret)
  299. return ret;
  300. ret = mc13783_irq_unmask(mc13783, irq);
  301. if (ret) {
  302. mc13783->irqhandler[irq] = NULL;
  303. mc13783->irqdata[irq] = NULL;
  304. return ret;
  305. }
  306. return 0;
  307. }
  308. EXPORT_SYMBOL(mc13783_irq_request);
  309. int mc13783_irq_free(struct mc13783 *mc13783, int irq, void *dev)
  310. {
  311. int ret;
  312. BUG_ON(!mutex_is_locked(&mc13783->lock));
  313. if (irq < 0 || irq >= MC13783_NUM_IRQ || !mc13783->irqhandler[irq] ||
  314. mc13783->irqdata[irq] != dev)
  315. return -EINVAL;
  316. ret = mc13783_irq_mask(mc13783, irq);
  317. if (ret)
  318. return ret;
  319. mc13783->irqhandler[irq] = NULL;
  320. mc13783->irqdata[irq] = NULL;
  321. return 0;
  322. }
  323. EXPORT_SYMBOL(mc13783_irq_free);
  324. static inline irqreturn_t mc13783_irqhandler(struct mc13783 *mc13783, int irq)
  325. {
  326. return mc13783->irqhandler[irq](irq, mc13783->irqdata[irq]);
  327. }
  328. /*
  329. * returns: number of handled irqs or negative error
  330. * locking: holds mc13783->lock
  331. */
  332. static int mc13783_irq_handle(struct mc13783 *mc13783,
  333. unsigned int offstat, unsigned int offmask, int baseirq)
  334. {
  335. u32 stat, mask;
  336. int ret = mc13783_reg_read(mc13783, offstat, &stat);
  337. int num_handled = 0;
  338. if (ret)
  339. return ret;
  340. ret = mc13783_reg_read(mc13783, offmask, &mask);
  341. if (ret)
  342. return ret;
  343. while (stat & ~mask) {
  344. int irq = __ffs(stat & ~mask);
  345. stat &= ~(1 << irq);
  346. if (likely(mc13783->irqhandler[baseirq + irq])) {
  347. irqreturn_t handled;
  348. handled = mc13783_irqhandler(mc13783, baseirq + irq);
  349. if (handled == IRQ_HANDLED)
  350. num_handled++;
  351. } else {
  352. dev_err(&mc13783->spidev->dev,
  353. "BUG: irq %u but no handler\n",
  354. baseirq + irq);
  355. mask |= 1 << irq;
  356. ret = mc13783_reg_write(mc13783, offmask, mask);
  357. }
  358. }
  359. return num_handled;
  360. }
  361. static irqreturn_t mc13783_irq_thread(int irq, void *data)
  362. {
  363. struct mc13783 *mc13783 = data;
  364. irqreturn_t ret;
  365. int handled = 0;
  366. mc13783_lock(mc13783);
  367. ret = mc13783_irq_handle(mc13783, MC13783_IRQSTAT0,
  368. MC13783_IRQMASK0, MC13783_IRQ_ADCDONE);
  369. if (ret > 0)
  370. handled = 1;
  371. ret = mc13783_irq_handle(mc13783, MC13783_IRQSTAT1,
  372. MC13783_IRQMASK1, MC13783_IRQ_1HZ);
  373. if (ret > 0)
  374. handled = 1;
  375. mc13783_unlock(mc13783);
  376. return IRQ_RETVAL(handled);
  377. }
  378. #define MC13783_ADC1_CHAN0_SHIFT 5
  379. #define MC13783_ADC1_CHAN1_SHIFT 8
  380. struct mc13783_adcdone_data {
  381. struct mc13783 *mc13783;
  382. struct completion done;
  383. };
  384. static irqreturn_t mc13783_handler_adcdone(int irq, void *data)
  385. {
  386. struct mc13783_adcdone_data *adcdone_data = data;
  387. mc13783_irq_ack(adcdone_data->mc13783, irq);
  388. complete_all(&adcdone_data->done);
  389. return IRQ_HANDLED;
  390. }
  391. #define MC13783_ADC_WORKING (1 << 0)
  392. int mc13783_adc_do_conversion(struct mc13783 *mc13783, unsigned int mode,
  393. unsigned int channel, unsigned int *sample)
  394. {
  395. u32 adc0, adc1, old_adc0;
  396. int i, ret;
  397. struct mc13783_adcdone_data adcdone_data = {
  398. .mc13783 = mc13783,
  399. };
  400. init_completion(&adcdone_data.done);
  401. dev_dbg(&mc13783->spidev->dev, "%s\n", __func__);
  402. mc13783_lock(mc13783);
  403. if (mc13783->adcflags & MC13783_ADC_WORKING) {
  404. ret = -EBUSY;
  405. goto out;
  406. }
  407. mc13783->adcflags |= MC13783_ADC_WORKING;
  408. mc13783_reg_read(mc13783, MC13783_ADC0, &old_adc0);
  409. adc0 = MC13783_ADC0_ADINC1 | MC13783_ADC0_ADINC2;
  410. adc1 = MC13783_ADC1_ADEN | MC13783_ADC1_ADTRIGIGN | MC13783_ADC1_ASC;
  411. if (channel > 7)
  412. adc1 |= MC13783_ADC1_ADSEL;
  413. switch (mode) {
  414. case MC13783_ADC_MODE_TS:
  415. adc0 |= MC13783_ADC0_ADREFEN | MC13783_ADC0_TSMOD0 |
  416. MC13783_ADC0_TSMOD1;
  417. adc1 |= 4 << MC13783_ADC1_CHAN1_SHIFT;
  418. break;
  419. case MC13783_ADC_MODE_SINGLE_CHAN:
  420. adc0 |= old_adc0 & MC13783_ADC0_TSMOD_MASK;
  421. adc1 |= (channel & 0x7) << MC13783_ADC1_CHAN0_SHIFT;
  422. adc1 |= MC13783_ADC1_RAND;
  423. break;
  424. case MC13783_ADC_MODE_MULT_CHAN:
  425. adc0 |= old_adc0 & MC13783_ADC0_TSMOD_MASK;
  426. adc1 |= 4 << MC13783_ADC1_CHAN1_SHIFT;
  427. break;
  428. default:
  429. mc13783_unlock(mc13783);
  430. return -EINVAL;
  431. }
  432. dev_dbg(&mc13783->spidev->dev, "%s: request irq\n", __func__);
  433. mc13783_irq_request(mc13783, MC13783_IRQ_ADCDONE,
  434. mc13783_handler_adcdone, __func__, &adcdone_data);
  435. mc13783_irq_ack(mc13783, MC13783_IRQ_ADCDONE);
  436. mc13783_reg_write(mc13783, MC13783_REG_ADC_0, adc0);
  437. mc13783_reg_write(mc13783, MC13783_REG_ADC_1, adc1);
  438. mc13783_unlock(mc13783);
  439. ret = wait_for_completion_interruptible_timeout(&adcdone_data.done, HZ);
  440. if (!ret)
  441. ret = -ETIMEDOUT;
  442. mc13783_lock(mc13783);
  443. mc13783_irq_free(mc13783, MC13783_IRQ_ADCDONE, &adcdone_data);
  444. if (ret > 0)
  445. for (i = 0; i < 4; ++i) {
  446. ret = mc13783_reg_read(mc13783,
  447. MC13783_REG_ADC_2, &sample[i]);
  448. if (ret)
  449. break;
  450. }
  451. if (mode == MC13783_ADC_MODE_TS)
  452. /* restore TSMOD */
  453. mc13783_reg_write(mc13783, MC13783_REG_ADC_0, old_adc0);
  454. mc13783->adcflags &= ~MC13783_ADC_WORKING;
  455. out:
  456. mc13783_unlock(mc13783);
  457. return ret;
  458. }
  459. EXPORT_SYMBOL_GPL(mc13783_adc_do_conversion);
  460. static int mc13783_add_subdevice_pdata(struct mc13783 *mc13783,
  461. const char *name, void *pdata, size_t pdata_size)
  462. {
  463. struct mfd_cell cell = {
  464. .name = name,
  465. .platform_data = pdata,
  466. .data_size = pdata_size,
  467. };
  468. return mfd_add_devices(&mc13783->spidev->dev, -1, &cell, 1, NULL, 0);
  469. }
  470. static int mc13783_add_subdevice(struct mc13783 *mc13783, const char *name)
  471. {
  472. return mc13783_add_subdevice_pdata(mc13783, name, NULL, 0);
  473. }
  474. static int mc13783_check_revision(struct mc13783 *mc13783)
  475. {
  476. u32 rev_id, rev1, rev2, finid, icid;
  477. mc13783_reg_read(mc13783, MC13783_REG_REVISION, &rev_id);
  478. rev1 = (rev_id & 0x018) >> 3;
  479. rev2 = (rev_id & 0x007);
  480. icid = (rev_id & 0x01C0) >> 6;
  481. finid = (rev_id & 0x01E00) >> 9;
  482. /* Ver 0.2 is actually 3.2a. Report as 3.2 */
  483. if ((rev1 == 0) && (rev2 == 2))
  484. rev1 = 3;
  485. if (rev1 == 0 || icid != 2) {
  486. dev_err(&mc13783->spidev->dev, "No MC13783 detected.\n");
  487. return -ENODEV;
  488. }
  489. dev_info(&mc13783->spidev->dev,
  490. "MC13783 Rev %d.%d FinVer %x detected\n",
  491. rev1, rev2, finid);
  492. return 0;
  493. }
  494. static int mc13783_probe(struct spi_device *spi)
  495. {
  496. struct mc13783 *mc13783;
  497. struct mc13783_platform_data *pdata = dev_get_platdata(&spi->dev);
  498. int ret;
  499. mc13783 = kzalloc(sizeof(*mc13783), GFP_KERNEL);
  500. if (!mc13783)
  501. return -ENOMEM;
  502. dev_set_drvdata(&spi->dev, mc13783);
  503. spi->mode = SPI_MODE_0 | SPI_CS_HIGH;
  504. spi->bits_per_word = 32;
  505. spi_setup(spi);
  506. mc13783->spidev = spi;
  507. mutex_init(&mc13783->lock);
  508. mc13783_lock(mc13783);
  509. ret = mc13783_check_revision(mc13783);
  510. if (ret)
  511. goto err_revision;
  512. /* mask all irqs */
  513. ret = mc13783_reg_write(mc13783, MC13783_IRQMASK0, 0x00ffffff);
  514. if (ret)
  515. goto err_mask;
  516. ret = mc13783_reg_write(mc13783, MC13783_IRQMASK1, 0x00ffffff);
  517. if (ret)
  518. goto err_mask;
  519. ret = request_threaded_irq(spi->irq, NULL, mc13783_irq_thread,
  520. IRQF_ONESHOT | IRQF_TRIGGER_HIGH, "mc13783", mc13783);
  521. if (ret) {
  522. err_mask:
  523. err_revision:
  524. mutex_unlock(&mc13783->lock);
  525. dev_set_drvdata(&spi->dev, NULL);
  526. kfree(mc13783);
  527. return ret;
  528. }
  529. mc13783_unlock(mc13783);
  530. if (pdata->flags & MC13783_USE_ADC)
  531. mc13783_add_subdevice(mc13783, "mc13783-adc");
  532. if (pdata->flags & MC13783_USE_CODEC)
  533. mc13783_add_subdevice(mc13783, "mc13783-codec");
  534. if (pdata->flags & MC13783_USE_REGULATOR) {
  535. struct mc13783_regulator_platform_data regulator_pdata = {
  536. .num_regulators = pdata->num_regulators,
  537. .regulators = pdata->regulators,
  538. };
  539. mc13783_add_subdevice_pdata(mc13783, "mc13783-regulator",
  540. &regulator_pdata, sizeof(regulator_pdata));
  541. }
  542. if (pdata->flags & MC13783_USE_RTC)
  543. mc13783_add_subdevice(mc13783, "mc13783-rtc");
  544. if (pdata->flags & MC13783_USE_TOUCHSCREEN)
  545. mc13783_add_subdevice(mc13783, "mc13783-ts");
  546. if (pdata->flags & MC13783_USE_LED)
  547. mc13783_add_subdevice_pdata(mc13783, "mc13783-led",
  548. pdata->leds, sizeof(*pdata->leds));
  549. return 0;
  550. }
  551. static int __devexit mc13783_remove(struct spi_device *spi)
  552. {
  553. struct mc13783 *mc13783 = dev_get_drvdata(&spi->dev);
  554. free_irq(mc13783->spidev->irq, mc13783);
  555. mfd_remove_devices(&spi->dev);
  556. return 0;
  557. }
  558. static struct spi_driver mc13783_driver = {
  559. .driver = {
  560. .name = "mc13783",
  561. .bus = &spi_bus_type,
  562. .owner = THIS_MODULE,
  563. },
  564. .probe = mc13783_probe,
  565. .remove = __devexit_p(mc13783_remove),
  566. };
  567. static int __init mc13783_init(void)
  568. {
  569. return spi_register_driver(&mc13783_driver);
  570. }
  571. subsys_initcall(mc13783_init);
  572. static void __exit mc13783_exit(void)
  573. {
  574. spi_unregister_driver(&mc13783_driver);
  575. }
  576. module_exit(mc13783_exit);
  577. MODULE_DESCRIPTION("Core driver for Freescale MC13783 PMIC");
  578. MODULE_AUTHOR("Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>");
  579. MODULE_LICENSE("GPL v2");