radeon_encoders.c 74 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
  93. else
  94. ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  102. else*/
  103. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  109. else
  110. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  117. else
  118. ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
  127. else
  128. ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  138. else
  139. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. static struct drm_connector *
  214. radeon_get_connector_for_encoder_init(struct drm_encoder *encoder)
  215. {
  216. struct drm_device *dev = encoder->dev;
  217. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  218. struct drm_connector *connector;
  219. struct radeon_connector *radeon_connector;
  220. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  221. radeon_connector = to_radeon_connector(connector);
  222. if (radeon_encoder->devices & radeon_connector->devices)
  223. return connector;
  224. }
  225. return NULL;
  226. }
  227. struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
  228. {
  229. struct drm_device *dev = encoder->dev;
  230. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  231. struct drm_encoder *other_encoder;
  232. struct radeon_encoder *other_radeon_encoder;
  233. if (radeon_encoder->is_ext_encoder)
  234. return NULL;
  235. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  236. if (other_encoder == encoder)
  237. continue;
  238. other_radeon_encoder = to_radeon_encoder(other_encoder);
  239. if (other_radeon_encoder->is_ext_encoder &&
  240. (radeon_encoder->devices & other_radeon_encoder->devices))
  241. return other_encoder;
  242. }
  243. return NULL;
  244. }
  245. bool radeon_encoder_is_dp_bridge(struct drm_encoder *encoder)
  246. {
  247. struct drm_encoder *other_encoder = radeon_atom_get_external_encoder(encoder);
  248. if (other_encoder) {
  249. struct radeon_encoder *radeon_encoder = to_radeon_encoder(other_encoder);
  250. switch (radeon_encoder->encoder_id) {
  251. case ENCODER_OBJECT_ID_TRAVIS:
  252. case ENCODER_OBJECT_ID_NUTMEG:
  253. return true;
  254. default:
  255. return false;
  256. }
  257. }
  258. return false;
  259. }
  260. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  261. struct drm_display_mode *adjusted_mode)
  262. {
  263. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  264. struct drm_device *dev = encoder->dev;
  265. struct radeon_device *rdev = dev->dev_private;
  266. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  267. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  268. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  269. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  270. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  271. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  272. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  273. adjusted_mode->clock = native_mode->clock;
  274. adjusted_mode->flags = native_mode->flags;
  275. if (ASIC_IS_AVIVO(rdev)) {
  276. adjusted_mode->hdisplay = native_mode->hdisplay;
  277. adjusted_mode->vdisplay = native_mode->vdisplay;
  278. }
  279. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  280. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  281. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  282. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  283. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  284. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  285. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  286. if (ASIC_IS_AVIVO(rdev)) {
  287. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  288. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  289. }
  290. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  291. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  292. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  293. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  294. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  295. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  296. }
  297. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  298. struct drm_display_mode *mode,
  299. struct drm_display_mode *adjusted_mode)
  300. {
  301. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  302. struct drm_device *dev = encoder->dev;
  303. struct radeon_device *rdev = dev->dev_private;
  304. /* set the active encoder to connector routing */
  305. radeon_encoder_set_active_device(encoder);
  306. drm_mode_set_crtcinfo(adjusted_mode, 0);
  307. /* hw bug */
  308. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  310. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  311. /* get the native mode for LVDS */
  312. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  313. radeon_panel_mode_fixup(encoder, adjusted_mode);
  314. /* get the native mode for TV */
  315. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  316. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  317. if (tv_dac) {
  318. if (tv_dac->tv_std == TV_STD_NTSC ||
  319. tv_dac->tv_std == TV_STD_NTSC_J ||
  320. tv_dac->tv_std == TV_STD_PAL_M)
  321. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  322. else
  323. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  324. }
  325. }
  326. if (ASIC_IS_DCE3(rdev) &&
  327. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
  328. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  329. radeon_dp_set_link_config(connector, mode);
  330. }
  331. return true;
  332. }
  333. static void
  334. atombios_dac_setup(struct drm_encoder *encoder, int action)
  335. {
  336. struct drm_device *dev = encoder->dev;
  337. struct radeon_device *rdev = dev->dev_private;
  338. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  339. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  340. int index = 0;
  341. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  342. memset(&args, 0, sizeof(args));
  343. switch (radeon_encoder->encoder_id) {
  344. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  345. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  346. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  347. break;
  348. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  349. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  350. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  351. break;
  352. }
  353. args.ucAction = action;
  354. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  355. args.ucDacStandard = ATOM_DAC1_PS2;
  356. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  357. args.ucDacStandard = ATOM_DAC1_CV;
  358. else {
  359. switch (dac_info->tv_std) {
  360. case TV_STD_PAL:
  361. case TV_STD_PAL_M:
  362. case TV_STD_SCART_PAL:
  363. case TV_STD_SECAM:
  364. case TV_STD_PAL_CN:
  365. args.ucDacStandard = ATOM_DAC1_PAL;
  366. break;
  367. case TV_STD_NTSC:
  368. case TV_STD_NTSC_J:
  369. case TV_STD_PAL_60:
  370. default:
  371. args.ucDacStandard = ATOM_DAC1_NTSC;
  372. break;
  373. }
  374. }
  375. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  376. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  377. }
  378. static void
  379. atombios_tv_setup(struct drm_encoder *encoder, int action)
  380. {
  381. struct drm_device *dev = encoder->dev;
  382. struct radeon_device *rdev = dev->dev_private;
  383. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  384. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  385. int index = 0;
  386. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  387. memset(&args, 0, sizeof(args));
  388. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  389. args.sTVEncoder.ucAction = action;
  390. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  391. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  392. else {
  393. switch (dac_info->tv_std) {
  394. case TV_STD_NTSC:
  395. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  396. break;
  397. case TV_STD_PAL:
  398. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  399. break;
  400. case TV_STD_PAL_M:
  401. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  402. break;
  403. case TV_STD_PAL_60:
  404. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  405. break;
  406. case TV_STD_NTSC_J:
  407. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  408. break;
  409. case TV_STD_SCART_PAL:
  410. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  411. break;
  412. case TV_STD_SECAM:
  413. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  414. break;
  415. case TV_STD_PAL_CN:
  416. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  417. break;
  418. default:
  419. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  420. break;
  421. }
  422. }
  423. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  424. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  425. }
  426. union dvo_encoder_control {
  427. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  428. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  429. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  430. };
  431. void
  432. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  433. {
  434. struct drm_device *dev = encoder->dev;
  435. struct radeon_device *rdev = dev->dev_private;
  436. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  437. union dvo_encoder_control args;
  438. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  439. memset(&args, 0, sizeof(args));
  440. if (ASIC_IS_DCE3(rdev)) {
  441. /* DCE3+ */
  442. args.dvo_v3.ucAction = action;
  443. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  444. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  445. } else if (ASIC_IS_DCE2(rdev)) {
  446. /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
  447. args.dvo.sDVOEncoder.ucAction = action;
  448. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  449. /* DFP1, CRT1, TV1 depending on the type of port */
  450. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  451. if (radeon_encoder->pixel_clock > 165000)
  452. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  453. } else {
  454. /* R4xx, R5xx */
  455. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  456. if (radeon_encoder->pixel_clock > 165000)
  457. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  458. /*if (pScrn->rgbBits == 8)*/
  459. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  460. }
  461. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  462. }
  463. union lvds_encoder_control {
  464. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  465. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  466. };
  467. void
  468. atombios_digital_setup(struct drm_encoder *encoder, int action)
  469. {
  470. struct drm_device *dev = encoder->dev;
  471. struct radeon_device *rdev = dev->dev_private;
  472. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  473. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  474. union lvds_encoder_control args;
  475. int index = 0;
  476. int hdmi_detected = 0;
  477. uint8_t frev, crev;
  478. if (!dig)
  479. return;
  480. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  481. hdmi_detected = 1;
  482. memset(&args, 0, sizeof(args));
  483. switch (radeon_encoder->encoder_id) {
  484. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  485. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  486. break;
  487. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  488. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  489. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  490. break;
  491. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  492. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  493. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  494. else
  495. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  496. break;
  497. }
  498. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  499. return;
  500. switch (frev) {
  501. case 1:
  502. case 2:
  503. switch (crev) {
  504. case 1:
  505. args.v1.ucMisc = 0;
  506. args.v1.ucAction = action;
  507. if (hdmi_detected)
  508. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  509. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  510. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  511. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  512. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  513. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  514. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  515. } else {
  516. if (dig->linkb)
  517. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  518. if (radeon_encoder->pixel_clock > 165000)
  519. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  520. /*if (pScrn->rgbBits == 8) */
  521. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  522. }
  523. break;
  524. case 2:
  525. case 3:
  526. args.v2.ucMisc = 0;
  527. args.v2.ucAction = action;
  528. if (crev == 3) {
  529. if (dig->coherent_mode)
  530. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  531. }
  532. if (hdmi_detected)
  533. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  534. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  535. args.v2.ucTruncate = 0;
  536. args.v2.ucSpatial = 0;
  537. args.v2.ucTemporal = 0;
  538. args.v2.ucFRC = 0;
  539. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  540. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  541. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  542. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  543. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  544. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  545. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  546. }
  547. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  548. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  549. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  550. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  551. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  552. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  553. }
  554. } else {
  555. if (dig->linkb)
  556. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  557. if (radeon_encoder->pixel_clock > 165000)
  558. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  559. }
  560. break;
  561. default:
  562. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  563. break;
  564. }
  565. break;
  566. default:
  567. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  568. break;
  569. }
  570. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  571. }
  572. int
  573. atombios_get_encoder_mode(struct drm_encoder *encoder)
  574. {
  575. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  576. struct drm_device *dev = encoder->dev;
  577. struct radeon_device *rdev = dev->dev_private;
  578. struct drm_connector *connector;
  579. struct radeon_connector *radeon_connector;
  580. struct radeon_connector_atom_dig *dig_connector;
  581. /* dp bridges are always DP */
  582. if (radeon_encoder_is_dp_bridge(encoder))
  583. return ATOM_ENCODER_MODE_DP;
  584. connector = radeon_get_connector_for_encoder(encoder);
  585. if (!connector) {
  586. switch (radeon_encoder->encoder_id) {
  587. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  588. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  589. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  590. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  591. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  592. return ATOM_ENCODER_MODE_DVI;
  593. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  594. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  595. default:
  596. return ATOM_ENCODER_MODE_CRT;
  597. }
  598. }
  599. radeon_connector = to_radeon_connector(connector);
  600. switch (connector->connector_type) {
  601. case DRM_MODE_CONNECTOR_DVII:
  602. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  603. if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  604. /* fix me */
  605. if (ASIC_IS_DCE4(rdev))
  606. return ATOM_ENCODER_MODE_DVI;
  607. else
  608. return ATOM_ENCODER_MODE_HDMI;
  609. } else if (radeon_connector->use_digital)
  610. return ATOM_ENCODER_MODE_DVI;
  611. else
  612. return ATOM_ENCODER_MODE_CRT;
  613. break;
  614. case DRM_MODE_CONNECTOR_DVID:
  615. case DRM_MODE_CONNECTOR_HDMIA:
  616. default:
  617. if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  618. /* fix me */
  619. if (ASIC_IS_DCE4(rdev))
  620. return ATOM_ENCODER_MODE_DVI;
  621. else
  622. return ATOM_ENCODER_MODE_HDMI;
  623. } else
  624. return ATOM_ENCODER_MODE_DVI;
  625. break;
  626. case DRM_MODE_CONNECTOR_LVDS:
  627. return ATOM_ENCODER_MODE_LVDS;
  628. break;
  629. case DRM_MODE_CONNECTOR_DisplayPort:
  630. dig_connector = radeon_connector->con_priv;
  631. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  632. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  633. return ATOM_ENCODER_MODE_DP;
  634. else if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  635. /* fix me */
  636. if (ASIC_IS_DCE4(rdev))
  637. return ATOM_ENCODER_MODE_DVI;
  638. else
  639. return ATOM_ENCODER_MODE_HDMI;
  640. } else
  641. return ATOM_ENCODER_MODE_DVI;
  642. break;
  643. case DRM_MODE_CONNECTOR_eDP:
  644. return ATOM_ENCODER_MODE_DP;
  645. case DRM_MODE_CONNECTOR_DVIA:
  646. case DRM_MODE_CONNECTOR_VGA:
  647. return ATOM_ENCODER_MODE_CRT;
  648. break;
  649. case DRM_MODE_CONNECTOR_Composite:
  650. case DRM_MODE_CONNECTOR_SVIDEO:
  651. case DRM_MODE_CONNECTOR_9PinDIN:
  652. /* fix me */
  653. return ATOM_ENCODER_MODE_TV;
  654. /*return ATOM_ENCODER_MODE_CV;*/
  655. break;
  656. }
  657. }
  658. /*
  659. * DIG Encoder/Transmitter Setup
  660. *
  661. * DCE 3.0/3.1
  662. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  663. * Supports up to 3 digital outputs
  664. * - 2 DIG encoder blocks.
  665. * DIG1 can drive UNIPHY link A or link B
  666. * DIG2 can drive UNIPHY link B or LVTMA
  667. *
  668. * DCE 3.2
  669. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  670. * Supports up to 5 digital outputs
  671. * - 2 DIG encoder blocks.
  672. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  673. *
  674. * DCE 4.0/5.0
  675. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  676. * Supports up to 6 digital outputs
  677. * - 6 DIG encoder blocks.
  678. * - DIG to PHY mapping is hardcoded
  679. * DIG1 drives UNIPHY0 link A, A+B
  680. * DIG2 drives UNIPHY0 link B
  681. * DIG3 drives UNIPHY1 link A, A+B
  682. * DIG4 drives UNIPHY1 link B
  683. * DIG5 drives UNIPHY2 link A, A+B
  684. * DIG6 drives UNIPHY2 link B
  685. *
  686. * DCE 4.1
  687. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  688. * Supports up to 6 digital outputs
  689. * - 2 DIG encoder blocks.
  690. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  691. *
  692. * Routing
  693. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  694. * Examples:
  695. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  696. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  697. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  698. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  699. */
  700. union dig_encoder_control {
  701. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  702. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  703. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  704. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  705. };
  706. void
  707. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  708. {
  709. struct drm_device *dev = encoder->dev;
  710. struct radeon_device *rdev = dev->dev_private;
  711. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  712. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  713. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  714. union dig_encoder_control args;
  715. int index = 0;
  716. uint8_t frev, crev;
  717. int dp_clock = 0;
  718. int dp_lane_count = 0;
  719. int hpd_id = RADEON_HPD_NONE;
  720. int bpc = 8;
  721. if (connector) {
  722. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  723. struct radeon_connector_atom_dig *dig_connector =
  724. radeon_connector->con_priv;
  725. dp_clock = dig_connector->dp_clock;
  726. dp_lane_count = dig_connector->dp_lane_count;
  727. hpd_id = radeon_connector->hpd.hpd;
  728. bpc = connector->display_info.bpc;
  729. }
  730. /* no dig encoder assigned */
  731. if (dig->dig_encoder == -1)
  732. return;
  733. memset(&args, 0, sizeof(args));
  734. if (ASIC_IS_DCE4(rdev))
  735. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  736. else {
  737. if (dig->dig_encoder)
  738. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  739. else
  740. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  741. }
  742. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  743. return;
  744. args.v1.ucAction = action;
  745. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  746. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  747. args.v3.ucPanelMode = panel_mode;
  748. else
  749. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  750. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
  751. (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST))
  752. args.v1.ucLaneNum = dp_lane_count;
  753. else if (radeon_encoder->pixel_clock > 165000)
  754. args.v1.ucLaneNum = 8;
  755. else
  756. args.v1.ucLaneNum = 4;
  757. if (ASIC_IS_DCE5(rdev)) {
  758. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
  759. (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST)) {
  760. if (dp_clock == 270000)
  761. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  762. else if (dp_clock == 540000)
  763. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  764. }
  765. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  766. switch (bpc) {
  767. case 0:
  768. args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
  769. break;
  770. case 6:
  771. args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  772. break;
  773. case 8:
  774. default:
  775. args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  776. break;
  777. case 10:
  778. args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  779. break;
  780. case 12:
  781. args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  782. break;
  783. case 16:
  784. args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  785. break;
  786. }
  787. if (hpd_id == RADEON_HPD_NONE)
  788. args.v4.ucHPD_ID = 0;
  789. else
  790. args.v4.ucHPD_ID = hpd_id + 1;
  791. } else if (ASIC_IS_DCE4(rdev)) {
  792. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
  793. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  794. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  795. switch (bpc) {
  796. case 0:
  797. args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
  798. break;
  799. case 6:
  800. args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  801. break;
  802. case 8:
  803. default:
  804. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  805. break;
  806. case 10:
  807. args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  808. break;
  809. case 12:
  810. args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  811. break;
  812. case 16:
  813. args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  814. break;
  815. }
  816. } else {
  817. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
  818. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  819. switch (radeon_encoder->encoder_id) {
  820. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  821. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  822. break;
  823. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  824. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  825. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  826. break;
  827. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  828. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  829. break;
  830. }
  831. if (dig->linkb)
  832. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  833. else
  834. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  835. }
  836. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  837. }
  838. union dig_transmitter_control {
  839. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  840. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  841. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  842. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  843. };
  844. void
  845. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  846. {
  847. struct drm_device *dev = encoder->dev;
  848. struct radeon_device *rdev = dev->dev_private;
  849. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  850. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  851. struct drm_connector *connector;
  852. union dig_transmitter_control args;
  853. int index = 0;
  854. uint8_t frev, crev;
  855. bool is_dp = false;
  856. int pll_id = 0;
  857. int dp_clock = 0;
  858. int dp_lane_count = 0;
  859. int connector_object_id = 0;
  860. int igp_lane_info = 0;
  861. int dig_encoder = dig->dig_encoder;
  862. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  863. connector = radeon_get_connector_for_encoder_init(encoder);
  864. /* just needed to avoid bailing in the encoder check. the encoder
  865. * isn't used for init
  866. */
  867. dig_encoder = 0;
  868. } else
  869. connector = radeon_get_connector_for_encoder(encoder);
  870. if (connector) {
  871. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  872. struct radeon_connector_atom_dig *dig_connector =
  873. radeon_connector->con_priv;
  874. dp_clock = dig_connector->dp_clock;
  875. dp_lane_count = dig_connector->dp_lane_count;
  876. connector_object_id =
  877. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  878. igp_lane_info = dig_connector->igp_lane_info;
  879. }
  880. /* no dig encoder assigned */
  881. if (dig_encoder == -1)
  882. return;
  883. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  884. is_dp = true;
  885. memset(&args, 0, sizeof(args));
  886. switch (radeon_encoder->encoder_id) {
  887. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  888. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  889. break;
  890. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  891. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  892. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  893. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  894. break;
  895. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  896. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  897. break;
  898. }
  899. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  900. return;
  901. args.v1.ucAction = action;
  902. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  903. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  904. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  905. args.v1.asMode.ucLaneSel = lane_num;
  906. args.v1.asMode.ucLaneSet = lane_set;
  907. } else {
  908. if (is_dp)
  909. args.v1.usPixelClock =
  910. cpu_to_le16(dp_clock / 10);
  911. else if (radeon_encoder->pixel_clock > 165000)
  912. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  913. else
  914. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  915. }
  916. if (ASIC_IS_DCE4(rdev)) {
  917. if (is_dp)
  918. args.v3.ucLaneNum = dp_lane_count;
  919. else if (radeon_encoder->pixel_clock > 165000)
  920. args.v3.ucLaneNum = 8;
  921. else
  922. args.v3.ucLaneNum = 4;
  923. if (dig->linkb)
  924. args.v3.acConfig.ucLinkSel = 1;
  925. if (dig_encoder & 1)
  926. args.v3.acConfig.ucEncoderSel = 1;
  927. /* Select the PLL for the PHY
  928. * DP PHY should be clocked from external src if there is
  929. * one.
  930. */
  931. if (encoder->crtc) {
  932. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  933. pll_id = radeon_crtc->pll_id;
  934. }
  935. if (ASIC_IS_DCE5(rdev)) {
  936. /* On DCE5 DCPLL usually generates the DP ref clock */
  937. if (is_dp) {
  938. if (rdev->clock.dp_extclk)
  939. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  940. else
  941. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  942. } else
  943. args.v4.acConfig.ucRefClkSource = pll_id;
  944. } else {
  945. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  946. if (is_dp && rdev->clock.dp_extclk)
  947. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  948. else
  949. args.v3.acConfig.ucRefClkSource = pll_id;
  950. }
  951. switch (radeon_encoder->encoder_id) {
  952. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  953. args.v3.acConfig.ucTransmitterSel = 0;
  954. break;
  955. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  956. args.v3.acConfig.ucTransmitterSel = 1;
  957. break;
  958. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  959. args.v3.acConfig.ucTransmitterSel = 2;
  960. break;
  961. }
  962. if (is_dp)
  963. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  964. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  965. if (dig->coherent_mode)
  966. args.v3.acConfig.fCoherentMode = 1;
  967. if (radeon_encoder->pixel_clock > 165000)
  968. args.v3.acConfig.fDualLinkConnector = 1;
  969. }
  970. } else if (ASIC_IS_DCE32(rdev)) {
  971. args.v2.acConfig.ucEncoderSel = dig_encoder;
  972. if (dig->linkb)
  973. args.v2.acConfig.ucLinkSel = 1;
  974. switch (radeon_encoder->encoder_id) {
  975. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  976. args.v2.acConfig.ucTransmitterSel = 0;
  977. break;
  978. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  979. args.v2.acConfig.ucTransmitterSel = 1;
  980. break;
  981. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  982. args.v2.acConfig.ucTransmitterSel = 2;
  983. break;
  984. }
  985. if (is_dp)
  986. args.v2.acConfig.fCoherentMode = 1;
  987. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  988. if (dig->coherent_mode)
  989. args.v2.acConfig.fCoherentMode = 1;
  990. if (radeon_encoder->pixel_clock > 165000)
  991. args.v2.acConfig.fDualLinkConnector = 1;
  992. }
  993. } else {
  994. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  995. if (dig_encoder)
  996. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  997. else
  998. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  999. if ((rdev->flags & RADEON_IS_IGP) &&
  1000. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  1001. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  1002. if (igp_lane_info & 0x1)
  1003. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  1004. else if (igp_lane_info & 0x2)
  1005. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  1006. else if (igp_lane_info & 0x4)
  1007. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  1008. else if (igp_lane_info & 0x8)
  1009. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  1010. } else {
  1011. if (igp_lane_info & 0x3)
  1012. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  1013. else if (igp_lane_info & 0xc)
  1014. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  1015. }
  1016. }
  1017. if (dig->linkb)
  1018. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  1019. else
  1020. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  1021. if (is_dp)
  1022. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  1023. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1024. if (dig->coherent_mode)
  1025. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  1026. if (radeon_encoder->pixel_clock > 165000)
  1027. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  1028. }
  1029. }
  1030. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1031. }
  1032. bool
  1033. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1034. {
  1035. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1036. struct drm_device *dev = radeon_connector->base.dev;
  1037. struct radeon_device *rdev = dev->dev_private;
  1038. union dig_transmitter_control args;
  1039. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1040. uint8_t frev, crev;
  1041. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1042. goto done;
  1043. if (!ASIC_IS_DCE4(rdev))
  1044. goto done;
  1045. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1046. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1047. goto done;
  1048. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1049. goto done;
  1050. memset(&args, 0, sizeof(args));
  1051. args.v1.ucAction = action;
  1052. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1053. /* wait for the panel to power up */
  1054. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1055. int i;
  1056. for (i = 0; i < 300; i++) {
  1057. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1058. return true;
  1059. mdelay(1);
  1060. }
  1061. return false;
  1062. }
  1063. done:
  1064. return true;
  1065. }
  1066. union external_encoder_control {
  1067. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1068. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1069. };
  1070. static void
  1071. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1072. struct drm_encoder *ext_encoder,
  1073. int action)
  1074. {
  1075. struct drm_device *dev = encoder->dev;
  1076. struct radeon_device *rdev = dev->dev_private;
  1077. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1078. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1079. union external_encoder_control args;
  1080. struct drm_connector *connector;
  1081. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1082. u8 frev, crev;
  1083. int dp_clock = 0;
  1084. int dp_lane_count = 0;
  1085. int connector_object_id = 0;
  1086. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1087. int bpc = 8;
  1088. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1089. connector = radeon_get_connector_for_encoder_init(encoder);
  1090. else
  1091. connector = radeon_get_connector_for_encoder(encoder);
  1092. if (connector) {
  1093. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1094. struct radeon_connector_atom_dig *dig_connector =
  1095. radeon_connector->con_priv;
  1096. dp_clock = dig_connector->dp_clock;
  1097. dp_lane_count = dig_connector->dp_lane_count;
  1098. connector_object_id =
  1099. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1100. bpc = connector->display_info.bpc;
  1101. }
  1102. memset(&args, 0, sizeof(args));
  1103. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1104. return;
  1105. switch (frev) {
  1106. case 1:
  1107. /* no params on frev 1 */
  1108. break;
  1109. case 2:
  1110. switch (crev) {
  1111. case 1:
  1112. case 2:
  1113. args.v1.sDigEncoder.ucAction = action;
  1114. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1115. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1116. if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  1117. if (dp_clock == 270000)
  1118. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1119. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1120. } else if (radeon_encoder->pixel_clock > 165000)
  1121. args.v1.sDigEncoder.ucLaneNum = 8;
  1122. else
  1123. args.v1.sDigEncoder.ucLaneNum = 4;
  1124. break;
  1125. case 3:
  1126. args.v3.sExtEncoder.ucAction = action;
  1127. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1128. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1129. else
  1130. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1131. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1132. if (args.v3.sExtEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  1133. if (dp_clock == 270000)
  1134. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1135. else if (dp_clock == 540000)
  1136. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1137. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1138. } else if (radeon_encoder->pixel_clock > 165000)
  1139. args.v3.sExtEncoder.ucLaneNum = 8;
  1140. else
  1141. args.v3.sExtEncoder.ucLaneNum = 4;
  1142. switch (ext_enum) {
  1143. case GRAPH_OBJECT_ENUM_ID1:
  1144. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1145. break;
  1146. case GRAPH_OBJECT_ENUM_ID2:
  1147. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1148. break;
  1149. case GRAPH_OBJECT_ENUM_ID3:
  1150. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1151. break;
  1152. }
  1153. switch (bpc) {
  1154. case 0:
  1155. args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
  1156. break;
  1157. case 6:
  1158. args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  1159. break;
  1160. case 8:
  1161. default:
  1162. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1163. break;
  1164. case 10:
  1165. args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  1166. break;
  1167. case 12:
  1168. args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  1169. break;
  1170. case 16:
  1171. args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  1172. break;
  1173. }
  1174. break;
  1175. default:
  1176. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1177. return;
  1178. }
  1179. break;
  1180. default:
  1181. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1182. return;
  1183. }
  1184. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1185. }
  1186. static void
  1187. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1188. {
  1189. struct drm_device *dev = encoder->dev;
  1190. struct radeon_device *rdev = dev->dev_private;
  1191. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1192. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1193. ENABLE_YUV_PS_ALLOCATION args;
  1194. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1195. uint32_t temp, reg;
  1196. memset(&args, 0, sizeof(args));
  1197. if (rdev->family >= CHIP_R600)
  1198. reg = R600_BIOS_3_SCRATCH;
  1199. else
  1200. reg = RADEON_BIOS_3_SCRATCH;
  1201. /* XXX: fix up scratch reg handling */
  1202. temp = RREG32(reg);
  1203. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1204. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1205. (radeon_crtc->crtc_id << 18)));
  1206. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1207. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1208. else
  1209. WREG32(reg, 0);
  1210. if (enable)
  1211. args.ucEnable = ATOM_ENABLE;
  1212. args.ucCRTC = radeon_crtc->crtc_id;
  1213. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1214. WREG32(reg, temp);
  1215. }
  1216. static void
  1217. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1218. {
  1219. struct drm_device *dev = encoder->dev;
  1220. struct radeon_device *rdev = dev->dev_private;
  1221. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1222. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1223. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1224. int index = 0;
  1225. bool is_dig = false;
  1226. bool is_dce5_dac = false;
  1227. bool is_dce5_dvo = false;
  1228. memset(&args, 0, sizeof(args));
  1229. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1230. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1231. radeon_encoder->active_device);
  1232. switch (radeon_encoder->encoder_id) {
  1233. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1234. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1235. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1236. break;
  1237. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1238. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1239. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1240. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1241. is_dig = true;
  1242. break;
  1243. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1244. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1245. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1246. break;
  1247. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1248. if (ASIC_IS_DCE5(rdev))
  1249. is_dce5_dvo = true;
  1250. else if (ASIC_IS_DCE3(rdev))
  1251. is_dig = true;
  1252. else
  1253. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1254. break;
  1255. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1256. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1257. break;
  1258. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1259. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1260. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1261. else
  1262. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1263. break;
  1264. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1265. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1266. if (ASIC_IS_DCE5(rdev))
  1267. is_dce5_dac = true;
  1268. else {
  1269. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1270. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1271. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1272. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1273. else
  1274. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1275. }
  1276. break;
  1277. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1278. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1279. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1280. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1281. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1282. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1283. else
  1284. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1285. break;
  1286. }
  1287. if (is_dig) {
  1288. switch (mode) {
  1289. case DRM_MODE_DPMS_ON:
  1290. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1291. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1292. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1293. if (connector &&
  1294. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1295. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1296. struct radeon_connector_atom_dig *radeon_dig_connector =
  1297. radeon_connector->con_priv;
  1298. atombios_set_edp_panel_power(connector,
  1299. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1300. radeon_dig_connector->edp_on = true;
  1301. }
  1302. if (ASIC_IS_DCE4(rdev))
  1303. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1304. radeon_dp_link_train(encoder, connector);
  1305. if (ASIC_IS_DCE4(rdev))
  1306. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1307. }
  1308. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1309. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1310. break;
  1311. case DRM_MODE_DPMS_STANDBY:
  1312. case DRM_MODE_DPMS_SUSPEND:
  1313. case DRM_MODE_DPMS_OFF:
  1314. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1315. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1316. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1317. if (ASIC_IS_DCE4(rdev))
  1318. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1319. if (connector &&
  1320. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1321. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1322. struct radeon_connector_atom_dig *radeon_dig_connector =
  1323. radeon_connector->con_priv;
  1324. atombios_set_edp_panel_power(connector,
  1325. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1326. radeon_dig_connector->edp_on = false;
  1327. }
  1328. }
  1329. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1330. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1331. break;
  1332. }
  1333. } else if (is_dce5_dac) {
  1334. switch (mode) {
  1335. case DRM_MODE_DPMS_ON:
  1336. atombios_dac_setup(encoder, ATOM_ENABLE);
  1337. break;
  1338. case DRM_MODE_DPMS_STANDBY:
  1339. case DRM_MODE_DPMS_SUSPEND:
  1340. case DRM_MODE_DPMS_OFF:
  1341. atombios_dac_setup(encoder, ATOM_DISABLE);
  1342. break;
  1343. }
  1344. } else if (is_dce5_dvo) {
  1345. switch (mode) {
  1346. case DRM_MODE_DPMS_ON:
  1347. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1348. break;
  1349. case DRM_MODE_DPMS_STANDBY:
  1350. case DRM_MODE_DPMS_SUSPEND:
  1351. case DRM_MODE_DPMS_OFF:
  1352. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1353. break;
  1354. }
  1355. } else {
  1356. switch (mode) {
  1357. case DRM_MODE_DPMS_ON:
  1358. args.ucAction = ATOM_ENABLE;
  1359. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1360. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1361. args.ucAction = ATOM_LCD_BLON;
  1362. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1363. }
  1364. break;
  1365. case DRM_MODE_DPMS_STANDBY:
  1366. case DRM_MODE_DPMS_SUSPEND:
  1367. case DRM_MODE_DPMS_OFF:
  1368. args.ucAction = ATOM_DISABLE;
  1369. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1370. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1371. args.ucAction = ATOM_LCD_BLOFF;
  1372. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1373. }
  1374. break;
  1375. }
  1376. }
  1377. if (ext_encoder) {
  1378. int action;
  1379. switch (mode) {
  1380. case DRM_MODE_DPMS_ON:
  1381. default:
  1382. if (ASIC_IS_DCE41(rdev))
  1383. action = EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT;
  1384. else
  1385. action = ATOM_ENABLE;
  1386. break;
  1387. case DRM_MODE_DPMS_STANDBY:
  1388. case DRM_MODE_DPMS_SUSPEND:
  1389. case DRM_MODE_DPMS_OFF:
  1390. if (ASIC_IS_DCE41(rdev))
  1391. action = EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT;
  1392. else
  1393. action = ATOM_DISABLE;
  1394. break;
  1395. }
  1396. atombios_external_encoder_setup(encoder, ext_encoder, action);
  1397. }
  1398. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1399. }
  1400. union crtc_source_param {
  1401. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1402. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1403. };
  1404. static void
  1405. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1406. {
  1407. struct drm_device *dev = encoder->dev;
  1408. struct radeon_device *rdev = dev->dev_private;
  1409. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1410. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1411. union crtc_source_param args;
  1412. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1413. uint8_t frev, crev;
  1414. struct radeon_encoder_atom_dig *dig;
  1415. memset(&args, 0, sizeof(args));
  1416. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1417. return;
  1418. switch (frev) {
  1419. case 1:
  1420. switch (crev) {
  1421. case 1:
  1422. default:
  1423. if (ASIC_IS_AVIVO(rdev))
  1424. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1425. else {
  1426. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1427. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1428. } else {
  1429. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1430. }
  1431. }
  1432. switch (radeon_encoder->encoder_id) {
  1433. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1434. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1435. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1436. break;
  1437. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1438. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1439. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1440. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1441. else
  1442. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1443. break;
  1444. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1445. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1446. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1447. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1448. break;
  1449. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1450. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1451. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1452. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1453. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1454. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1455. else
  1456. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1457. break;
  1458. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1459. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1460. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1461. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1462. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1463. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1464. else
  1465. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1466. break;
  1467. }
  1468. break;
  1469. case 2:
  1470. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1471. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1472. switch (radeon_encoder->encoder_id) {
  1473. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1474. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1475. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1476. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1477. dig = radeon_encoder->enc_priv;
  1478. switch (dig->dig_encoder) {
  1479. case 0:
  1480. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1481. break;
  1482. case 1:
  1483. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1484. break;
  1485. case 2:
  1486. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1487. break;
  1488. case 3:
  1489. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1490. break;
  1491. case 4:
  1492. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1493. break;
  1494. case 5:
  1495. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1496. break;
  1497. }
  1498. break;
  1499. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1500. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1501. break;
  1502. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1503. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1504. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1505. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1506. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1507. else
  1508. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1509. break;
  1510. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1511. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1512. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1513. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1514. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1515. else
  1516. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1517. break;
  1518. }
  1519. break;
  1520. }
  1521. break;
  1522. default:
  1523. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1524. return;
  1525. }
  1526. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1527. /* update scratch regs with new routing */
  1528. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1529. }
  1530. static void
  1531. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1532. struct drm_display_mode *mode)
  1533. {
  1534. struct drm_device *dev = encoder->dev;
  1535. struct radeon_device *rdev = dev->dev_private;
  1536. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1537. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1538. /* Funky macbooks */
  1539. if ((dev->pdev->device == 0x71C5) &&
  1540. (dev->pdev->subsystem_vendor == 0x106b) &&
  1541. (dev->pdev->subsystem_device == 0x0080)) {
  1542. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1543. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1544. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1545. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1546. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1547. }
  1548. }
  1549. /* set scaler clears this on some chips */
  1550. if (ASIC_IS_AVIVO(rdev) &&
  1551. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1552. if (ASIC_IS_DCE4(rdev)) {
  1553. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1554. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1555. EVERGREEN_INTERLEAVE_EN);
  1556. else
  1557. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1558. } else {
  1559. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1560. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1561. AVIVO_D1MODE_INTERLEAVE_EN);
  1562. else
  1563. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1564. }
  1565. }
  1566. }
  1567. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1568. {
  1569. struct drm_device *dev = encoder->dev;
  1570. struct radeon_device *rdev = dev->dev_private;
  1571. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1572. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1573. struct drm_encoder *test_encoder;
  1574. struct radeon_encoder_atom_dig *dig;
  1575. uint32_t dig_enc_in_use = 0;
  1576. /* DCE4/5 */
  1577. if (ASIC_IS_DCE4(rdev)) {
  1578. dig = radeon_encoder->enc_priv;
  1579. if (ASIC_IS_DCE41(rdev))
  1580. return radeon_crtc->crtc_id;
  1581. else {
  1582. switch (radeon_encoder->encoder_id) {
  1583. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1584. if (dig->linkb)
  1585. return 1;
  1586. else
  1587. return 0;
  1588. break;
  1589. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1590. if (dig->linkb)
  1591. return 3;
  1592. else
  1593. return 2;
  1594. break;
  1595. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1596. if (dig->linkb)
  1597. return 5;
  1598. else
  1599. return 4;
  1600. break;
  1601. }
  1602. }
  1603. }
  1604. /* on DCE32 and encoder can driver any block so just crtc id */
  1605. if (ASIC_IS_DCE32(rdev)) {
  1606. return radeon_crtc->crtc_id;
  1607. }
  1608. /* on DCE3 - LVTMA can only be driven by DIGB */
  1609. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1610. struct radeon_encoder *radeon_test_encoder;
  1611. if (encoder == test_encoder)
  1612. continue;
  1613. if (!radeon_encoder_is_digital(test_encoder))
  1614. continue;
  1615. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1616. dig = radeon_test_encoder->enc_priv;
  1617. if (dig->dig_encoder >= 0)
  1618. dig_enc_in_use |= (1 << dig->dig_encoder);
  1619. }
  1620. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1621. if (dig_enc_in_use & 0x2)
  1622. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1623. return 1;
  1624. }
  1625. if (!(dig_enc_in_use & 1))
  1626. return 0;
  1627. return 1;
  1628. }
  1629. /* This only needs to be called once at startup */
  1630. void
  1631. radeon_atom_encoder_init(struct radeon_device *rdev)
  1632. {
  1633. struct drm_device *dev = rdev->ddev;
  1634. struct drm_encoder *encoder;
  1635. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1636. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1637. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1638. switch (radeon_encoder->encoder_id) {
  1639. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1640. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1641. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1642. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1643. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1644. break;
  1645. default:
  1646. break;
  1647. }
  1648. if (ext_encoder && ASIC_IS_DCE41(rdev))
  1649. atombios_external_encoder_setup(encoder, ext_encoder,
  1650. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1651. }
  1652. }
  1653. static void
  1654. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1655. struct drm_display_mode *mode,
  1656. struct drm_display_mode *adjusted_mode)
  1657. {
  1658. struct drm_device *dev = encoder->dev;
  1659. struct radeon_device *rdev = dev->dev_private;
  1660. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1661. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1662. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1663. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1664. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1665. atombios_yuv_setup(encoder, true);
  1666. else
  1667. atombios_yuv_setup(encoder, false);
  1668. }
  1669. switch (radeon_encoder->encoder_id) {
  1670. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1671. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1672. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1673. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1674. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1675. break;
  1676. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1677. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1678. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1679. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1680. if (ASIC_IS_DCE4(rdev)) {
  1681. /* disable the transmitter */
  1682. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1683. /* setup and enable the encoder */
  1684. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1685. /* enable the transmitter */
  1686. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1687. } else {
  1688. /* disable the encoder and transmitter */
  1689. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1690. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1691. /* setup and enable the encoder and transmitter */
  1692. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1693. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1694. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1695. }
  1696. break;
  1697. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1698. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1699. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1700. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1701. break;
  1702. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1703. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1704. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1705. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1706. atombios_dac_setup(encoder, ATOM_ENABLE);
  1707. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1708. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1709. atombios_tv_setup(encoder, ATOM_ENABLE);
  1710. else
  1711. atombios_tv_setup(encoder, ATOM_DISABLE);
  1712. }
  1713. break;
  1714. }
  1715. if (ext_encoder) {
  1716. if (ASIC_IS_DCE41(rdev))
  1717. atombios_external_encoder_setup(encoder, ext_encoder,
  1718. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1719. else
  1720. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1721. }
  1722. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1723. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1724. r600_hdmi_enable(encoder);
  1725. r600_hdmi_setmode(encoder, adjusted_mode);
  1726. }
  1727. }
  1728. static bool
  1729. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1730. {
  1731. struct drm_device *dev = encoder->dev;
  1732. struct radeon_device *rdev = dev->dev_private;
  1733. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1734. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1735. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1736. ATOM_DEVICE_CV_SUPPORT |
  1737. ATOM_DEVICE_CRT_SUPPORT)) {
  1738. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1739. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1740. uint8_t frev, crev;
  1741. memset(&args, 0, sizeof(args));
  1742. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1743. return false;
  1744. args.sDacload.ucMisc = 0;
  1745. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1746. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1747. args.sDacload.ucDacType = ATOM_DAC_A;
  1748. else
  1749. args.sDacload.ucDacType = ATOM_DAC_B;
  1750. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1751. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1752. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1753. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1754. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1755. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1756. if (crev >= 3)
  1757. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1758. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1759. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1760. if (crev >= 3)
  1761. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1762. }
  1763. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1764. return true;
  1765. } else
  1766. return false;
  1767. }
  1768. static enum drm_connector_status
  1769. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1770. {
  1771. struct drm_device *dev = encoder->dev;
  1772. struct radeon_device *rdev = dev->dev_private;
  1773. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1774. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1775. uint32_t bios_0_scratch;
  1776. if (!atombios_dac_load_detect(encoder, connector)) {
  1777. DRM_DEBUG_KMS("detect returned false \n");
  1778. return connector_status_unknown;
  1779. }
  1780. if (rdev->family >= CHIP_R600)
  1781. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1782. else
  1783. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1784. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1785. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1786. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1787. return connector_status_connected;
  1788. }
  1789. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1790. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1791. return connector_status_connected;
  1792. }
  1793. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1794. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1795. return connector_status_connected;
  1796. }
  1797. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1798. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1799. return connector_status_connected; /* CTV */
  1800. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1801. return connector_status_connected; /* STV */
  1802. }
  1803. return connector_status_disconnected;
  1804. }
  1805. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1806. {
  1807. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1808. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1809. if ((radeon_encoder->active_device &
  1810. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  1811. radeon_encoder_is_dp_bridge(encoder)) {
  1812. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1813. if (dig)
  1814. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1815. }
  1816. radeon_atom_output_lock(encoder, true);
  1817. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1818. if (connector) {
  1819. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1820. /* select the clock/data port if it uses a router */
  1821. if (radeon_connector->router.cd_valid)
  1822. radeon_router_select_cd_port(radeon_connector);
  1823. /* turn eDP panel on for mode set */
  1824. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  1825. atombios_set_edp_panel_power(connector,
  1826. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1827. }
  1828. /* this is needed for the pll/ss setup to work correctly in some cases */
  1829. atombios_set_encoder_crtc_source(encoder);
  1830. }
  1831. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1832. {
  1833. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1834. radeon_atom_output_lock(encoder, false);
  1835. }
  1836. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1837. {
  1838. struct drm_device *dev = encoder->dev;
  1839. struct radeon_device *rdev = dev->dev_private;
  1840. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1841. struct radeon_encoder_atom_dig *dig;
  1842. /* check for pre-DCE3 cards with shared encoders;
  1843. * can't really use the links individually, so don't disable
  1844. * the encoder if it's in use by another connector
  1845. */
  1846. if (!ASIC_IS_DCE3(rdev)) {
  1847. struct drm_encoder *other_encoder;
  1848. struct radeon_encoder *other_radeon_encoder;
  1849. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1850. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1851. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1852. drm_helper_encoder_in_use(other_encoder))
  1853. goto disable_done;
  1854. }
  1855. }
  1856. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1857. switch (radeon_encoder->encoder_id) {
  1858. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1859. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1860. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1861. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1862. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1863. break;
  1864. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1865. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1866. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1867. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1868. if (ASIC_IS_DCE4(rdev))
  1869. /* disable the transmitter */
  1870. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1871. else {
  1872. /* disable the encoder and transmitter */
  1873. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1874. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1875. }
  1876. break;
  1877. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1878. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1879. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1880. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1881. break;
  1882. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1883. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1884. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1885. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1886. atombios_dac_setup(encoder, ATOM_DISABLE);
  1887. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1888. atombios_tv_setup(encoder, ATOM_DISABLE);
  1889. break;
  1890. }
  1891. disable_done:
  1892. if (radeon_encoder_is_digital(encoder)) {
  1893. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1894. r600_hdmi_disable(encoder);
  1895. dig = radeon_encoder->enc_priv;
  1896. dig->dig_encoder = -1;
  1897. }
  1898. radeon_encoder->active_device = 0;
  1899. }
  1900. /* these are handled by the primary encoders */
  1901. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1902. {
  1903. }
  1904. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1905. {
  1906. }
  1907. static void
  1908. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1909. struct drm_display_mode *mode,
  1910. struct drm_display_mode *adjusted_mode)
  1911. {
  1912. }
  1913. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  1914. {
  1915. }
  1916. static void
  1917. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  1918. {
  1919. }
  1920. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  1921. struct drm_display_mode *mode,
  1922. struct drm_display_mode *adjusted_mode)
  1923. {
  1924. return true;
  1925. }
  1926. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  1927. .dpms = radeon_atom_ext_dpms,
  1928. .mode_fixup = radeon_atom_ext_mode_fixup,
  1929. .prepare = radeon_atom_ext_prepare,
  1930. .mode_set = radeon_atom_ext_mode_set,
  1931. .commit = radeon_atom_ext_commit,
  1932. .disable = radeon_atom_ext_disable,
  1933. /* no detect for TMDS/LVDS yet */
  1934. };
  1935. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1936. .dpms = radeon_atom_encoder_dpms,
  1937. .mode_fixup = radeon_atom_mode_fixup,
  1938. .prepare = radeon_atom_encoder_prepare,
  1939. .mode_set = radeon_atom_encoder_mode_set,
  1940. .commit = radeon_atom_encoder_commit,
  1941. .disable = radeon_atom_encoder_disable,
  1942. /* no detect for TMDS/LVDS yet */
  1943. };
  1944. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1945. .dpms = radeon_atom_encoder_dpms,
  1946. .mode_fixup = radeon_atom_mode_fixup,
  1947. .prepare = radeon_atom_encoder_prepare,
  1948. .mode_set = radeon_atom_encoder_mode_set,
  1949. .commit = radeon_atom_encoder_commit,
  1950. .detect = radeon_atom_dac_detect,
  1951. };
  1952. void radeon_enc_destroy(struct drm_encoder *encoder)
  1953. {
  1954. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1955. kfree(radeon_encoder->enc_priv);
  1956. drm_encoder_cleanup(encoder);
  1957. kfree(radeon_encoder);
  1958. }
  1959. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1960. .destroy = radeon_enc_destroy,
  1961. };
  1962. struct radeon_encoder_atom_dac *
  1963. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1964. {
  1965. struct drm_device *dev = radeon_encoder->base.dev;
  1966. struct radeon_device *rdev = dev->dev_private;
  1967. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1968. if (!dac)
  1969. return NULL;
  1970. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1971. return dac;
  1972. }
  1973. struct radeon_encoder_atom_dig *
  1974. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1975. {
  1976. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1977. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1978. if (!dig)
  1979. return NULL;
  1980. /* coherent mode by default */
  1981. dig->coherent_mode = true;
  1982. dig->dig_encoder = -1;
  1983. if (encoder_enum == 2)
  1984. dig->linkb = true;
  1985. else
  1986. dig->linkb = false;
  1987. return dig;
  1988. }
  1989. void
  1990. radeon_add_atom_encoder(struct drm_device *dev,
  1991. uint32_t encoder_enum,
  1992. uint32_t supported_device,
  1993. u16 caps)
  1994. {
  1995. struct radeon_device *rdev = dev->dev_private;
  1996. struct drm_encoder *encoder;
  1997. struct radeon_encoder *radeon_encoder;
  1998. /* see if we already added it */
  1999. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2000. radeon_encoder = to_radeon_encoder(encoder);
  2001. if (radeon_encoder->encoder_enum == encoder_enum) {
  2002. radeon_encoder->devices |= supported_device;
  2003. return;
  2004. }
  2005. }
  2006. /* add a new one */
  2007. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2008. if (!radeon_encoder)
  2009. return;
  2010. encoder = &radeon_encoder->base;
  2011. switch (rdev->num_crtc) {
  2012. case 1:
  2013. encoder->possible_crtcs = 0x1;
  2014. break;
  2015. case 2:
  2016. default:
  2017. encoder->possible_crtcs = 0x3;
  2018. break;
  2019. case 6:
  2020. encoder->possible_crtcs = 0x3f;
  2021. break;
  2022. }
  2023. radeon_encoder->enc_priv = NULL;
  2024. radeon_encoder->encoder_enum = encoder_enum;
  2025. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2026. radeon_encoder->devices = supported_device;
  2027. radeon_encoder->rmx_type = RMX_OFF;
  2028. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2029. radeon_encoder->is_ext_encoder = false;
  2030. radeon_encoder->caps = caps;
  2031. switch (radeon_encoder->encoder_id) {
  2032. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2033. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2034. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2035. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2036. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2037. radeon_encoder->rmx_type = RMX_FULL;
  2038. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2039. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2040. } else {
  2041. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2042. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2043. }
  2044. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2045. break;
  2046. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2047. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2048. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2049. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2050. break;
  2051. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2052. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2053. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2054. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2055. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2056. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2057. break;
  2058. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2059. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2060. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2061. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2062. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2063. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2064. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2065. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2066. radeon_encoder->rmx_type = RMX_FULL;
  2067. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2068. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2069. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2070. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2071. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2072. } else {
  2073. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2074. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2075. }
  2076. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2077. break;
  2078. case ENCODER_OBJECT_ID_SI170B:
  2079. case ENCODER_OBJECT_ID_CH7303:
  2080. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2081. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2082. case ENCODER_OBJECT_ID_TITFP513:
  2083. case ENCODER_OBJECT_ID_VT1623:
  2084. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2085. case ENCODER_OBJECT_ID_TRAVIS:
  2086. case ENCODER_OBJECT_ID_NUTMEG:
  2087. /* these are handled by the primary encoders */
  2088. radeon_encoder->is_ext_encoder = true;
  2089. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2090. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2091. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2092. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2093. else
  2094. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2095. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2096. break;
  2097. }
  2098. }