gpio-omap.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. struct gpio_bank {
  29. unsigned long pbase;
  30. void __iomem *base;
  31. u16 irq;
  32. u16 virtual_irq_start;
  33. int method;
  34. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  35. u32 suspend_wakeup;
  36. u32 saved_wakeup;
  37. #endif
  38. u32 non_wakeup_gpios;
  39. u32 enabled_non_wakeup_gpios;
  40. u32 saved_datain;
  41. u32 saved_fallingdetect;
  42. u32 saved_risingdetect;
  43. u32 level_mask;
  44. u32 toggle_mask;
  45. spinlock_t lock;
  46. struct gpio_chip chip;
  47. struct clk *dbck;
  48. u32 mod_usage;
  49. u32 dbck_enable_mask;
  50. struct device *dev;
  51. bool dbck_flag;
  52. int stride;
  53. };
  54. #ifdef CONFIG_ARCH_OMAP3
  55. struct omap3_gpio_regs {
  56. u32 irqenable1;
  57. u32 irqenable2;
  58. u32 wake_en;
  59. u32 ctrl;
  60. u32 oe;
  61. u32 leveldetect0;
  62. u32 leveldetect1;
  63. u32 risingdetect;
  64. u32 fallingdetect;
  65. u32 dataout;
  66. };
  67. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  68. #endif
  69. /*
  70. * TODO: Cleanup gpio_bank usage as it is having information
  71. * related to all instances of the device
  72. */
  73. static struct gpio_bank *gpio_bank;
  74. static int bank_width;
  75. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  76. int gpio_bank_count;
  77. static inline struct gpio_bank *get_gpio_bank(int gpio)
  78. {
  79. if (cpu_is_omap15xx()) {
  80. if (OMAP_GPIO_IS_MPUIO(gpio))
  81. return &gpio_bank[0];
  82. return &gpio_bank[1];
  83. }
  84. if (cpu_is_omap16xx()) {
  85. if (OMAP_GPIO_IS_MPUIO(gpio))
  86. return &gpio_bank[0];
  87. return &gpio_bank[1 + (gpio >> 4)];
  88. }
  89. if (cpu_is_omap7xx()) {
  90. if (OMAP_GPIO_IS_MPUIO(gpio))
  91. return &gpio_bank[0];
  92. return &gpio_bank[1 + (gpio >> 5)];
  93. }
  94. if (cpu_is_omap24xx())
  95. return &gpio_bank[gpio >> 5];
  96. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  97. return &gpio_bank[gpio >> 5];
  98. BUG();
  99. return NULL;
  100. }
  101. static inline int get_gpio_index(int gpio)
  102. {
  103. if (cpu_is_omap7xx())
  104. return gpio & 0x1f;
  105. if (cpu_is_omap24xx())
  106. return gpio & 0x1f;
  107. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  108. return gpio & 0x1f;
  109. return gpio & 0x0f;
  110. }
  111. static inline int gpio_valid(int gpio)
  112. {
  113. if (gpio < 0)
  114. return -1;
  115. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  116. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  117. return -1;
  118. return 0;
  119. }
  120. if (cpu_is_omap15xx() && gpio < 16)
  121. return 0;
  122. if ((cpu_is_omap16xx()) && gpio < 64)
  123. return 0;
  124. if (cpu_is_omap7xx() && gpio < 192)
  125. return 0;
  126. if (cpu_is_omap2420() && gpio < 128)
  127. return 0;
  128. if (cpu_is_omap2430() && gpio < 160)
  129. return 0;
  130. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  131. return 0;
  132. return -1;
  133. }
  134. static int check_gpio(int gpio)
  135. {
  136. if (unlikely(gpio_valid(gpio) < 0)) {
  137. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  138. dump_stack();
  139. return -1;
  140. }
  141. return 0;
  142. }
  143. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  144. {
  145. void __iomem *reg = bank->base;
  146. u32 l;
  147. switch (bank->method) {
  148. #ifdef CONFIG_ARCH_OMAP1
  149. case METHOD_MPUIO:
  150. reg += OMAP_MPUIO_IO_CNTL / bank->stride;
  151. break;
  152. #endif
  153. #ifdef CONFIG_ARCH_OMAP15XX
  154. case METHOD_GPIO_1510:
  155. reg += OMAP1510_GPIO_DIR_CONTROL;
  156. break;
  157. #endif
  158. #ifdef CONFIG_ARCH_OMAP16XX
  159. case METHOD_GPIO_1610:
  160. reg += OMAP1610_GPIO_DIRECTION;
  161. break;
  162. #endif
  163. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  164. case METHOD_GPIO_7XX:
  165. reg += OMAP7XX_GPIO_DIR_CONTROL;
  166. break;
  167. #endif
  168. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  169. case METHOD_GPIO_24XX:
  170. reg += OMAP24XX_GPIO_OE;
  171. break;
  172. #endif
  173. #if defined(CONFIG_ARCH_OMAP4)
  174. case METHOD_GPIO_44XX:
  175. reg += OMAP4_GPIO_OE;
  176. break;
  177. #endif
  178. default:
  179. WARN_ON(1);
  180. return;
  181. }
  182. l = __raw_readl(reg);
  183. if (is_input)
  184. l |= 1 << gpio;
  185. else
  186. l &= ~(1 << gpio);
  187. __raw_writel(l, reg);
  188. }
  189. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  190. {
  191. void __iomem *reg = bank->base;
  192. u32 l = 0;
  193. switch (bank->method) {
  194. #ifdef CONFIG_ARCH_OMAP1
  195. case METHOD_MPUIO:
  196. reg += OMAP_MPUIO_OUTPUT / bank->stride;
  197. l = __raw_readl(reg);
  198. if (enable)
  199. l |= 1 << gpio;
  200. else
  201. l &= ~(1 << gpio);
  202. break;
  203. #endif
  204. #ifdef CONFIG_ARCH_OMAP15XX
  205. case METHOD_GPIO_1510:
  206. reg += OMAP1510_GPIO_DATA_OUTPUT;
  207. l = __raw_readl(reg);
  208. if (enable)
  209. l |= 1 << gpio;
  210. else
  211. l &= ~(1 << gpio);
  212. break;
  213. #endif
  214. #ifdef CONFIG_ARCH_OMAP16XX
  215. case METHOD_GPIO_1610:
  216. if (enable)
  217. reg += OMAP1610_GPIO_SET_DATAOUT;
  218. else
  219. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  220. l = 1 << gpio;
  221. break;
  222. #endif
  223. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  224. case METHOD_GPIO_7XX:
  225. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  226. l = __raw_readl(reg);
  227. if (enable)
  228. l |= 1 << gpio;
  229. else
  230. l &= ~(1 << gpio);
  231. break;
  232. #endif
  233. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  234. case METHOD_GPIO_24XX:
  235. if (enable)
  236. reg += OMAP24XX_GPIO_SETDATAOUT;
  237. else
  238. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  239. l = 1 << gpio;
  240. break;
  241. #endif
  242. #ifdef CONFIG_ARCH_OMAP4
  243. case METHOD_GPIO_44XX:
  244. if (enable)
  245. reg += OMAP4_GPIO_SETDATAOUT;
  246. else
  247. reg += OMAP4_GPIO_CLEARDATAOUT;
  248. l = 1 << gpio;
  249. break;
  250. #endif
  251. default:
  252. WARN_ON(1);
  253. return;
  254. }
  255. __raw_writel(l, reg);
  256. }
  257. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  258. {
  259. void __iomem *reg;
  260. if (check_gpio(gpio) < 0)
  261. return -EINVAL;
  262. reg = bank->base;
  263. switch (bank->method) {
  264. #ifdef CONFIG_ARCH_OMAP1
  265. case METHOD_MPUIO:
  266. reg += OMAP_MPUIO_INPUT_LATCH / bank->stride;
  267. break;
  268. #endif
  269. #ifdef CONFIG_ARCH_OMAP15XX
  270. case METHOD_GPIO_1510:
  271. reg += OMAP1510_GPIO_DATA_INPUT;
  272. break;
  273. #endif
  274. #ifdef CONFIG_ARCH_OMAP16XX
  275. case METHOD_GPIO_1610:
  276. reg += OMAP1610_GPIO_DATAIN;
  277. break;
  278. #endif
  279. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  280. case METHOD_GPIO_7XX:
  281. reg += OMAP7XX_GPIO_DATA_INPUT;
  282. break;
  283. #endif
  284. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  285. case METHOD_GPIO_24XX:
  286. reg += OMAP24XX_GPIO_DATAIN;
  287. break;
  288. #endif
  289. #ifdef CONFIG_ARCH_OMAP4
  290. case METHOD_GPIO_44XX:
  291. reg += OMAP4_GPIO_DATAIN;
  292. break;
  293. #endif
  294. default:
  295. return -EINVAL;
  296. }
  297. return (__raw_readl(reg)
  298. & (1 << get_gpio_index(gpio))) != 0;
  299. }
  300. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  301. {
  302. void __iomem *reg;
  303. if (check_gpio(gpio) < 0)
  304. return -EINVAL;
  305. reg = bank->base;
  306. switch (bank->method) {
  307. #ifdef CONFIG_ARCH_OMAP1
  308. case METHOD_MPUIO:
  309. reg += OMAP_MPUIO_OUTPUT / bank->stride;
  310. break;
  311. #endif
  312. #ifdef CONFIG_ARCH_OMAP15XX
  313. case METHOD_GPIO_1510:
  314. reg += OMAP1510_GPIO_DATA_OUTPUT;
  315. break;
  316. #endif
  317. #ifdef CONFIG_ARCH_OMAP16XX
  318. case METHOD_GPIO_1610:
  319. reg += OMAP1610_GPIO_DATAOUT;
  320. break;
  321. #endif
  322. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  323. case METHOD_GPIO_7XX:
  324. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  325. break;
  326. #endif
  327. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  328. case METHOD_GPIO_24XX:
  329. reg += OMAP24XX_GPIO_DATAOUT;
  330. break;
  331. #endif
  332. #ifdef CONFIG_ARCH_OMAP4
  333. case METHOD_GPIO_44XX:
  334. reg += OMAP4_GPIO_DATAOUT;
  335. break;
  336. #endif
  337. default:
  338. return -EINVAL;
  339. }
  340. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  341. }
  342. #define MOD_REG_BIT(reg, bit_mask, set) \
  343. do { \
  344. int l = __raw_readl(base + reg); \
  345. if (set) l |= bit_mask; \
  346. else l &= ~bit_mask; \
  347. __raw_writel(l, base + reg); \
  348. } while(0)
  349. /**
  350. * _set_gpio_debounce - low level gpio debounce time
  351. * @bank: the gpio bank we're acting upon
  352. * @gpio: the gpio number on this @gpio
  353. * @debounce: debounce time to use
  354. *
  355. * OMAP's debounce time is in 31us steps so we need
  356. * to convert and round up to the closest unit.
  357. */
  358. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  359. unsigned debounce)
  360. {
  361. void __iomem *reg = bank->base;
  362. u32 val;
  363. u32 l;
  364. if (!bank->dbck_flag)
  365. return;
  366. if (debounce < 32)
  367. debounce = 0x01;
  368. else if (debounce > 7936)
  369. debounce = 0xff;
  370. else
  371. debounce = (debounce / 0x1f) - 1;
  372. l = 1 << get_gpio_index(gpio);
  373. if (bank->method == METHOD_GPIO_44XX)
  374. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  375. else
  376. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  377. __raw_writel(debounce, reg);
  378. reg = bank->base;
  379. if (bank->method == METHOD_GPIO_44XX)
  380. reg += OMAP4_GPIO_DEBOUNCENABLE;
  381. else
  382. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  383. val = __raw_readl(reg);
  384. if (debounce) {
  385. val |= l;
  386. clk_enable(bank->dbck);
  387. } else {
  388. val &= ~l;
  389. clk_disable(bank->dbck);
  390. }
  391. bank->dbck_enable_mask = val;
  392. __raw_writel(val, reg);
  393. }
  394. #ifdef CONFIG_ARCH_OMAP2PLUS
  395. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  396. int trigger)
  397. {
  398. void __iomem *base = bank->base;
  399. u32 gpio_bit = 1 << gpio;
  400. if (cpu_is_omap44xx()) {
  401. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  402. trigger & IRQ_TYPE_LEVEL_LOW);
  403. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  404. trigger & IRQ_TYPE_LEVEL_HIGH);
  405. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  406. trigger & IRQ_TYPE_EDGE_RISING);
  407. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  408. trigger & IRQ_TYPE_EDGE_FALLING);
  409. } else {
  410. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  411. trigger & IRQ_TYPE_LEVEL_LOW);
  412. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  413. trigger & IRQ_TYPE_LEVEL_HIGH);
  414. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  415. trigger & IRQ_TYPE_EDGE_RISING);
  416. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  417. trigger & IRQ_TYPE_EDGE_FALLING);
  418. }
  419. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  420. if (cpu_is_omap44xx()) {
  421. MOD_REG_BIT(OMAP4_GPIO_IRQWAKEN0, gpio_bit,
  422. trigger != 0);
  423. } else {
  424. /*
  425. * GPIO wakeup request can only be generated on edge
  426. * transitions
  427. */
  428. if (trigger & IRQ_TYPE_EDGE_BOTH)
  429. __raw_writel(1 << gpio, bank->base
  430. + OMAP24XX_GPIO_SETWKUENA);
  431. else
  432. __raw_writel(1 << gpio, bank->base
  433. + OMAP24XX_GPIO_CLEARWKUENA);
  434. }
  435. }
  436. /* This part needs to be executed always for OMAP34xx */
  437. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  438. /*
  439. * Log the edge gpio and manually trigger the IRQ
  440. * after resume if the input level changes
  441. * to avoid irq lost during PER RET/OFF mode
  442. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  443. */
  444. if (trigger & IRQ_TYPE_EDGE_BOTH)
  445. bank->enabled_non_wakeup_gpios |= gpio_bit;
  446. else
  447. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  448. }
  449. if (cpu_is_omap44xx()) {
  450. bank->level_mask =
  451. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  452. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  453. } else {
  454. bank->level_mask =
  455. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  456. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  457. }
  458. }
  459. #endif
  460. #ifdef CONFIG_ARCH_OMAP1
  461. /*
  462. * This only applies to chips that can't do both rising and falling edge
  463. * detection at once. For all other chips, this function is a noop.
  464. */
  465. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  466. {
  467. void __iomem *reg = bank->base;
  468. u32 l = 0;
  469. switch (bank->method) {
  470. case METHOD_MPUIO:
  471. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  472. break;
  473. #ifdef CONFIG_ARCH_OMAP15XX
  474. case METHOD_GPIO_1510:
  475. reg += OMAP1510_GPIO_INT_CONTROL;
  476. break;
  477. #endif
  478. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  479. case METHOD_GPIO_7XX:
  480. reg += OMAP7XX_GPIO_INT_CONTROL;
  481. break;
  482. #endif
  483. default:
  484. return;
  485. }
  486. l = __raw_readl(reg);
  487. if ((l >> gpio) & 1)
  488. l &= ~(1 << gpio);
  489. else
  490. l |= 1 << gpio;
  491. __raw_writel(l, reg);
  492. }
  493. #endif
  494. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  495. {
  496. void __iomem *reg = bank->base;
  497. u32 l = 0;
  498. switch (bank->method) {
  499. #ifdef CONFIG_ARCH_OMAP1
  500. case METHOD_MPUIO:
  501. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  502. l = __raw_readl(reg);
  503. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  504. bank->toggle_mask |= 1 << gpio;
  505. if (trigger & IRQ_TYPE_EDGE_RISING)
  506. l |= 1 << gpio;
  507. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  508. l &= ~(1 << gpio);
  509. else
  510. goto bad;
  511. break;
  512. #endif
  513. #ifdef CONFIG_ARCH_OMAP15XX
  514. case METHOD_GPIO_1510:
  515. reg += OMAP1510_GPIO_INT_CONTROL;
  516. l = __raw_readl(reg);
  517. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  518. bank->toggle_mask |= 1 << gpio;
  519. if (trigger & IRQ_TYPE_EDGE_RISING)
  520. l |= 1 << gpio;
  521. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  522. l &= ~(1 << gpio);
  523. else
  524. goto bad;
  525. break;
  526. #endif
  527. #ifdef CONFIG_ARCH_OMAP16XX
  528. case METHOD_GPIO_1610:
  529. if (gpio & 0x08)
  530. reg += OMAP1610_GPIO_EDGE_CTRL2;
  531. else
  532. reg += OMAP1610_GPIO_EDGE_CTRL1;
  533. gpio &= 0x07;
  534. l = __raw_readl(reg);
  535. l &= ~(3 << (gpio << 1));
  536. if (trigger & IRQ_TYPE_EDGE_RISING)
  537. l |= 2 << (gpio << 1);
  538. if (trigger & IRQ_TYPE_EDGE_FALLING)
  539. l |= 1 << (gpio << 1);
  540. if (trigger)
  541. /* Enable wake-up during idle for dynamic tick */
  542. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  543. else
  544. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  545. break;
  546. #endif
  547. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  548. case METHOD_GPIO_7XX:
  549. reg += OMAP7XX_GPIO_INT_CONTROL;
  550. l = __raw_readl(reg);
  551. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  552. bank->toggle_mask |= 1 << gpio;
  553. if (trigger & IRQ_TYPE_EDGE_RISING)
  554. l |= 1 << gpio;
  555. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  556. l &= ~(1 << gpio);
  557. else
  558. goto bad;
  559. break;
  560. #endif
  561. #ifdef CONFIG_ARCH_OMAP2PLUS
  562. case METHOD_GPIO_24XX:
  563. case METHOD_GPIO_44XX:
  564. set_24xx_gpio_triggering(bank, gpio, trigger);
  565. return 0;
  566. #endif
  567. default:
  568. goto bad;
  569. }
  570. __raw_writel(l, reg);
  571. return 0;
  572. bad:
  573. return -EINVAL;
  574. }
  575. static int gpio_irq_type(struct irq_data *d, unsigned type)
  576. {
  577. struct gpio_bank *bank;
  578. unsigned gpio;
  579. int retval;
  580. unsigned long flags;
  581. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  582. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  583. else
  584. gpio = d->irq - IH_GPIO_BASE;
  585. if (check_gpio(gpio) < 0)
  586. return -EINVAL;
  587. if (type & ~IRQ_TYPE_SENSE_MASK)
  588. return -EINVAL;
  589. /* OMAP1 allows only only edge triggering */
  590. if (!cpu_class_is_omap2()
  591. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  592. return -EINVAL;
  593. bank = irq_data_get_irq_chip_data(d);
  594. spin_lock_irqsave(&bank->lock, flags);
  595. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  596. spin_unlock_irqrestore(&bank->lock, flags);
  597. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  598. __irq_set_handler_locked(d->irq, handle_level_irq);
  599. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  600. __irq_set_handler_locked(d->irq, handle_edge_irq);
  601. return retval;
  602. }
  603. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  604. {
  605. void __iomem *reg = bank->base;
  606. switch (bank->method) {
  607. #ifdef CONFIG_ARCH_OMAP1
  608. case METHOD_MPUIO:
  609. /* MPUIO irqstatus is reset by reading the status register,
  610. * so do nothing here */
  611. return;
  612. #endif
  613. #ifdef CONFIG_ARCH_OMAP15XX
  614. case METHOD_GPIO_1510:
  615. reg += OMAP1510_GPIO_INT_STATUS;
  616. break;
  617. #endif
  618. #ifdef CONFIG_ARCH_OMAP16XX
  619. case METHOD_GPIO_1610:
  620. reg += OMAP1610_GPIO_IRQSTATUS1;
  621. break;
  622. #endif
  623. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  624. case METHOD_GPIO_7XX:
  625. reg += OMAP7XX_GPIO_INT_STATUS;
  626. break;
  627. #endif
  628. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  629. case METHOD_GPIO_24XX:
  630. reg += OMAP24XX_GPIO_IRQSTATUS1;
  631. break;
  632. #endif
  633. #if defined(CONFIG_ARCH_OMAP4)
  634. case METHOD_GPIO_44XX:
  635. reg += OMAP4_GPIO_IRQSTATUS0;
  636. break;
  637. #endif
  638. default:
  639. WARN_ON(1);
  640. return;
  641. }
  642. __raw_writel(gpio_mask, reg);
  643. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  644. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  645. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  646. else if (cpu_is_omap44xx())
  647. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  648. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  649. __raw_writel(gpio_mask, reg);
  650. /* Flush posted write for the irq status to avoid spurious interrupts */
  651. __raw_readl(reg);
  652. }
  653. }
  654. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  655. {
  656. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  657. }
  658. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  659. {
  660. void __iomem *reg = bank->base;
  661. int inv = 0;
  662. u32 l;
  663. u32 mask;
  664. switch (bank->method) {
  665. #ifdef CONFIG_ARCH_OMAP1
  666. case METHOD_MPUIO:
  667. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  668. mask = 0xffff;
  669. inv = 1;
  670. break;
  671. #endif
  672. #ifdef CONFIG_ARCH_OMAP15XX
  673. case METHOD_GPIO_1510:
  674. reg += OMAP1510_GPIO_INT_MASK;
  675. mask = 0xffff;
  676. inv = 1;
  677. break;
  678. #endif
  679. #ifdef CONFIG_ARCH_OMAP16XX
  680. case METHOD_GPIO_1610:
  681. reg += OMAP1610_GPIO_IRQENABLE1;
  682. mask = 0xffff;
  683. break;
  684. #endif
  685. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  686. case METHOD_GPIO_7XX:
  687. reg += OMAP7XX_GPIO_INT_MASK;
  688. mask = 0xffffffff;
  689. inv = 1;
  690. break;
  691. #endif
  692. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  693. case METHOD_GPIO_24XX:
  694. reg += OMAP24XX_GPIO_IRQENABLE1;
  695. mask = 0xffffffff;
  696. break;
  697. #endif
  698. #if defined(CONFIG_ARCH_OMAP4)
  699. case METHOD_GPIO_44XX:
  700. reg += OMAP4_GPIO_IRQSTATUSSET0;
  701. mask = 0xffffffff;
  702. break;
  703. #endif
  704. default:
  705. WARN_ON(1);
  706. return 0;
  707. }
  708. l = __raw_readl(reg);
  709. if (inv)
  710. l = ~l;
  711. l &= mask;
  712. return l;
  713. }
  714. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  715. {
  716. void __iomem *reg = bank->base;
  717. u32 l;
  718. switch (bank->method) {
  719. #ifdef CONFIG_ARCH_OMAP1
  720. case METHOD_MPUIO:
  721. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  722. l = __raw_readl(reg);
  723. if (enable)
  724. l &= ~(gpio_mask);
  725. else
  726. l |= gpio_mask;
  727. break;
  728. #endif
  729. #ifdef CONFIG_ARCH_OMAP15XX
  730. case METHOD_GPIO_1510:
  731. reg += OMAP1510_GPIO_INT_MASK;
  732. l = __raw_readl(reg);
  733. if (enable)
  734. l &= ~(gpio_mask);
  735. else
  736. l |= gpio_mask;
  737. break;
  738. #endif
  739. #ifdef CONFIG_ARCH_OMAP16XX
  740. case METHOD_GPIO_1610:
  741. if (enable)
  742. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  743. else
  744. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  745. l = gpio_mask;
  746. break;
  747. #endif
  748. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  749. case METHOD_GPIO_7XX:
  750. reg += OMAP7XX_GPIO_INT_MASK;
  751. l = __raw_readl(reg);
  752. if (enable)
  753. l &= ~(gpio_mask);
  754. else
  755. l |= gpio_mask;
  756. break;
  757. #endif
  758. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  759. case METHOD_GPIO_24XX:
  760. if (enable)
  761. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  762. else
  763. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  764. l = gpio_mask;
  765. break;
  766. #endif
  767. #ifdef CONFIG_ARCH_OMAP4
  768. case METHOD_GPIO_44XX:
  769. if (enable)
  770. reg += OMAP4_GPIO_IRQSTATUSSET0;
  771. else
  772. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  773. l = gpio_mask;
  774. break;
  775. #endif
  776. default:
  777. WARN_ON(1);
  778. return;
  779. }
  780. __raw_writel(l, reg);
  781. }
  782. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  783. {
  784. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  785. }
  786. /*
  787. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  788. * 1510 does not seem to have a wake-up register. If JTAG is connected
  789. * to the target, system will wake up always on GPIO events. While
  790. * system is running all registered GPIO interrupts need to have wake-up
  791. * enabled. When system is suspended, only selected GPIO interrupts need
  792. * to have wake-up enabled.
  793. */
  794. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  795. {
  796. unsigned long uninitialized_var(flags);
  797. switch (bank->method) {
  798. #ifdef CONFIG_ARCH_OMAP16XX
  799. case METHOD_MPUIO:
  800. case METHOD_GPIO_1610:
  801. spin_lock_irqsave(&bank->lock, flags);
  802. if (enable)
  803. bank->suspend_wakeup |= (1 << gpio);
  804. else
  805. bank->suspend_wakeup &= ~(1 << gpio);
  806. spin_unlock_irqrestore(&bank->lock, flags);
  807. return 0;
  808. #endif
  809. #ifdef CONFIG_ARCH_OMAP2PLUS
  810. case METHOD_GPIO_24XX:
  811. case METHOD_GPIO_44XX:
  812. if (bank->non_wakeup_gpios & (1 << gpio)) {
  813. printk(KERN_ERR "Unable to modify wakeup on "
  814. "non-wakeup GPIO%d\n",
  815. (bank - gpio_bank) * 32 + gpio);
  816. return -EINVAL;
  817. }
  818. spin_lock_irqsave(&bank->lock, flags);
  819. if (enable)
  820. bank->suspend_wakeup |= (1 << gpio);
  821. else
  822. bank->suspend_wakeup &= ~(1 << gpio);
  823. spin_unlock_irqrestore(&bank->lock, flags);
  824. return 0;
  825. #endif
  826. default:
  827. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  828. bank->method);
  829. return -EINVAL;
  830. }
  831. }
  832. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  833. {
  834. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  835. _set_gpio_irqenable(bank, gpio, 0);
  836. _clear_gpio_irqstatus(bank, gpio);
  837. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  838. }
  839. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  840. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  841. {
  842. unsigned int gpio = d->irq - IH_GPIO_BASE;
  843. struct gpio_bank *bank;
  844. int retval;
  845. if (check_gpio(gpio) < 0)
  846. return -ENODEV;
  847. bank = irq_data_get_irq_chip_data(d);
  848. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  849. return retval;
  850. }
  851. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  852. {
  853. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  854. unsigned long flags;
  855. spin_lock_irqsave(&bank->lock, flags);
  856. /* Set trigger to none. You need to enable the desired trigger with
  857. * request_irq() or set_irq_type().
  858. */
  859. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  860. #ifdef CONFIG_ARCH_OMAP15XX
  861. if (bank->method == METHOD_GPIO_1510) {
  862. void __iomem *reg;
  863. /* Claim the pin for MPU */
  864. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  865. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  866. }
  867. #endif
  868. if (!cpu_class_is_omap1()) {
  869. if (!bank->mod_usage) {
  870. void __iomem *reg = bank->base;
  871. u32 ctrl;
  872. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  873. reg += OMAP24XX_GPIO_CTRL;
  874. else if (cpu_is_omap44xx())
  875. reg += OMAP4_GPIO_CTRL;
  876. ctrl = __raw_readl(reg);
  877. /* Module is enabled, clocks are not gated */
  878. ctrl &= 0xFFFFFFFE;
  879. __raw_writel(ctrl, reg);
  880. }
  881. bank->mod_usage |= 1 << offset;
  882. }
  883. spin_unlock_irqrestore(&bank->lock, flags);
  884. return 0;
  885. }
  886. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  887. {
  888. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  889. unsigned long flags;
  890. spin_lock_irqsave(&bank->lock, flags);
  891. #ifdef CONFIG_ARCH_OMAP16XX
  892. if (bank->method == METHOD_GPIO_1610) {
  893. /* Disable wake-up during idle for dynamic tick */
  894. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  895. __raw_writel(1 << offset, reg);
  896. }
  897. #endif
  898. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  899. if (bank->method == METHOD_GPIO_24XX) {
  900. /* Disable wake-up during idle for dynamic tick */
  901. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  902. __raw_writel(1 << offset, reg);
  903. }
  904. #endif
  905. #ifdef CONFIG_ARCH_OMAP4
  906. if (bank->method == METHOD_GPIO_44XX) {
  907. /* Disable wake-up during idle for dynamic tick */
  908. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  909. __raw_writel(1 << offset, reg);
  910. }
  911. #endif
  912. if (!cpu_class_is_omap1()) {
  913. bank->mod_usage &= ~(1 << offset);
  914. if (!bank->mod_usage) {
  915. void __iomem *reg = bank->base;
  916. u32 ctrl;
  917. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  918. reg += OMAP24XX_GPIO_CTRL;
  919. else if (cpu_is_omap44xx())
  920. reg += OMAP4_GPIO_CTRL;
  921. ctrl = __raw_readl(reg);
  922. /* Module is disabled, clocks are gated */
  923. ctrl |= 1;
  924. __raw_writel(ctrl, reg);
  925. }
  926. }
  927. _reset_gpio(bank, bank->chip.base + offset);
  928. spin_unlock_irqrestore(&bank->lock, flags);
  929. }
  930. /*
  931. * We need to unmask the GPIO bank interrupt as soon as possible to
  932. * avoid missing GPIO interrupts for other lines in the bank.
  933. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  934. * in the bank to avoid missing nested interrupts for a GPIO line.
  935. * If we wait to unmask individual GPIO lines in the bank after the
  936. * line's interrupt handler has been run, we may miss some nested
  937. * interrupts.
  938. */
  939. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  940. {
  941. void __iomem *isr_reg = NULL;
  942. u32 isr;
  943. unsigned int gpio_irq, gpio_index;
  944. struct gpio_bank *bank;
  945. u32 retrigger = 0;
  946. int unmasked = 0;
  947. struct irq_chip *chip = irq_desc_get_chip(desc);
  948. chained_irq_enter(chip, desc);
  949. bank = irq_get_handler_data(irq);
  950. #ifdef CONFIG_ARCH_OMAP1
  951. if (bank->method == METHOD_MPUIO)
  952. isr_reg = bank->base +
  953. OMAP_MPUIO_GPIO_INT / bank->stride;
  954. #endif
  955. #ifdef CONFIG_ARCH_OMAP15XX
  956. if (bank->method == METHOD_GPIO_1510)
  957. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  958. #endif
  959. #if defined(CONFIG_ARCH_OMAP16XX)
  960. if (bank->method == METHOD_GPIO_1610)
  961. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  962. #endif
  963. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  964. if (bank->method == METHOD_GPIO_7XX)
  965. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  966. #endif
  967. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  968. if (bank->method == METHOD_GPIO_24XX)
  969. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  970. #endif
  971. #if defined(CONFIG_ARCH_OMAP4)
  972. if (bank->method == METHOD_GPIO_44XX)
  973. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  974. #endif
  975. if (WARN_ON(!isr_reg))
  976. goto exit;
  977. while(1) {
  978. u32 isr_saved, level_mask = 0;
  979. u32 enabled;
  980. enabled = _get_gpio_irqbank_mask(bank);
  981. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  982. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  983. isr &= 0x0000ffff;
  984. if (cpu_class_is_omap2()) {
  985. level_mask = bank->level_mask & enabled;
  986. }
  987. /* clear edge sensitive interrupts before handler(s) are
  988. called so that we don't miss any interrupt occurred while
  989. executing them */
  990. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  991. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  992. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  993. /* if there is only edge sensitive GPIO pin interrupts
  994. configured, we could unmask GPIO bank interrupt immediately */
  995. if (!level_mask && !unmasked) {
  996. unmasked = 1;
  997. chained_irq_exit(chip, desc);
  998. }
  999. isr |= retrigger;
  1000. retrigger = 0;
  1001. if (!isr)
  1002. break;
  1003. gpio_irq = bank->virtual_irq_start;
  1004. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1005. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  1006. if (!(isr & 1))
  1007. continue;
  1008. #ifdef CONFIG_ARCH_OMAP1
  1009. /*
  1010. * Some chips can't respond to both rising and falling
  1011. * at the same time. If this irq was requested with
  1012. * both flags, we need to flip the ICR data for the IRQ
  1013. * to respond to the IRQ for the opposite direction.
  1014. * This will be indicated in the bank toggle_mask.
  1015. */
  1016. if (bank->toggle_mask & (1 << gpio_index))
  1017. _toggle_gpio_edge_triggering(bank, gpio_index);
  1018. #endif
  1019. generic_handle_irq(gpio_irq);
  1020. }
  1021. }
  1022. /* if bank has any level sensitive GPIO pin interrupt
  1023. configured, we must unmask the bank interrupt only after
  1024. handler(s) are executed in order to avoid spurious bank
  1025. interrupt */
  1026. exit:
  1027. if (!unmasked)
  1028. chained_irq_exit(chip, desc);
  1029. }
  1030. static void gpio_irq_shutdown(struct irq_data *d)
  1031. {
  1032. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1033. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1034. unsigned long flags;
  1035. spin_lock_irqsave(&bank->lock, flags);
  1036. _reset_gpio(bank, gpio);
  1037. spin_unlock_irqrestore(&bank->lock, flags);
  1038. }
  1039. static void gpio_ack_irq(struct irq_data *d)
  1040. {
  1041. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1042. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1043. _clear_gpio_irqstatus(bank, gpio);
  1044. }
  1045. static void gpio_mask_irq(struct irq_data *d)
  1046. {
  1047. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1048. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1049. unsigned long flags;
  1050. spin_lock_irqsave(&bank->lock, flags);
  1051. _set_gpio_irqenable(bank, gpio, 0);
  1052. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1053. spin_unlock_irqrestore(&bank->lock, flags);
  1054. }
  1055. static void gpio_unmask_irq(struct irq_data *d)
  1056. {
  1057. unsigned int gpio = d->irq - IH_GPIO_BASE;
  1058. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1059. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1060. u32 trigger = irqd_get_trigger_type(d);
  1061. unsigned long flags;
  1062. spin_lock_irqsave(&bank->lock, flags);
  1063. if (trigger)
  1064. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1065. /* For level-triggered GPIOs, the clearing must be done after
  1066. * the HW source is cleared, thus after the handler has run */
  1067. if (bank->level_mask & irq_mask) {
  1068. _set_gpio_irqenable(bank, gpio, 0);
  1069. _clear_gpio_irqstatus(bank, gpio);
  1070. }
  1071. _set_gpio_irqenable(bank, gpio, 1);
  1072. spin_unlock_irqrestore(&bank->lock, flags);
  1073. }
  1074. static struct irq_chip gpio_irq_chip = {
  1075. .name = "GPIO",
  1076. .irq_shutdown = gpio_irq_shutdown,
  1077. .irq_ack = gpio_ack_irq,
  1078. .irq_mask = gpio_mask_irq,
  1079. .irq_unmask = gpio_unmask_irq,
  1080. .irq_set_type = gpio_irq_type,
  1081. .irq_set_wake = gpio_wake_enable,
  1082. };
  1083. /*---------------------------------------------------------------------*/
  1084. #ifdef CONFIG_ARCH_OMAP1
  1085. /* MPUIO uses the always-on 32k clock */
  1086. static void mpuio_ack_irq(struct irq_data *d)
  1087. {
  1088. /* The ISR is reset automatically, so do nothing here. */
  1089. }
  1090. static void mpuio_mask_irq(struct irq_data *d)
  1091. {
  1092. unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  1093. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1094. _set_gpio_irqenable(bank, gpio, 0);
  1095. }
  1096. static void mpuio_unmask_irq(struct irq_data *d)
  1097. {
  1098. unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  1099. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1100. _set_gpio_irqenable(bank, gpio, 1);
  1101. }
  1102. static struct irq_chip mpuio_irq_chip = {
  1103. .name = "MPUIO",
  1104. .irq_ack = mpuio_ack_irq,
  1105. .irq_mask = mpuio_mask_irq,
  1106. .irq_unmask = mpuio_unmask_irq,
  1107. .irq_set_type = gpio_irq_type,
  1108. #ifdef CONFIG_ARCH_OMAP16XX
  1109. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1110. .irq_set_wake = gpio_wake_enable,
  1111. #endif
  1112. };
  1113. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1114. #ifdef CONFIG_ARCH_OMAP16XX
  1115. #include <linux/platform_device.h>
  1116. static int omap_mpuio_suspend_noirq(struct device *dev)
  1117. {
  1118. struct platform_device *pdev = to_platform_device(dev);
  1119. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1120. void __iomem *mask_reg = bank->base +
  1121. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  1122. unsigned long flags;
  1123. spin_lock_irqsave(&bank->lock, flags);
  1124. bank->saved_wakeup = __raw_readl(mask_reg);
  1125. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1126. spin_unlock_irqrestore(&bank->lock, flags);
  1127. return 0;
  1128. }
  1129. static int omap_mpuio_resume_noirq(struct device *dev)
  1130. {
  1131. struct platform_device *pdev = to_platform_device(dev);
  1132. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1133. void __iomem *mask_reg = bank->base +
  1134. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  1135. unsigned long flags;
  1136. spin_lock_irqsave(&bank->lock, flags);
  1137. __raw_writel(bank->saved_wakeup, mask_reg);
  1138. spin_unlock_irqrestore(&bank->lock, flags);
  1139. return 0;
  1140. }
  1141. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1142. .suspend_noirq = omap_mpuio_suspend_noirq,
  1143. .resume_noirq = omap_mpuio_resume_noirq,
  1144. };
  1145. /* use platform_driver for this. */
  1146. static struct platform_driver omap_mpuio_driver = {
  1147. .driver = {
  1148. .name = "mpuio",
  1149. .pm = &omap_mpuio_dev_pm_ops,
  1150. },
  1151. };
  1152. static struct platform_device omap_mpuio_device = {
  1153. .name = "mpuio",
  1154. .id = -1,
  1155. .dev = {
  1156. .driver = &omap_mpuio_driver.driver,
  1157. }
  1158. /* could list the /proc/iomem resources */
  1159. };
  1160. static inline void mpuio_init(void)
  1161. {
  1162. struct gpio_bank *bank = get_gpio_bank(OMAP_MPUIO(0));
  1163. platform_set_drvdata(&omap_mpuio_device, bank);
  1164. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1165. (void) platform_device_register(&omap_mpuio_device);
  1166. }
  1167. #else
  1168. static inline void mpuio_init(void) {}
  1169. #endif /* 16xx */
  1170. #else
  1171. extern struct irq_chip mpuio_irq_chip;
  1172. #define bank_is_mpuio(bank) 0
  1173. static inline void mpuio_init(void) {}
  1174. #endif
  1175. /*---------------------------------------------------------------------*/
  1176. /* REVISIT these are stupid implementations! replace by ones that
  1177. * don't switch on METHOD_* and which mostly avoid spinlocks
  1178. */
  1179. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1180. {
  1181. struct gpio_bank *bank;
  1182. unsigned long flags;
  1183. bank = container_of(chip, struct gpio_bank, chip);
  1184. spin_lock_irqsave(&bank->lock, flags);
  1185. _set_gpio_direction(bank, offset, 1);
  1186. spin_unlock_irqrestore(&bank->lock, flags);
  1187. return 0;
  1188. }
  1189. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1190. {
  1191. void __iomem *reg = bank->base;
  1192. switch (bank->method) {
  1193. case METHOD_MPUIO:
  1194. reg += OMAP_MPUIO_IO_CNTL / bank->stride;
  1195. break;
  1196. case METHOD_GPIO_1510:
  1197. reg += OMAP1510_GPIO_DIR_CONTROL;
  1198. break;
  1199. case METHOD_GPIO_1610:
  1200. reg += OMAP1610_GPIO_DIRECTION;
  1201. break;
  1202. case METHOD_GPIO_7XX:
  1203. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1204. break;
  1205. case METHOD_GPIO_24XX:
  1206. reg += OMAP24XX_GPIO_OE;
  1207. break;
  1208. case METHOD_GPIO_44XX:
  1209. reg += OMAP4_GPIO_OE;
  1210. break;
  1211. default:
  1212. WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
  1213. return -EINVAL;
  1214. }
  1215. return __raw_readl(reg) & mask;
  1216. }
  1217. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1218. {
  1219. struct gpio_bank *bank;
  1220. void __iomem *reg;
  1221. int gpio;
  1222. u32 mask;
  1223. gpio = chip->base + offset;
  1224. bank = get_gpio_bank(gpio);
  1225. reg = bank->base;
  1226. mask = 1 << get_gpio_index(gpio);
  1227. if (gpio_is_input(bank, mask))
  1228. return _get_gpio_datain(bank, gpio);
  1229. else
  1230. return _get_gpio_dataout(bank, gpio);
  1231. }
  1232. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1233. {
  1234. struct gpio_bank *bank;
  1235. unsigned long flags;
  1236. bank = container_of(chip, struct gpio_bank, chip);
  1237. spin_lock_irqsave(&bank->lock, flags);
  1238. _set_gpio_dataout(bank, offset, value);
  1239. _set_gpio_direction(bank, offset, 0);
  1240. spin_unlock_irqrestore(&bank->lock, flags);
  1241. return 0;
  1242. }
  1243. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  1244. unsigned debounce)
  1245. {
  1246. struct gpio_bank *bank;
  1247. unsigned long flags;
  1248. bank = container_of(chip, struct gpio_bank, chip);
  1249. if (!bank->dbck) {
  1250. bank->dbck = clk_get(bank->dev, "dbclk");
  1251. if (IS_ERR(bank->dbck))
  1252. dev_err(bank->dev, "Could not get gpio dbck\n");
  1253. }
  1254. spin_lock_irqsave(&bank->lock, flags);
  1255. _set_gpio_debounce(bank, offset, debounce);
  1256. spin_unlock_irqrestore(&bank->lock, flags);
  1257. return 0;
  1258. }
  1259. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1260. {
  1261. struct gpio_bank *bank;
  1262. unsigned long flags;
  1263. bank = container_of(chip, struct gpio_bank, chip);
  1264. spin_lock_irqsave(&bank->lock, flags);
  1265. _set_gpio_dataout(bank, offset, value);
  1266. spin_unlock_irqrestore(&bank->lock, flags);
  1267. }
  1268. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1269. {
  1270. struct gpio_bank *bank;
  1271. bank = container_of(chip, struct gpio_bank, chip);
  1272. return bank->virtual_irq_start + offset;
  1273. }
  1274. /*---------------------------------------------------------------------*/
  1275. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  1276. {
  1277. u32 rev;
  1278. if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
  1279. rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
  1280. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1281. rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
  1282. else if (cpu_is_omap44xx())
  1283. rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
  1284. else
  1285. return;
  1286. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1287. (rev >> 4) & 0x0f, rev & 0x0f);
  1288. }
  1289. /* This lock class tells lockdep that GPIO irqs are in a different
  1290. * category than their parents, so it won't report false recursion.
  1291. */
  1292. static struct lock_class_key gpio_lock_class;
  1293. static inline int init_gpio_info(struct platform_device *pdev)
  1294. {
  1295. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  1296. gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
  1297. GFP_KERNEL);
  1298. if (!gpio_bank) {
  1299. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  1300. return -ENOMEM;
  1301. }
  1302. return 0;
  1303. }
  1304. /* TODO: Cleanup cpu_is_* checks */
  1305. static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
  1306. {
  1307. if (cpu_class_is_omap2()) {
  1308. if (cpu_is_omap44xx()) {
  1309. __raw_writel(0xffffffff, bank->base +
  1310. OMAP4_GPIO_IRQSTATUSCLR0);
  1311. __raw_writel(0x00000000, bank->base +
  1312. OMAP4_GPIO_DEBOUNCENABLE);
  1313. /* Initialize interface clk ungated, module enabled */
  1314. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1315. } else if (cpu_is_omap34xx()) {
  1316. __raw_writel(0x00000000, bank->base +
  1317. OMAP24XX_GPIO_IRQENABLE1);
  1318. __raw_writel(0xffffffff, bank->base +
  1319. OMAP24XX_GPIO_IRQSTATUS1);
  1320. __raw_writel(0x00000000, bank->base +
  1321. OMAP24XX_GPIO_DEBOUNCE_EN);
  1322. /* Initialize interface clk ungated, module enabled */
  1323. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1324. } else if (cpu_is_omap24xx()) {
  1325. static const u32 non_wakeup_gpios[] = {
  1326. 0xe203ffc0, 0x08700040
  1327. };
  1328. if (id < ARRAY_SIZE(non_wakeup_gpios))
  1329. bank->non_wakeup_gpios = non_wakeup_gpios[id];
  1330. }
  1331. } else if (cpu_class_is_omap1()) {
  1332. if (bank_is_mpuio(bank))
  1333. __raw_writew(0xffff, bank->base +
  1334. OMAP_MPUIO_GPIO_MASKIT / bank->stride);
  1335. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1336. __raw_writew(0xffff, bank->base
  1337. + OMAP1510_GPIO_INT_MASK);
  1338. __raw_writew(0x0000, bank->base
  1339. + OMAP1510_GPIO_INT_STATUS);
  1340. }
  1341. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1342. __raw_writew(0x0000, bank->base
  1343. + OMAP1610_GPIO_IRQENABLE1);
  1344. __raw_writew(0xffff, bank->base
  1345. + OMAP1610_GPIO_IRQSTATUS1);
  1346. __raw_writew(0x0014, bank->base
  1347. + OMAP1610_GPIO_SYSCONFIG);
  1348. /*
  1349. * Enable system clock for GPIO module.
  1350. * The CAM_CLK_CTRL *is* really the right place.
  1351. */
  1352. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  1353. ULPD_CAM_CLK_CTRL);
  1354. }
  1355. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1356. __raw_writel(0xffffffff, bank->base
  1357. + OMAP7XX_GPIO_INT_MASK);
  1358. __raw_writel(0x00000000, bank->base
  1359. + OMAP7XX_GPIO_INT_STATUS);
  1360. }
  1361. }
  1362. }
  1363. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  1364. {
  1365. int j;
  1366. static int gpio;
  1367. bank->mod_usage = 0;
  1368. /*
  1369. * REVISIT eventually switch from OMAP-specific gpio structs
  1370. * over to the generic ones
  1371. */
  1372. bank->chip.request = omap_gpio_request;
  1373. bank->chip.free = omap_gpio_free;
  1374. bank->chip.direction_input = gpio_input;
  1375. bank->chip.get = gpio_get;
  1376. bank->chip.direction_output = gpio_output;
  1377. bank->chip.set_debounce = gpio_debounce;
  1378. bank->chip.set = gpio_set;
  1379. bank->chip.to_irq = gpio_2irq;
  1380. if (bank_is_mpuio(bank)) {
  1381. bank->chip.label = "mpuio";
  1382. #ifdef CONFIG_ARCH_OMAP16XX
  1383. bank->chip.dev = &omap_mpuio_device.dev;
  1384. #endif
  1385. bank->chip.base = OMAP_MPUIO(0);
  1386. } else {
  1387. bank->chip.label = "gpio";
  1388. bank->chip.base = gpio;
  1389. gpio += bank_width;
  1390. }
  1391. bank->chip.ngpio = bank_width;
  1392. gpiochip_add(&bank->chip);
  1393. for (j = bank->virtual_irq_start;
  1394. j < bank->virtual_irq_start + bank_width; j++) {
  1395. irq_set_lockdep_class(j, &gpio_lock_class);
  1396. irq_set_chip_data(j, bank);
  1397. if (bank_is_mpuio(bank))
  1398. irq_set_chip(j, &mpuio_irq_chip);
  1399. else
  1400. irq_set_chip(j, &gpio_irq_chip);
  1401. irq_set_handler(j, handle_simple_irq);
  1402. set_irq_flags(j, IRQF_VALID);
  1403. }
  1404. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  1405. irq_set_handler_data(bank->irq, bank);
  1406. }
  1407. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  1408. {
  1409. static int gpio_init_done;
  1410. struct omap_gpio_platform_data *pdata;
  1411. struct resource *res;
  1412. int id;
  1413. struct gpio_bank *bank;
  1414. if (!pdev->dev.platform_data)
  1415. return -EINVAL;
  1416. pdata = pdev->dev.platform_data;
  1417. if (!gpio_init_done) {
  1418. int ret;
  1419. ret = init_gpio_info(pdev);
  1420. if (ret)
  1421. return ret;
  1422. }
  1423. id = pdev->id;
  1424. bank = &gpio_bank[id];
  1425. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1426. if (unlikely(!res)) {
  1427. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
  1428. return -ENODEV;
  1429. }
  1430. bank->irq = res->start;
  1431. bank->virtual_irq_start = pdata->virtual_irq_start;
  1432. bank->method = pdata->bank_type;
  1433. bank->dev = &pdev->dev;
  1434. bank->dbck_flag = pdata->dbck_flag;
  1435. bank->stride = pdata->bank_stride;
  1436. bank_width = pdata->bank_width;
  1437. spin_lock_init(&bank->lock);
  1438. /* Static mapping, never released */
  1439. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1440. if (unlikely(!res)) {
  1441. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
  1442. return -ENODEV;
  1443. }
  1444. bank->base = ioremap(res->start, resource_size(res));
  1445. if (!bank->base) {
  1446. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
  1447. return -ENOMEM;
  1448. }
  1449. pm_runtime_enable(bank->dev);
  1450. pm_runtime_get_sync(bank->dev);
  1451. omap_gpio_mod_init(bank, id);
  1452. omap_gpio_chip_init(bank);
  1453. omap_gpio_show_rev(bank);
  1454. if (!gpio_init_done)
  1455. gpio_init_done = 1;
  1456. return 0;
  1457. }
  1458. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1459. static int omap_gpio_suspend(void)
  1460. {
  1461. int i;
  1462. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1463. return 0;
  1464. for (i = 0; i < gpio_bank_count; i++) {
  1465. struct gpio_bank *bank = &gpio_bank[i];
  1466. void __iomem *wake_status;
  1467. void __iomem *wake_clear;
  1468. void __iomem *wake_set;
  1469. unsigned long flags;
  1470. switch (bank->method) {
  1471. #ifdef CONFIG_ARCH_OMAP16XX
  1472. case METHOD_GPIO_1610:
  1473. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1474. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1475. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1476. break;
  1477. #endif
  1478. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1479. case METHOD_GPIO_24XX:
  1480. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1481. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1482. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1483. break;
  1484. #endif
  1485. #ifdef CONFIG_ARCH_OMAP4
  1486. case METHOD_GPIO_44XX:
  1487. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1488. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1489. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1490. break;
  1491. #endif
  1492. default:
  1493. continue;
  1494. }
  1495. spin_lock_irqsave(&bank->lock, flags);
  1496. bank->saved_wakeup = __raw_readl(wake_status);
  1497. __raw_writel(0xffffffff, wake_clear);
  1498. __raw_writel(bank->suspend_wakeup, wake_set);
  1499. spin_unlock_irqrestore(&bank->lock, flags);
  1500. }
  1501. return 0;
  1502. }
  1503. static void omap_gpio_resume(void)
  1504. {
  1505. int i;
  1506. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1507. return;
  1508. for (i = 0; i < gpio_bank_count; i++) {
  1509. struct gpio_bank *bank = &gpio_bank[i];
  1510. void __iomem *wake_clear;
  1511. void __iomem *wake_set;
  1512. unsigned long flags;
  1513. switch (bank->method) {
  1514. #ifdef CONFIG_ARCH_OMAP16XX
  1515. case METHOD_GPIO_1610:
  1516. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1517. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1518. break;
  1519. #endif
  1520. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1521. case METHOD_GPIO_24XX:
  1522. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1523. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1524. break;
  1525. #endif
  1526. #ifdef CONFIG_ARCH_OMAP4
  1527. case METHOD_GPIO_44XX:
  1528. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1529. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1530. break;
  1531. #endif
  1532. default:
  1533. continue;
  1534. }
  1535. spin_lock_irqsave(&bank->lock, flags);
  1536. __raw_writel(0xffffffff, wake_clear);
  1537. __raw_writel(bank->saved_wakeup, wake_set);
  1538. spin_unlock_irqrestore(&bank->lock, flags);
  1539. }
  1540. }
  1541. static struct syscore_ops omap_gpio_syscore_ops = {
  1542. .suspend = omap_gpio_suspend,
  1543. .resume = omap_gpio_resume,
  1544. };
  1545. #endif
  1546. #ifdef CONFIG_ARCH_OMAP2PLUS
  1547. static int workaround_enabled;
  1548. void omap2_gpio_prepare_for_idle(int off_mode)
  1549. {
  1550. int i, c = 0;
  1551. int min = 0;
  1552. if (cpu_is_omap34xx())
  1553. min = 1;
  1554. for (i = min; i < gpio_bank_count; i++) {
  1555. struct gpio_bank *bank = &gpio_bank[i];
  1556. u32 l1 = 0, l2 = 0;
  1557. int j;
  1558. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1559. clk_disable(bank->dbck);
  1560. if (!off_mode)
  1561. continue;
  1562. /* If going to OFF, remove triggering for all
  1563. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1564. * generated. See OMAP2420 Errata item 1.101. */
  1565. if (!(bank->enabled_non_wakeup_gpios))
  1566. continue;
  1567. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1568. bank->saved_datain = __raw_readl(bank->base +
  1569. OMAP24XX_GPIO_DATAIN);
  1570. l1 = __raw_readl(bank->base +
  1571. OMAP24XX_GPIO_FALLINGDETECT);
  1572. l2 = __raw_readl(bank->base +
  1573. OMAP24XX_GPIO_RISINGDETECT);
  1574. }
  1575. if (cpu_is_omap44xx()) {
  1576. bank->saved_datain = __raw_readl(bank->base +
  1577. OMAP4_GPIO_DATAIN);
  1578. l1 = __raw_readl(bank->base +
  1579. OMAP4_GPIO_FALLINGDETECT);
  1580. l2 = __raw_readl(bank->base +
  1581. OMAP4_GPIO_RISINGDETECT);
  1582. }
  1583. bank->saved_fallingdetect = l1;
  1584. bank->saved_risingdetect = l2;
  1585. l1 &= ~bank->enabled_non_wakeup_gpios;
  1586. l2 &= ~bank->enabled_non_wakeup_gpios;
  1587. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1588. __raw_writel(l1, bank->base +
  1589. OMAP24XX_GPIO_FALLINGDETECT);
  1590. __raw_writel(l2, bank->base +
  1591. OMAP24XX_GPIO_RISINGDETECT);
  1592. }
  1593. if (cpu_is_omap44xx()) {
  1594. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1595. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1596. }
  1597. c++;
  1598. }
  1599. if (!c) {
  1600. workaround_enabled = 0;
  1601. return;
  1602. }
  1603. workaround_enabled = 1;
  1604. }
  1605. void omap2_gpio_resume_after_idle(void)
  1606. {
  1607. int i;
  1608. int min = 0;
  1609. if (cpu_is_omap34xx())
  1610. min = 1;
  1611. for (i = min; i < gpio_bank_count; i++) {
  1612. struct gpio_bank *bank = &gpio_bank[i];
  1613. u32 l = 0, gen, gen0, gen1;
  1614. int j;
  1615. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1616. clk_enable(bank->dbck);
  1617. if (!workaround_enabled)
  1618. continue;
  1619. if (!(bank->enabled_non_wakeup_gpios))
  1620. continue;
  1621. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1622. __raw_writel(bank->saved_fallingdetect,
  1623. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1624. __raw_writel(bank->saved_risingdetect,
  1625. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1626. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1627. }
  1628. if (cpu_is_omap44xx()) {
  1629. __raw_writel(bank->saved_fallingdetect,
  1630. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1631. __raw_writel(bank->saved_risingdetect,
  1632. bank->base + OMAP4_GPIO_RISINGDETECT);
  1633. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1634. }
  1635. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1636. * state. If so, generate an IRQ by software. This is
  1637. * horribly racy, but it's the best we can do to work around
  1638. * this silicon bug. */
  1639. l ^= bank->saved_datain;
  1640. l &= bank->enabled_non_wakeup_gpios;
  1641. /*
  1642. * No need to generate IRQs for the rising edge for gpio IRQs
  1643. * configured with falling edge only; and vice versa.
  1644. */
  1645. gen0 = l & bank->saved_fallingdetect;
  1646. gen0 &= bank->saved_datain;
  1647. gen1 = l & bank->saved_risingdetect;
  1648. gen1 &= ~(bank->saved_datain);
  1649. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1650. gen = l & (~(bank->saved_fallingdetect) &
  1651. ~(bank->saved_risingdetect));
  1652. /* Consider all GPIO IRQs needed to be updated */
  1653. gen |= gen0 | gen1;
  1654. if (gen) {
  1655. u32 old0, old1;
  1656. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1657. old0 = __raw_readl(bank->base +
  1658. OMAP24XX_GPIO_LEVELDETECT0);
  1659. old1 = __raw_readl(bank->base +
  1660. OMAP24XX_GPIO_LEVELDETECT1);
  1661. __raw_writel(old0 | gen, bank->base +
  1662. OMAP24XX_GPIO_LEVELDETECT0);
  1663. __raw_writel(old1 | gen, bank->base +
  1664. OMAP24XX_GPIO_LEVELDETECT1);
  1665. __raw_writel(old0, bank->base +
  1666. OMAP24XX_GPIO_LEVELDETECT0);
  1667. __raw_writel(old1, bank->base +
  1668. OMAP24XX_GPIO_LEVELDETECT1);
  1669. }
  1670. if (cpu_is_omap44xx()) {
  1671. old0 = __raw_readl(bank->base +
  1672. OMAP4_GPIO_LEVELDETECT0);
  1673. old1 = __raw_readl(bank->base +
  1674. OMAP4_GPIO_LEVELDETECT1);
  1675. __raw_writel(old0 | l, bank->base +
  1676. OMAP4_GPIO_LEVELDETECT0);
  1677. __raw_writel(old1 | l, bank->base +
  1678. OMAP4_GPIO_LEVELDETECT1);
  1679. __raw_writel(old0, bank->base +
  1680. OMAP4_GPIO_LEVELDETECT0);
  1681. __raw_writel(old1, bank->base +
  1682. OMAP4_GPIO_LEVELDETECT1);
  1683. }
  1684. }
  1685. }
  1686. }
  1687. #endif
  1688. #ifdef CONFIG_ARCH_OMAP3
  1689. /* save the registers of bank 2-6 */
  1690. void omap_gpio_save_context(void)
  1691. {
  1692. int i;
  1693. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1694. for (i = 1; i < gpio_bank_count; i++) {
  1695. struct gpio_bank *bank = &gpio_bank[i];
  1696. gpio_context[i].irqenable1 =
  1697. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1698. gpio_context[i].irqenable2 =
  1699. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1700. gpio_context[i].wake_en =
  1701. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1702. gpio_context[i].ctrl =
  1703. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1704. gpio_context[i].oe =
  1705. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1706. gpio_context[i].leveldetect0 =
  1707. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1708. gpio_context[i].leveldetect1 =
  1709. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1710. gpio_context[i].risingdetect =
  1711. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1712. gpio_context[i].fallingdetect =
  1713. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1714. gpio_context[i].dataout =
  1715. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1716. }
  1717. }
  1718. /* restore the required registers of bank 2-6 */
  1719. void omap_gpio_restore_context(void)
  1720. {
  1721. int i;
  1722. for (i = 1; i < gpio_bank_count; i++) {
  1723. struct gpio_bank *bank = &gpio_bank[i];
  1724. __raw_writel(gpio_context[i].irqenable1,
  1725. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1726. __raw_writel(gpio_context[i].irqenable2,
  1727. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1728. __raw_writel(gpio_context[i].wake_en,
  1729. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1730. __raw_writel(gpio_context[i].ctrl,
  1731. bank->base + OMAP24XX_GPIO_CTRL);
  1732. __raw_writel(gpio_context[i].oe,
  1733. bank->base + OMAP24XX_GPIO_OE);
  1734. __raw_writel(gpio_context[i].leveldetect0,
  1735. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1736. __raw_writel(gpio_context[i].leveldetect1,
  1737. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1738. __raw_writel(gpio_context[i].risingdetect,
  1739. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1740. __raw_writel(gpio_context[i].fallingdetect,
  1741. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1742. __raw_writel(gpio_context[i].dataout,
  1743. bank->base + OMAP24XX_GPIO_DATAOUT);
  1744. }
  1745. }
  1746. #endif
  1747. static struct platform_driver omap_gpio_driver = {
  1748. .probe = omap_gpio_probe,
  1749. .driver = {
  1750. .name = "omap_gpio",
  1751. },
  1752. };
  1753. /*
  1754. * gpio driver register needs to be done before
  1755. * machine_init functions access gpio APIs.
  1756. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1757. */
  1758. static int __init omap_gpio_drv_reg(void)
  1759. {
  1760. return platform_driver_register(&omap_gpio_driver);
  1761. }
  1762. postcore_initcall(omap_gpio_drv_reg);
  1763. static int __init omap_gpio_sysinit(void)
  1764. {
  1765. mpuio_init();
  1766. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1767. if (cpu_is_omap16xx() || cpu_class_is_omap2())
  1768. register_syscore_ops(&omap_gpio_syscore_ops);
  1769. #endif
  1770. return 0;
  1771. }
  1772. arch_initcall(omap_gpio_sysinit);