mv643xx.h 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313
  1. /*
  2. * mv643xx.h - MV-643XX Internal registers definition file.
  3. *
  4. * Copyright 2002 Momentum Computer, Inc.
  5. * Author: Matthew Dharm <mdharm@momenco.com>
  6. * Copyright 2002 GALILEO TECHNOLOGY, LTD.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #ifndef __ASM_MV643XX_H
  14. #define __ASM_MV643XX_H
  15. #include <asm/types.h>
  16. /****************************************/
  17. /* Processor Address Space */
  18. /****************************************/
  19. /* DDR SDRAM BAR and size registers */
  20. #define MV64340_CS_0_BASE_ADDR 0x008
  21. #define MV64340_CS_0_SIZE 0x010
  22. #define MV64340_CS_1_BASE_ADDR 0x208
  23. #define MV64340_CS_1_SIZE 0x210
  24. #define MV64340_CS_2_BASE_ADDR 0x018
  25. #define MV64340_CS_2_SIZE 0x020
  26. #define MV64340_CS_3_BASE_ADDR 0x218
  27. #define MV64340_CS_3_SIZE 0x220
  28. /* Devices BAR and size registers */
  29. #define MV64340_DEV_CS0_BASE_ADDR 0x028
  30. #define MV64340_DEV_CS0_SIZE 0x030
  31. #define MV64340_DEV_CS1_BASE_ADDR 0x228
  32. #define MV64340_DEV_CS1_SIZE 0x230
  33. #define MV64340_DEV_CS2_BASE_ADDR 0x248
  34. #define MV64340_DEV_CS2_SIZE 0x250
  35. #define MV64340_DEV_CS3_BASE_ADDR 0x038
  36. #define MV64340_DEV_CS3_SIZE 0x040
  37. #define MV64340_BOOTCS_BASE_ADDR 0x238
  38. #define MV64340_BOOTCS_SIZE 0x240
  39. /* PCI 0 BAR and size registers */
  40. #define MV64340_PCI_0_IO_BASE_ADDR 0x048
  41. #define MV64340_PCI_0_IO_SIZE 0x050
  42. #define MV64340_PCI_0_MEMORY0_BASE_ADDR 0x058
  43. #define MV64340_PCI_0_MEMORY0_SIZE 0x060
  44. #define MV64340_PCI_0_MEMORY1_BASE_ADDR 0x080
  45. #define MV64340_PCI_0_MEMORY1_SIZE 0x088
  46. #define MV64340_PCI_0_MEMORY2_BASE_ADDR 0x258
  47. #define MV64340_PCI_0_MEMORY2_SIZE 0x260
  48. #define MV64340_PCI_0_MEMORY3_BASE_ADDR 0x280
  49. #define MV64340_PCI_0_MEMORY3_SIZE 0x288
  50. /* PCI 1 BAR and size registers */
  51. #define MV64340_PCI_1_IO_BASE_ADDR 0x090
  52. #define MV64340_PCI_1_IO_SIZE 0x098
  53. #define MV64340_PCI_1_MEMORY0_BASE_ADDR 0x0a0
  54. #define MV64340_PCI_1_MEMORY0_SIZE 0x0a8
  55. #define MV64340_PCI_1_MEMORY1_BASE_ADDR 0x0b0
  56. #define MV64340_PCI_1_MEMORY1_SIZE 0x0b8
  57. #define MV64340_PCI_1_MEMORY2_BASE_ADDR 0x2a0
  58. #define MV64340_PCI_1_MEMORY2_SIZE 0x2a8
  59. #define MV64340_PCI_1_MEMORY3_BASE_ADDR 0x2b0
  60. #define MV64340_PCI_1_MEMORY3_SIZE 0x2b8
  61. /* SRAM base address */
  62. #define MV64340_INTEGRATED_SRAM_BASE_ADDR 0x268
  63. /* internal registers space base address */
  64. #define MV64340_INTERNAL_SPACE_BASE_ADDR 0x068
  65. /* Enables the CS , DEV_CS , PCI 0 and PCI 1
  66. windows above */
  67. #define MV64340_BASE_ADDR_ENABLE 0x278
  68. /****************************************/
  69. /* PCI remap registers */
  70. /****************************************/
  71. /* PCI 0 */
  72. #define MV64340_PCI_0_IO_ADDR_REMAP 0x0f0
  73. #define MV64340_PCI_0_MEMORY0_LOW_ADDR_REMAP 0x0f8
  74. #define MV64340_PCI_0_MEMORY0_HIGH_ADDR_REMAP 0x320
  75. #define MV64340_PCI_0_MEMORY1_LOW_ADDR_REMAP 0x100
  76. #define MV64340_PCI_0_MEMORY1_HIGH_ADDR_REMAP 0x328
  77. #define MV64340_PCI_0_MEMORY2_LOW_ADDR_REMAP 0x2f8
  78. #define MV64340_PCI_0_MEMORY2_HIGH_ADDR_REMAP 0x330
  79. #define MV64340_PCI_0_MEMORY3_LOW_ADDR_REMAP 0x300
  80. #define MV64340_PCI_0_MEMORY3_HIGH_ADDR_REMAP 0x338
  81. /* PCI 1 */
  82. #define MV64340_PCI_1_IO_ADDR_REMAP 0x108
  83. #define MV64340_PCI_1_MEMORY0_LOW_ADDR_REMAP 0x110
  84. #define MV64340_PCI_1_MEMORY0_HIGH_ADDR_REMAP 0x340
  85. #define MV64340_PCI_1_MEMORY1_LOW_ADDR_REMAP 0x118
  86. #define MV64340_PCI_1_MEMORY1_HIGH_ADDR_REMAP 0x348
  87. #define MV64340_PCI_1_MEMORY2_LOW_ADDR_REMAP 0x310
  88. #define MV64340_PCI_1_MEMORY2_HIGH_ADDR_REMAP 0x350
  89. #define MV64340_PCI_1_MEMORY3_LOW_ADDR_REMAP 0x318
  90. #define MV64340_PCI_1_MEMORY3_HIGH_ADDR_REMAP 0x358
  91. #define MV64340_CPU_PCI_0_HEADERS_RETARGET_CONTROL 0x3b0
  92. #define MV64340_CPU_PCI_0_HEADERS_RETARGET_BASE 0x3b8
  93. #define MV64340_CPU_PCI_1_HEADERS_RETARGET_CONTROL 0x3c0
  94. #define MV64340_CPU_PCI_1_HEADERS_RETARGET_BASE 0x3c8
  95. #define MV64340_CPU_GE_HEADERS_RETARGET_CONTROL 0x3d0
  96. #define MV64340_CPU_GE_HEADERS_RETARGET_BASE 0x3d8
  97. #define MV64340_CPU_IDMA_HEADERS_RETARGET_CONTROL 0x3e0
  98. #define MV64340_CPU_IDMA_HEADERS_RETARGET_BASE 0x3e8
  99. /****************************************/
  100. /* CPU Control Registers */
  101. /****************************************/
  102. #define MV64340_CPU_CONFIG 0x000
  103. #define MV64340_CPU_MODE 0x120
  104. #define MV64340_CPU_MASTER_CONTROL 0x160
  105. #define MV64340_CPU_CROSS_BAR_CONTROL_LOW 0x150
  106. #define MV64340_CPU_CROSS_BAR_CONTROL_HIGH 0x158
  107. #define MV64340_CPU_CROSS_BAR_TIMEOUT 0x168
  108. /****************************************/
  109. /* SMP RegisterS */
  110. /****************************************/
  111. #define MV64340_SMP_WHO_AM_I 0x200
  112. #define MV64340_SMP_CPU0_DOORBELL 0x214
  113. #define MV64340_SMP_CPU0_DOORBELL_CLEAR 0x21C
  114. #define MV64340_SMP_CPU1_DOORBELL 0x224
  115. #define MV64340_SMP_CPU1_DOORBELL_CLEAR 0x22C
  116. #define MV64340_SMP_CPU0_DOORBELL_MASK 0x234
  117. #define MV64340_SMP_CPU1_DOORBELL_MASK 0x23C
  118. #define MV64340_SMP_SEMAPHOR0 0x244
  119. #define MV64340_SMP_SEMAPHOR1 0x24c
  120. #define MV64340_SMP_SEMAPHOR2 0x254
  121. #define MV64340_SMP_SEMAPHOR3 0x25c
  122. #define MV64340_SMP_SEMAPHOR4 0x264
  123. #define MV64340_SMP_SEMAPHOR5 0x26c
  124. #define MV64340_SMP_SEMAPHOR6 0x274
  125. #define MV64340_SMP_SEMAPHOR7 0x27c
  126. /****************************************/
  127. /* CPU Sync Barrier Register */
  128. /****************************************/
  129. #define MV64340_CPU_0_SYNC_BARRIER_TRIGGER 0x0c0
  130. #define MV64340_CPU_0_SYNC_BARRIER_VIRTUAL 0x0c8
  131. #define MV64340_CPU_1_SYNC_BARRIER_TRIGGER 0x0d0
  132. #define MV64340_CPU_1_SYNC_BARRIER_VIRTUAL 0x0d8
  133. /****************************************/
  134. /* CPU Access Protect */
  135. /****************************************/
  136. #define MV64340_CPU_PROTECT_WINDOW_0_BASE_ADDR 0x180
  137. #define MV64340_CPU_PROTECT_WINDOW_0_SIZE 0x188
  138. #define MV64340_CPU_PROTECT_WINDOW_1_BASE_ADDR 0x190
  139. #define MV64340_CPU_PROTECT_WINDOW_1_SIZE 0x198
  140. #define MV64340_CPU_PROTECT_WINDOW_2_BASE_ADDR 0x1a0
  141. #define MV64340_CPU_PROTECT_WINDOW_2_SIZE 0x1a8
  142. #define MV64340_CPU_PROTECT_WINDOW_3_BASE_ADDR 0x1b0
  143. #define MV64340_CPU_PROTECT_WINDOW_3_SIZE 0x1b8
  144. /****************************************/
  145. /* CPU Error Report */
  146. /****************************************/
  147. #define MV64340_CPU_ERROR_ADDR_LOW 0x070
  148. #define MV64340_CPU_ERROR_ADDR_HIGH 0x078
  149. #define MV64340_CPU_ERROR_DATA_LOW 0x128
  150. #define MV64340_CPU_ERROR_DATA_HIGH 0x130
  151. #define MV64340_CPU_ERROR_PARITY 0x138
  152. #define MV64340_CPU_ERROR_CAUSE 0x140
  153. #define MV64340_CPU_ERROR_MASK 0x148
  154. /****************************************/
  155. /* CPU Interface Debug Registers */
  156. /****************************************/
  157. #define MV64340_PUNIT_SLAVE_DEBUG_LOW 0x360
  158. #define MV64340_PUNIT_SLAVE_DEBUG_HIGH 0x368
  159. #define MV64340_PUNIT_MASTER_DEBUG_LOW 0x370
  160. #define MV64340_PUNIT_MASTER_DEBUG_HIGH 0x378
  161. #define MV64340_PUNIT_MMASK 0x3e4
  162. /****************************************/
  163. /* Integrated SRAM Registers */
  164. /****************************************/
  165. #define MV64340_SRAM_CONFIG 0x380
  166. #define MV64340_SRAM_TEST_MODE 0X3F4
  167. #define MV64340_SRAM_ERROR_CAUSE 0x388
  168. #define MV64340_SRAM_ERROR_ADDR 0x390
  169. #define MV64340_SRAM_ERROR_ADDR_HIGH 0X3F8
  170. #define MV64340_SRAM_ERROR_DATA_LOW 0x398
  171. #define MV64340_SRAM_ERROR_DATA_HIGH 0x3a0
  172. #define MV64340_SRAM_ERROR_DATA_PARITY 0x3a8
  173. /****************************************/
  174. /* SDRAM Configuration */
  175. /****************************************/
  176. #define MV64340_SDRAM_CONFIG 0x1400
  177. #define MV64340_D_UNIT_CONTROL_LOW 0x1404
  178. #define MV64340_D_UNIT_CONTROL_HIGH 0x1424
  179. #define MV64340_SDRAM_TIMING_CONTROL_LOW 0x1408
  180. #define MV64340_SDRAM_TIMING_CONTROL_HIGH 0x140c
  181. #define MV64340_SDRAM_ADDR_CONTROL 0x1410
  182. #define MV64340_SDRAM_OPEN_PAGES_CONTROL 0x1414
  183. #define MV64340_SDRAM_OPERATION 0x1418
  184. #define MV64340_SDRAM_MODE 0x141c
  185. #define MV64340_EXTENDED_DRAM_MODE 0x1420
  186. #define MV64340_SDRAM_CROSS_BAR_CONTROL_LOW 0x1430
  187. #define MV64340_SDRAM_CROSS_BAR_CONTROL_HIGH 0x1434
  188. #define MV64340_SDRAM_CROSS_BAR_TIMEOUT 0x1438
  189. #define MV64340_SDRAM_ADDR_CTRL_PADS_CALIBRATION 0x14c0
  190. #define MV64340_SDRAM_DATA_PADS_CALIBRATION 0x14c4
  191. /****************************************/
  192. /* SDRAM Error Report */
  193. /****************************************/
  194. #define MV64340_SDRAM_ERROR_DATA_LOW 0x1444
  195. #define MV64340_SDRAM_ERROR_DATA_HIGH 0x1440
  196. #define MV64340_SDRAM_ERROR_ADDR 0x1450
  197. #define MV64340_SDRAM_RECEIVED_ECC 0x1448
  198. #define MV64340_SDRAM_CALCULATED_ECC 0x144c
  199. #define MV64340_SDRAM_ECC_CONTROL 0x1454
  200. #define MV64340_SDRAM_ECC_ERROR_COUNTER 0x1458
  201. /******************************************/
  202. /* Controlled Delay Line (CDL) Registers */
  203. /******************************************/
  204. #define MV64340_DFCDL_CONFIG0 0x1480
  205. #define MV64340_DFCDL_CONFIG1 0x1484
  206. #define MV64340_DLL_WRITE 0x1488
  207. #define MV64340_DLL_READ 0x148c
  208. #define MV64340_SRAM_ADDR 0x1490
  209. #define MV64340_SRAM_DATA0 0x1494
  210. #define MV64340_SRAM_DATA1 0x1498
  211. #define MV64340_SRAM_DATA2 0x149c
  212. #define MV64340_DFCL_PROBE 0x14a0
  213. /******************************************/
  214. /* Debug Registers */
  215. /******************************************/
  216. #define MV64340_DUNIT_DEBUG_LOW 0x1460
  217. #define MV64340_DUNIT_DEBUG_HIGH 0x1464
  218. #define MV64340_DUNIT_MMASK 0X1b40
  219. /****************************************/
  220. /* Device Parameters */
  221. /****************************************/
  222. #define MV64340_DEVICE_BANK0_PARAMETERS 0x45c
  223. #define MV64340_DEVICE_BANK1_PARAMETERS 0x460
  224. #define MV64340_DEVICE_BANK2_PARAMETERS 0x464
  225. #define MV64340_DEVICE_BANK3_PARAMETERS 0x468
  226. #define MV64340_DEVICE_BOOT_BANK_PARAMETERS 0x46c
  227. #define MV64340_DEVICE_INTERFACE_CONTROL 0x4c0
  228. #define MV64340_DEVICE_INTERFACE_CROSS_BAR_CONTROL_LOW 0x4c8
  229. #define MV64340_DEVICE_INTERFACE_CROSS_BAR_CONTROL_HIGH 0x4cc
  230. #define MV64340_DEVICE_INTERFACE_CROSS_BAR_TIMEOUT 0x4c4
  231. /****************************************/
  232. /* Device interrupt registers */
  233. /****************************************/
  234. #define MV64340_DEVICE_INTERRUPT_CAUSE 0x4d0
  235. #define MV64340_DEVICE_INTERRUPT_MASK 0x4d4
  236. #define MV64340_DEVICE_ERROR_ADDR 0x4d8
  237. #define MV64340_DEVICE_ERROR_DATA 0x4dc
  238. #define MV64340_DEVICE_ERROR_PARITY 0x4e0
  239. /****************************************/
  240. /* Device debug registers */
  241. /****************************************/
  242. #define MV64340_DEVICE_DEBUG_LOW 0x4e4
  243. #define MV64340_DEVICE_DEBUG_HIGH 0x4e8
  244. #define MV64340_RUNIT_MMASK 0x4f0
  245. /****************************************/
  246. /* PCI Slave Address Decoding registers */
  247. /****************************************/
  248. #define MV64340_PCI_0_CS_0_BANK_SIZE 0xc08
  249. #define MV64340_PCI_1_CS_0_BANK_SIZE 0xc88
  250. #define MV64340_PCI_0_CS_1_BANK_SIZE 0xd08
  251. #define MV64340_PCI_1_CS_1_BANK_SIZE 0xd88
  252. #define MV64340_PCI_0_CS_2_BANK_SIZE 0xc0c
  253. #define MV64340_PCI_1_CS_2_BANK_SIZE 0xc8c
  254. #define MV64340_PCI_0_CS_3_BANK_SIZE 0xd0c
  255. #define MV64340_PCI_1_CS_3_BANK_SIZE 0xd8c
  256. #define MV64340_PCI_0_DEVCS_0_BANK_SIZE 0xc10
  257. #define MV64340_PCI_1_DEVCS_0_BANK_SIZE 0xc90
  258. #define MV64340_PCI_0_DEVCS_1_BANK_SIZE 0xd10
  259. #define MV64340_PCI_1_DEVCS_1_BANK_SIZE 0xd90
  260. #define MV64340_PCI_0_DEVCS_2_BANK_SIZE 0xd18
  261. #define MV64340_PCI_1_DEVCS_2_BANK_SIZE 0xd98
  262. #define MV64340_PCI_0_DEVCS_3_BANK_SIZE 0xc14
  263. #define MV64340_PCI_1_DEVCS_3_BANK_SIZE 0xc94
  264. #define MV64340_PCI_0_DEVCS_BOOT_BANK_SIZE 0xd14
  265. #define MV64340_PCI_1_DEVCS_BOOT_BANK_SIZE 0xd94
  266. #define MV64340_PCI_0_P2P_MEM0_BAR_SIZE 0xd1c
  267. #define MV64340_PCI_1_P2P_MEM0_BAR_SIZE 0xd9c
  268. #define MV64340_PCI_0_P2P_MEM1_BAR_SIZE 0xd20
  269. #define MV64340_PCI_1_P2P_MEM1_BAR_SIZE 0xda0
  270. #define MV64340_PCI_0_P2P_I_O_BAR_SIZE 0xd24
  271. #define MV64340_PCI_1_P2P_I_O_BAR_SIZE 0xda4
  272. #define MV64340_PCI_0_CPU_BAR_SIZE 0xd28
  273. #define MV64340_PCI_1_CPU_BAR_SIZE 0xda8
  274. #define MV64340_PCI_0_INTERNAL_SRAM_BAR_SIZE 0xe00
  275. #define MV64340_PCI_1_INTERNAL_SRAM_BAR_SIZE 0xe80
  276. #define MV64340_PCI_0_EXPANSION_ROM_BAR_SIZE 0xd2c
  277. #define MV64340_PCI_1_EXPANSION_ROM_BAR_SIZE 0xd9c
  278. #define MV64340_PCI_0_BASE_ADDR_REG_ENABLE 0xc3c
  279. #define MV64340_PCI_1_BASE_ADDR_REG_ENABLE 0xcbc
  280. #define MV64340_PCI_0_CS_0_BASE_ADDR_REMAP 0xc48
  281. #define MV64340_PCI_1_CS_0_BASE_ADDR_REMAP 0xcc8
  282. #define MV64340_PCI_0_CS_1_BASE_ADDR_REMAP 0xd48
  283. #define MV64340_PCI_1_CS_1_BASE_ADDR_REMAP 0xdc8
  284. #define MV64340_PCI_0_CS_2_BASE_ADDR_REMAP 0xc4c
  285. #define MV64340_PCI_1_CS_2_BASE_ADDR_REMAP 0xccc
  286. #define MV64340_PCI_0_CS_3_BASE_ADDR_REMAP 0xd4c
  287. #define MV64340_PCI_1_CS_3_BASE_ADDR_REMAP 0xdcc
  288. #define MV64340_PCI_0_CS_0_BASE_HIGH_ADDR_REMAP 0xF04
  289. #define MV64340_PCI_1_CS_0_BASE_HIGH_ADDR_REMAP 0xF84
  290. #define MV64340_PCI_0_CS_1_BASE_HIGH_ADDR_REMAP 0xF08
  291. #define MV64340_PCI_1_CS_1_BASE_HIGH_ADDR_REMAP 0xF88
  292. #define MV64340_PCI_0_CS_2_BASE_HIGH_ADDR_REMAP 0xF0C
  293. #define MV64340_PCI_1_CS_2_BASE_HIGH_ADDR_REMAP 0xF8C
  294. #define MV64340_PCI_0_CS_3_BASE_HIGH_ADDR_REMAP 0xF10
  295. #define MV64340_PCI_1_CS_3_BASE_HIGH_ADDR_REMAP 0xF90
  296. #define MV64340_PCI_0_DEVCS_0_BASE_ADDR_REMAP 0xc50
  297. #define MV64340_PCI_1_DEVCS_0_BASE_ADDR_REMAP 0xcd0
  298. #define MV64340_PCI_0_DEVCS_1_BASE_ADDR_REMAP 0xd50
  299. #define MV64340_PCI_1_DEVCS_1_BASE_ADDR_REMAP 0xdd0
  300. #define MV64340_PCI_0_DEVCS_2_BASE_ADDR_REMAP 0xd58
  301. #define MV64340_PCI_1_DEVCS_2_BASE_ADDR_REMAP 0xdd8
  302. #define MV64340_PCI_0_DEVCS_3_BASE_ADDR_REMAP 0xc54
  303. #define MV64340_PCI_1_DEVCS_3_BASE_ADDR_REMAP 0xcd4
  304. #define MV64340_PCI_0_DEVCS_BOOTCS_BASE_ADDR_REMAP 0xd54
  305. #define MV64340_PCI_1_DEVCS_BOOTCS_BASE_ADDR_REMAP 0xdd4
  306. #define MV64340_PCI_0_P2P_MEM0_BASE_ADDR_REMAP_LOW 0xd5c
  307. #define MV64340_PCI_1_P2P_MEM0_BASE_ADDR_REMAP_LOW 0xddc
  308. #define MV64340_PCI_0_P2P_MEM0_BASE_ADDR_REMAP_HIGH 0xd60
  309. #define MV64340_PCI_1_P2P_MEM0_BASE_ADDR_REMAP_HIGH 0xde0
  310. #define MV64340_PCI_0_P2P_MEM1_BASE_ADDR_REMAP_LOW 0xd64
  311. #define MV64340_PCI_1_P2P_MEM1_BASE_ADDR_REMAP_LOW 0xde4
  312. #define MV64340_PCI_0_P2P_MEM1_BASE_ADDR_REMAP_HIGH 0xd68
  313. #define MV64340_PCI_1_P2P_MEM1_BASE_ADDR_REMAP_HIGH 0xde8
  314. #define MV64340_PCI_0_P2P_I_O_BASE_ADDR_REMAP 0xd6c
  315. #define MV64340_PCI_1_P2P_I_O_BASE_ADDR_REMAP 0xdec
  316. #define MV64340_PCI_0_CPU_BASE_ADDR_REMAP_LOW 0xd70
  317. #define MV64340_PCI_1_CPU_BASE_ADDR_REMAP_LOW 0xdf0
  318. #define MV64340_PCI_0_CPU_BASE_ADDR_REMAP_HIGH 0xd74
  319. #define MV64340_PCI_1_CPU_BASE_ADDR_REMAP_HIGH 0xdf4
  320. #define MV64340_PCI_0_INTEGRATED_SRAM_BASE_ADDR_REMAP 0xf00
  321. #define MV64340_PCI_1_INTEGRATED_SRAM_BASE_ADDR_REMAP 0xf80
  322. #define MV64340_PCI_0_EXPANSION_ROM_BASE_ADDR_REMAP 0xf38
  323. #define MV64340_PCI_1_EXPANSION_ROM_BASE_ADDR_REMAP 0xfb8
  324. #define MV64340_PCI_0_ADDR_DECODE_CONTROL 0xd3c
  325. #define MV64340_PCI_1_ADDR_DECODE_CONTROL 0xdbc
  326. #define MV64340_PCI_0_HEADERS_RETARGET_CONTROL 0xF40
  327. #define MV64340_PCI_1_HEADERS_RETARGET_CONTROL 0xFc0
  328. #define MV64340_PCI_0_HEADERS_RETARGET_BASE 0xF44
  329. #define MV64340_PCI_1_HEADERS_RETARGET_BASE 0xFc4
  330. #define MV64340_PCI_0_HEADERS_RETARGET_HIGH 0xF48
  331. #define MV64340_PCI_1_HEADERS_RETARGET_HIGH 0xFc8
  332. /***********************************/
  333. /* PCI Control Register Map */
  334. /***********************************/
  335. #define MV64340_PCI_0_DLL_STATUS_AND_COMMAND 0x1d20
  336. #define MV64340_PCI_1_DLL_STATUS_AND_COMMAND 0x1da0
  337. #define MV64340_PCI_0_MPP_PADS_DRIVE_CONTROL 0x1d1C
  338. #define MV64340_PCI_1_MPP_PADS_DRIVE_CONTROL 0x1d9C
  339. #define MV64340_PCI_0_COMMAND 0xc00
  340. #define MV64340_PCI_1_COMMAND 0xc80
  341. #define MV64340_PCI_0_MODE 0xd00
  342. #define MV64340_PCI_1_MODE 0xd80
  343. #define MV64340_PCI_0_RETRY 0xc04
  344. #define MV64340_PCI_1_RETRY 0xc84
  345. #define MV64340_PCI_0_READ_BUFFER_DISCARD_TIMER 0xd04
  346. #define MV64340_PCI_1_READ_BUFFER_DISCARD_TIMER 0xd84
  347. #define MV64340_PCI_0_MSI_TRIGGER_TIMER 0xc38
  348. #define MV64340_PCI_1_MSI_TRIGGER_TIMER 0xcb8
  349. #define MV64340_PCI_0_ARBITER_CONTROL 0x1d00
  350. #define MV64340_PCI_1_ARBITER_CONTROL 0x1d80
  351. #define MV64340_PCI_0_CROSS_BAR_CONTROL_LOW 0x1d08
  352. #define MV64340_PCI_1_CROSS_BAR_CONTROL_LOW 0x1d88
  353. #define MV64340_PCI_0_CROSS_BAR_CONTROL_HIGH 0x1d0c
  354. #define MV64340_PCI_1_CROSS_BAR_CONTROL_HIGH 0x1d8c
  355. #define MV64340_PCI_0_CROSS_BAR_TIMEOUT 0x1d04
  356. #define MV64340_PCI_1_CROSS_BAR_TIMEOUT 0x1d84
  357. #define MV64340_PCI_0_SYNC_BARRIER_TRIGGER_REG 0x1D18
  358. #define MV64340_PCI_1_SYNC_BARRIER_TRIGGER_REG 0x1D98
  359. #define MV64340_PCI_0_SYNC_BARRIER_VIRTUAL_REG 0x1d10
  360. #define MV64340_PCI_1_SYNC_BARRIER_VIRTUAL_REG 0x1d90
  361. #define MV64340_PCI_0_P2P_CONFIG 0x1d14
  362. #define MV64340_PCI_1_P2P_CONFIG 0x1d94
  363. #define MV64340_PCI_0_ACCESS_CONTROL_BASE_0_LOW 0x1e00
  364. #define MV64340_PCI_0_ACCESS_CONTROL_BASE_0_HIGH 0x1e04
  365. #define MV64340_PCI_0_ACCESS_CONTROL_SIZE_0 0x1e08
  366. #define MV64340_PCI_0_ACCESS_CONTROL_BASE_1_LOW 0x1e10
  367. #define MV64340_PCI_0_ACCESS_CONTROL_BASE_1_HIGH 0x1e14
  368. #define MV64340_PCI_0_ACCESS_CONTROL_SIZE_1 0x1e18
  369. #define MV64340_PCI_0_ACCESS_CONTROL_BASE_2_LOW 0x1e20
  370. #define MV64340_PCI_0_ACCESS_CONTROL_BASE_2_HIGH 0x1e24
  371. #define MV64340_PCI_0_ACCESS_CONTROL_SIZE_2 0x1e28
  372. #define MV64340_PCI_0_ACCESS_CONTROL_BASE_3_LOW 0x1e30
  373. #define MV64340_PCI_0_ACCESS_CONTROL_BASE_3_HIGH 0x1e34
  374. #define MV64340_PCI_0_ACCESS_CONTROL_SIZE_3 0x1e38
  375. #define MV64340_PCI_0_ACCESS_CONTROL_BASE_4_LOW 0x1e40
  376. #define MV64340_PCI_0_ACCESS_CONTROL_BASE_4_HIGH 0x1e44
  377. #define MV64340_PCI_0_ACCESS_CONTROL_SIZE_4 0x1e48
  378. #define MV64340_PCI_0_ACCESS_CONTROL_BASE_5_LOW 0x1e50
  379. #define MV64340_PCI_0_ACCESS_CONTROL_BASE_5_HIGH 0x1e54
  380. #define MV64340_PCI_0_ACCESS_CONTROL_SIZE_5 0x1e58
  381. #define MV64340_PCI_1_ACCESS_CONTROL_BASE_0_LOW 0x1e80
  382. #define MV64340_PCI_1_ACCESS_CONTROL_BASE_0_HIGH 0x1e84
  383. #define MV64340_PCI_1_ACCESS_CONTROL_SIZE_0 0x1e88
  384. #define MV64340_PCI_1_ACCESS_CONTROL_BASE_1_LOW 0x1e90
  385. #define MV64340_PCI_1_ACCESS_CONTROL_BASE_1_HIGH 0x1e94
  386. #define MV64340_PCI_1_ACCESS_CONTROL_SIZE_1 0x1e98
  387. #define MV64340_PCI_1_ACCESS_CONTROL_BASE_2_LOW 0x1ea0
  388. #define MV64340_PCI_1_ACCESS_CONTROL_BASE_2_HIGH 0x1ea4
  389. #define MV64340_PCI_1_ACCESS_CONTROL_SIZE_2 0x1ea8
  390. #define MV64340_PCI_1_ACCESS_CONTROL_BASE_3_LOW 0x1eb0
  391. #define MV64340_PCI_1_ACCESS_CONTROL_BASE_3_HIGH 0x1eb4
  392. #define MV64340_PCI_1_ACCESS_CONTROL_SIZE_3 0x1eb8
  393. #define MV64340_PCI_1_ACCESS_CONTROL_BASE_4_LOW 0x1ec0
  394. #define MV64340_PCI_1_ACCESS_CONTROL_BASE_4_HIGH 0x1ec4
  395. #define MV64340_PCI_1_ACCESS_CONTROL_SIZE_4 0x1ec8
  396. #define MV64340_PCI_1_ACCESS_CONTROL_BASE_5_LOW 0x1ed0
  397. #define MV64340_PCI_1_ACCESS_CONTROL_BASE_5_HIGH 0x1ed4
  398. #define MV64340_PCI_1_ACCESS_CONTROL_SIZE_5 0x1ed8
  399. /****************************************/
  400. /* PCI Configuration Access Registers */
  401. /****************************************/
  402. #define MV64340_PCI_0_CONFIG_ADDR 0xcf8
  403. #define MV64340_PCI_0_CONFIG_DATA_VIRTUAL_REG 0xcfc
  404. #define MV64340_PCI_1_CONFIG_ADDR 0xc78
  405. #define MV64340_PCI_1_CONFIG_DATA_VIRTUAL_REG 0xc7c
  406. #define MV64340_PCI_0_INTERRUPT_ACKNOWLEDGE_VIRTUAL_REG 0xc34
  407. #define MV64340_PCI_1_INTERRUPT_ACKNOWLEDGE_VIRTUAL_REG 0xcb4
  408. /****************************************/
  409. /* PCI Error Report Registers */
  410. /****************************************/
  411. #define MV64340_PCI_0_SERR_MASK 0xc28
  412. #define MV64340_PCI_1_SERR_MASK 0xca8
  413. #define MV64340_PCI_0_ERROR_ADDR_LOW 0x1d40
  414. #define MV64340_PCI_1_ERROR_ADDR_LOW 0x1dc0
  415. #define MV64340_PCI_0_ERROR_ADDR_HIGH 0x1d44
  416. #define MV64340_PCI_1_ERROR_ADDR_HIGH 0x1dc4
  417. #define MV64340_PCI_0_ERROR_ATTRIBUTE 0x1d48
  418. #define MV64340_PCI_1_ERROR_ATTRIBUTE 0x1dc8
  419. #define MV64340_PCI_0_ERROR_COMMAND 0x1d50
  420. #define MV64340_PCI_1_ERROR_COMMAND 0x1dd0
  421. #define MV64340_PCI_0_ERROR_CAUSE 0x1d58
  422. #define MV64340_PCI_1_ERROR_CAUSE 0x1dd8
  423. #define MV64340_PCI_0_ERROR_MASK 0x1d5c
  424. #define MV64340_PCI_1_ERROR_MASK 0x1ddc
  425. /****************************************/
  426. /* PCI Debug Registers */
  427. /****************************************/
  428. #define MV64340_PCI_0_MMASK 0X1D24
  429. #define MV64340_PCI_1_MMASK 0X1DA4
  430. /*********************************************/
  431. /* PCI Configuration, Function 0, Registers */
  432. /*********************************************/
  433. #define MV64340_PCI_DEVICE_AND_VENDOR_ID 0x000
  434. #define MV64340_PCI_STATUS_AND_COMMAND 0x004
  435. #define MV64340_PCI_CLASS_CODE_AND_REVISION_ID 0x008
  436. #define MV64340_PCI_BIST_HEADER_TYPE_LATENCY_TIMER_CACHE_LINE 0x00C
  437. #define MV64340_PCI_SCS_0_BASE_ADDR_LOW 0x010
  438. #define MV64340_PCI_SCS_0_BASE_ADDR_HIGH 0x014
  439. #define MV64340_PCI_SCS_1_BASE_ADDR_LOW 0x018
  440. #define MV64340_PCI_SCS_1_BASE_ADDR_HIGH 0x01C
  441. #define MV64340_PCI_INTERNAL_REG_MEM_MAPPED_BASE_ADDR_LOW 0x020
  442. #define MV64340_PCI_INTERNAL_REG_MEM_MAPPED_BASE_ADDR_HIGH 0x024
  443. #define MV64340_PCI_SUBSYSTEM_ID_AND_SUBSYSTEM_VENDOR_ID 0x02c
  444. #define MV64340_PCI_EXPANSION_ROM_BASE_ADDR_REG 0x030
  445. #define MV64340_PCI_CAPABILTY_LIST_POINTER 0x034
  446. #define MV64340_PCI_INTERRUPT_PIN_AND_LINE 0x03C
  447. /* capability list */
  448. #define MV64340_PCI_POWER_MANAGEMENT_CAPABILITY 0x040
  449. #define MV64340_PCI_POWER_MANAGEMENT_STATUS_AND_CONTROL 0x044
  450. #define MV64340_PCI_VPD_ADDR 0x048
  451. #define MV64340_PCI_VPD_DATA 0x04c
  452. #define MV64340_PCI_MSI_MESSAGE_CONTROL 0x050
  453. #define MV64340_PCI_MSI_MESSAGE_ADDR 0x054
  454. #define MV64340_PCI_MSI_MESSAGE_UPPER_ADDR 0x058
  455. #define MV64340_PCI_MSI_MESSAGE_DATA 0x05c
  456. #define MV64340_PCI_X_COMMAND 0x060
  457. #define MV64340_PCI_X_STATUS 0x064
  458. #define MV64340_PCI_COMPACT_PCI_HOT_SWAP 0x068
  459. /***********************************************/
  460. /* PCI Configuration, Function 1, Registers */
  461. /***********************************************/
  462. #define MV64340_PCI_SCS_2_BASE_ADDR_LOW 0x110
  463. #define MV64340_PCI_SCS_2_BASE_ADDR_HIGH 0x114
  464. #define MV64340_PCI_SCS_3_BASE_ADDR_LOW 0x118
  465. #define MV64340_PCI_SCS_3_BASE_ADDR_HIGH 0x11c
  466. #define MV64340_PCI_INTERNAL_SRAM_BASE_ADDR_LOW 0x120
  467. #define MV64340_PCI_INTERNAL_SRAM_BASE_ADDR_HIGH 0x124
  468. /***********************************************/
  469. /* PCI Configuration, Function 2, Registers */
  470. /***********************************************/
  471. #define MV64340_PCI_DEVCS_0_BASE_ADDR_LOW 0x210
  472. #define MV64340_PCI_DEVCS_0_BASE_ADDR_HIGH 0x214
  473. #define MV64340_PCI_DEVCS_1_BASE_ADDR_LOW 0x218
  474. #define MV64340_PCI_DEVCS_1_BASE_ADDR_HIGH 0x21c
  475. #define MV64340_PCI_DEVCS_2_BASE_ADDR_LOW 0x220
  476. #define MV64340_PCI_DEVCS_2_BASE_ADDR_HIGH 0x224
  477. /***********************************************/
  478. /* PCI Configuration, Function 3, Registers */
  479. /***********************************************/
  480. #define MV64340_PCI_DEVCS_3_BASE_ADDR_LOW 0x310
  481. #define MV64340_PCI_DEVCS_3_BASE_ADDR_HIGH 0x314
  482. #define MV64340_PCI_BOOT_CS_BASE_ADDR_LOW 0x318
  483. #define MV64340_PCI_BOOT_CS_BASE_ADDR_HIGH 0x31c
  484. #define MV64340_PCI_CPU_BASE_ADDR_LOW 0x220
  485. #define MV64340_PCI_CPU_BASE_ADDR_HIGH 0x224
  486. /***********************************************/
  487. /* PCI Configuration, Function 4, Registers */
  488. /***********************************************/
  489. #define MV64340_PCI_P2P_MEM0_BASE_ADDR_LOW 0x410
  490. #define MV64340_PCI_P2P_MEM0_BASE_ADDR_HIGH 0x414
  491. #define MV64340_PCI_P2P_MEM1_BASE_ADDR_LOW 0x418
  492. #define MV64340_PCI_P2P_MEM1_BASE_ADDR_HIGH 0x41c
  493. #define MV64340_PCI_P2P_I_O_BASE_ADDR 0x420
  494. #define MV64340_PCI_INTERNAL_REGS_I_O_MAPPED_BASE_ADDR 0x424
  495. /****************************************/
  496. /* Messaging Unit Registers (I20) */
  497. /****************************************/
  498. #define MV64340_I2O_INBOUND_MESSAGE_REG0_PCI_0_SIDE 0x010
  499. #define MV64340_I2O_INBOUND_MESSAGE_REG1_PCI_0_SIDE 0x014
  500. #define MV64340_I2O_OUTBOUND_MESSAGE_REG0_PCI_0_SIDE 0x018
  501. #define MV64340_I2O_OUTBOUND_MESSAGE_REG1_PCI_0_SIDE 0x01C
  502. #define MV64340_I2O_INBOUND_DOORBELL_REG_PCI_0_SIDE 0x020
  503. #define MV64340_I2O_INBOUND_INTERRUPT_CAUSE_REG_PCI_0_SIDE 0x024
  504. #define MV64340_I2O_INBOUND_INTERRUPT_MASK_REG_PCI_0_SIDE 0x028
  505. #define MV64340_I2O_OUTBOUND_DOORBELL_REG_PCI_0_SIDE 0x02C
  506. #define MV64340_I2O_OUTBOUND_INTERRUPT_CAUSE_REG_PCI_0_SIDE 0x030
  507. #define MV64340_I2O_OUTBOUND_INTERRUPT_MASK_REG_PCI_0_SIDE 0x034
  508. #define MV64340_I2O_INBOUND_QUEUE_PORT_VIRTUAL_REG_PCI_0_SIDE 0x040
  509. #define MV64340_I2O_OUTBOUND_QUEUE_PORT_VIRTUAL_REG_PCI_0_SIDE 0x044
  510. #define MV64340_I2O_QUEUE_CONTROL_REG_PCI_0_SIDE 0x050
  511. #define MV64340_I2O_QUEUE_BASE_ADDR_REG_PCI_0_SIDE 0x054
  512. #define MV64340_I2O_INBOUND_FREE_HEAD_POINTER_REG_PCI_0_SIDE 0x060
  513. #define MV64340_I2O_INBOUND_FREE_TAIL_POINTER_REG_PCI_0_SIDE 0x064
  514. #define MV64340_I2O_INBOUND_POST_HEAD_POINTER_REG_PCI_0_SIDE 0x068
  515. #define MV64340_I2O_INBOUND_POST_TAIL_POINTER_REG_PCI_0_SIDE 0x06C
  516. #define MV64340_I2O_OUTBOUND_FREE_HEAD_POINTER_REG_PCI_0_SIDE 0x070
  517. #define MV64340_I2O_OUTBOUND_FREE_TAIL_POINTER_REG_PCI_0_SIDE 0x074
  518. #define MV64340_I2O_OUTBOUND_POST_HEAD_POINTER_REG_PCI_0_SIDE 0x0F8
  519. #define MV64340_I2O_OUTBOUND_POST_TAIL_POINTER_REG_PCI_0_SIDE 0x0FC
  520. #define MV64340_I2O_INBOUND_MESSAGE_REG0_PCI_1_SIDE 0x090
  521. #define MV64340_I2O_INBOUND_MESSAGE_REG1_PCI_1_SIDE 0x094
  522. #define MV64340_I2O_OUTBOUND_MESSAGE_REG0_PCI_1_SIDE 0x098
  523. #define MV64340_I2O_OUTBOUND_MESSAGE_REG1_PCI_1_SIDE 0x09C
  524. #define MV64340_I2O_INBOUND_DOORBELL_REG_PCI_1_SIDE 0x0A0
  525. #define MV64340_I2O_INBOUND_INTERRUPT_CAUSE_REG_PCI_1_SIDE 0x0A4
  526. #define MV64340_I2O_INBOUND_INTERRUPT_MASK_REG_PCI_1_SIDE 0x0A8
  527. #define MV64340_I2O_OUTBOUND_DOORBELL_REG_PCI_1_SIDE 0x0AC
  528. #define MV64340_I2O_OUTBOUND_INTERRUPT_CAUSE_REG_PCI_1_SIDE 0x0B0
  529. #define MV64340_I2O_OUTBOUND_INTERRUPT_MASK_REG_PCI_1_SIDE 0x0B4
  530. #define MV64340_I2O_INBOUND_QUEUE_PORT_VIRTUAL_REG_PCI_1_SIDE 0x0C0
  531. #define MV64340_I2O_OUTBOUND_QUEUE_PORT_VIRTUAL_REG_PCI_1_SIDE 0x0C4
  532. #define MV64340_I2O_QUEUE_CONTROL_REG_PCI_1_SIDE 0x0D0
  533. #define MV64340_I2O_QUEUE_BASE_ADDR_REG_PCI_1_SIDE 0x0D4
  534. #define MV64340_I2O_INBOUND_FREE_HEAD_POINTER_REG_PCI_1_SIDE 0x0E0
  535. #define MV64340_I2O_INBOUND_FREE_TAIL_POINTER_REG_PCI_1_SIDE 0x0E4
  536. #define MV64340_I2O_INBOUND_POST_HEAD_POINTER_REG_PCI_1_SIDE 0x0E8
  537. #define MV64340_I2O_INBOUND_POST_TAIL_POINTER_REG_PCI_1_SIDE 0x0EC
  538. #define MV64340_I2O_OUTBOUND_FREE_HEAD_POINTER_REG_PCI_1_SIDE 0x0F0
  539. #define MV64340_I2O_OUTBOUND_FREE_TAIL_POINTER_REG_PCI_1_SIDE 0x0F4
  540. #define MV64340_I2O_OUTBOUND_POST_HEAD_POINTER_REG_PCI_1_SIDE 0x078
  541. #define MV64340_I2O_OUTBOUND_POST_TAIL_POINTER_REG_PCI_1_SIDE 0x07C
  542. #define MV64340_I2O_INBOUND_MESSAGE_REG0_CPU0_SIDE 0x1C10
  543. #define MV64340_I2O_INBOUND_MESSAGE_REG1_CPU0_SIDE 0x1C14
  544. #define MV64340_I2O_OUTBOUND_MESSAGE_REG0_CPU0_SIDE 0x1C18
  545. #define MV64340_I2O_OUTBOUND_MESSAGE_REG1_CPU0_SIDE 0x1C1C
  546. #define MV64340_I2O_INBOUND_DOORBELL_REG_CPU0_SIDE 0x1C20
  547. #define MV64340_I2O_INBOUND_INTERRUPT_CAUSE_REG_CPU0_SIDE 0x1C24
  548. #define MV64340_I2O_INBOUND_INTERRUPT_MASK_REG_CPU0_SIDE 0x1C28
  549. #define MV64340_I2O_OUTBOUND_DOORBELL_REG_CPU0_SIDE 0x1C2C
  550. #define MV64340_I2O_OUTBOUND_INTERRUPT_CAUSE_REG_CPU0_SIDE 0x1C30
  551. #define MV64340_I2O_OUTBOUND_INTERRUPT_MASK_REG_CPU0_SIDE 0x1C34
  552. #define MV64340_I2O_INBOUND_QUEUE_PORT_VIRTUAL_REG_CPU0_SIDE 0x1C40
  553. #define MV64340_I2O_OUTBOUND_QUEUE_PORT_VIRTUAL_REG_CPU0_SIDE 0x1C44
  554. #define MV64340_I2O_QUEUE_CONTROL_REG_CPU0_SIDE 0x1C50
  555. #define MV64340_I2O_QUEUE_BASE_ADDR_REG_CPU0_SIDE 0x1C54
  556. #define MV64340_I2O_INBOUND_FREE_HEAD_POINTER_REG_CPU0_SIDE 0x1C60
  557. #define MV64340_I2O_INBOUND_FREE_TAIL_POINTER_REG_CPU0_SIDE 0x1C64
  558. #define MV64340_I2O_INBOUND_POST_HEAD_POINTER_REG_CPU0_SIDE 0x1C68
  559. #define MV64340_I2O_INBOUND_POST_TAIL_POINTER_REG_CPU0_SIDE 0x1C6C
  560. #define MV64340_I2O_OUTBOUND_FREE_HEAD_POINTER_REG_CPU0_SIDE 0x1C70
  561. #define MV64340_I2O_OUTBOUND_FREE_TAIL_POINTER_REG_CPU0_SIDE 0x1C74
  562. #define MV64340_I2O_OUTBOUND_POST_HEAD_POINTER_REG_CPU0_SIDE 0x1CF8
  563. #define MV64340_I2O_OUTBOUND_POST_TAIL_POINTER_REG_CPU0_SIDE 0x1CFC
  564. #define MV64340_I2O_INBOUND_MESSAGE_REG0_CPU1_SIDE 0x1C90
  565. #define MV64340_I2O_INBOUND_MESSAGE_REG1_CPU1_SIDE 0x1C94
  566. #define MV64340_I2O_OUTBOUND_MESSAGE_REG0_CPU1_SIDE 0x1C98
  567. #define MV64340_I2O_OUTBOUND_MESSAGE_REG1_CPU1_SIDE 0x1C9C
  568. #define MV64340_I2O_INBOUND_DOORBELL_REG_CPU1_SIDE 0x1CA0
  569. #define MV64340_I2O_INBOUND_INTERRUPT_CAUSE_REG_CPU1_SIDE 0x1CA4
  570. #define MV64340_I2O_INBOUND_INTERRUPT_MASK_REG_CPU1_SIDE 0x1CA8
  571. #define MV64340_I2O_OUTBOUND_DOORBELL_REG_CPU1_SIDE 0x1CAC
  572. #define MV64340_I2O_OUTBOUND_INTERRUPT_CAUSE_REG_CPU1_SIDE 0x1CB0
  573. #define MV64340_I2O_OUTBOUND_INTERRUPT_MASK_REG_CPU1_SIDE 0x1CB4
  574. #define MV64340_I2O_INBOUND_QUEUE_PORT_VIRTUAL_REG_CPU1_SIDE 0x1CC0
  575. #define MV64340_I2O_OUTBOUND_QUEUE_PORT_VIRTUAL_REG_CPU1_SIDE 0x1CC4
  576. #define MV64340_I2O_QUEUE_CONTROL_REG_CPU1_SIDE 0x1CD0
  577. #define MV64340_I2O_QUEUE_BASE_ADDR_REG_CPU1_SIDE 0x1CD4
  578. #define MV64340_I2O_INBOUND_FREE_HEAD_POINTER_REG_CPU1_SIDE 0x1CE0
  579. #define MV64340_I2O_INBOUND_FREE_TAIL_POINTER_REG_CPU1_SIDE 0x1CE4
  580. #define MV64340_I2O_INBOUND_POST_HEAD_POINTER_REG_CPU1_SIDE 0x1CE8
  581. #define MV64340_I2O_INBOUND_POST_TAIL_POINTER_REG_CPU1_SIDE 0x1CEC
  582. #define MV64340_I2O_OUTBOUND_FREE_HEAD_POINTER_REG_CPU1_SIDE 0x1CF0
  583. #define MV64340_I2O_OUTBOUND_FREE_TAIL_POINTER_REG_CPU1_SIDE 0x1CF4
  584. #define MV64340_I2O_OUTBOUND_POST_HEAD_POINTER_REG_CPU1_SIDE 0x1C78
  585. #define MV64340_I2O_OUTBOUND_POST_TAIL_POINTER_REG_CPU1_SIDE 0x1C7C
  586. /****************************************/
  587. /* Ethernet Unit Registers */
  588. /****************************************/
  589. #define MV643XX_ETH_SHARED_REGS 0x2000
  590. #define MV643XX_ETH_SHARED_REGS_SIZE 0x2000
  591. #define MV643XX_ETH_PHY_ADDR_REG 0x2000
  592. #define MV643XX_ETH_SMI_REG 0x2004
  593. #define MV643XX_ETH_UNIT_DEFAULT_ADDR_REG 0x2008
  594. #define MV643XX_ETH_UNIT_DEFAULTID_REG 0x200c
  595. #define MV643XX_ETH_UNIT_INTERRUPT_CAUSE_REG 0x2080
  596. #define MV643XX_ETH_UNIT_INTERRUPT_MASK_REG 0x2084
  597. #define MV643XX_ETH_UNIT_INTERNAL_USE_REG 0x24fc
  598. #define MV643XX_ETH_UNIT_ERROR_ADDR_REG 0x2094
  599. #define MV643XX_ETH_BAR_0 0x2200
  600. #define MV643XX_ETH_BAR_1 0x2208
  601. #define MV643XX_ETH_BAR_2 0x2210
  602. #define MV643XX_ETH_BAR_3 0x2218
  603. #define MV643XX_ETH_BAR_4 0x2220
  604. #define MV643XX_ETH_BAR_5 0x2228
  605. #define MV643XX_ETH_SIZE_REG_0 0x2204
  606. #define MV643XX_ETH_SIZE_REG_1 0x220c
  607. #define MV643XX_ETH_SIZE_REG_2 0x2214
  608. #define MV643XX_ETH_SIZE_REG_3 0x221c
  609. #define MV643XX_ETH_SIZE_REG_4 0x2224
  610. #define MV643XX_ETH_SIZE_REG_5 0x222c
  611. #define MV643XX_ETH_HEADERS_RETARGET_BASE_REG 0x2230
  612. #define MV643XX_ETH_HEADERS_RETARGET_CONTROL_REG 0x2234
  613. #define MV643XX_ETH_HIGH_ADDR_REMAP_REG_0 0x2280
  614. #define MV643XX_ETH_HIGH_ADDR_REMAP_REG_1 0x2284
  615. #define MV643XX_ETH_HIGH_ADDR_REMAP_REG_2 0x2288
  616. #define MV643XX_ETH_HIGH_ADDR_REMAP_REG_3 0x228c
  617. #define MV643XX_ETH_BASE_ADDR_ENABLE_REG 0x2290
  618. #define MV643XX_ETH_ACCESS_PROTECTION_REG(port) (0x2294 + (port<<2))
  619. #define MV643XX_ETH_MIB_COUNTERS_BASE(port) (0x3000 + (port<<7))
  620. #define MV643XX_ETH_PORT_CONFIG_REG(port) (0x2400 + (port<<10))
  621. #define MV643XX_ETH_PORT_CONFIG_EXTEND_REG(port) (0x2404 + (port<<10))
  622. #define MV643XX_ETH_MII_SERIAL_PARAMETRS_REG(port) (0x2408 + (port<<10))
  623. #define MV643XX_ETH_GMII_SERIAL_PARAMETRS_REG(port) (0x240c + (port<<10))
  624. #define MV643XX_ETH_VLAN_ETHERTYPE_REG(port) (0x2410 + (port<<10))
  625. #define MV643XX_ETH_MAC_ADDR_LOW(port) (0x2414 + (port<<10))
  626. #define MV643XX_ETH_MAC_ADDR_HIGH(port) (0x2418 + (port<<10))
  627. #define MV643XX_ETH_SDMA_CONFIG_REG(port) (0x241c + (port<<10))
  628. #define MV643XX_ETH_DSCP_0(port) (0x2420 + (port<<10))
  629. #define MV643XX_ETH_DSCP_1(port) (0x2424 + (port<<10))
  630. #define MV643XX_ETH_DSCP_2(port) (0x2428 + (port<<10))
  631. #define MV643XX_ETH_DSCP_3(port) (0x242c + (port<<10))
  632. #define MV643XX_ETH_DSCP_4(port) (0x2430 + (port<<10))
  633. #define MV643XX_ETH_DSCP_5(port) (0x2434 + (port<<10))
  634. #define MV643XX_ETH_DSCP_6(port) (0x2438 + (port<<10))
  635. #define MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port) (0x243c + (port<<10))
  636. #define MV643XX_ETH_VLAN_PRIORITY_TAG_TO_PRIORITY(port) (0x2440 + (port<<10))
  637. #define MV643XX_ETH_PORT_STATUS_REG(port) (0x2444 + (port<<10))
  638. #define MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port) (0x2448 + (port<<10))
  639. #define MV643XX_ETH_TX_QUEUE_FIXED_PRIORITY(port) (0x244c + (port<<10))
  640. #define MV643XX_ETH_PORT_TX_TOKEN_BUCKET_RATE_CONFIG(port) (0x2450 + (port<<10))
  641. #define MV643XX_ETH_MAXIMUM_TRANSMIT_UNIT(port) (0x2458 + (port<<10))
  642. #define MV643XX_ETH_PORT_MAXIMUM_TOKEN_BUCKET_SIZE(port) (0x245c + (port<<10))
  643. #define MV643XX_ETH_INTERRUPT_CAUSE_REG(port) (0x2460 + (port<<10))
  644. #define MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port) (0x2464 + (port<<10))
  645. #define MV643XX_ETH_INTERRUPT_MASK_REG(port) (0x2468 + (port<<10))
  646. #define MV643XX_ETH_INTERRUPT_EXTEND_MASK_REG(port) (0x246c + (port<<10))
  647. #define MV643XX_ETH_RX_FIFO_URGENT_THRESHOLD_REG(port) (0x2470 + (port<<10))
  648. #define MV643XX_ETH_TX_FIFO_URGENT_THRESHOLD_REG(port) (0x2474 + (port<<10))
  649. #define MV643XX_ETH_RX_MINIMAL_FRAME_SIZE_REG(port) (0x247c + (port<<10))
  650. #define MV643XX_ETH_RX_DISCARDED_FRAMES_COUNTER(port) (0x2484 + (port<<10))
  651. #define MV643XX_ETH_PORT_DEBUG_0_REG(port) (0x248c + (port<<10))
  652. #define MV643XX_ETH_PORT_DEBUG_1_REG(port) (0x2490 + (port<<10))
  653. #define MV643XX_ETH_PORT_INTERNAL_ADDR_ERROR_REG(port) (0x2494 + (port<<10))
  654. #define MV643XX_ETH_INTERNAL_USE_REG(port) (0x24fc + (port<<10))
  655. #define MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port) (0x2680 + (port<<10))
  656. #define MV643XX_ETH_CURRENT_SERVED_TX_DESC_PTR(port) (0x2684 + (port<<10))
  657. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port) (0x260c + (port<<10))
  658. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_1(port) (0x261c + (port<<10))
  659. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_2(port) (0x262c + (port<<10))
  660. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_3(port) (0x263c + (port<<10))
  661. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_4(port) (0x264c + (port<<10))
  662. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_5(port) (0x265c + (port<<10))
  663. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_6(port) (0x266c + (port<<10))
  664. #define MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_7(port) (0x267c + (port<<10))
  665. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_0(port) (0x26c0 + (port<<10))
  666. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_1(port) (0x26c4 + (port<<10))
  667. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_2(port) (0x26c8 + (port<<10))
  668. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_3(port) (0x26cc + (port<<10))
  669. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_4(port) (0x26d0 + (port<<10))
  670. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_5(port) (0x26d4 + (port<<10))
  671. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_6(port) (0x26d8 + (port<<10))
  672. #define MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_7(port) (0x26dc + (port<<10))
  673. #define MV643XX_ETH_TX_QUEUE_0_TOKEN_BUCKET_COUNT(port) (0x2700 + (port<<10))
  674. #define MV643XX_ETH_TX_QUEUE_1_TOKEN_BUCKET_COUNT(port) (0x2710 + (port<<10))
  675. #define MV643XX_ETH_TX_QUEUE_2_TOKEN_BUCKET_COUNT(port) (0x2720 + (port<<10))
  676. #define MV643XX_ETH_TX_QUEUE_3_TOKEN_BUCKET_COUNT(port) (0x2730 + (port<<10))
  677. #define MV643XX_ETH_TX_QUEUE_4_TOKEN_BUCKET_COUNT(port) (0x2740 + (port<<10))
  678. #define MV643XX_ETH_TX_QUEUE_5_TOKEN_BUCKET_COUNT(port) (0x2750 + (port<<10))
  679. #define MV643XX_ETH_TX_QUEUE_6_TOKEN_BUCKET_COUNT(port) (0x2760 + (port<<10))
  680. #define MV643XX_ETH_TX_QUEUE_7_TOKEN_BUCKET_COUNT(port) (0x2770 + (port<<10))
  681. #define MV643XX_ETH_TX_QUEUE_0_TOKEN_BUCKET_CONFIG(port) (0x2704 + (port<<10))
  682. #define MV643XX_ETH_TX_QUEUE_1_TOKEN_BUCKET_CONFIG(port) (0x2714 + (port<<10))
  683. #define MV643XX_ETH_TX_QUEUE_2_TOKEN_BUCKET_CONFIG(port) (0x2724 + (port<<10))
  684. #define MV643XX_ETH_TX_QUEUE_3_TOKEN_BUCKET_CONFIG(port) (0x2734 + (port<<10))
  685. #define MV643XX_ETH_TX_QUEUE_4_TOKEN_BUCKET_CONFIG(port) (0x2744 + (port<<10))
  686. #define MV643XX_ETH_TX_QUEUE_5_TOKEN_BUCKET_CONFIG(port) (0x2754 + (port<<10))
  687. #define MV643XX_ETH_TX_QUEUE_6_TOKEN_BUCKET_CONFIG(port) (0x2764 + (port<<10))
  688. #define MV643XX_ETH_TX_QUEUE_7_TOKEN_BUCKET_CONFIG(port) (0x2774 + (port<<10))
  689. #define MV643XX_ETH_TX_QUEUE_0_ARBITER_CONFIG(port) (0x2708 + (port<<10))
  690. #define MV643XX_ETH_TX_QUEUE_1_ARBITER_CONFIG(port) (0x2718 + (port<<10))
  691. #define MV643XX_ETH_TX_QUEUE_2_ARBITER_CONFIG(port) (0x2728 + (port<<10))
  692. #define MV643XX_ETH_TX_QUEUE_3_ARBITER_CONFIG(port) (0x2738 + (port<<10))
  693. #define MV643XX_ETH_TX_QUEUE_4_ARBITER_CONFIG(port) (0x2748 + (port<<10))
  694. #define MV643XX_ETH_TX_QUEUE_5_ARBITER_CONFIG(port) (0x2758 + (port<<10))
  695. #define MV643XX_ETH_TX_QUEUE_6_ARBITER_CONFIG(port) (0x2768 + (port<<10))
  696. #define MV643XX_ETH_TX_QUEUE_7_ARBITER_CONFIG(port) (0x2778 + (port<<10))
  697. #define MV643XX_ETH_PORT_TX_TOKEN_BUCKET_COUNT(port) (0x2780 + (port<<10))
  698. #define MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(port) (0x3400 + (port<<10))
  699. #define MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(port) (0x3500 + (port<<10))
  700. #define MV643XX_ETH_DA_FILTER_UNICAST_TABLE_BASE(port) (0x3600 + (port<<10))
  701. /*******************************************/
  702. /* CUNIT Registers */
  703. /*******************************************/
  704. /* Address Decoding Register Map */
  705. #define MV64340_CUNIT_BASE_ADDR_REG0 0xf200
  706. #define MV64340_CUNIT_BASE_ADDR_REG1 0xf208
  707. #define MV64340_CUNIT_BASE_ADDR_REG2 0xf210
  708. #define MV64340_CUNIT_BASE_ADDR_REG3 0xf218
  709. #define MV64340_CUNIT_SIZE0 0xf204
  710. #define MV64340_CUNIT_SIZE1 0xf20c
  711. #define MV64340_CUNIT_SIZE2 0xf214
  712. #define MV64340_CUNIT_SIZE3 0xf21c
  713. #define MV64340_CUNIT_HIGH_ADDR_REMAP_REG0 0xf240
  714. #define MV64340_CUNIT_HIGH_ADDR_REMAP_REG1 0xf244
  715. #define MV64340_CUNIT_BASE_ADDR_ENABLE_REG 0xf250
  716. #define MV64340_MPSC0_ACCESS_PROTECTION_REG 0xf254
  717. #define MV64340_MPSC1_ACCESS_PROTECTION_REG 0xf258
  718. #define MV64340_CUNIT_INTERNAL_SPACE_BASE_ADDR_REG 0xf25C
  719. /* Error Report Registers */
  720. #define MV64340_CUNIT_INTERRUPT_CAUSE_REG 0xf310
  721. #define MV64340_CUNIT_INTERRUPT_MASK_REG 0xf314
  722. #define MV64340_CUNIT_ERROR_ADDR 0xf318
  723. /* Cunit Control Registers */
  724. #define MV64340_CUNIT_ARBITER_CONTROL_REG 0xf300
  725. #define MV64340_CUNIT_CONFIG_REG 0xb40c
  726. #define MV64340_CUNIT_CRROSBAR_TIMEOUT_REG 0xf304
  727. /* Cunit Debug Registers */
  728. #define MV64340_CUNIT_DEBUG_LOW 0xf340
  729. #define MV64340_CUNIT_DEBUG_HIGH 0xf344
  730. #define MV64340_CUNIT_MMASK 0xf380
  731. /* MPSCs Clocks Routing Registers */
  732. #define MV64340_MPSC_ROUTING_REG 0xb400
  733. #define MV64340_MPSC_RX_CLOCK_ROUTING_REG 0xb404
  734. #define MV64340_MPSC_TX_CLOCK_ROUTING_REG 0xb408
  735. /* MPSCs Interrupts Registers */
  736. #define MV64340_MPSC_CAUSE_REG(port) (0xb804 + (port<<3))
  737. #define MV64340_MPSC_MASK_REG(port) (0xb884 + (port<<3))
  738. #define MV64340_MPSC_MAIN_CONFIG_LOW(port) (0x8000 + (port<<12))
  739. #define MV64340_MPSC_MAIN_CONFIG_HIGH(port) (0x8004 + (port<<12))
  740. #define MV64340_MPSC_PROTOCOL_CONFIG(port) (0x8008 + (port<<12))
  741. #define MV64340_MPSC_CHANNEL_REG1(port) (0x800c + (port<<12))
  742. #define MV64340_MPSC_CHANNEL_REG2(port) (0x8010 + (port<<12))
  743. #define MV64340_MPSC_CHANNEL_REG3(port) (0x8014 + (port<<12))
  744. #define MV64340_MPSC_CHANNEL_REG4(port) (0x8018 + (port<<12))
  745. #define MV64340_MPSC_CHANNEL_REG5(port) (0x801c + (port<<12))
  746. #define MV64340_MPSC_CHANNEL_REG6(port) (0x8020 + (port<<12))
  747. #define MV64340_MPSC_CHANNEL_REG7(port) (0x8024 + (port<<12))
  748. #define MV64340_MPSC_CHANNEL_REG8(port) (0x8028 + (port<<12))
  749. #define MV64340_MPSC_CHANNEL_REG9(port) (0x802c + (port<<12))
  750. #define MV64340_MPSC_CHANNEL_REG10(port) (0x8030 + (port<<12))
  751. /* MPSC0 Registers */
  752. /***************************************/
  753. /* SDMA Registers */
  754. /***************************************/
  755. #define MV64340_SDMA_CONFIG_REG(channel) (0x4000 + (channel<<13))
  756. #define MV64340_SDMA_COMMAND_REG(channel) (0x4008 + (channel<<13))
  757. #define MV64340_SDMA_CURRENT_RX_DESCRIPTOR_POINTER(channel) (0x4810 + (channel<<13))
  758. #define MV64340_SDMA_CURRENT_TX_DESCRIPTOR_POINTER(channel) (0x4c10 + (channel<<13))
  759. #define MV64340_SDMA_FIRST_TX_DESCRIPTOR_POINTER(channel) (0x4c14 + (channel<<13))
  760. #define MV64340_SDMA_CAUSE_REG 0xb800
  761. #define MV64340_SDMA_MASK_REG 0xb880
  762. /* BRG Interrupts */
  763. #define MV64340_BRG_CONFIG_REG(brg) (0xb200 + (brg<<3))
  764. #define MV64340_BRG_BAUDE_TUNING_REG(brg) (0xb208 + (brg<<3))
  765. #define MV64340_BRG_CAUSE_REG 0xb834
  766. #define MV64340_BRG_MASK_REG 0xb8b4
  767. /****************************************/
  768. /* DMA Channel Control */
  769. /****************************************/
  770. #define MV64340_DMA_CHANNEL0_CONTROL 0x840
  771. #define MV64340_DMA_CHANNEL0_CONTROL_HIGH 0x880
  772. #define MV64340_DMA_CHANNEL1_CONTROL 0x844
  773. #define MV64340_DMA_CHANNEL1_CONTROL_HIGH 0x884
  774. #define MV64340_DMA_CHANNEL2_CONTROL 0x848
  775. #define MV64340_DMA_CHANNEL2_CONTROL_HIGH 0x888
  776. #define MV64340_DMA_CHANNEL3_CONTROL 0x84C
  777. #define MV64340_DMA_CHANNEL3_CONTROL_HIGH 0x88C
  778. /****************************************/
  779. /* IDMA Registers */
  780. /****************************************/
  781. #define MV64340_DMA_CHANNEL0_BYTE_COUNT 0x800
  782. #define MV64340_DMA_CHANNEL1_BYTE_COUNT 0x804
  783. #define MV64340_DMA_CHANNEL2_BYTE_COUNT 0x808
  784. #define MV64340_DMA_CHANNEL3_BYTE_COUNT 0x80C
  785. #define MV64340_DMA_CHANNEL0_SOURCE_ADDR 0x810
  786. #define MV64340_DMA_CHANNEL1_SOURCE_ADDR 0x814
  787. #define MV64340_DMA_CHANNEL2_SOURCE_ADDR 0x818
  788. #define MV64340_DMA_CHANNEL3_SOURCE_ADDR 0x81c
  789. #define MV64340_DMA_CHANNEL0_DESTINATION_ADDR 0x820
  790. #define MV64340_DMA_CHANNEL1_DESTINATION_ADDR 0x824
  791. #define MV64340_DMA_CHANNEL2_DESTINATION_ADDR 0x828
  792. #define MV64340_DMA_CHANNEL3_DESTINATION_ADDR 0x82C
  793. #define MV64340_DMA_CHANNEL0_NEXT_DESCRIPTOR_POINTER 0x830
  794. #define MV64340_DMA_CHANNEL1_NEXT_DESCRIPTOR_POINTER 0x834
  795. #define MV64340_DMA_CHANNEL2_NEXT_DESCRIPTOR_POINTER 0x838
  796. #define MV64340_DMA_CHANNEL3_NEXT_DESCRIPTOR_POINTER 0x83C
  797. #define MV64340_DMA_CHANNEL0_CURRENT_DESCRIPTOR_POINTER 0x870
  798. #define MV64340_DMA_CHANNEL1_CURRENT_DESCRIPTOR_POINTER 0x874
  799. #define MV64340_DMA_CHANNEL2_CURRENT_DESCRIPTOR_POINTER 0x878
  800. #define MV64340_DMA_CHANNEL3_CURRENT_DESCRIPTOR_POINTER 0x87C
  801. /* IDMA Address Decoding Base Address Registers */
  802. #define MV64340_DMA_BASE_ADDR_REG0 0xa00
  803. #define MV64340_DMA_BASE_ADDR_REG1 0xa08
  804. #define MV64340_DMA_BASE_ADDR_REG2 0xa10
  805. #define MV64340_DMA_BASE_ADDR_REG3 0xa18
  806. #define MV64340_DMA_BASE_ADDR_REG4 0xa20
  807. #define MV64340_DMA_BASE_ADDR_REG5 0xa28
  808. #define MV64340_DMA_BASE_ADDR_REG6 0xa30
  809. #define MV64340_DMA_BASE_ADDR_REG7 0xa38
  810. /* IDMA Address Decoding Size Address Register */
  811. #define MV64340_DMA_SIZE_REG0 0xa04
  812. #define MV64340_DMA_SIZE_REG1 0xa0c
  813. #define MV64340_DMA_SIZE_REG2 0xa14
  814. #define MV64340_DMA_SIZE_REG3 0xa1c
  815. #define MV64340_DMA_SIZE_REG4 0xa24
  816. #define MV64340_DMA_SIZE_REG5 0xa2c
  817. #define MV64340_DMA_SIZE_REG6 0xa34
  818. #define MV64340_DMA_SIZE_REG7 0xa3C
  819. /* IDMA Address Decoding High Address Remap and Access
  820. Protection Registers */
  821. #define MV64340_DMA_HIGH_ADDR_REMAP_REG0 0xa60
  822. #define MV64340_DMA_HIGH_ADDR_REMAP_REG1 0xa64
  823. #define MV64340_DMA_HIGH_ADDR_REMAP_REG2 0xa68
  824. #define MV64340_DMA_HIGH_ADDR_REMAP_REG3 0xa6C
  825. #define MV64340_DMA_BASE_ADDR_ENABLE_REG 0xa80
  826. #define MV64340_DMA_CHANNEL0_ACCESS_PROTECTION_REG 0xa70
  827. #define MV64340_DMA_CHANNEL1_ACCESS_PROTECTION_REG 0xa74
  828. #define MV64340_DMA_CHANNEL2_ACCESS_PROTECTION_REG 0xa78
  829. #define MV64340_DMA_CHANNEL3_ACCESS_PROTECTION_REG 0xa7c
  830. #define MV64340_DMA_ARBITER_CONTROL 0x860
  831. #define MV64340_DMA_CROSS_BAR_TIMEOUT 0x8d0
  832. /* IDMA Headers Retarget Registers */
  833. #define MV64340_DMA_HEADERS_RETARGET_CONTROL 0xa84
  834. #define MV64340_DMA_HEADERS_RETARGET_BASE 0xa88
  835. /* IDMA Interrupt Register */
  836. #define MV64340_DMA_INTERRUPT_CAUSE_REG 0x8c0
  837. #define MV64340_DMA_INTERRUPT_CAUSE_MASK 0x8c4
  838. #define MV64340_DMA_ERROR_ADDR 0x8c8
  839. #define MV64340_DMA_ERROR_SELECT 0x8cc
  840. /* IDMA Debug Register ( for internal use ) */
  841. #define MV64340_DMA_DEBUG_LOW 0x8e0
  842. #define MV64340_DMA_DEBUG_HIGH 0x8e4
  843. #define MV64340_DMA_SPARE 0xA8C
  844. /****************************************/
  845. /* Timer_Counter */
  846. /****************************************/
  847. #define MV64340_TIMER_COUNTER0 0x850
  848. #define MV64340_TIMER_COUNTER1 0x854
  849. #define MV64340_TIMER_COUNTER2 0x858
  850. #define MV64340_TIMER_COUNTER3 0x85C
  851. #define MV64340_TIMER_COUNTER_0_3_CONTROL 0x864
  852. #define MV64340_TIMER_COUNTER_0_3_INTERRUPT_CAUSE 0x868
  853. #define MV64340_TIMER_COUNTER_0_3_INTERRUPT_MASK 0x86c
  854. /****************************************/
  855. /* Watchdog registers */
  856. /****************************************/
  857. #define MV64340_WATCHDOG_CONFIG_REG 0xb410
  858. #define MV64340_WATCHDOG_VALUE_REG 0xb414
  859. /****************************************/
  860. /* I2C Registers */
  861. /****************************************/
  862. #define MV64XXX_I2C_CTLR_NAME "mv64xxx_i2c"
  863. #define MV64XXX_I2C_OFFSET 0xc000
  864. #define MV64XXX_I2C_REG_BLOCK_SIZE 0x0020
  865. /****************************************/
  866. /* GPP Interface Registers */
  867. /****************************************/
  868. #define MV64340_GPP_IO_CONTROL 0xf100
  869. #define MV64340_GPP_LEVEL_CONTROL 0xf110
  870. #define MV64340_GPP_VALUE 0xf104
  871. #define MV64340_GPP_INTERRUPT_CAUSE 0xf108
  872. #define MV64340_GPP_INTERRUPT_MASK0 0xf10c
  873. #define MV64340_GPP_INTERRUPT_MASK1 0xf114
  874. #define MV64340_GPP_VALUE_SET 0xf118
  875. #define MV64340_GPP_VALUE_CLEAR 0xf11c
  876. /****************************************/
  877. /* Interrupt Controller Registers */
  878. /****************************************/
  879. /****************************************/
  880. /* Interrupts */
  881. /****************************************/
  882. #define MV64340_MAIN_INTERRUPT_CAUSE_LOW 0x004
  883. #define MV64340_MAIN_INTERRUPT_CAUSE_HIGH 0x00c
  884. #define MV64340_CPU_INTERRUPT0_MASK_LOW 0x014
  885. #define MV64340_CPU_INTERRUPT0_MASK_HIGH 0x01c
  886. #define MV64340_CPU_INTERRUPT0_SELECT_CAUSE 0x024
  887. #define MV64340_CPU_INTERRUPT1_MASK_LOW 0x034
  888. #define MV64340_CPU_INTERRUPT1_MASK_HIGH 0x03c
  889. #define MV64340_CPU_INTERRUPT1_SELECT_CAUSE 0x044
  890. #define MV64340_INTERRUPT0_MASK_0_LOW 0x054
  891. #define MV64340_INTERRUPT0_MASK_0_HIGH 0x05c
  892. #define MV64340_INTERRUPT0_SELECT_CAUSE 0x064
  893. #define MV64340_INTERRUPT1_MASK_0_LOW 0x074
  894. #define MV64340_INTERRUPT1_MASK_0_HIGH 0x07c
  895. #define MV64340_INTERRUPT1_SELECT_CAUSE 0x084
  896. /****************************************/
  897. /* MPP Interface Registers */
  898. /****************************************/
  899. #define MV64340_MPP_CONTROL0 0xf000
  900. #define MV64340_MPP_CONTROL1 0xf004
  901. #define MV64340_MPP_CONTROL2 0xf008
  902. #define MV64340_MPP_CONTROL3 0xf00c
  903. /****************************************/
  904. /* Serial Initialization registers */
  905. /****************************************/
  906. #define MV64340_SERIAL_INIT_LAST_DATA 0xf324
  907. #define MV64340_SERIAL_INIT_CONTROL 0xf328
  908. #define MV64340_SERIAL_INIT_STATUS 0xf32c
  909. extern void mv64340_irq_init(unsigned int base);
  910. /* MPSC Platform Device, Driver Data (Shared register regions) */
  911. #define MPSC_SHARED_NAME "mpsc_shared"
  912. #define MPSC_ROUTING_BASE_ORDER 0
  913. #define MPSC_SDMA_INTR_BASE_ORDER 1
  914. #define MPSC_ROUTING_REG_BLOCK_SIZE 0x000c
  915. #define MPSC_SDMA_INTR_REG_BLOCK_SIZE 0x0084
  916. struct mpsc_shared_pdata {
  917. u32 mrr_val;
  918. u32 rcrr_val;
  919. u32 tcrr_val;
  920. u32 intr_cause_val;
  921. u32 intr_mask_val;
  922. };
  923. /* MPSC Platform Device, Driver Data */
  924. #define MPSC_CTLR_NAME "mpsc"
  925. #define MPSC_BASE_ORDER 0
  926. #define MPSC_SDMA_BASE_ORDER 1
  927. #define MPSC_BRG_BASE_ORDER 2
  928. #define MPSC_REG_BLOCK_SIZE 0x0038
  929. #define MPSC_SDMA_REG_BLOCK_SIZE 0x0c18
  930. #define MPSC_BRG_REG_BLOCK_SIZE 0x0008
  931. struct mpsc_pdata {
  932. u8 mirror_regs;
  933. u8 cache_mgmt;
  934. u8 max_idle;
  935. int default_baud;
  936. int default_bits;
  937. int default_parity;
  938. int default_flow;
  939. u32 chr_1_val;
  940. u32 chr_2_val;
  941. u32 chr_10_val;
  942. u32 mpcr_val;
  943. u32 bcr_val;
  944. u8 brg_can_tune;
  945. u8 brg_clk_src;
  946. u32 brg_clk_freq;
  947. };
  948. /* i2c Platform Device, Driver Data */
  949. struct mv64xxx_i2c_pdata {
  950. u32 freq_m;
  951. u32 freq_n;
  952. u32 timeout; /* In milliseconds */
  953. u32 retries;
  954. };
  955. /* These macros describe Ethernet Port configuration reg (Px_cR) bits */
  956. #define MV643XX_ETH_UNICAST_NORMAL_MODE 0
  957. #define MV643XX_ETH_UNICAST_PROMISCUOUS_MODE (1<<0)
  958. #define MV643XX_ETH_DEFAULT_RX_QUEUE_0 0
  959. #define MV643XX_ETH_DEFAULT_RX_QUEUE_1 (1<<1)
  960. #define MV643XX_ETH_DEFAULT_RX_QUEUE_2 (1<<2)
  961. #define MV643XX_ETH_DEFAULT_RX_QUEUE_3 ((1<<2) | (1<<1))
  962. #define MV643XX_ETH_DEFAULT_RX_QUEUE_4 (1<<3)
  963. #define MV643XX_ETH_DEFAULT_RX_QUEUE_5 ((1<<3) | (1<<1))
  964. #define MV643XX_ETH_DEFAULT_RX_QUEUE_6 ((1<<3) | (1<<2))
  965. #define MV643XX_ETH_DEFAULT_RX_QUEUE_7 ((1<<3) | (1<<2) | (1<<1))
  966. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_0 0
  967. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_1 (1<<4)
  968. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_2 (1<<5)
  969. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_3 ((1<<5) | (1<<4))
  970. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_4 (1<<6)
  971. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_5 ((1<<6) | (1<<4))
  972. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_6 ((1<<6) | (1<<5))
  973. #define MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_7 ((1<<6) | (1<<5) | (1<<4))
  974. #define MV643XX_ETH_RECEIVE_BC_IF_NOT_IP_OR_ARP 0
  975. #define MV643XX_ETH_REJECT_BC_IF_NOT_IP_OR_ARP (1<<7)
  976. #define MV643XX_ETH_RECEIVE_BC_IF_IP 0
  977. #define MV643XX_ETH_REJECT_BC_IF_IP (1<<8)
  978. #define MV643XX_ETH_RECEIVE_BC_IF_ARP 0
  979. #define MV643XX_ETH_REJECT_BC_IF_ARP (1<<9)
  980. #define MV643XX_ETH_TX_AM_NO_UPDATE_ERROR_SUMMARY (1<<12)
  981. #define MV643XX_ETH_CAPTURE_TCP_FRAMES_DIS 0
  982. #define MV643XX_ETH_CAPTURE_TCP_FRAMES_EN (1<<14)
  983. #define MV643XX_ETH_CAPTURE_UDP_FRAMES_DIS 0
  984. #define MV643XX_ETH_CAPTURE_UDP_FRAMES_EN (1<<15)
  985. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_0 0
  986. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_1 (1<<16)
  987. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_2 (1<<17)
  988. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_3 ((1<<17) | (1<<16))
  989. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_4 (1<<18)
  990. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_5 ((1<<18) | (1<<16))
  991. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_6 ((1<<18) | (1<<17))
  992. #define MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_7 ((1<<18) | (1<<17) | (1<<16))
  993. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_0 0
  994. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_1 (1<<19)
  995. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_2 (1<<20)
  996. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_3 ((1<<20) | (1<<19))
  997. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_4 (1<<21)
  998. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_5 ((1<<21) | (1<<19))
  999. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_6 ((1<<21) | (1<<20))
  1000. #define MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_7 ((1<<21) | (1<<20) | (1<<19))
  1001. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_0 0
  1002. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_1 (1<<22)
  1003. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_2 (1<<23)
  1004. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_3 ((1<<23) | (1<<22))
  1005. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_4 (1<<24)
  1006. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_5 ((1<<24) | (1<<22))
  1007. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_6 ((1<<24) | (1<<23))
  1008. #define MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_7 ((1<<24) | (1<<23) | (1<<22))
  1009. #define MV643XX_ETH_PORT_CONFIG_DEFAULT_VALUE \
  1010. MV643XX_ETH_UNICAST_NORMAL_MODE | \
  1011. MV643XX_ETH_DEFAULT_RX_QUEUE_0 | \
  1012. MV643XX_ETH_DEFAULT_RX_ARP_QUEUE_0 | \
  1013. MV643XX_ETH_RECEIVE_BC_IF_NOT_IP_OR_ARP | \
  1014. MV643XX_ETH_RECEIVE_BC_IF_IP | \
  1015. MV643XX_ETH_RECEIVE_BC_IF_ARP | \
  1016. MV643XX_ETH_CAPTURE_TCP_FRAMES_DIS | \
  1017. MV643XX_ETH_CAPTURE_UDP_FRAMES_DIS | \
  1018. MV643XX_ETH_DEFAULT_RX_TCP_QUEUE_0 | \
  1019. MV643XX_ETH_DEFAULT_RX_UDP_QUEUE_0 | \
  1020. MV643XX_ETH_DEFAULT_RX_BPDU_QUEUE_0
  1021. /* These macros describe Ethernet Port configuration extend reg (Px_cXR) bits*/
  1022. #define MV643XX_ETH_CLASSIFY_EN (1<<0)
  1023. #define MV643XX_ETH_SPAN_BPDU_PACKETS_AS_NORMAL 0
  1024. #define MV643XX_ETH_SPAN_BPDU_PACKETS_TO_RX_QUEUE_7 (1<<1)
  1025. #define MV643XX_ETH_PARTITION_DISABLE 0
  1026. #define MV643XX_ETH_PARTITION_ENABLE (1<<2)
  1027. #define MV643XX_ETH_PORT_CONFIG_EXTEND_DEFAULT_VALUE \
  1028. MV643XX_ETH_SPAN_BPDU_PACKETS_AS_NORMAL | \
  1029. MV643XX_ETH_PARTITION_DISABLE
  1030. /* These macros describe Ethernet Port Sdma configuration reg (SDCR) bits */
  1031. #define MV643XX_ETH_RIFB (1<<0)
  1032. #define MV643XX_ETH_RX_BURST_SIZE_1_64BIT 0
  1033. #define MV643XX_ETH_RX_BURST_SIZE_2_64BIT (1<<1)
  1034. #define MV643XX_ETH_RX_BURST_SIZE_4_64BIT (1<<2)
  1035. #define MV643XX_ETH_RX_BURST_SIZE_8_64BIT ((1<<2) | (1<<1))
  1036. #define MV643XX_ETH_RX_BURST_SIZE_16_64BIT (1<<3)
  1037. #define MV643XX_ETH_BLM_RX_NO_SWAP (1<<4)
  1038. #define MV643XX_ETH_BLM_RX_BYTE_SWAP 0
  1039. #define MV643XX_ETH_BLM_TX_NO_SWAP (1<<5)
  1040. #define MV643XX_ETH_BLM_TX_BYTE_SWAP 0
  1041. #define MV643XX_ETH_DESCRIPTORS_BYTE_SWAP (1<<6)
  1042. #define MV643XX_ETH_DESCRIPTORS_NO_SWAP 0
  1043. #define MV643XX_ETH_TX_BURST_SIZE_1_64BIT 0
  1044. #define MV643XX_ETH_TX_BURST_SIZE_2_64BIT (1<<22)
  1045. #define MV643XX_ETH_TX_BURST_SIZE_4_64BIT (1<<23)
  1046. #define MV643XX_ETH_TX_BURST_SIZE_8_64BIT ((1<<23) | (1<<22))
  1047. #define MV643XX_ETH_TX_BURST_SIZE_16_64BIT (1<<24)
  1048. #define MV643XX_ETH_IPG_INT_RX(value) ((value & 0x3fff) << 8)
  1049. #define MV643XX_ETH_PORT_SDMA_CONFIG_DEFAULT_VALUE \
  1050. MV643XX_ETH_RX_BURST_SIZE_4_64BIT | \
  1051. MV643XX_ETH_IPG_INT_RX(0) | \
  1052. MV643XX_ETH_TX_BURST_SIZE_4_64BIT
  1053. /* These macros describe Ethernet Port serial control reg (PSCR) bits */
  1054. #define MV643XX_ETH_SERIAL_PORT_DISABLE 0
  1055. #define MV643XX_ETH_SERIAL_PORT_ENABLE (1<<0)
  1056. #define MV643XX_ETH_FORCE_LINK_PASS (1<<1)
  1057. #define MV643XX_ETH_DO_NOT_FORCE_LINK_PASS 0
  1058. #define MV643XX_ETH_ENABLE_AUTO_NEG_FOR_DUPLX 0
  1059. #define MV643XX_ETH_DISABLE_AUTO_NEG_FOR_DUPLX (1<<2)
  1060. #define MV643XX_ETH_ENABLE_AUTO_NEG_FOR_FLOW_CTRL 0
  1061. #define MV643XX_ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1<<3)
  1062. #define MV643XX_ETH_ADV_NO_FLOW_CTRL 0
  1063. #define MV643XX_ETH_ADV_SYMMETRIC_FLOW_CTRL (1<<4)
  1064. #define MV643XX_ETH_FORCE_FC_MODE_NO_PAUSE_DIS_TX 0
  1065. #define MV643XX_ETH_FORCE_FC_MODE_TX_PAUSE_DIS (1<<5)
  1066. #define MV643XX_ETH_FORCE_BP_MODE_NO_JAM 0
  1067. #define MV643XX_ETH_FORCE_BP_MODE_JAM_TX (1<<7)
  1068. #define MV643XX_ETH_FORCE_BP_MODE_JAM_TX_ON_RX_ERR (1<<8)
  1069. #define MV643XX_ETH_SERIAL_PORT_CONTROL_RESERVED (1<<9)
  1070. #define MV643XX_ETH_FORCE_LINK_FAIL 0
  1071. #define MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL (1<<10)
  1072. #define MV643XX_ETH_RETRANSMIT_16_ATTEMPTS 0
  1073. #define MV643XX_ETH_RETRANSMIT_FOREVER (1<<11)
  1074. #define MV643XX_ETH_DISABLE_AUTO_NEG_SPEED_GMII (1<<13)
  1075. #define MV643XX_ETH_ENABLE_AUTO_NEG_SPEED_GMII 0
  1076. #define MV643XX_ETH_DTE_ADV_0 0
  1077. #define MV643XX_ETH_DTE_ADV_1 (1<<14)
  1078. #define MV643XX_ETH_DISABLE_AUTO_NEG_BYPASS 0
  1079. #define MV643XX_ETH_ENABLE_AUTO_NEG_BYPASS (1<<15)
  1080. #define MV643XX_ETH_AUTO_NEG_NO_CHANGE 0
  1081. #define MV643XX_ETH_RESTART_AUTO_NEG (1<<16)
  1082. #define MV643XX_ETH_MAX_RX_PACKET_1518BYTE 0
  1083. #define MV643XX_ETH_MAX_RX_PACKET_1522BYTE (1<<17)
  1084. #define MV643XX_ETH_MAX_RX_PACKET_1552BYTE (1<<18)
  1085. #define MV643XX_ETH_MAX_RX_PACKET_9022BYTE ((1<<18) | (1<<17))
  1086. #define MV643XX_ETH_MAX_RX_PACKET_9192BYTE (1<<19)
  1087. #define MV643XX_ETH_MAX_RX_PACKET_9700BYTE ((1<<19) | (1<<17))
  1088. #define MV643XX_ETH_SET_EXT_LOOPBACK (1<<20)
  1089. #define MV643XX_ETH_CLR_EXT_LOOPBACK 0
  1090. #define MV643XX_ETH_SET_FULL_DUPLEX_MODE (1<<21)
  1091. #define MV643XX_ETH_SET_HALF_DUPLEX_MODE 0
  1092. #define MV643XX_ETH_ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX (1<<22)
  1093. #define MV643XX_ETH_DISABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX 0
  1094. #define MV643XX_ETH_SET_GMII_SPEED_TO_10_100 0
  1095. #define MV643XX_ETH_SET_GMII_SPEED_TO_1000 (1<<23)
  1096. #define MV643XX_ETH_SET_MII_SPEED_TO_10 0
  1097. #define MV643XX_ETH_SET_MII_SPEED_TO_100 (1<<24)
  1098. #define MV643XX_ETH_MAX_RX_PACKET_MASK (0x7<<17)
  1099. #define MV643XX_ETH_PORT_SERIAL_CONTROL_DEFAULT_VALUE \
  1100. MV643XX_ETH_DO_NOT_FORCE_LINK_PASS | \
  1101. MV643XX_ETH_ENABLE_AUTO_NEG_FOR_DUPLX | \
  1102. MV643XX_ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL | \
  1103. MV643XX_ETH_ADV_SYMMETRIC_FLOW_CTRL | \
  1104. MV643XX_ETH_FORCE_FC_MODE_NO_PAUSE_DIS_TX | \
  1105. MV643XX_ETH_FORCE_BP_MODE_NO_JAM | \
  1106. (1<<9) /* reserved */ | \
  1107. MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL | \
  1108. MV643XX_ETH_RETRANSMIT_16_ATTEMPTS | \
  1109. MV643XX_ETH_ENABLE_AUTO_NEG_SPEED_GMII | \
  1110. MV643XX_ETH_DTE_ADV_0 | \
  1111. MV643XX_ETH_DISABLE_AUTO_NEG_BYPASS | \
  1112. MV643XX_ETH_AUTO_NEG_NO_CHANGE | \
  1113. MV643XX_ETH_MAX_RX_PACKET_9700BYTE | \
  1114. MV643XX_ETH_CLR_EXT_LOOPBACK | \
  1115. MV643XX_ETH_SET_FULL_DUPLEX_MODE | \
  1116. MV643XX_ETH_ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX
  1117. /* These macros describe Ethernet Serial Status reg (PSR) bits */
  1118. #define MV643XX_ETH_PORT_STATUS_MODE_10_BIT (1<<0)
  1119. #define MV643XX_ETH_PORT_STATUS_LINK_UP (1<<1)
  1120. #define MV643XX_ETH_PORT_STATUS_FULL_DUPLEX (1<<2)
  1121. #define MV643XX_ETH_PORT_STATUS_FLOW_CONTROL (1<<3)
  1122. #define MV643XX_ETH_PORT_STATUS_GMII_1000 (1<<4)
  1123. #define MV643XX_ETH_PORT_STATUS_MII_100 (1<<5)
  1124. /* PSR bit 6 is undocumented */
  1125. #define MV643XX_ETH_PORT_STATUS_TX_IN_PROGRESS (1<<7)
  1126. #define MV643XX_ETH_PORT_STATUS_AUTONEG_BYPASSED (1<<8)
  1127. #define MV643XX_ETH_PORT_STATUS_PARTITION (1<<9)
  1128. #define MV643XX_ETH_PORT_STATUS_TX_FIFO_EMPTY (1<<10)
  1129. /* PSR bits 11-31 are reserved */
  1130. #define MV643XX_ETH_PORT_DEFAULT_TRANSMIT_QUEUE_SIZE 800
  1131. #define MV643XX_ETH_PORT_DEFAULT_RECEIVE_QUEUE_SIZE 400
  1132. #define MV643XX_ETH_DESC_SIZE 64
  1133. #define MV643XX_ETH_SHARED_NAME "mv643xx_eth_shared"
  1134. #define MV643XX_ETH_NAME "mv643xx_eth"
  1135. struct mv643xx_eth_platform_data {
  1136. int port_number;
  1137. u16 force_phy_addr; /* force override if phy_addr == 0 */
  1138. u16 phy_addr;
  1139. /* If speed is 0, then speed and duplex are autonegotiated. */
  1140. int speed; /* 0, SPEED_10, SPEED_100, SPEED_1000 */
  1141. int duplex; /* DUPLEX_HALF or DUPLEX_FULL */
  1142. /* non-zero values of the following fields override defaults */
  1143. u32 tx_queue_size;
  1144. u32 rx_queue_size;
  1145. u32 tx_sram_addr;
  1146. u32 tx_sram_size;
  1147. u32 rx_sram_addr;
  1148. u32 rx_sram_size;
  1149. u8 mac_addr[6]; /* mac address if non-zero*/
  1150. };
  1151. /* Watchdog Platform Device, Driver Data */
  1152. #define MV64x60_WDT_NAME "mv64x60_wdt"
  1153. struct mv64x60_wdt_pdata {
  1154. int timeout; /* watchdog expiry in seconds, default 10 */
  1155. int bus_clk; /* bus clock in MHz, default 133 */
  1156. };
  1157. #endif /* __ASM_MV643XX_H */