evergreen_cs.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "evergreend.h"
  31. #include "evergreen_reg_safe.h"
  32. #include "cayman_reg_safe.h"
  33. #define MAX(a,b) (((a)>(b))?(a):(b))
  34. #define MIN(a,b) (((a)<(b))?(a):(b))
  35. static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. struct evergreen_cs_track {
  38. u32 group_size;
  39. u32 nbanks;
  40. u32 npipes;
  41. u32 row_size;
  42. /* value we track */
  43. u32 nsamples;
  44. u32 cb_color_base_last[12];
  45. struct radeon_bo *cb_color_bo[12];
  46. u32 cb_color_bo_offset[12];
  47. struct radeon_bo *cb_color_fmask_bo[8];
  48. struct radeon_bo *cb_color_cmask_bo[8];
  49. u32 cb_color_info[12];
  50. u32 cb_color_view[12];
  51. u32 cb_color_pitch_idx[12];
  52. u32 cb_color_slice_idx[12];
  53. u32 cb_color_dim_idx[12];
  54. u32 cb_color_dim[12];
  55. u32 cb_color_pitch[12];
  56. u32 cb_color_slice[12];
  57. u32 cb_color_attrib[12];
  58. u32 cb_color_cmask_slice[8];
  59. u32 cb_color_fmask_slice[8];
  60. u32 cb_target_mask;
  61. u32 cb_shader_mask;
  62. u32 vgt_strmout_config;
  63. u32 vgt_strmout_buffer_config;
  64. struct radeon_bo *vgt_strmout_bo[4];
  65. u64 vgt_strmout_bo_mc[4];
  66. u32 vgt_strmout_bo_offset[4];
  67. u32 vgt_strmout_size[4];
  68. u32 db_depth_control;
  69. u32 db_depth_view;
  70. u32 db_depth_slice;
  71. u32 db_depth_size;
  72. u32 db_depth_size_idx;
  73. u32 db_z_info;
  74. u32 db_z_idx;
  75. u32 db_z_read_offset;
  76. u32 db_z_write_offset;
  77. struct radeon_bo *db_z_read_bo;
  78. struct radeon_bo *db_z_write_bo;
  79. u32 db_s_info;
  80. u32 db_s_idx;
  81. u32 db_s_read_offset;
  82. u32 db_s_write_offset;
  83. struct radeon_bo *db_s_read_bo;
  84. struct radeon_bo *db_s_write_bo;
  85. bool sx_misc_kill_all_prims;
  86. };
  87. static u32 evergreen_cs_get_aray_mode(u32 tiling_flags)
  88. {
  89. if (tiling_flags & RADEON_TILING_MACRO)
  90. return ARRAY_2D_TILED_THIN1;
  91. else if (tiling_flags & RADEON_TILING_MICRO)
  92. return ARRAY_1D_TILED_THIN1;
  93. else
  94. return ARRAY_LINEAR_GENERAL;
  95. }
  96. static u32 evergreen_cs_get_num_banks(u32 nbanks)
  97. {
  98. switch (nbanks) {
  99. case 2:
  100. return ADDR_SURF_2_BANK;
  101. case 4:
  102. return ADDR_SURF_4_BANK;
  103. case 8:
  104. default:
  105. return ADDR_SURF_8_BANK;
  106. case 16:
  107. return ADDR_SURF_16_BANK;
  108. }
  109. }
  110. static void evergreen_cs_track_init(struct evergreen_cs_track *track)
  111. {
  112. int i;
  113. for (i = 0; i < 8; i++) {
  114. track->cb_color_fmask_bo[i] = NULL;
  115. track->cb_color_cmask_bo[i] = NULL;
  116. track->cb_color_cmask_slice[i] = 0;
  117. track->cb_color_fmask_slice[i] = 0;
  118. }
  119. for (i = 0; i < 12; i++) {
  120. track->cb_color_base_last[i] = 0;
  121. track->cb_color_bo[i] = NULL;
  122. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  123. track->cb_color_info[i] = 0;
  124. track->cb_color_view[i] = 0xFFFFFFFF;
  125. track->cb_color_pitch_idx[i] = 0;
  126. track->cb_color_slice_idx[i] = 0;
  127. track->cb_color_dim[i] = 0;
  128. track->cb_color_pitch[i] = 0;
  129. track->cb_color_slice[i] = 0;
  130. track->cb_color_dim[i] = 0;
  131. }
  132. track->cb_target_mask = 0xFFFFFFFF;
  133. track->cb_shader_mask = 0xFFFFFFFF;
  134. track->db_depth_view = 0xFFFFC000;
  135. track->db_depth_size = 0xFFFFFFFF;
  136. track->db_depth_size_idx = 0;
  137. track->db_depth_control = 0xFFFFFFFF;
  138. track->db_z_info = 0xFFFFFFFF;
  139. track->db_z_idx = 0xFFFFFFFF;
  140. track->db_z_read_offset = 0xFFFFFFFF;
  141. track->db_z_write_offset = 0xFFFFFFFF;
  142. track->db_z_read_bo = NULL;
  143. track->db_z_write_bo = NULL;
  144. track->db_s_info = 0xFFFFFFFF;
  145. track->db_s_idx = 0xFFFFFFFF;
  146. track->db_s_read_offset = 0xFFFFFFFF;
  147. track->db_s_write_offset = 0xFFFFFFFF;
  148. track->db_s_read_bo = NULL;
  149. track->db_s_write_bo = NULL;
  150. for (i = 0; i < 4; i++) {
  151. track->vgt_strmout_size[i] = 0;
  152. track->vgt_strmout_bo[i] = NULL;
  153. track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
  154. track->vgt_strmout_bo_mc[i] = 0xFFFFFFFF;
  155. }
  156. track->sx_misc_kill_all_prims = false;
  157. }
  158. struct eg_surface {
  159. /* value gathered from cs */
  160. unsigned nbx;
  161. unsigned nby;
  162. unsigned format;
  163. unsigned mode;
  164. unsigned nbanks;
  165. unsigned bankw;
  166. unsigned bankh;
  167. unsigned tsplit;
  168. unsigned mtilea;
  169. unsigned nsamples;
  170. /* output value */
  171. unsigned bpe;
  172. unsigned layer_size;
  173. unsigned palign;
  174. unsigned halign;
  175. unsigned long base_align;
  176. };
  177. static int evergreen_surface_check_linear(struct radeon_cs_parser *p,
  178. struct eg_surface *surf,
  179. const char *prefix)
  180. {
  181. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  182. surf->base_align = surf->bpe;
  183. surf->palign = 1;
  184. surf->halign = 1;
  185. return 0;
  186. }
  187. static int evergreen_surface_check_linear_aligned(struct radeon_cs_parser *p,
  188. struct eg_surface *surf,
  189. const char *prefix)
  190. {
  191. struct evergreen_cs_track *track = p->track;
  192. unsigned palign;
  193. palign = MAX(64, track->group_size / surf->bpe);
  194. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  195. surf->base_align = track->group_size;
  196. surf->palign = palign;
  197. surf->halign = 1;
  198. if (surf->nbx & (palign - 1)) {
  199. if (prefix) {
  200. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  201. __func__, __LINE__, prefix, surf->nbx, palign);
  202. }
  203. return -EINVAL;
  204. }
  205. return 0;
  206. }
  207. static int evergreen_surface_check_1d(struct radeon_cs_parser *p,
  208. struct eg_surface *surf,
  209. const char *prefix)
  210. {
  211. struct evergreen_cs_track *track = p->track;
  212. unsigned palign;
  213. palign = track->group_size / (8 * surf->bpe * surf->nsamples);
  214. palign = MAX(8, palign);
  215. surf->layer_size = surf->nbx * surf->nby * surf->bpe;
  216. surf->base_align = track->group_size;
  217. surf->palign = palign;
  218. surf->halign = 8;
  219. if ((surf->nbx & (palign - 1))) {
  220. if (prefix) {
  221. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d (%d %d %d)\n",
  222. __func__, __LINE__, prefix, surf->nbx, palign,
  223. track->group_size, surf->bpe, surf->nsamples);
  224. }
  225. return -EINVAL;
  226. }
  227. if ((surf->nby & (8 - 1))) {
  228. if (prefix) {
  229. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with 8\n",
  230. __func__, __LINE__, prefix, surf->nby);
  231. }
  232. return -EINVAL;
  233. }
  234. return 0;
  235. }
  236. static int evergreen_surface_check_2d(struct radeon_cs_parser *p,
  237. struct eg_surface *surf,
  238. const char *prefix)
  239. {
  240. struct evergreen_cs_track *track = p->track;
  241. unsigned palign, halign, tileb, slice_pt;
  242. tileb = 64 * surf->bpe * surf->nsamples;
  243. palign = track->group_size / (8 * surf->bpe * surf->nsamples);
  244. palign = MAX(8, palign);
  245. slice_pt = 1;
  246. if (tileb > surf->tsplit) {
  247. slice_pt = tileb / surf->tsplit;
  248. }
  249. tileb = tileb / slice_pt;
  250. /* macro tile width & height */
  251. palign = (8 * surf->bankw * track->npipes) * surf->mtilea;
  252. halign = (8 * surf->bankh * surf->nbanks) / surf->mtilea;
  253. surf->layer_size = surf->nbx * surf->nby * surf->bpe * slice_pt;
  254. surf->base_align = (palign / 8) * (halign / 8) * tileb;
  255. surf->palign = palign;
  256. surf->halign = halign;
  257. if ((surf->nbx & (palign - 1))) {
  258. if (prefix) {
  259. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  260. __func__, __LINE__, prefix, surf->nbx, palign);
  261. }
  262. return -EINVAL;
  263. }
  264. if ((surf->nby & (halign - 1))) {
  265. if (prefix) {
  266. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with %d\n",
  267. __func__, __LINE__, prefix, surf->nby, halign);
  268. }
  269. return -EINVAL;
  270. }
  271. return 0;
  272. }
  273. static int evergreen_surface_check(struct radeon_cs_parser *p,
  274. struct eg_surface *surf,
  275. const char *prefix)
  276. {
  277. /* some common value computed here */
  278. surf->bpe = r600_fmt_get_blocksize(surf->format);
  279. switch (surf->mode) {
  280. case ARRAY_LINEAR_GENERAL:
  281. return evergreen_surface_check_linear(p, surf, prefix);
  282. case ARRAY_LINEAR_ALIGNED:
  283. return evergreen_surface_check_linear_aligned(p, surf, prefix);
  284. case ARRAY_1D_TILED_THIN1:
  285. return evergreen_surface_check_1d(p, surf, prefix);
  286. case ARRAY_2D_TILED_THIN1:
  287. return evergreen_surface_check_2d(p, surf, prefix);
  288. default:
  289. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  290. __func__, __LINE__, prefix, surf->mode);
  291. return -EINVAL;
  292. }
  293. return -EINVAL;
  294. }
  295. static int evergreen_surface_value_conv_check(struct radeon_cs_parser *p,
  296. struct eg_surface *surf,
  297. const char *prefix)
  298. {
  299. switch (surf->mode) {
  300. case ARRAY_2D_TILED_THIN1:
  301. break;
  302. case ARRAY_LINEAR_GENERAL:
  303. case ARRAY_LINEAR_ALIGNED:
  304. case ARRAY_1D_TILED_THIN1:
  305. return 0;
  306. default:
  307. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  308. __func__, __LINE__, prefix, surf->mode);
  309. return -EINVAL;
  310. }
  311. switch (surf->nbanks) {
  312. case 0: surf->nbanks = 2; break;
  313. case 1: surf->nbanks = 4; break;
  314. case 2: surf->nbanks = 8; break;
  315. case 3: surf->nbanks = 16; break;
  316. default:
  317. dev_warn(p->dev, "%s:%d %s invalid number of banks %d\n",
  318. __func__, __LINE__, prefix, surf->nbanks);
  319. return -EINVAL;
  320. }
  321. switch (surf->bankw) {
  322. case 0: surf->bankw = 1; break;
  323. case 1: surf->bankw = 2; break;
  324. case 2: surf->bankw = 4; break;
  325. case 3: surf->bankw = 8; break;
  326. default:
  327. dev_warn(p->dev, "%s:%d %s invalid bankw %d\n",
  328. __func__, __LINE__, prefix, surf->bankw);
  329. return -EINVAL;
  330. }
  331. switch (surf->bankh) {
  332. case 0: surf->bankh = 1; break;
  333. case 1: surf->bankh = 2; break;
  334. case 2: surf->bankh = 4; break;
  335. case 3: surf->bankh = 8; break;
  336. default:
  337. dev_warn(p->dev, "%s:%d %s invalid bankh %d\n",
  338. __func__, __LINE__, prefix, surf->bankh);
  339. return -EINVAL;
  340. }
  341. switch (surf->mtilea) {
  342. case 0: surf->mtilea = 1; break;
  343. case 1: surf->mtilea = 2; break;
  344. case 2: surf->mtilea = 4; break;
  345. case 3: surf->mtilea = 8; break;
  346. default:
  347. dev_warn(p->dev, "%s:%d %s invalid macro tile aspect %d\n",
  348. __func__, __LINE__, prefix, surf->mtilea);
  349. return -EINVAL;
  350. }
  351. switch (surf->tsplit) {
  352. case 0: surf->tsplit = 64; break;
  353. case 1: surf->tsplit = 128; break;
  354. case 2: surf->tsplit = 256; break;
  355. case 3: surf->tsplit = 512; break;
  356. case 4: surf->tsplit = 1024; break;
  357. case 5: surf->tsplit = 2048; break;
  358. case 6: surf->tsplit = 4096; break;
  359. default:
  360. dev_warn(p->dev, "%s:%d %s invalid tile split %d\n",
  361. __func__, __LINE__, prefix, surf->tsplit);
  362. return -EINVAL;
  363. }
  364. return 0;
  365. }
  366. static int evergreen_cs_track_validate_cb(struct radeon_cs_parser *p, unsigned id)
  367. {
  368. struct evergreen_cs_track *track = p->track;
  369. struct eg_surface surf;
  370. unsigned pitch, slice, mslice;
  371. unsigned long offset;
  372. int r;
  373. mslice = G_028C6C_SLICE_MAX(track->cb_color_view[id]) + 1;
  374. pitch = track->cb_color_pitch[id];
  375. slice = track->cb_color_slice[id];
  376. surf.nbx = (pitch + 1) * 8;
  377. surf.nby = ((slice + 1) * 64) / surf.nbx;
  378. surf.mode = G_028C70_ARRAY_MODE(track->cb_color_info[id]);
  379. surf.format = G_028C70_FORMAT(track->cb_color_info[id]);
  380. surf.tsplit = G_028C74_TILE_SPLIT(track->cb_color_attrib[id]);
  381. surf.nbanks = G_028C74_NUM_BANKS(track->cb_color_attrib[id]);
  382. surf.bankw = G_028C74_BANK_WIDTH(track->cb_color_attrib[id]);
  383. surf.bankh = G_028C74_BANK_HEIGHT(track->cb_color_attrib[id]);
  384. surf.mtilea = G_028C74_MACRO_TILE_ASPECT(track->cb_color_attrib[id]);
  385. surf.nsamples = 1;
  386. if (!r600_fmt_is_valid_color(surf.format)) {
  387. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08x)\n",
  388. __func__, __LINE__, surf.format,
  389. id, track->cb_color_info[id]);
  390. return -EINVAL;
  391. }
  392. r = evergreen_surface_value_conv_check(p, &surf, "cb");
  393. if (r) {
  394. return r;
  395. }
  396. r = evergreen_surface_check(p, &surf, "cb");
  397. if (r) {
  398. dev_warn(p->dev, "%s:%d cb[%d] invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  399. __func__, __LINE__, id, track->cb_color_pitch[id],
  400. track->cb_color_slice[id], track->cb_color_attrib[id],
  401. track->cb_color_info[id]);
  402. return r;
  403. }
  404. offset = track->cb_color_bo_offset[id] << 8;
  405. if (offset & (surf.base_align - 1)) {
  406. dev_warn(p->dev, "%s:%d cb[%d] bo base %ld not aligned with %ld\n",
  407. __func__, __LINE__, id, offset, surf.base_align);
  408. return -EINVAL;
  409. }
  410. offset += surf.layer_size * mslice;
  411. if (offset > radeon_bo_size(track->cb_color_bo[id])) {
  412. dev_warn(p->dev, "%s:%d cb[%d] bo too small (layer size %d, "
  413. "offset %d, max layer %d, bo size %ld, slice %d)\n",
  414. __func__, __LINE__, id, surf.layer_size,
  415. track->cb_color_bo_offset[id] << 8, mslice,
  416. radeon_bo_size(track->cb_color_bo[id]), slice);
  417. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  418. __func__, __LINE__, surf.nbx, surf.nby,
  419. surf.mode, surf.bpe, surf.nsamples,
  420. surf.bankw, surf.bankh,
  421. surf.tsplit, surf.mtilea);
  422. return -EINVAL;
  423. }
  424. return 0;
  425. }
  426. static int evergreen_cs_track_validate_stencil(struct radeon_cs_parser *p)
  427. {
  428. struct evergreen_cs_track *track = p->track;
  429. struct eg_surface surf;
  430. unsigned pitch, slice, mslice;
  431. unsigned long offset;
  432. int r;
  433. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  434. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  435. slice = track->db_depth_slice;
  436. surf.nbx = (pitch + 1) * 8;
  437. surf.nby = ((slice + 1) * 64) / surf.nbx;
  438. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  439. surf.format = G_028044_FORMAT(track->db_s_info);
  440. surf.tsplit = G_028044_TILE_SPLIT(track->db_s_info);
  441. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  442. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  443. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  444. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  445. surf.nsamples = 1;
  446. if (surf.format != 1) {
  447. dev_warn(p->dev, "%s:%d stencil invalid format %d\n",
  448. __func__, __LINE__, surf.format);
  449. return -EINVAL;
  450. }
  451. /* replace by color format so we can use same code */
  452. surf.format = V_028C70_COLOR_8;
  453. r = evergreen_surface_value_conv_check(p, &surf, "stencil");
  454. if (r) {
  455. return r;
  456. }
  457. r = evergreen_surface_check(p, &surf, NULL);
  458. if (r) {
  459. /* old userspace doesn't compute proper depth/stencil alignment
  460. * check that alignment against a bigger byte per elements and
  461. * only report if that alignment is wrong too.
  462. */
  463. surf.format = V_028C70_COLOR_8_8_8_8;
  464. r = evergreen_surface_check(p, &surf, "stencil");
  465. if (r) {
  466. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  467. __func__, __LINE__, track->db_depth_size,
  468. track->db_depth_slice, track->db_s_info, track->db_z_info);
  469. }
  470. return r;
  471. }
  472. offset = track->db_s_read_offset << 8;
  473. if (offset & (surf.base_align - 1)) {
  474. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  475. __func__, __LINE__, offset, surf.base_align);
  476. return -EINVAL;
  477. }
  478. offset += surf.layer_size * mslice;
  479. if (offset > radeon_bo_size(track->db_s_read_bo)) {
  480. dev_warn(p->dev, "%s:%d stencil read bo too small (layer size %d, "
  481. "offset %ld, max layer %d, bo size %ld)\n",
  482. __func__, __LINE__, surf.layer_size,
  483. (unsigned long)track->db_s_read_offset << 8, mslice,
  484. radeon_bo_size(track->db_s_read_bo));
  485. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  486. __func__, __LINE__, track->db_depth_size,
  487. track->db_depth_slice, track->db_s_info, track->db_z_info);
  488. return -EINVAL;
  489. }
  490. offset = track->db_s_write_offset << 8;
  491. if (offset & (surf.base_align - 1)) {
  492. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  493. __func__, __LINE__, offset, surf.base_align);
  494. return -EINVAL;
  495. }
  496. offset += surf.layer_size * mslice;
  497. if (offset > radeon_bo_size(track->db_s_write_bo)) {
  498. dev_warn(p->dev, "%s:%d stencil write bo too small (layer size %d, "
  499. "offset %ld, max layer %d, bo size %ld)\n",
  500. __func__, __LINE__, surf.layer_size,
  501. (unsigned long)track->db_s_write_offset << 8, mslice,
  502. radeon_bo_size(track->db_s_write_bo));
  503. return -EINVAL;
  504. }
  505. return 0;
  506. }
  507. static int evergreen_cs_track_validate_depth(struct radeon_cs_parser *p)
  508. {
  509. struct evergreen_cs_track *track = p->track;
  510. struct eg_surface surf;
  511. unsigned pitch, slice, mslice;
  512. unsigned long offset;
  513. int r;
  514. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  515. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  516. slice = track->db_depth_slice;
  517. surf.nbx = (pitch + 1) * 8;
  518. surf.nby = ((slice + 1) * 64) / surf.nbx;
  519. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  520. surf.format = G_028040_FORMAT(track->db_z_info);
  521. surf.tsplit = G_028040_TILE_SPLIT(track->db_z_info);
  522. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  523. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  524. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  525. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  526. surf.nsamples = 1;
  527. switch (surf.format) {
  528. case V_028040_Z_16:
  529. surf.format = V_028C70_COLOR_16;
  530. break;
  531. case V_028040_Z_24:
  532. case V_028040_Z_32_FLOAT:
  533. surf.format = V_028C70_COLOR_8_8_8_8;
  534. break;
  535. default:
  536. dev_warn(p->dev, "%s:%d depth invalid format %d\n",
  537. __func__, __LINE__, surf.format);
  538. return -EINVAL;
  539. }
  540. r = evergreen_surface_value_conv_check(p, &surf, "depth");
  541. if (r) {
  542. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  543. __func__, __LINE__, track->db_depth_size,
  544. track->db_depth_slice, track->db_z_info);
  545. return r;
  546. }
  547. r = evergreen_surface_check(p, &surf, "depth");
  548. if (r) {
  549. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  550. __func__, __LINE__, track->db_depth_size,
  551. track->db_depth_slice, track->db_z_info);
  552. return r;
  553. }
  554. offset = track->db_z_read_offset << 8;
  555. if (offset & (surf.base_align - 1)) {
  556. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  557. __func__, __LINE__, offset, surf.base_align);
  558. return -EINVAL;
  559. }
  560. offset += surf.layer_size * mslice;
  561. if (offset > radeon_bo_size(track->db_z_read_bo)) {
  562. dev_warn(p->dev, "%s:%d depth read bo too small (layer size %d, "
  563. "offset %ld, max layer %d, bo size %ld)\n",
  564. __func__, __LINE__, surf.layer_size,
  565. (unsigned long)track->db_z_read_offset << 8, mslice,
  566. radeon_bo_size(track->db_z_read_bo));
  567. return -EINVAL;
  568. }
  569. offset = track->db_z_write_offset << 8;
  570. if (offset & (surf.base_align - 1)) {
  571. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  572. __func__, __LINE__, offset, surf.base_align);
  573. return -EINVAL;
  574. }
  575. offset += surf.layer_size * mslice;
  576. if (offset > radeon_bo_size(track->db_z_write_bo)) {
  577. dev_warn(p->dev, "%s:%d depth write bo too small (layer size %d, "
  578. "offset %ld, max layer %d, bo size %ld)\n",
  579. __func__, __LINE__, surf.layer_size,
  580. (unsigned long)track->db_z_write_offset << 8, mslice,
  581. radeon_bo_size(track->db_z_write_bo));
  582. return -EINVAL;
  583. }
  584. return 0;
  585. }
  586. static int evergreen_cs_track_validate_texture(struct radeon_cs_parser *p,
  587. struct radeon_bo *texture,
  588. struct radeon_bo *mipmap,
  589. unsigned idx)
  590. {
  591. struct eg_surface surf;
  592. unsigned long toffset, moffset;
  593. unsigned dim, llevel, mslice, width, height, depth, i;
  594. u32 texdw[8];
  595. int r;
  596. texdw[0] = radeon_get_ib_value(p, idx + 0);
  597. texdw[1] = radeon_get_ib_value(p, idx + 1);
  598. texdw[2] = radeon_get_ib_value(p, idx + 2);
  599. texdw[3] = radeon_get_ib_value(p, idx + 3);
  600. texdw[4] = radeon_get_ib_value(p, idx + 4);
  601. texdw[5] = radeon_get_ib_value(p, idx + 5);
  602. texdw[6] = radeon_get_ib_value(p, idx + 6);
  603. texdw[7] = radeon_get_ib_value(p, idx + 7);
  604. dim = G_030000_DIM(texdw[0]);
  605. llevel = G_030014_LAST_LEVEL(texdw[5]);
  606. mslice = G_030014_LAST_ARRAY(texdw[5]) + 1;
  607. width = G_030000_TEX_WIDTH(texdw[0]) + 1;
  608. height = G_030004_TEX_HEIGHT(texdw[1]) + 1;
  609. depth = G_030004_TEX_DEPTH(texdw[1]) + 1;
  610. surf.format = G_03001C_DATA_FORMAT(texdw[7]);
  611. surf.nbx = (G_030000_PITCH(texdw[0]) + 1) * 8;
  612. surf.nbx = r600_fmt_get_nblocksx(surf.format, surf.nbx);
  613. surf.nby = r600_fmt_get_nblocksy(surf.format, height);
  614. surf.mode = G_030004_ARRAY_MODE(texdw[1]);
  615. surf.tsplit = G_030018_TILE_SPLIT(texdw[6]);
  616. surf.nbanks = G_03001C_NUM_BANKS(texdw[7]);
  617. surf.bankw = G_03001C_BANK_WIDTH(texdw[7]);
  618. surf.bankh = G_03001C_BANK_HEIGHT(texdw[7]);
  619. surf.mtilea = G_03001C_MACRO_TILE_ASPECT(texdw[7]);
  620. surf.nsamples = 1;
  621. toffset = texdw[2] << 8;
  622. moffset = texdw[3] << 8;
  623. if (!r600_fmt_is_valid_texture(surf.format, p->family)) {
  624. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  625. __func__, __LINE__, surf.format);
  626. return -EINVAL;
  627. }
  628. switch (dim) {
  629. case V_030000_SQ_TEX_DIM_1D:
  630. case V_030000_SQ_TEX_DIM_2D:
  631. case V_030000_SQ_TEX_DIM_CUBEMAP:
  632. case V_030000_SQ_TEX_DIM_1D_ARRAY:
  633. case V_030000_SQ_TEX_DIM_2D_ARRAY:
  634. depth = 1;
  635. case V_030000_SQ_TEX_DIM_3D:
  636. break;
  637. default:
  638. dev_warn(p->dev, "%s:%d texture invalid dimension %d\n",
  639. __func__, __LINE__, dim);
  640. return -EINVAL;
  641. }
  642. r = evergreen_surface_value_conv_check(p, &surf, "texture");
  643. if (r) {
  644. return r;
  645. }
  646. /* align height */
  647. evergreen_surface_check(p, &surf, NULL);
  648. surf.nby = ALIGN(surf.nby, surf.halign);
  649. r = evergreen_surface_check(p, &surf, "texture");
  650. if (r) {
  651. dev_warn(p->dev, "%s:%d texture invalid 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  652. __func__, __LINE__, texdw[0], texdw[1], texdw[4],
  653. texdw[5], texdw[6], texdw[7]);
  654. return r;
  655. }
  656. /* check texture size */
  657. if (toffset & (surf.base_align - 1)) {
  658. dev_warn(p->dev, "%s:%d texture bo base %ld not aligned with %ld\n",
  659. __func__, __LINE__, toffset, surf.base_align);
  660. return -EINVAL;
  661. }
  662. if (moffset & (surf.base_align - 1)) {
  663. dev_warn(p->dev, "%s:%d mipmap bo base %ld not aligned with %ld\n",
  664. __func__, __LINE__, moffset, surf.base_align);
  665. return -EINVAL;
  666. }
  667. if (dim == SQ_TEX_DIM_3D) {
  668. toffset += surf.layer_size * depth;
  669. } else {
  670. toffset += surf.layer_size * mslice;
  671. }
  672. if (toffset > radeon_bo_size(texture)) {
  673. dev_warn(p->dev, "%s:%d texture bo too small (layer size %d, "
  674. "offset %ld, max layer %d, depth %d, bo size %ld) (%d %d)\n",
  675. __func__, __LINE__, surf.layer_size,
  676. (unsigned long)texdw[2] << 8, mslice,
  677. depth, radeon_bo_size(texture),
  678. surf.nbx, surf.nby);
  679. return -EINVAL;
  680. }
  681. /* check mipmap size */
  682. for (i = 1; i <= llevel; i++) {
  683. unsigned w, h, d;
  684. w = r600_mip_minify(width, i);
  685. h = r600_mip_minify(height, i);
  686. d = r600_mip_minify(depth, i);
  687. surf.nbx = r600_fmt_get_nblocksx(surf.format, w);
  688. surf.nby = r600_fmt_get_nblocksy(surf.format, h);
  689. switch (surf.mode) {
  690. case ARRAY_2D_TILED_THIN1:
  691. if (surf.nbx < surf.palign || surf.nby < surf.halign) {
  692. surf.mode = ARRAY_1D_TILED_THIN1;
  693. }
  694. /* recompute alignment */
  695. evergreen_surface_check(p, &surf, NULL);
  696. break;
  697. case ARRAY_LINEAR_GENERAL:
  698. case ARRAY_LINEAR_ALIGNED:
  699. case ARRAY_1D_TILED_THIN1:
  700. break;
  701. default:
  702. dev_warn(p->dev, "%s:%d invalid array mode %d\n",
  703. __func__, __LINE__, surf.mode);
  704. return -EINVAL;
  705. }
  706. surf.nbx = ALIGN(surf.nbx, surf.palign);
  707. surf.nby = ALIGN(surf.nby, surf.halign);
  708. r = evergreen_surface_check(p, &surf, "mipmap");
  709. if (r) {
  710. return r;
  711. }
  712. if (dim == SQ_TEX_DIM_3D) {
  713. moffset += surf.layer_size * d;
  714. } else {
  715. moffset += surf.layer_size * mslice;
  716. }
  717. if (moffset > radeon_bo_size(mipmap)) {
  718. dev_warn(p->dev, "%s:%d mipmap [%d] bo too small (layer size %d, "
  719. "offset %ld, coffset %ld, max layer %d, depth %d, "
  720. "bo size %ld) level0 (%d %d %d)\n",
  721. __func__, __LINE__, i, surf.layer_size,
  722. (unsigned long)texdw[3] << 8, moffset, mslice,
  723. d, radeon_bo_size(mipmap),
  724. width, height, depth);
  725. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  726. __func__, __LINE__, surf.nbx, surf.nby,
  727. surf.mode, surf.bpe, surf.nsamples,
  728. surf.bankw, surf.bankh,
  729. surf.tsplit, surf.mtilea);
  730. return -EINVAL;
  731. }
  732. }
  733. return 0;
  734. }
  735. static int evergreen_cs_track_check(struct radeon_cs_parser *p)
  736. {
  737. struct evergreen_cs_track *track = p->track;
  738. unsigned tmp, i, j;
  739. int r;
  740. /* check streamout */
  741. for (i = 0; i < 4; i++) {
  742. if (track->vgt_strmout_config & (1 << i)) {
  743. for (j = 0; j < 4; j++) {
  744. if ((track->vgt_strmout_buffer_config >> (i * 4)) & (1 << j)) {
  745. if (track->vgt_strmout_bo[j]) {
  746. u64 offset = (u64)track->vgt_strmout_bo_offset[j] +
  747. (u64)track->vgt_strmout_size[j];
  748. if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
  749. DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
  750. j, offset,
  751. radeon_bo_size(track->vgt_strmout_bo[j]));
  752. return -EINVAL;
  753. }
  754. } else {
  755. dev_warn(p->dev, "No buffer for streamout %d\n", j);
  756. return -EINVAL;
  757. }
  758. }
  759. }
  760. }
  761. }
  762. if (track->sx_misc_kill_all_prims)
  763. return 0;
  764. /* check that we have a cb for each enabled target
  765. */
  766. tmp = track->cb_target_mask;
  767. for (i = 0; i < 8; i++) {
  768. if ((tmp >> (i * 4)) & 0xF) {
  769. /* at least one component is enabled */
  770. if (track->cb_color_bo[i] == NULL) {
  771. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  772. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  773. return -EINVAL;
  774. }
  775. /* check cb */
  776. r = evergreen_cs_track_validate_cb(p, i);
  777. if (r) {
  778. return r;
  779. }
  780. }
  781. }
  782. /* Check stencil buffer */
  783. if (G_028800_STENCIL_ENABLE(track->db_depth_control)) {
  784. r = evergreen_cs_track_validate_stencil(p);
  785. if (r)
  786. return r;
  787. }
  788. /* Check depth buffer */
  789. if (G_028800_Z_WRITE_ENABLE(track->db_depth_control)) {
  790. r = evergreen_cs_track_validate_depth(p);
  791. if (r)
  792. return r;
  793. }
  794. return 0;
  795. }
  796. /**
  797. * evergreen_cs_packet_parse() - parse cp packet and point ib index to next packet
  798. * @parser: parser structure holding parsing context.
  799. * @pkt: where to store packet informations
  800. *
  801. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  802. * if packet is bigger than remaining ib size. or if packets is unknown.
  803. **/
  804. int evergreen_cs_packet_parse(struct radeon_cs_parser *p,
  805. struct radeon_cs_packet *pkt,
  806. unsigned idx)
  807. {
  808. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  809. uint32_t header;
  810. if (idx >= ib_chunk->length_dw) {
  811. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  812. idx, ib_chunk->length_dw);
  813. return -EINVAL;
  814. }
  815. header = radeon_get_ib_value(p, idx);
  816. pkt->idx = idx;
  817. pkt->type = CP_PACKET_GET_TYPE(header);
  818. pkt->count = CP_PACKET_GET_COUNT(header);
  819. pkt->one_reg_wr = 0;
  820. switch (pkt->type) {
  821. case PACKET_TYPE0:
  822. pkt->reg = CP_PACKET0_GET_REG(header);
  823. break;
  824. case PACKET_TYPE3:
  825. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  826. break;
  827. case PACKET_TYPE2:
  828. pkt->count = -1;
  829. break;
  830. default:
  831. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  832. return -EINVAL;
  833. }
  834. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  835. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  836. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  837. return -EINVAL;
  838. }
  839. return 0;
  840. }
  841. /**
  842. * evergreen_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  843. * @parser: parser structure holding parsing context.
  844. * @data: pointer to relocation data
  845. * @offset_start: starting offset
  846. * @offset_mask: offset mask (to align start offset on)
  847. * @reloc: reloc informations
  848. *
  849. * Check next packet is relocation packet3, do bo validation and compute
  850. * GPU offset using the provided start.
  851. **/
  852. static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
  853. struct radeon_cs_reloc **cs_reloc)
  854. {
  855. struct radeon_cs_chunk *relocs_chunk;
  856. struct radeon_cs_packet p3reloc;
  857. unsigned idx;
  858. int r;
  859. if (p->chunk_relocs_idx == -1) {
  860. DRM_ERROR("No relocation chunk !\n");
  861. return -EINVAL;
  862. }
  863. *cs_reloc = NULL;
  864. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  865. r = evergreen_cs_packet_parse(p, &p3reloc, p->idx);
  866. if (r) {
  867. return r;
  868. }
  869. p->idx += p3reloc.count + 2;
  870. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  871. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  872. p3reloc.idx);
  873. return -EINVAL;
  874. }
  875. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  876. if (idx >= relocs_chunk->length_dw) {
  877. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  878. idx, relocs_chunk->length_dw);
  879. return -EINVAL;
  880. }
  881. /* FIXME: we assume reloc size is 4 dwords */
  882. *cs_reloc = p->relocs_ptr[(idx / 4)];
  883. return 0;
  884. }
  885. /**
  886. * evergreen_cs_packet_next_vline() - parse userspace VLINE packet
  887. * @parser: parser structure holding parsing context.
  888. *
  889. * Userspace sends a special sequence for VLINE waits.
  890. * PACKET0 - VLINE_START_END + value
  891. * PACKET3 - WAIT_REG_MEM poll vline status reg
  892. * RELOC (P3) - crtc_id in reloc.
  893. *
  894. * This function parses this and relocates the VLINE START END
  895. * and WAIT_REG_MEM packets to the correct crtc.
  896. * It also detects a switched off crtc and nulls out the
  897. * wait in that case.
  898. */
  899. static int evergreen_cs_packet_parse_vline(struct radeon_cs_parser *p)
  900. {
  901. struct drm_mode_object *obj;
  902. struct drm_crtc *crtc;
  903. struct radeon_crtc *radeon_crtc;
  904. struct radeon_cs_packet p3reloc, wait_reg_mem;
  905. int crtc_id;
  906. int r;
  907. uint32_t header, h_idx, reg, wait_reg_mem_info;
  908. volatile uint32_t *ib;
  909. ib = p->ib->ptr;
  910. /* parse the WAIT_REG_MEM */
  911. r = evergreen_cs_packet_parse(p, &wait_reg_mem, p->idx);
  912. if (r)
  913. return r;
  914. /* check its a WAIT_REG_MEM */
  915. if (wait_reg_mem.type != PACKET_TYPE3 ||
  916. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  917. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  918. return -EINVAL;
  919. }
  920. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  921. /* bit 4 is reg (0) or mem (1) */
  922. if (wait_reg_mem_info & 0x10) {
  923. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  924. return -EINVAL;
  925. }
  926. /* waiting for value to be equal */
  927. if ((wait_reg_mem_info & 0x7) != 0x3) {
  928. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  929. return -EINVAL;
  930. }
  931. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != EVERGREEN_VLINE_STATUS) {
  932. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  933. return -EINVAL;
  934. }
  935. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != EVERGREEN_VLINE_STAT) {
  936. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  937. return -EINVAL;
  938. }
  939. /* jump over the NOP */
  940. r = evergreen_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  941. if (r)
  942. return r;
  943. h_idx = p->idx - 2;
  944. p->idx += wait_reg_mem.count + 2;
  945. p->idx += p3reloc.count + 2;
  946. header = radeon_get_ib_value(p, h_idx);
  947. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  948. reg = CP_PACKET0_GET_REG(header);
  949. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  950. if (!obj) {
  951. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  952. return -EINVAL;
  953. }
  954. crtc = obj_to_crtc(obj);
  955. radeon_crtc = to_radeon_crtc(crtc);
  956. crtc_id = radeon_crtc->crtc_id;
  957. if (!crtc->enabled) {
  958. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  959. ib[h_idx + 2] = PACKET2(0);
  960. ib[h_idx + 3] = PACKET2(0);
  961. ib[h_idx + 4] = PACKET2(0);
  962. ib[h_idx + 5] = PACKET2(0);
  963. ib[h_idx + 6] = PACKET2(0);
  964. ib[h_idx + 7] = PACKET2(0);
  965. ib[h_idx + 8] = PACKET2(0);
  966. } else {
  967. switch (reg) {
  968. case EVERGREEN_VLINE_START_END:
  969. header &= ~R600_CP_PACKET0_REG_MASK;
  970. header |= (EVERGREEN_VLINE_START_END + radeon_crtc->crtc_offset) >> 2;
  971. ib[h_idx] = header;
  972. ib[h_idx + 4] = (EVERGREEN_VLINE_STATUS + radeon_crtc->crtc_offset) >> 2;
  973. break;
  974. default:
  975. DRM_ERROR("unknown crtc reloc\n");
  976. return -EINVAL;
  977. }
  978. }
  979. return 0;
  980. }
  981. static int evergreen_packet0_check(struct radeon_cs_parser *p,
  982. struct radeon_cs_packet *pkt,
  983. unsigned idx, unsigned reg)
  984. {
  985. int r;
  986. switch (reg) {
  987. case EVERGREEN_VLINE_START_END:
  988. r = evergreen_cs_packet_parse_vline(p);
  989. if (r) {
  990. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  991. idx, reg);
  992. return r;
  993. }
  994. break;
  995. default:
  996. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  997. reg, idx);
  998. return -EINVAL;
  999. }
  1000. return 0;
  1001. }
  1002. static int evergreen_cs_parse_packet0(struct radeon_cs_parser *p,
  1003. struct radeon_cs_packet *pkt)
  1004. {
  1005. unsigned reg, i;
  1006. unsigned idx;
  1007. int r;
  1008. idx = pkt->idx + 1;
  1009. reg = pkt->reg;
  1010. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  1011. r = evergreen_packet0_check(p, pkt, idx, reg);
  1012. if (r) {
  1013. return r;
  1014. }
  1015. }
  1016. return 0;
  1017. }
  1018. /**
  1019. * evergreen_cs_check_reg() - check if register is authorized or not
  1020. * @parser: parser structure holding parsing context
  1021. * @reg: register we are testing
  1022. * @idx: index into the cs buffer
  1023. *
  1024. * This function will test against evergreen_reg_safe_bm and return 0
  1025. * if register is safe. If register is not flag as safe this function
  1026. * will test it against a list of register needind special handling.
  1027. */
  1028. static int evergreen_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1029. {
  1030. struct evergreen_cs_track *track = (struct evergreen_cs_track *)p->track;
  1031. struct radeon_cs_reloc *reloc;
  1032. u32 last_reg;
  1033. u32 m, i, tmp, *ib;
  1034. int r;
  1035. if (p->rdev->family >= CHIP_CAYMAN)
  1036. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1037. else
  1038. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1039. i = (reg >> 7);
  1040. if (i >= last_reg) {
  1041. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1042. return -EINVAL;
  1043. }
  1044. m = 1 << ((reg >> 2) & 31);
  1045. if (p->rdev->family >= CHIP_CAYMAN) {
  1046. if (!(cayman_reg_safe_bm[i] & m))
  1047. return 0;
  1048. } else {
  1049. if (!(evergreen_reg_safe_bm[i] & m))
  1050. return 0;
  1051. }
  1052. ib = p->ib->ptr;
  1053. switch (reg) {
  1054. /* force following reg to 0 in an attempt to disable out buffer
  1055. * which will need us to better understand how it works to perform
  1056. * security check on it (Jerome)
  1057. */
  1058. case SQ_ESGS_RING_SIZE:
  1059. case SQ_GSVS_RING_SIZE:
  1060. case SQ_ESTMP_RING_SIZE:
  1061. case SQ_GSTMP_RING_SIZE:
  1062. case SQ_HSTMP_RING_SIZE:
  1063. case SQ_LSTMP_RING_SIZE:
  1064. case SQ_PSTMP_RING_SIZE:
  1065. case SQ_VSTMP_RING_SIZE:
  1066. case SQ_ESGS_RING_ITEMSIZE:
  1067. case SQ_ESTMP_RING_ITEMSIZE:
  1068. case SQ_GSTMP_RING_ITEMSIZE:
  1069. case SQ_GSVS_RING_ITEMSIZE:
  1070. case SQ_GS_VERT_ITEMSIZE:
  1071. case SQ_GS_VERT_ITEMSIZE_1:
  1072. case SQ_GS_VERT_ITEMSIZE_2:
  1073. case SQ_GS_VERT_ITEMSIZE_3:
  1074. case SQ_GSVS_RING_OFFSET_1:
  1075. case SQ_GSVS_RING_OFFSET_2:
  1076. case SQ_GSVS_RING_OFFSET_3:
  1077. case SQ_HSTMP_RING_ITEMSIZE:
  1078. case SQ_LSTMP_RING_ITEMSIZE:
  1079. case SQ_PSTMP_RING_ITEMSIZE:
  1080. case SQ_VSTMP_RING_ITEMSIZE:
  1081. case VGT_TF_RING_SIZE:
  1082. /* get value to populate the IB don't remove */
  1083. /*tmp =radeon_get_ib_value(p, idx);
  1084. ib[idx] = 0;*/
  1085. break;
  1086. case SQ_ESGS_RING_BASE:
  1087. case SQ_GSVS_RING_BASE:
  1088. case SQ_ESTMP_RING_BASE:
  1089. case SQ_GSTMP_RING_BASE:
  1090. case SQ_HSTMP_RING_BASE:
  1091. case SQ_LSTMP_RING_BASE:
  1092. case SQ_PSTMP_RING_BASE:
  1093. case SQ_VSTMP_RING_BASE:
  1094. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1095. if (r) {
  1096. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1097. "0x%04X\n", reg);
  1098. return -EINVAL;
  1099. }
  1100. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1101. break;
  1102. case DB_DEPTH_CONTROL:
  1103. track->db_depth_control = radeon_get_ib_value(p, idx);
  1104. break;
  1105. case CAYMAN_DB_EQAA:
  1106. if (p->rdev->family < CHIP_CAYMAN) {
  1107. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1108. "0x%04X\n", reg);
  1109. return -EINVAL;
  1110. }
  1111. break;
  1112. case CAYMAN_DB_DEPTH_INFO:
  1113. if (p->rdev->family < CHIP_CAYMAN) {
  1114. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1115. "0x%04X\n", reg);
  1116. return -EINVAL;
  1117. }
  1118. break;
  1119. case DB_Z_INFO:
  1120. track->db_z_info = radeon_get_ib_value(p, idx);
  1121. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1122. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1123. if (r) {
  1124. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1125. "0x%04X\n", reg);
  1126. return -EINVAL;
  1127. }
  1128. ib[idx] &= ~Z_ARRAY_MODE(0xf);
  1129. track->db_z_info &= ~Z_ARRAY_MODE(0xf);
  1130. ib[idx] |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1131. track->db_z_info |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1132. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1133. unsigned bankw, bankh, mtaspect, tile_split;
  1134. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1135. &bankw, &bankh, &mtaspect,
  1136. &tile_split);
  1137. ib[idx] |= DB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1138. ib[idx] |= DB_TILE_SPLIT(tile_split) |
  1139. DB_BANK_WIDTH(bankw) |
  1140. DB_BANK_HEIGHT(bankh) |
  1141. DB_MACRO_TILE_ASPECT(mtaspect);
  1142. }
  1143. }
  1144. break;
  1145. case DB_STENCIL_INFO:
  1146. track->db_s_info = radeon_get_ib_value(p, idx);
  1147. break;
  1148. case DB_DEPTH_VIEW:
  1149. track->db_depth_view = radeon_get_ib_value(p, idx);
  1150. break;
  1151. case DB_DEPTH_SIZE:
  1152. track->db_depth_size = radeon_get_ib_value(p, idx);
  1153. track->db_depth_size_idx = idx;
  1154. break;
  1155. case R_02805C_DB_DEPTH_SLICE:
  1156. track->db_depth_slice = radeon_get_ib_value(p, idx);
  1157. break;
  1158. case DB_Z_READ_BASE:
  1159. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1160. if (r) {
  1161. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1162. "0x%04X\n", reg);
  1163. return -EINVAL;
  1164. }
  1165. track->db_z_read_offset = radeon_get_ib_value(p, idx);
  1166. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1167. track->db_z_read_bo = reloc->robj;
  1168. break;
  1169. case DB_Z_WRITE_BASE:
  1170. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1171. if (r) {
  1172. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1173. "0x%04X\n", reg);
  1174. return -EINVAL;
  1175. }
  1176. track->db_z_write_offset = radeon_get_ib_value(p, idx);
  1177. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1178. track->db_z_write_bo = reloc->robj;
  1179. break;
  1180. case DB_STENCIL_READ_BASE:
  1181. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1182. if (r) {
  1183. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1184. "0x%04X\n", reg);
  1185. return -EINVAL;
  1186. }
  1187. track->db_s_read_offset = radeon_get_ib_value(p, idx);
  1188. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1189. track->db_s_read_bo = reloc->robj;
  1190. break;
  1191. case DB_STENCIL_WRITE_BASE:
  1192. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1193. if (r) {
  1194. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1195. "0x%04X\n", reg);
  1196. return -EINVAL;
  1197. }
  1198. track->db_s_write_offset = radeon_get_ib_value(p, idx);
  1199. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1200. track->db_s_write_bo = reloc->robj;
  1201. break;
  1202. case VGT_STRMOUT_CONFIG:
  1203. track->vgt_strmout_config = radeon_get_ib_value(p, idx);
  1204. break;
  1205. case VGT_STRMOUT_BUFFER_CONFIG:
  1206. track->vgt_strmout_buffer_config = radeon_get_ib_value(p, idx);
  1207. break;
  1208. case VGT_STRMOUT_BUFFER_BASE_0:
  1209. case VGT_STRMOUT_BUFFER_BASE_1:
  1210. case VGT_STRMOUT_BUFFER_BASE_2:
  1211. case VGT_STRMOUT_BUFFER_BASE_3:
  1212. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1213. if (r) {
  1214. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1215. "0x%04X\n", reg);
  1216. return -EINVAL;
  1217. }
  1218. tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
  1219. track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1220. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1221. track->vgt_strmout_bo[tmp] = reloc->robj;
  1222. track->vgt_strmout_bo_mc[tmp] = reloc->lobj.gpu_offset;
  1223. break;
  1224. case VGT_STRMOUT_BUFFER_SIZE_0:
  1225. case VGT_STRMOUT_BUFFER_SIZE_1:
  1226. case VGT_STRMOUT_BUFFER_SIZE_2:
  1227. case VGT_STRMOUT_BUFFER_SIZE_3:
  1228. tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
  1229. /* size in register is DWs, convert to bytes */
  1230. track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
  1231. break;
  1232. case CP_COHER_BASE:
  1233. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1234. if (r) {
  1235. dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
  1236. "0x%04X\n", reg);
  1237. return -EINVAL;
  1238. }
  1239. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1240. case CB_TARGET_MASK:
  1241. track->cb_target_mask = radeon_get_ib_value(p, idx);
  1242. break;
  1243. case CB_SHADER_MASK:
  1244. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  1245. break;
  1246. case PA_SC_AA_CONFIG:
  1247. if (p->rdev->family >= CHIP_CAYMAN) {
  1248. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1249. "0x%04X\n", reg);
  1250. return -EINVAL;
  1251. }
  1252. tmp = radeon_get_ib_value(p, idx) & MSAA_NUM_SAMPLES_MASK;
  1253. track->nsamples = 1 << tmp;
  1254. break;
  1255. case CAYMAN_PA_SC_AA_CONFIG:
  1256. if (p->rdev->family < CHIP_CAYMAN) {
  1257. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1258. "0x%04X\n", reg);
  1259. return -EINVAL;
  1260. }
  1261. tmp = radeon_get_ib_value(p, idx) & CAYMAN_MSAA_NUM_SAMPLES_MASK;
  1262. track->nsamples = 1 << tmp;
  1263. break;
  1264. case CB_COLOR0_VIEW:
  1265. case CB_COLOR1_VIEW:
  1266. case CB_COLOR2_VIEW:
  1267. case CB_COLOR3_VIEW:
  1268. case CB_COLOR4_VIEW:
  1269. case CB_COLOR5_VIEW:
  1270. case CB_COLOR6_VIEW:
  1271. case CB_COLOR7_VIEW:
  1272. tmp = (reg - CB_COLOR0_VIEW) / 0x3c;
  1273. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1274. break;
  1275. case CB_COLOR8_VIEW:
  1276. case CB_COLOR9_VIEW:
  1277. case CB_COLOR10_VIEW:
  1278. case CB_COLOR11_VIEW:
  1279. tmp = ((reg - CB_COLOR8_VIEW) / 0x1c) + 8;
  1280. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1281. break;
  1282. case CB_COLOR0_INFO:
  1283. case CB_COLOR1_INFO:
  1284. case CB_COLOR2_INFO:
  1285. case CB_COLOR3_INFO:
  1286. case CB_COLOR4_INFO:
  1287. case CB_COLOR5_INFO:
  1288. case CB_COLOR6_INFO:
  1289. case CB_COLOR7_INFO:
  1290. tmp = (reg - CB_COLOR0_INFO) / 0x3c;
  1291. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1292. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1293. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1294. if (r) {
  1295. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1296. "0x%04X\n", reg);
  1297. return -EINVAL;
  1298. }
  1299. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1300. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1301. }
  1302. break;
  1303. case CB_COLOR8_INFO:
  1304. case CB_COLOR9_INFO:
  1305. case CB_COLOR10_INFO:
  1306. case CB_COLOR11_INFO:
  1307. tmp = ((reg - CB_COLOR8_INFO) / 0x1c) + 8;
  1308. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1309. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1310. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1311. if (r) {
  1312. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1313. "0x%04X\n", reg);
  1314. return -EINVAL;
  1315. }
  1316. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1317. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1318. }
  1319. break;
  1320. case CB_COLOR0_PITCH:
  1321. case CB_COLOR1_PITCH:
  1322. case CB_COLOR2_PITCH:
  1323. case CB_COLOR3_PITCH:
  1324. case CB_COLOR4_PITCH:
  1325. case CB_COLOR5_PITCH:
  1326. case CB_COLOR6_PITCH:
  1327. case CB_COLOR7_PITCH:
  1328. tmp = (reg - CB_COLOR0_PITCH) / 0x3c;
  1329. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1330. track->cb_color_pitch_idx[tmp] = idx;
  1331. break;
  1332. case CB_COLOR8_PITCH:
  1333. case CB_COLOR9_PITCH:
  1334. case CB_COLOR10_PITCH:
  1335. case CB_COLOR11_PITCH:
  1336. tmp = ((reg - CB_COLOR8_PITCH) / 0x1c) + 8;
  1337. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1338. track->cb_color_pitch_idx[tmp] = idx;
  1339. break;
  1340. case CB_COLOR0_SLICE:
  1341. case CB_COLOR1_SLICE:
  1342. case CB_COLOR2_SLICE:
  1343. case CB_COLOR3_SLICE:
  1344. case CB_COLOR4_SLICE:
  1345. case CB_COLOR5_SLICE:
  1346. case CB_COLOR6_SLICE:
  1347. case CB_COLOR7_SLICE:
  1348. tmp = (reg - CB_COLOR0_SLICE) / 0x3c;
  1349. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1350. track->cb_color_slice_idx[tmp] = idx;
  1351. break;
  1352. case CB_COLOR8_SLICE:
  1353. case CB_COLOR9_SLICE:
  1354. case CB_COLOR10_SLICE:
  1355. case CB_COLOR11_SLICE:
  1356. tmp = ((reg - CB_COLOR8_SLICE) / 0x1c) + 8;
  1357. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1358. track->cb_color_slice_idx[tmp] = idx;
  1359. break;
  1360. case CB_COLOR0_ATTRIB:
  1361. case CB_COLOR1_ATTRIB:
  1362. case CB_COLOR2_ATTRIB:
  1363. case CB_COLOR3_ATTRIB:
  1364. case CB_COLOR4_ATTRIB:
  1365. case CB_COLOR5_ATTRIB:
  1366. case CB_COLOR6_ATTRIB:
  1367. case CB_COLOR7_ATTRIB:
  1368. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1369. if (r) {
  1370. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1371. "0x%04X\n", reg);
  1372. return -EINVAL;
  1373. }
  1374. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1375. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1376. unsigned bankw, bankh, mtaspect, tile_split;
  1377. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1378. &bankw, &bankh, &mtaspect,
  1379. &tile_split);
  1380. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1381. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1382. CB_BANK_WIDTH(bankw) |
  1383. CB_BANK_HEIGHT(bankh) |
  1384. CB_MACRO_TILE_ASPECT(mtaspect);
  1385. }
  1386. }
  1387. tmp = ((reg - CB_COLOR0_ATTRIB) / 0x3c);
  1388. track->cb_color_attrib[tmp] = ib[idx];
  1389. break;
  1390. case CB_COLOR8_ATTRIB:
  1391. case CB_COLOR9_ATTRIB:
  1392. case CB_COLOR10_ATTRIB:
  1393. case CB_COLOR11_ATTRIB:
  1394. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1395. if (r) {
  1396. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1397. "0x%04X\n", reg);
  1398. return -EINVAL;
  1399. }
  1400. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1401. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1402. unsigned bankw, bankh, mtaspect, tile_split;
  1403. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1404. &bankw, &bankh, &mtaspect,
  1405. &tile_split);
  1406. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1407. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1408. CB_BANK_WIDTH(bankw) |
  1409. CB_BANK_HEIGHT(bankh) |
  1410. CB_MACRO_TILE_ASPECT(mtaspect);
  1411. }
  1412. }
  1413. tmp = ((reg - CB_COLOR8_ATTRIB) / 0x1c) + 8;
  1414. track->cb_color_attrib[tmp] = ib[idx];
  1415. break;
  1416. case CB_COLOR0_DIM:
  1417. case CB_COLOR1_DIM:
  1418. case CB_COLOR2_DIM:
  1419. case CB_COLOR3_DIM:
  1420. case CB_COLOR4_DIM:
  1421. case CB_COLOR5_DIM:
  1422. case CB_COLOR6_DIM:
  1423. case CB_COLOR7_DIM:
  1424. tmp = (reg - CB_COLOR0_DIM) / 0x3c;
  1425. track->cb_color_dim[tmp] = radeon_get_ib_value(p, idx);
  1426. track->cb_color_dim_idx[tmp] = idx;
  1427. break;
  1428. case CB_COLOR8_DIM:
  1429. case CB_COLOR9_DIM:
  1430. case CB_COLOR10_DIM:
  1431. case CB_COLOR11_DIM:
  1432. tmp = ((reg - CB_COLOR8_DIM) / 0x1c) + 8;
  1433. track->cb_color_dim[tmp] = radeon_get_ib_value(p, idx);
  1434. track->cb_color_dim_idx[tmp] = idx;
  1435. break;
  1436. case CB_COLOR0_FMASK:
  1437. case CB_COLOR1_FMASK:
  1438. case CB_COLOR2_FMASK:
  1439. case CB_COLOR3_FMASK:
  1440. case CB_COLOR4_FMASK:
  1441. case CB_COLOR5_FMASK:
  1442. case CB_COLOR6_FMASK:
  1443. case CB_COLOR7_FMASK:
  1444. tmp = (reg - CB_COLOR0_FMASK) / 0x3c;
  1445. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1446. if (r) {
  1447. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1448. return -EINVAL;
  1449. }
  1450. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1451. track->cb_color_fmask_bo[tmp] = reloc->robj;
  1452. break;
  1453. case CB_COLOR0_CMASK:
  1454. case CB_COLOR1_CMASK:
  1455. case CB_COLOR2_CMASK:
  1456. case CB_COLOR3_CMASK:
  1457. case CB_COLOR4_CMASK:
  1458. case CB_COLOR5_CMASK:
  1459. case CB_COLOR6_CMASK:
  1460. case CB_COLOR7_CMASK:
  1461. tmp = (reg - CB_COLOR0_CMASK) / 0x3c;
  1462. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1463. if (r) {
  1464. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1465. return -EINVAL;
  1466. }
  1467. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1468. track->cb_color_cmask_bo[tmp] = reloc->robj;
  1469. break;
  1470. case CB_COLOR0_FMASK_SLICE:
  1471. case CB_COLOR1_FMASK_SLICE:
  1472. case CB_COLOR2_FMASK_SLICE:
  1473. case CB_COLOR3_FMASK_SLICE:
  1474. case CB_COLOR4_FMASK_SLICE:
  1475. case CB_COLOR5_FMASK_SLICE:
  1476. case CB_COLOR6_FMASK_SLICE:
  1477. case CB_COLOR7_FMASK_SLICE:
  1478. tmp = (reg - CB_COLOR0_FMASK_SLICE) / 0x3c;
  1479. track->cb_color_fmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1480. break;
  1481. case CB_COLOR0_CMASK_SLICE:
  1482. case CB_COLOR1_CMASK_SLICE:
  1483. case CB_COLOR2_CMASK_SLICE:
  1484. case CB_COLOR3_CMASK_SLICE:
  1485. case CB_COLOR4_CMASK_SLICE:
  1486. case CB_COLOR5_CMASK_SLICE:
  1487. case CB_COLOR6_CMASK_SLICE:
  1488. case CB_COLOR7_CMASK_SLICE:
  1489. tmp = (reg - CB_COLOR0_CMASK_SLICE) / 0x3c;
  1490. track->cb_color_cmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1491. break;
  1492. case CB_COLOR0_BASE:
  1493. case CB_COLOR1_BASE:
  1494. case CB_COLOR2_BASE:
  1495. case CB_COLOR3_BASE:
  1496. case CB_COLOR4_BASE:
  1497. case CB_COLOR5_BASE:
  1498. case CB_COLOR6_BASE:
  1499. case CB_COLOR7_BASE:
  1500. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1501. if (r) {
  1502. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1503. "0x%04X\n", reg);
  1504. return -EINVAL;
  1505. }
  1506. tmp = (reg - CB_COLOR0_BASE) / 0x3c;
  1507. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1508. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1509. track->cb_color_base_last[tmp] = ib[idx];
  1510. track->cb_color_bo[tmp] = reloc->robj;
  1511. break;
  1512. case CB_COLOR8_BASE:
  1513. case CB_COLOR9_BASE:
  1514. case CB_COLOR10_BASE:
  1515. case CB_COLOR11_BASE:
  1516. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1517. if (r) {
  1518. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1519. "0x%04X\n", reg);
  1520. return -EINVAL;
  1521. }
  1522. tmp = ((reg - CB_COLOR8_BASE) / 0x1c) + 8;
  1523. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1524. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1525. track->cb_color_base_last[tmp] = ib[idx];
  1526. track->cb_color_bo[tmp] = reloc->robj;
  1527. break;
  1528. case CB_IMMED0_BASE:
  1529. case CB_IMMED1_BASE:
  1530. case CB_IMMED2_BASE:
  1531. case CB_IMMED3_BASE:
  1532. case CB_IMMED4_BASE:
  1533. case CB_IMMED5_BASE:
  1534. case CB_IMMED6_BASE:
  1535. case CB_IMMED7_BASE:
  1536. case CB_IMMED8_BASE:
  1537. case CB_IMMED9_BASE:
  1538. case CB_IMMED10_BASE:
  1539. case CB_IMMED11_BASE:
  1540. case DB_HTILE_DATA_BASE:
  1541. case SQ_PGM_START_FS:
  1542. case SQ_PGM_START_ES:
  1543. case SQ_PGM_START_VS:
  1544. case SQ_PGM_START_GS:
  1545. case SQ_PGM_START_PS:
  1546. case SQ_PGM_START_HS:
  1547. case SQ_PGM_START_LS:
  1548. case SQ_CONST_MEM_BASE:
  1549. case SQ_ALU_CONST_CACHE_GS_0:
  1550. case SQ_ALU_CONST_CACHE_GS_1:
  1551. case SQ_ALU_CONST_CACHE_GS_2:
  1552. case SQ_ALU_CONST_CACHE_GS_3:
  1553. case SQ_ALU_CONST_CACHE_GS_4:
  1554. case SQ_ALU_CONST_CACHE_GS_5:
  1555. case SQ_ALU_CONST_CACHE_GS_6:
  1556. case SQ_ALU_CONST_CACHE_GS_7:
  1557. case SQ_ALU_CONST_CACHE_GS_8:
  1558. case SQ_ALU_CONST_CACHE_GS_9:
  1559. case SQ_ALU_CONST_CACHE_GS_10:
  1560. case SQ_ALU_CONST_CACHE_GS_11:
  1561. case SQ_ALU_CONST_CACHE_GS_12:
  1562. case SQ_ALU_CONST_CACHE_GS_13:
  1563. case SQ_ALU_CONST_CACHE_GS_14:
  1564. case SQ_ALU_CONST_CACHE_GS_15:
  1565. case SQ_ALU_CONST_CACHE_PS_0:
  1566. case SQ_ALU_CONST_CACHE_PS_1:
  1567. case SQ_ALU_CONST_CACHE_PS_2:
  1568. case SQ_ALU_CONST_CACHE_PS_3:
  1569. case SQ_ALU_CONST_CACHE_PS_4:
  1570. case SQ_ALU_CONST_CACHE_PS_5:
  1571. case SQ_ALU_CONST_CACHE_PS_6:
  1572. case SQ_ALU_CONST_CACHE_PS_7:
  1573. case SQ_ALU_CONST_CACHE_PS_8:
  1574. case SQ_ALU_CONST_CACHE_PS_9:
  1575. case SQ_ALU_CONST_CACHE_PS_10:
  1576. case SQ_ALU_CONST_CACHE_PS_11:
  1577. case SQ_ALU_CONST_CACHE_PS_12:
  1578. case SQ_ALU_CONST_CACHE_PS_13:
  1579. case SQ_ALU_CONST_CACHE_PS_14:
  1580. case SQ_ALU_CONST_CACHE_PS_15:
  1581. case SQ_ALU_CONST_CACHE_VS_0:
  1582. case SQ_ALU_CONST_CACHE_VS_1:
  1583. case SQ_ALU_CONST_CACHE_VS_2:
  1584. case SQ_ALU_CONST_CACHE_VS_3:
  1585. case SQ_ALU_CONST_CACHE_VS_4:
  1586. case SQ_ALU_CONST_CACHE_VS_5:
  1587. case SQ_ALU_CONST_CACHE_VS_6:
  1588. case SQ_ALU_CONST_CACHE_VS_7:
  1589. case SQ_ALU_CONST_CACHE_VS_8:
  1590. case SQ_ALU_CONST_CACHE_VS_9:
  1591. case SQ_ALU_CONST_CACHE_VS_10:
  1592. case SQ_ALU_CONST_CACHE_VS_11:
  1593. case SQ_ALU_CONST_CACHE_VS_12:
  1594. case SQ_ALU_CONST_CACHE_VS_13:
  1595. case SQ_ALU_CONST_CACHE_VS_14:
  1596. case SQ_ALU_CONST_CACHE_VS_15:
  1597. case SQ_ALU_CONST_CACHE_HS_0:
  1598. case SQ_ALU_CONST_CACHE_HS_1:
  1599. case SQ_ALU_CONST_CACHE_HS_2:
  1600. case SQ_ALU_CONST_CACHE_HS_3:
  1601. case SQ_ALU_CONST_CACHE_HS_4:
  1602. case SQ_ALU_CONST_CACHE_HS_5:
  1603. case SQ_ALU_CONST_CACHE_HS_6:
  1604. case SQ_ALU_CONST_CACHE_HS_7:
  1605. case SQ_ALU_CONST_CACHE_HS_8:
  1606. case SQ_ALU_CONST_CACHE_HS_9:
  1607. case SQ_ALU_CONST_CACHE_HS_10:
  1608. case SQ_ALU_CONST_CACHE_HS_11:
  1609. case SQ_ALU_CONST_CACHE_HS_12:
  1610. case SQ_ALU_CONST_CACHE_HS_13:
  1611. case SQ_ALU_CONST_CACHE_HS_14:
  1612. case SQ_ALU_CONST_CACHE_HS_15:
  1613. case SQ_ALU_CONST_CACHE_LS_0:
  1614. case SQ_ALU_CONST_CACHE_LS_1:
  1615. case SQ_ALU_CONST_CACHE_LS_2:
  1616. case SQ_ALU_CONST_CACHE_LS_3:
  1617. case SQ_ALU_CONST_CACHE_LS_4:
  1618. case SQ_ALU_CONST_CACHE_LS_5:
  1619. case SQ_ALU_CONST_CACHE_LS_6:
  1620. case SQ_ALU_CONST_CACHE_LS_7:
  1621. case SQ_ALU_CONST_CACHE_LS_8:
  1622. case SQ_ALU_CONST_CACHE_LS_9:
  1623. case SQ_ALU_CONST_CACHE_LS_10:
  1624. case SQ_ALU_CONST_CACHE_LS_11:
  1625. case SQ_ALU_CONST_CACHE_LS_12:
  1626. case SQ_ALU_CONST_CACHE_LS_13:
  1627. case SQ_ALU_CONST_CACHE_LS_14:
  1628. case SQ_ALU_CONST_CACHE_LS_15:
  1629. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1630. if (r) {
  1631. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1632. "0x%04X\n", reg);
  1633. return -EINVAL;
  1634. }
  1635. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1636. break;
  1637. case SX_MEMORY_EXPORT_BASE:
  1638. if (p->rdev->family >= CHIP_CAYMAN) {
  1639. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1640. "0x%04X\n", reg);
  1641. return -EINVAL;
  1642. }
  1643. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1644. if (r) {
  1645. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1646. "0x%04X\n", reg);
  1647. return -EINVAL;
  1648. }
  1649. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1650. break;
  1651. case CAYMAN_SX_SCATTER_EXPORT_BASE:
  1652. if (p->rdev->family < CHIP_CAYMAN) {
  1653. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1654. "0x%04X\n", reg);
  1655. return -EINVAL;
  1656. }
  1657. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1658. if (r) {
  1659. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1660. "0x%04X\n", reg);
  1661. return -EINVAL;
  1662. }
  1663. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1664. break;
  1665. case SX_MISC:
  1666. track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
  1667. break;
  1668. default:
  1669. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1670. return -EINVAL;
  1671. }
  1672. return 0;
  1673. }
  1674. static bool evergreen_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1675. {
  1676. u32 last_reg, m, i;
  1677. if (p->rdev->family >= CHIP_CAYMAN)
  1678. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1679. else
  1680. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1681. i = (reg >> 7);
  1682. if (i >= last_reg) {
  1683. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1684. return false;
  1685. }
  1686. m = 1 << ((reg >> 2) & 31);
  1687. if (p->rdev->family >= CHIP_CAYMAN) {
  1688. if (!(cayman_reg_safe_bm[i] & m))
  1689. return true;
  1690. } else {
  1691. if (!(evergreen_reg_safe_bm[i] & m))
  1692. return true;
  1693. }
  1694. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1695. return false;
  1696. }
  1697. static int evergreen_packet3_check(struct radeon_cs_parser *p,
  1698. struct radeon_cs_packet *pkt)
  1699. {
  1700. struct radeon_cs_reloc *reloc;
  1701. struct evergreen_cs_track *track;
  1702. volatile u32 *ib;
  1703. unsigned idx;
  1704. unsigned i;
  1705. unsigned start_reg, end_reg, reg;
  1706. int r;
  1707. u32 idx_value;
  1708. track = (struct evergreen_cs_track *)p->track;
  1709. ib = p->ib->ptr;
  1710. idx = pkt->idx + 1;
  1711. idx_value = radeon_get_ib_value(p, idx);
  1712. switch (pkt->opcode) {
  1713. case PACKET3_SET_PREDICATION:
  1714. {
  1715. int pred_op;
  1716. int tmp;
  1717. if (pkt->count != 1) {
  1718. DRM_ERROR("bad SET PREDICATION\n");
  1719. return -EINVAL;
  1720. }
  1721. tmp = radeon_get_ib_value(p, idx + 1);
  1722. pred_op = (tmp >> 16) & 0x7;
  1723. /* for the clear predicate operation */
  1724. if (pred_op == 0)
  1725. return 0;
  1726. if (pred_op > 2) {
  1727. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1728. return -EINVAL;
  1729. }
  1730. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1731. if (r) {
  1732. DRM_ERROR("bad SET PREDICATION\n");
  1733. return -EINVAL;
  1734. }
  1735. ib[idx + 0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1736. ib[idx + 1] = tmp + (upper_32_bits(reloc->lobj.gpu_offset) & 0xff);
  1737. }
  1738. break;
  1739. case PACKET3_CONTEXT_CONTROL:
  1740. if (pkt->count != 1) {
  1741. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1742. return -EINVAL;
  1743. }
  1744. break;
  1745. case PACKET3_INDEX_TYPE:
  1746. case PACKET3_NUM_INSTANCES:
  1747. case PACKET3_CLEAR_STATE:
  1748. if (pkt->count) {
  1749. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1750. return -EINVAL;
  1751. }
  1752. break;
  1753. case CAYMAN_PACKET3_DEALLOC_STATE:
  1754. if (p->rdev->family < CHIP_CAYMAN) {
  1755. DRM_ERROR("bad PACKET3_DEALLOC_STATE\n");
  1756. return -EINVAL;
  1757. }
  1758. if (pkt->count) {
  1759. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1760. return -EINVAL;
  1761. }
  1762. break;
  1763. case PACKET3_INDEX_BASE:
  1764. if (pkt->count != 1) {
  1765. DRM_ERROR("bad INDEX_BASE\n");
  1766. return -EINVAL;
  1767. }
  1768. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1769. if (r) {
  1770. DRM_ERROR("bad INDEX_BASE\n");
  1771. return -EINVAL;
  1772. }
  1773. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1774. ib[idx+1] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1775. r = evergreen_cs_track_check(p);
  1776. if (r) {
  1777. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1778. return r;
  1779. }
  1780. break;
  1781. case PACKET3_DRAW_INDEX:
  1782. if (pkt->count != 3) {
  1783. DRM_ERROR("bad DRAW_INDEX\n");
  1784. return -EINVAL;
  1785. }
  1786. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1787. if (r) {
  1788. DRM_ERROR("bad DRAW_INDEX\n");
  1789. return -EINVAL;
  1790. }
  1791. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1792. ib[idx+1] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1793. r = evergreen_cs_track_check(p);
  1794. if (r) {
  1795. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1796. return r;
  1797. }
  1798. break;
  1799. case PACKET3_DRAW_INDEX_2:
  1800. if (pkt->count != 4) {
  1801. DRM_ERROR("bad DRAW_INDEX_2\n");
  1802. return -EINVAL;
  1803. }
  1804. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1805. if (r) {
  1806. DRM_ERROR("bad DRAW_INDEX_2\n");
  1807. return -EINVAL;
  1808. }
  1809. ib[idx+1] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1810. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1811. r = evergreen_cs_track_check(p);
  1812. if (r) {
  1813. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1814. return r;
  1815. }
  1816. break;
  1817. case PACKET3_DRAW_INDEX_AUTO:
  1818. if (pkt->count != 1) {
  1819. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1820. return -EINVAL;
  1821. }
  1822. r = evergreen_cs_track_check(p);
  1823. if (r) {
  1824. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1825. return r;
  1826. }
  1827. break;
  1828. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  1829. if (pkt->count != 2) {
  1830. DRM_ERROR("bad DRAW_INDEX_MULTI_AUTO\n");
  1831. return -EINVAL;
  1832. }
  1833. r = evergreen_cs_track_check(p);
  1834. if (r) {
  1835. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1836. return r;
  1837. }
  1838. break;
  1839. case PACKET3_DRAW_INDEX_IMMD:
  1840. if (pkt->count < 2) {
  1841. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1842. return -EINVAL;
  1843. }
  1844. r = evergreen_cs_track_check(p);
  1845. if (r) {
  1846. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1847. return r;
  1848. }
  1849. break;
  1850. case PACKET3_DRAW_INDEX_OFFSET:
  1851. if (pkt->count != 2) {
  1852. DRM_ERROR("bad DRAW_INDEX_OFFSET\n");
  1853. return -EINVAL;
  1854. }
  1855. r = evergreen_cs_track_check(p);
  1856. if (r) {
  1857. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1858. return r;
  1859. }
  1860. break;
  1861. case PACKET3_DRAW_INDEX_OFFSET_2:
  1862. if (pkt->count != 3) {
  1863. DRM_ERROR("bad DRAW_INDEX_OFFSET_2\n");
  1864. return -EINVAL;
  1865. }
  1866. r = evergreen_cs_track_check(p);
  1867. if (r) {
  1868. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1869. return r;
  1870. }
  1871. break;
  1872. case PACKET3_DISPATCH_DIRECT:
  1873. if (pkt->count != 3) {
  1874. DRM_ERROR("bad DISPATCH_DIRECT\n");
  1875. return -EINVAL;
  1876. }
  1877. r = evergreen_cs_track_check(p);
  1878. if (r) {
  1879. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1880. return r;
  1881. }
  1882. break;
  1883. case PACKET3_DISPATCH_INDIRECT:
  1884. if (pkt->count != 1) {
  1885. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  1886. return -EINVAL;
  1887. }
  1888. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1889. if (r) {
  1890. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  1891. return -EINVAL;
  1892. }
  1893. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1894. r = evergreen_cs_track_check(p);
  1895. if (r) {
  1896. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1897. return r;
  1898. }
  1899. break;
  1900. case PACKET3_WAIT_REG_MEM:
  1901. if (pkt->count != 5) {
  1902. DRM_ERROR("bad WAIT_REG_MEM\n");
  1903. return -EINVAL;
  1904. }
  1905. /* bit 4 is reg (0) or mem (1) */
  1906. if (idx_value & 0x10) {
  1907. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1908. if (r) {
  1909. DRM_ERROR("bad WAIT_REG_MEM\n");
  1910. return -EINVAL;
  1911. }
  1912. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1913. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1914. }
  1915. break;
  1916. case PACKET3_SURFACE_SYNC:
  1917. if (pkt->count != 3) {
  1918. DRM_ERROR("bad SURFACE_SYNC\n");
  1919. return -EINVAL;
  1920. }
  1921. /* 0xffffffff/0x0 is flush all cache flag */
  1922. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1923. radeon_get_ib_value(p, idx + 2) != 0) {
  1924. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1925. if (r) {
  1926. DRM_ERROR("bad SURFACE_SYNC\n");
  1927. return -EINVAL;
  1928. }
  1929. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1930. }
  1931. break;
  1932. case PACKET3_EVENT_WRITE:
  1933. if (pkt->count != 2 && pkt->count != 0) {
  1934. DRM_ERROR("bad EVENT_WRITE\n");
  1935. return -EINVAL;
  1936. }
  1937. if (pkt->count) {
  1938. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1939. if (r) {
  1940. DRM_ERROR("bad EVENT_WRITE\n");
  1941. return -EINVAL;
  1942. }
  1943. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1944. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1945. }
  1946. break;
  1947. case PACKET3_EVENT_WRITE_EOP:
  1948. if (pkt->count != 4) {
  1949. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1950. return -EINVAL;
  1951. }
  1952. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1953. if (r) {
  1954. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1955. return -EINVAL;
  1956. }
  1957. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1958. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1959. break;
  1960. case PACKET3_EVENT_WRITE_EOS:
  1961. if (pkt->count != 3) {
  1962. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  1963. return -EINVAL;
  1964. }
  1965. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1966. if (r) {
  1967. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  1968. return -EINVAL;
  1969. }
  1970. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1971. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1972. break;
  1973. case PACKET3_SET_CONFIG_REG:
  1974. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  1975. end_reg = 4 * pkt->count + start_reg - 4;
  1976. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  1977. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1978. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1979. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1980. return -EINVAL;
  1981. }
  1982. for (i = 0; i < pkt->count; i++) {
  1983. reg = start_reg + (4 * i);
  1984. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  1985. if (r)
  1986. return r;
  1987. }
  1988. break;
  1989. case PACKET3_SET_CONTEXT_REG:
  1990. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_START;
  1991. end_reg = 4 * pkt->count + start_reg - 4;
  1992. if ((start_reg < PACKET3_SET_CONTEXT_REG_START) ||
  1993. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1994. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1995. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1996. return -EINVAL;
  1997. }
  1998. for (i = 0; i < pkt->count; i++) {
  1999. reg = start_reg + (4 * i);
  2000. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  2001. if (r)
  2002. return r;
  2003. }
  2004. break;
  2005. case PACKET3_SET_RESOURCE:
  2006. if (pkt->count % 8) {
  2007. DRM_ERROR("bad SET_RESOURCE\n");
  2008. return -EINVAL;
  2009. }
  2010. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_START;
  2011. end_reg = 4 * pkt->count + start_reg - 4;
  2012. if ((start_reg < PACKET3_SET_RESOURCE_START) ||
  2013. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  2014. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  2015. DRM_ERROR("bad SET_RESOURCE\n");
  2016. return -EINVAL;
  2017. }
  2018. for (i = 0; i < (pkt->count / 8); i++) {
  2019. struct radeon_bo *texture, *mipmap;
  2020. u32 toffset, moffset;
  2021. u32 size, offset;
  2022. switch (G__SQ_CONSTANT_TYPE(radeon_get_ib_value(p, idx+1+(i*8)+7))) {
  2023. case SQ_TEX_VTX_VALID_TEXTURE:
  2024. /* tex base */
  2025. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2026. if (r) {
  2027. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2028. return -EINVAL;
  2029. }
  2030. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  2031. ib[idx+1+(i*8)+1] |=
  2032. TEX_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  2033. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  2034. unsigned bankw, bankh, mtaspect, tile_split;
  2035. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  2036. &bankw, &bankh, &mtaspect,
  2037. &tile_split);
  2038. ib[idx+1+(i*8)+6] |= TEX_TILE_SPLIT(tile_split);
  2039. ib[idx+1+(i*8)+7] |=
  2040. TEX_BANK_WIDTH(bankw) |
  2041. TEX_BANK_HEIGHT(bankh) |
  2042. MACRO_TILE_ASPECT(mtaspect) |
  2043. TEX_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  2044. }
  2045. }
  2046. texture = reloc->robj;
  2047. toffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2048. /* tex mip base */
  2049. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2050. if (r) {
  2051. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2052. return -EINVAL;
  2053. }
  2054. moffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2055. mipmap = reloc->robj;
  2056. r = evergreen_cs_track_validate_texture(p, texture, mipmap, idx+1+(i*8));
  2057. if (r)
  2058. return r;
  2059. ib[idx+1+(i*8)+2] += toffset;
  2060. ib[idx+1+(i*8)+3] += moffset;
  2061. break;
  2062. case SQ_TEX_VTX_VALID_BUFFER:
  2063. /* vtx base */
  2064. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2065. if (r) {
  2066. DRM_ERROR("bad SET_RESOURCE (vtx)\n");
  2067. return -EINVAL;
  2068. }
  2069. offset = radeon_get_ib_value(p, idx+1+(i*8)+0);
  2070. size = radeon_get_ib_value(p, idx+1+(i*8)+1);
  2071. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  2072. /* force size to size of the buffer */
  2073. dev_warn(p->dev, "vbo resource seems too big for the bo\n");
  2074. ib[idx+1+(i*8)+1] = radeon_bo_size(reloc->robj);
  2075. }
  2076. ib[idx+1+(i*8)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
  2077. ib[idx+1+(i*8)+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  2078. break;
  2079. case SQ_TEX_VTX_INVALID_TEXTURE:
  2080. case SQ_TEX_VTX_INVALID_BUFFER:
  2081. default:
  2082. DRM_ERROR("bad SET_RESOURCE\n");
  2083. return -EINVAL;
  2084. }
  2085. }
  2086. break;
  2087. case PACKET3_SET_ALU_CONST:
  2088. /* XXX fix me ALU const buffers only */
  2089. break;
  2090. case PACKET3_SET_BOOL_CONST:
  2091. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_START;
  2092. end_reg = 4 * pkt->count + start_reg - 4;
  2093. if ((start_reg < PACKET3_SET_BOOL_CONST_START) ||
  2094. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  2095. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  2096. DRM_ERROR("bad SET_BOOL_CONST\n");
  2097. return -EINVAL;
  2098. }
  2099. break;
  2100. case PACKET3_SET_LOOP_CONST:
  2101. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_START;
  2102. end_reg = 4 * pkt->count + start_reg - 4;
  2103. if ((start_reg < PACKET3_SET_LOOP_CONST_START) ||
  2104. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  2105. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  2106. DRM_ERROR("bad SET_LOOP_CONST\n");
  2107. return -EINVAL;
  2108. }
  2109. break;
  2110. case PACKET3_SET_CTL_CONST:
  2111. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_START;
  2112. end_reg = 4 * pkt->count + start_reg - 4;
  2113. if ((start_reg < PACKET3_SET_CTL_CONST_START) ||
  2114. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  2115. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  2116. DRM_ERROR("bad SET_CTL_CONST\n");
  2117. return -EINVAL;
  2118. }
  2119. break;
  2120. case PACKET3_SET_SAMPLER:
  2121. if (pkt->count % 3) {
  2122. DRM_ERROR("bad SET_SAMPLER\n");
  2123. return -EINVAL;
  2124. }
  2125. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_START;
  2126. end_reg = 4 * pkt->count + start_reg - 4;
  2127. if ((start_reg < PACKET3_SET_SAMPLER_START) ||
  2128. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  2129. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  2130. DRM_ERROR("bad SET_SAMPLER\n");
  2131. return -EINVAL;
  2132. }
  2133. break;
  2134. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2135. if (pkt->count != 4) {
  2136. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
  2137. return -EINVAL;
  2138. }
  2139. /* Updating memory at DST_ADDRESS. */
  2140. if (idx_value & 0x1) {
  2141. u64 offset;
  2142. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2143. if (r) {
  2144. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
  2145. return -EINVAL;
  2146. }
  2147. offset = radeon_get_ib_value(p, idx+1);
  2148. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2149. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2150. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
  2151. offset + 4, radeon_bo_size(reloc->robj));
  2152. return -EINVAL;
  2153. }
  2154. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  2155. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  2156. }
  2157. /* Reading data from SRC_ADDRESS. */
  2158. if (((idx_value >> 1) & 0x3) == 2) {
  2159. u64 offset;
  2160. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2161. if (r) {
  2162. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
  2163. return -EINVAL;
  2164. }
  2165. offset = radeon_get_ib_value(p, idx+3);
  2166. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2167. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2168. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
  2169. offset + 4, radeon_bo_size(reloc->robj));
  2170. return -EINVAL;
  2171. }
  2172. ib[idx+3] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  2173. ib[idx+4] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  2174. }
  2175. break;
  2176. case PACKET3_COPY_DW:
  2177. if (pkt->count != 4) {
  2178. DRM_ERROR("bad COPY_DW (invalid count)\n");
  2179. return -EINVAL;
  2180. }
  2181. if (idx_value & 0x1) {
  2182. u64 offset;
  2183. /* SRC is memory. */
  2184. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2185. if (r) {
  2186. DRM_ERROR("bad COPY_DW (missing src reloc)\n");
  2187. return -EINVAL;
  2188. }
  2189. offset = radeon_get_ib_value(p, idx+1);
  2190. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2191. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2192. DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
  2193. offset + 4, radeon_bo_size(reloc->robj));
  2194. return -EINVAL;
  2195. }
  2196. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  2197. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  2198. } else {
  2199. /* SRC is a reg. */
  2200. reg = radeon_get_ib_value(p, idx+1) << 2;
  2201. if (!evergreen_is_safe_reg(p, reg, idx+1))
  2202. return -EINVAL;
  2203. }
  2204. if (idx_value & 0x2) {
  2205. u64 offset;
  2206. /* DST is memory. */
  2207. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2208. if (r) {
  2209. DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
  2210. return -EINVAL;
  2211. }
  2212. offset = radeon_get_ib_value(p, idx+3);
  2213. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2214. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2215. DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
  2216. offset + 4, radeon_bo_size(reloc->robj));
  2217. return -EINVAL;
  2218. }
  2219. ib[idx+3] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  2220. ib[idx+4] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  2221. } else {
  2222. /* DST is a reg. */
  2223. reg = radeon_get_ib_value(p, idx+3) << 2;
  2224. if (!evergreen_is_safe_reg(p, reg, idx+3))
  2225. return -EINVAL;
  2226. }
  2227. break;
  2228. case PACKET3_NOP:
  2229. break;
  2230. default:
  2231. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  2232. return -EINVAL;
  2233. }
  2234. return 0;
  2235. }
  2236. int evergreen_cs_parse(struct radeon_cs_parser *p)
  2237. {
  2238. struct radeon_cs_packet pkt;
  2239. struct evergreen_cs_track *track;
  2240. u32 tmp;
  2241. int r;
  2242. if (p->track == NULL) {
  2243. /* initialize tracker, we are in kms */
  2244. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2245. if (track == NULL)
  2246. return -ENOMEM;
  2247. evergreen_cs_track_init(track);
  2248. if (p->rdev->family >= CHIP_CAYMAN)
  2249. tmp = p->rdev->config.cayman.tile_config;
  2250. else
  2251. tmp = p->rdev->config.evergreen.tile_config;
  2252. switch (tmp & 0xf) {
  2253. case 0:
  2254. track->npipes = 1;
  2255. break;
  2256. case 1:
  2257. default:
  2258. track->npipes = 2;
  2259. break;
  2260. case 2:
  2261. track->npipes = 4;
  2262. break;
  2263. case 3:
  2264. track->npipes = 8;
  2265. break;
  2266. }
  2267. switch ((tmp & 0xf0) >> 4) {
  2268. case 0:
  2269. track->nbanks = 4;
  2270. break;
  2271. case 1:
  2272. default:
  2273. track->nbanks = 8;
  2274. break;
  2275. case 2:
  2276. track->nbanks = 16;
  2277. break;
  2278. }
  2279. switch ((tmp & 0xf00) >> 8) {
  2280. case 0:
  2281. track->group_size = 256;
  2282. break;
  2283. case 1:
  2284. default:
  2285. track->group_size = 512;
  2286. break;
  2287. }
  2288. switch ((tmp & 0xf000) >> 12) {
  2289. case 0:
  2290. track->row_size = 1;
  2291. break;
  2292. case 1:
  2293. default:
  2294. track->row_size = 2;
  2295. break;
  2296. case 2:
  2297. track->row_size = 4;
  2298. break;
  2299. }
  2300. p->track = track;
  2301. }
  2302. do {
  2303. r = evergreen_cs_packet_parse(p, &pkt, p->idx);
  2304. if (r) {
  2305. kfree(p->track);
  2306. p->track = NULL;
  2307. return r;
  2308. }
  2309. p->idx += pkt.count + 2;
  2310. switch (pkt.type) {
  2311. case PACKET_TYPE0:
  2312. r = evergreen_cs_parse_packet0(p, &pkt);
  2313. break;
  2314. case PACKET_TYPE2:
  2315. break;
  2316. case PACKET_TYPE3:
  2317. r = evergreen_packet3_check(p, &pkt);
  2318. break;
  2319. default:
  2320. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  2321. kfree(p->track);
  2322. p->track = NULL;
  2323. return -EINVAL;
  2324. }
  2325. if (r) {
  2326. kfree(p->track);
  2327. p->track = NULL;
  2328. return r;
  2329. }
  2330. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2331. #if 0
  2332. for (r = 0; r < p->ib->length_dw; r++) {
  2333. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  2334. mdelay(1);
  2335. }
  2336. #endif
  2337. kfree(p->track);
  2338. p->track = NULL;
  2339. return 0;
  2340. }
  2341. /* vm parser */
  2342. static bool evergreen_vm_reg_valid(u32 reg)
  2343. {
  2344. /* context regs are fine */
  2345. if (reg >= 0x28000)
  2346. return true;
  2347. /* check config regs */
  2348. switch (reg) {
  2349. case GRBM_GFX_INDEX:
  2350. case VGT_VTX_VECT_EJECT_REG:
  2351. case VGT_CACHE_INVALIDATION:
  2352. case VGT_GS_VERTEX_REUSE:
  2353. case VGT_PRIMITIVE_TYPE:
  2354. case VGT_INDEX_TYPE:
  2355. case VGT_NUM_INDICES:
  2356. case VGT_NUM_INSTANCES:
  2357. case VGT_COMPUTE_DIM_X:
  2358. case VGT_COMPUTE_DIM_Y:
  2359. case VGT_COMPUTE_DIM_Z:
  2360. case VGT_COMPUTE_START_X:
  2361. case VGT_COMPUTE_START_Y:
  2362. case VGT_COMPUTE_START_Z:
  2363. case VGT_COMPUTE_INDEX:
  2364. case VGT_COMPUTE_THREAD_GROUP_SIZE:
  2365. case VGT_HS_OFFCHIP_PARAM:
  2366. case PA_CL_ENHANCE:
  2367. case PA_SU_LINE_STIPPLE_VALUE:
  2368. case PA_SC_LINE_STIPPLE_STATE:
  2369. case PA_SC_ENHANCE:
  2370. case SQ_DYN_GPR_CNTL_PS_FLUSH_REQ:
  2371. case SQ_DYN_GPR_SIMD_LOCK_EN:
  2372. case SQ_CONFIG:
  2373. case SQ_GPR_RESOURCE_MGMT_1:
  2374. case SQ_GLOBAL_GPR_RESOURCE_MGMT_1:
  2375. case SQ_GLOBAL_GPR_RESOURCE_MGMT_2:
  2376. case SQ_CONST_MEM_BASE:
  2377. case SQ_STATIC_THREAD_MGMT_1:
  2378. case SQ_STATIC_THREAD_MGMT_2:
  2379. case SQ_STATIC_THREAD_MGMT_3:
  2380. case SPI_CONFIG_CNTL:
  2381. case SPI_CONFIG_CNTL_1:
  2382. case TA_CNTL_AUX:
  2383. case DB_DEBUG:
  2384. case DB_DEBUG2:
  2385. case DB_DEBUG3:
  2386. case DB_DEBUG4:
  2387. case DB_WATERMARKS:
  2388. case TD_PS_BORDER_COLOR_INDEX:
  2389. case TD_PS_BORDER_COLOR_RED:
  2390. case TD_PS_BORDER_COLOR_GREEN:
  2391. case TD_PS_BORDER_COLOR_BLUE:
  2392. case TD_PS_BORDER_COLOR_ALPHA:
  2393. case TD_VS_BORDER_COLOR_INDEX:
  2394. case TD_VS_BORDER_COLOR_RED:
  2395. case TD_VS_BORDER_COLOR_GREEN:
  2396. case TD_VS_BORDER_COLOR_BLUE:
  2397. case TD_VS_BORDER_COLOR_ALPHA:
  2398. case TD_GS_BORDER_COLOR_INDEX:
  2399. case TD_GS_BORDER_COLOR_RED:
  2400. case TD_GS_BORDER_COLOR_GREEN:
  2401. case TD_GS_BORDER_COLOR_BLUE:
  2402. case TD_GS_BORDER_COLOR_ALPHA:
  2403. case TD_HS_BORDER_COLOR_INDEX:
  2404. case TD_HS_BORDER_COLOR_RED:
  2405. case TD_HS_BORDER_COLOR_GREEN:
  2406. case TD_HS_BORDER_COLOR_BLUE:
  2407. case TD_HS_BORDER_COLOR_ALPHA:
  2408. case TD_LS_BORDER_COLOR_INDEX:
  2409. case TD_LS_BORDER_COLOR_RED:
  2410. case TD_LS_BORDER_COLOR_GREEN:
  2411. case TD_LS_BORDER_COLOR_BLUE:
  2412. case TD_LS_BORDER_COLOR_ALPHA:
  2413. case TD_CS_BORDER_COLOR_INDEX:
  2414. case TD_CS_BORDER_COLOR_RED:
  2415. case TD_CS_BORDER_COLOR_GREEN:
  2416. case TD_CS_BORDER_COLOR_BLUE:
  2417. case TD_CS_BORDER_COLOR_ALPHA:
  2418. case SQ_ESGS_RING_SIZE:
  2419. case SQ_GSVS_RING_SIZE:
  2420. case SQ_ESTMP_RING_SIZE:
  2421. case SQ_GSTMP_RING_SIZE:
  2422. case SQ_HSTMP_RING_SIZE:
  2423. case SQ_LSTMP_RING_SIZE:
  2424. case SQ_PSTMP_RING_SIZE:
  2425. case SQ_VSTMP_RING_SIZE:
  2426. case SQ_ESGS_RING_ITEMSIZE:
  2427. case SQ_ESTMP_RING_ITEMSIZE:
  2428. case SQ_GSTMP_RING_ITEMSIZE:
  2429. case SQ_GSVS_RING_ITEMSIZE:
  2430. case SQ_GS_VERT_ITEMSIZE:
  2431. case SQ_GS_VERT_ITEMSIZE_1:
  2432. case SQ_GS_VERT_ITEMSIZE_2:
  2433. case SQ_GS_VERT_ITEMSIZE_3:
  2434. case SQ_GSVS_RING_OFFSET_1:
  2435. case SQ_GSVS_RING_OFFSET_2:
  2436. case SQ_GSVS_RING_OFFSET_3:
  2437. case SQ_HSTMP_RING_ITEMSIZE:
  2438. case SQ_LSTMP_RING_ITEMSIZE:
  2439. case SQ_PSTMP_RING_ITEMSIZE:
  2440. case SQ_VSTMP_RING_ITEMSIZE:
  2441. case VGT_TF_RING_SIZE:
  2442. case SQ_ESGS_RING_BASE:
  2443. case SQ_GSVS_RING_BASE:
  2444. case SQ_ESTMP_RING_BASE:
  2445. case SQ_GSTMP_RING_BASE:
  2446. case SQ_HSTMP_RING_BASE:
  2447. case SQ_LSTMP_RING_BASE:
  2448. case SQ_PSTMP_RING_BASE:
  2449. case SQ_VSTMP_RING_BASE:
  2450. case CAYMAN_VGT_OFFCHIP_LDS_BASE:
  2451. case CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS:
  2452. return true;
  2453. default:
  2454. return false;
  2455. }
  2456. }
  2457. static int evergreen_vm_packet3_check(struct radeon_device *rdev,
  2458. u32 *ib, struct radeon_cs_packet *pkt)
  2459. {
  2460. u32 idx = pkt->idx + 1;
  2461. u32 idx_value = ib[idx];
  2462. u32 start_reg, end_reg, reg, i;
  2463. switch (pkt->opcode) {
  2464. case PACKET3_NOP:
  2465. case PACKET3_SET_BASE:
  2466. case PACKET3_CLEAR_STATE:
  2467. case PACKET3_INDEX_BUFFER_SIZE:
  2468. case PACKET3_DISPATCH_DIRECT:
  2469. case PACKET3_DISPATCH_INDIRECT:
  2470. case PACKET3_MODE_CONTROL:
  2471. case PACKET3_SET_PREDICATION:
  2472. case PACKET3_COND_EXEC:
  2473. case PACKET3_PRED_EXEC:
  2474. case PACKET3_DRAW_INDIRECT:
  2475. case PACKET3_DRAW_INDEX_INDIRECT:
  2476. case PACKET3_INDEX_BASE:
  2477. case PACKET3_DRAW_INDEX_2:
  2478. case PACKET3_CONTEXT_CONTROL:
  2479. case PACKET3_DRAW_INDEX_OFFSET:
  2480. case PACKET3_INDEX_TYPE:
  2481. case PACKET3_DRAW_INDEX:
  2482. case PACKET3_DRAW_INDEX_AUTO:
  2483. case PACKET3_DRAW_INDEX_IMMD:
  2484. case PACKET3_NUM_INSTANCES:
  2485. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2486. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2487. case PACKET3_DRAW_INDEX_OFFSET_2:
  2488. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2489. case PACKET3_MPEG_INDEX:
  2490. case PACKET3_WAIT_REG_MEM:
  2491. case PACKET3_MEM_WRITE:
  2492. case PACKET3_SURFACE_SYNC:
  2493. case PACKET3_EVENT_WRITE:
  2494. case PACKET3_EVENT_WRITE_EOP:
  2495. case PACKET3_EVENT_WRITE_EOS:
  2496. case PACKET3_SET_CONTEXT_REG:
  2497. case PACKET3_SET_BOOL_CONST:
  2498. case PACKET3_SET_LOOP_CONST:
  2499. case PACKET3_SET_RESOURCE:
  2500. case PACKET3_SET_SAMPLER:
  2501. case PACKET3_SET_CTL_CONST:
  2502. case PACKET3_SET_RESOURCE_OFFSET:
  2503. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2504. case PACKET3_SET_RESOURCE_INDIRECT:
  2505. case CAYMAN_PACKET3_DEALLOC_STATE:
  2506. break;
  2507. case PACKET3_COND_WRITE:
  2508. if (idx_value & 0x100) {
  2509. reg = ib[idx + 5] * 4;
  2510. if (!evergreen_vm_reg_valid(reg))
  2511. return -EINVAL;
  2512. }
  2513. break;
  2514. case PACKET3_COPY_DW:
  2515. if (idx_value & 0x2) {
  2516. reg = ib[idx + 3] * 4;
  2517. if (!evergreen_vm_reg_valid(reg))
  2518. return -EINVAL;
  2519. }
  2520. break;
  2521. case PACKET3_SET_CONFIG_REG:
  2522. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2523. end_reg = 4 * pkt->count + start_reg - 4;
  2524. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2525. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2526. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2527. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2528. return -EINVAL;
  2529. }
  2530. for (i = 0; i < pkt->count; i++) {
  2531. reg = start_reg + (4 * i);
  2532. if (!evergreen_vm_reg_valid(reg))
  2533. return -EINVAL;
  2534. }
  2535. break;
  2536. default:
  2537. return -EINVAL;
  2538. }
  2539. return 0;
  2540. }
  2541. int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2542. {
  2543. int ret = 0;
  2544. u32 idx = 0;
  2545. struct radeon_cs_packet pkt;
  2546. do {
  2547. pkt.idx = idx;
  2548. pkt.type = CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2549. pkt.count = CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2550. pkt.one_reg_wr = 0;
  2551. switch (pkt.type) {
  2552. case PACKET_TYPE0:
  2553. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2554. ret = -EINVAL;
  2555. break;
  2556. case PACKET_TYPE2:
  2557. idx += 1;
  2558. break;
  2559. case PACKET_TYPE3:
  2560. pkt.opcode = CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2561. ret = evergreen_vm_packet3_check(rdev, ib->ptr, &pkt);
  2562. idx += pkt.count + 2;
  2563. break;
  2564. default:
  2565. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2566. ret = -EINVAL;
  2567. break;
  2568. }
  2569. if (ret)
  2570. break;
  2571. } while (idx < ib->length_dw);
  2572. return ret;
  2573. }