intel_display.c 271 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  43. static void intel_increase_pllclock(struct drm_crtc *crtc);
  44. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  45. typedef struct {
  46. int min, max;
  47. } intel_range_t;
  48. typedef struct {
  49. int dot_limit;
  50. int p2_slow, p2_fast;
  51. } intel_p2_t;
  52. #define INTEL_P2_NUM 2
  53. typedef struct intel_limit intel_limit_t;
  54. struct intel_limit {
  55. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  56. intel_p2_t p2;
  57. };
  58. /* FDI */
  59. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  60. int
  61. intel_pch_rawclk(struct drm_device *dev)
  62. {
  63. struct drm_i915_private *dev_priv = dev->dev_private;
  64. WARN_ON(!HAS_PCH_SPLIT(dev));
  65. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  66. }
  67. static inline u32 /* units of 100MHz */
  68. intel_fdi_link_freq(struct drm_device *dev)
  69. {
  70. if (IS_GEN5(dev)) {
  71. struct drm_i915_private *dev_priv = dev->dev_private;
  72. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  73. } else
  74. return 27;
  75. }
  76. static const intel_limit_t intel_limits_i8xx_dvo = {
  77. .dot = { .min = 25000, .max = 350000 },
  78. .vco = { .min = 930000, .max = 1400000 },
  79. .n = { .min = 3, .max = 16 },
  80. .m = { .min = 96, .max = 140 },
  81. .m1 = { .min = 18, .max = 26 },
  82. .m2 = { .min = 6, .max = 16 },
  83. .p = { .min = 4, .max = 128 },
  84. .p1 = { .min = 2, .max = 33 },
  85. .p2 = { .dot_limit = 165000,
  86. .p2_slow = 4, .p2_fast = 2 },
  87. };
  88. static const intel_limit_t intel_limits_i8xx_lvds = {
  89. .dot = { .min = 25000, .max = 350000 },
  90. .vco = { .min = 930000, .max = 1400000 },
  91. .n = { .min = 3, .max = 16 },
  92. .m = { .min = 96, .max = 140 },
  93. .m1 = { .min = 18, .max = 26 },
  94. .m2 = { .min = 6, .max = 16 },
  95. .p = { .min = 4, .max = 128 },
  96. .p1 = { .min = 1, .max = 6 },
  97. .p2 = { .dot_limit = 165000,
  98. .p2_slow = 14, .p2_fast = 7 },
  99. };
  100. static const intel_limit_t intel_limits_i9xx_sdvo = {
  101. .dot = { .min = 20000, .max = 400000 },
  102. .vco = { .min = 1400000, .max = 2800000 },
  103. .n = { .min = 1, .max = 6 },
  104. .m = { .min = 70, .max = 120 },
  105. .m1 = { .min = 8, .max = 18 },
  106. .m2 = { .min = 3, .max = 7 },
  107. .p = { .min = 5, .max = 80 },
  108. .p1 = { .min = 1, .max = 8 },
  109. .p2 = { .dot_limit = 200000,
  110. .p2_slow = 10, .p2_fast = 5 },
  111. };
  112. static const intel_limit_t intel_limits_i9xx_lvds = {
  113. .dot = { .min = 20000, .max = 400000 },
  114. .vco = { .min = 1400000, .max = 2800000 },
  115. .n = { .min = 1, .max = 6 },
  116. .m = { .min = 70, .max = 120 },
  117. .m1 = { .min = 8, .max = 18 },
  118. .m2 = { .min = 3, .max = 7 },
  119. .p = { .min = 7, .max = 98 },
  120. .p1 = { .min = 1, .max = 8 },
  121. .p2 = { .dot_limit = 112000,
  122. .p2_slow = 14, .p2_fast = 7 },
  123. };
  124. static const intel_limit_t intel_limits_g4x_sdvo = {
  125. .dot = { .min = 25000, .max = 270000 },
  126. .vco = { .min = 1750000, .max = 3500000},
  127. .n = { .min = 1, .max = 4 },
  128. .m = { .min = 104, .max = 138 },
  129. .m1 = { .min = 17, .max = 23 },
  130. .m2 = { .min = 5, .max = 11 },
  131. .p = { .min = 10, .max = 30 },
  132. .p1 = { .min = 1, .max = 3},
  133. .p2 = { .dot_limit = 270000,
  134. .p2_slow = 10,
  135. .p2_fast = 10
  136. },
  137. };
  138. static const intel_limit_t intel_limits_g4x_hdmi = {
  139. .dot = { .min = 22000, .max = 400000 },
  140. .vco = { .min = 1750000, .max = 3500000},
  141. .n = { .min = 1, .max = 4 },
  142. .m = { .min = 104, .max = 138 },
  143. .m1 = { .min = 16, .max = 23 },
  144. .m2 = { .min = 5, .max = 11 },
  145. .p = { .min = 5, .max = 80 },
  146. .p1 = { .min = 1, .max = 8},
  147. .p2 = { .dot_limit = 165000,
  148. .p2_slow = 10, .p2_fast = 5 },
  149. };
  150. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  151. .dot = { .min = 20000, .max = 115000 },
  152. .vco = { .min = 1750000, .max = 3500000 },
  153. .n = { .min = 1, .max = 3 },
  154. .m = { .min = 104, .max = 138 },
  155. .m1 = { .min = 17, .max = 23 },
  156. .m2 = { .min = 5, .max = 11 },
  157. .p = { .min = 28, .max = 112 },
  158. .p1 = { .min = 2, .max = 8 },
  159. .p2 = { .dot_limit = 0,
  160. .p2_slow = 14, .p2_fast = 14
  161. },
  162. };
  163. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  164. .dot = { .min = 80000, .max = 224000 },
  165. .vco = { .min = 1750000, .max = 3500000 },
  166. .n = { .min = 1, .max = 3 },
  167. .m = { .min = 104, .max = 138 },
  168. .m1 = { .min = 17, .max = 23 },
  169. .m2 = { .min = 5, .max = 11 },
  170. .p = { .min = 14, .max = 42 },
  171. .p1 = { .min = 2, .max = 6 },
  172. .p2 = { .dot_limit = 0,
  173. .p2_slow = 7, .p2_fast = 7
  174. },
  175. };
  176. static const intel_limit_t intel_limits_pineview_sdvo = {
  177. .dot = { .min = 20000, .max = 400000},
  178. .vco = { .min = 1700000, .max = 3500000 },
  179. /* Pineview's Ncounter is a ring counter */
  180. .n = { .min = 3, .max = 6 },
  181. .m = { .min = 2, .max = 256 },
  182. /* Pineview only has one combined m divider, which we treat as m2. */
  183. .m1 = { .min = 0, .max = 0 },
  184. .m2 = { .min = 0, .max = 254 },
  185. .p = { .min = 5, .max = 80 },
  186. .p1 = { .min = 1, .max = 8 },
  187. .p2 = { .dot_limit = 200000,
  188. .p2_slow = 10, .p2_fast = 5 },
  189. };
  190. static const intel_limit_t intel_limits_pineview_lvds = {
  191. .dot = { .min = 20000, .max = 400000 },
  192. .vco = { .min = 1700000, .max = 3500000 },
  193. .n = { .min = 3, .max = 6 },
  194. .m = { .min = 2, .max = 256 },
  195. .m1 = { .min = 0, .max = 0 },
  196. .m2 = { .min = 0, .max = 254 },
  197. .p = { .min = 7, .max = 112 },
  198. .p1 = { .min = 1, .max = 8 },
  199. .p2 = { .dot_limit = 112000,
  200. .p2_slow = 14, .p2_fast = 14 },
  201. };
  202. /* Ironlake / Sandybridge
  203. *
  204. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  205. * the range value for them is (actual_value - 2).
  206. */
  207. static const intel_limit_t intel_limits_ironlake_dac = {
  208. .dot = { .min = 25000, .max = 350000 },
  209. .vco = { .min = 1760000, .max = 3510000 },
  210. .n = { .min = 1, .max = 5 },
  211. .m = { .min = 79, .max = 127 },
  212. .m1 = { .min = 12, .max = 22 },
  213. .m2 = { .min = 5, .max = 9 },
  214. .p = { .min = 5, .max = 80 },
  215. .p1 = { .min = 1, .max = 8 },
  216. .p2 = { .dot_limit = 225000,
  217. .p2_slow = 10, .p2_fast = 5 },
  218. };
  219. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  220. .dot = { .min = 25000, .max = 350000 },
  221. .vco = { .min = 1760000, .max = 3510000 },
  222. .n = { .min = 1, .max = 3 },
  223. .m = { .min = 79, .max = 118 },
  224. .m1 = { .min = 12, .max = 22 },
  225. .m2 = { .min = 5, .max = 9 },
  226. .p = { .min = 28, .max = 112 },
  227. .p1 = { .min = 2, .max = 8 },
  228. .p2 = { .dot_limit = 225000,
  229. .p2_slow = 14, .p2_fast = 14 },
  230. };
  231. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  232. .dot = { .min = 25000, .max = 350000 },
  233. .vco = { .min = 1760000, .max = 3510000 },
  234. .n = { .min = 1, .max = 3 },
  235. .m = { .min = 79, .max = 127 },
  236. .m1 = { .min = 12, .max = 22 },
  237. .m2 = { .min = 5, .max = 9 },
  238. .p = { .min = 14, .max = 56 },
  239. .p1 = { .min = 2, .max = 8 },
  240. .p2 = { .dot_limit = 225000,
  241. .p2_slow = 7, .p2_fast = 7 },
  242. };
  243. /* LVDS 100mhz refclk limits. */
  244. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  245. .dot = { .min = 25000, .max = 350000 },
  246. .vco = { .min = 1760000, .max = 3510000 },
  247. .n = { .min = 1, .max = 2 },
  248. .m = { .min = 79, .max = 126 },
  249. .m1 = { .min = 12, .max = 22 },
  250. .m2 = { .min = 5, .max = 9 },
  251. .p = { .min = 28, .max = 112 },
  252. .p1 = { .min = 2, .max = 8 },
  253. .p2 = { .dot_limit = 225000,
  254. .p2_slow = 14, .p2_fast = 14 },
  255. };
  256. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  257. .dot = { .min = 25000, .max = 350000 },
  258. .vco = { .min = 1760000, .max = 3510000 },
  259. .n = { .min = 1, .max = 3 },
  260. .m = { .min = 79, .max = 126 },
  261. .m1 = { .min = 12, .max = 22 },
  262. .m2 = { .min = 5, .max = 9 },
  263. .p = { .min = 14, .max = 42 },
  264. .p1 = { .min = 2, .max = 6 },
  265. .p2 = { .dot_limit = 225000,
  266. .p2_slow = 7, .p2_fast = 7 },
  267. };
  268. static const intel_limit_t intel_limits_vlv_dac = {
  269. .dot = { .min = 25000, .max = 270000 },
  270. .vco = { .min = 4000000, .max = 6000000 },
  271. .n = { .min = 1, .max = 7 },
  272. .m = { .min = 22, .max = 450 }, /* guess */
  273. .m1 = { .min = 2, .max = 3 },
  274. .m2 = { .min = 11, .max = 156 },
  275. .p = { .min = 10, .max = 30 },
  276. .p1 = { .min = 1, .max = 3 },
  277. .p2 = { .dot_limit = 270000,
  278. .p2_slow = 2, .p2_fast = 20 },
  279. };
  280. static const intel_limit_t intel_limits_vlv_hdmi = {
  281. .dot = { .min = 25000, .max = 270000 },
  282. .vco = { .min = 4000000, .max = 6000000 },
  283. .n = { .min = 1, .max = 7 },
  284. .m = { .min = 60, .max = 300 }, /* guess */
  285. .m1 = { .min = 2, .max = 3 },
  286. .m2 = { .min = 11, .max = 156 },
  287. .p = { .min = 10, .max = 30 },
  288. .p1 = { .min = 2, .max = 3 },
  289. .p2 = { .dot_limit = 270000,
  290. .p2_slow = 2, .p2_fast = 20 },
  291. };
  292. static const intel_limit_t intel_limits_vlv_dp = {
  293. .dot = { .min = 25000, .max = 270000 },
  294. .vco = { .min = 4000000, .max = 6000000 },
  295. .n = { .min = 1, .max = 7 },
  296. .m = { .min = 22, .max = 450 },
  297. .m1 = { .min = 2, .max = 3 },
  298. .m2 = { .min = 11, .max = 156 },
  299. .p = { .min = 10, .max = 30 },
  300. .p1 = { .min = 1, .max = 3 },
  301. .p2 = { .dot_limit = 270000,
  302. .p2_slow = 2, .p2_fast = 20 },
  303. };
  304. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  305. int refclk)
  306. {
  307. struct drm_device *dev = crtc->dev;
  308. const intel_limit_t *limit;
  309. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  310. if (intel_is_dual_link_lvds(dev)) {
  311. if (refclk == 100000)
  312. limit = &intel_limits_ironlake_dual_lvds_100m;
  313. else
  314. limit = &intel_limits_ironlake_dual_lvds;
  315. } else {
  316. if (refclk == 100000)
  317. limit = &intel_limits_ironlake_single_lvds_100m;
  318. else
  319. limit = &intel_limits_ironlake_single_lvds;
  320. }
  321. } else
  322. limit = &intel_limits_ironlake_dac;
  323. return limit;
  324. }
  325. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  326. {
  327. struct drm_device *dev = crtc->dev;
  328. const intel_limit_t *limit;
  329. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  330. if (intel_is_dual_link_lvds(dev))
  331. limit = &intel_limits_g4x_dual_channel_lvds;
  332. else
  333. limit = &intel_limits_g4x_single_channel_lvds;
  334. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  335. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  336. limit = &intel_limits_g4x_hdmi;
  337. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  338. limit = &intel_limits_g4x_sdvo;
  339. } else /* The option is for other outputs */
  340. limit = &intel_limits_i9xx_sdvo;
  341. return limit;
  342. }
  343. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  344. {
  345. struct drm_device *dev = crtc->dev;
  346. const intel_limit_t *limit;
  347. if (HAS_PCH_SPLIT(dev))
  348. limit = intel_ironlake_limit(crtc, refclk);
  349. else if (IS_G4X(dev)) {
  350. limit = intel_g4x_limit(crtc);
  351. } else if (IS_PINEVIEW(dev)) {
  352. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  353. limit = &intel_limits_pineview_lvds;
  354. else
  355. limit = &intel_limits_pineview_sdvo;
  356. } else if (IS_VALLEYVIEW(dev)) {
  357. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
  358. limit = &intel_limits_vlv_dac;
  359. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
  360. limit = &intel_limits_vlv_hdmi;
  361. else
  362. limit = &intel_limits_vlv_dp;
  363. } else if (!IS_GEN2(dev)) {
  364. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  365. limit = &intel_limits_i9xx_lvds;
  366. else
  367. limit = &intel_limits_i9xx_sdvo;
  368. } else {
  369. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  370. limit = &intel_limits_i8xx_lvds;
  371. else
  372. limit = &intel_limits_i8xx_dvo;
  373. }
  374. return limit;
  375. }
  376. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  377. static void pineview_clock(int refclk, intel_clock_t *clock)
  378. {
  379. clock->m = clock->m2 + 2;
  380. clock->p = clock->p1 * clock->p2;
  381. clock->vco = refclk * clock->m / clock->n;
  382. clock->dot = clock->vco / clock->p;
  383. }
  384. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  385. {
  386. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  387. }
  388. static void i9xx_clock(int refclk, intel_clock_t *clock)
  389. {
  390. clock->m = i9xx_dpll_compute_m(clock);
  391. clock->p = clock->p1 * clock->p2;
  392. clock->vco = refclk * clock->m / (clock->n + 2);
  393. clock->dot = clock->vco / clock->p;
  394. }
  395. /**
  396. * Returns whether any output on the specified pipe is of the specified type
  397. */
  398. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  399. {
  400. struct drm_device *dev = crtc->dev;
  401. struct intel_encoder *encoder;
  402. for_each_encoder_on_crtc(dev, crtc, encoder)
  403. if (encoder->type == type)
  404. return true;
  405. return false;
  406. }
  407. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  408. /**
  409. * Returns whether the given set of divisors are valid for a given refclk with
  410. * the given connectors.
  411. */
  412. static bool intel_PLL_is_valid(struct drm_device *dev,
  413. const intel_limit_t *limit,
  414. const intel_clock_t *clock)
  415. {
  416. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  417. INTELPllInvalid("p1 out of range\n");
  418. if (clock->p < limit->p.min || limit->p.max < clock->p)
  419. INTELPllInvalid("p out of range\n");
  420. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  421. INTELPllInvalid("m2 out of range\n");
  422. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  423. INTELPllInvalid("m1 out of range\n");
  424. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  425. INTELPllInvalid("m1 <= m2\n");
  426. if (clock->m < limit->m.min || limit->m.max < clock->m)
  427. INTELPllInvalid("m out of range\n");
  428. if (clock->n < limit->n.min || limit->n.max < clock->n)
  429. INTELPllInvalid("n out of range\n");
  430. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  431. INTELPllInvalid("vco out of range\n");
  432. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  433. * connector, etc., rather than just a single range.
  434. */
  435. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  436. INTELPllInvalid("dot out of range\n");
  437. return true;
  438. }
  439. static bool
  440. i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  441. int target, int refclk, intel_clock_t *match_clock,
  442. intel_clock_t *best_clock)
  443. {
  444. struct drm_device *dev = crtc->dev;
  445. intel_clock_t clock;
  446. int err = target;
  447. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  448. /*
  449. * For LVDS just rely on its current settings for dual-channel.
  450. * We haven't figured out how to reliably set up different
  451. * single/dual channel state, if we even can.
  452. */
  453. if (intel_is_dual_link_lvds(dev))
  454. clock.p2 = limit->p2.p2_fast;
  455. else
  456. clock.p2 = limit->p2.p2_slow;
  457. } else {
  458. if (target < limit->p2.dot_limit)
  459. clock.p2 = limit->p2.p2_slow;
  460. else
  461. clock.p2 = limit->p2.p2_fast;
  462. }
  463. memset(best_clock, 0, sizeof(*best_clock));
  464. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  465. clock.m1++) {
  466. for (clock.m2 = limit->m2.min;
  467. clock.m2 <= limit->m2.max; clock.m2++) {
  468. if (clock.m2 >= clock.m1)
  469. break;
  470. for (clock.n = limit->n.min;
  471. clock.n <= limit->n.max; clock.n++) {
  472. for (clock.p1 = limit->p1.min;
  473. clock.p1 <= limit->p1.max; clock.p1++) {
  474. int this_err;
  475. i9xx_clock(refclk, &clock);
  476. if (!intel_PLL_is_valid(dev, limit,
  477. &clock))
  478. continue;
  479. if (match_clock &&
  480. clock.p != match_clock->p)
  481. continue;
  482. this_err = abs(clock.dot - target);
  483. if (this_err < err) {
  484. *best_clock = clock;
  485. err = this_err;
  486. }
  487. }
  488. }
  489. }
  490. }
  491. return (err != target);
  492. }
  493. static bool
  494. pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  495. int target, int refclk, intel_clock_t *match_clock,
  496. intel_clock_t *best_clock)
  497. {
  498. struct drm_device *dev = crtc->dev;
  499. intel_clock_t clock;
  500. int err = target;
  501. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  502. /*
  503. * For LVDS just rely on its current settings for dual-channel.
  504. * We haven't figured out how to reliably set up different
  505. * single/dual channel state, if we even can.
  506. */
  507. if (intel_is_dual_link_lvds(dev))
  508. clock.p2 = limit->p2.p2_fast;
  509. else
  510. clock.p2 = limit->p2.p2_slow;
  511. } else {
  512. if (target < limit->p2.dot_limit)
  513. clock.p2 = limit->p2.p2_slow;
  514. else
  515. clock.p2 = limit->p2.p2_fast;
  516. }
  517. memset(best_clock, 0, sizeof(*best_clock));
  518. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  519. clock.m1++) {
  520. for (clock.m2 = limit->m2.min;
  521. clock.m2 <= limit->m2.max; clock.m2++) {
  522. for (clock.n = limit->n.min;
  523. clock.n <= limit->n.max; clock.n++) {
  524. for (clock.p1 = limit->p1.min;
  525. clock.p1 <= limit->p1.max; clock.p1++) {
  526. int this_err;
  527. pineview_clock(refclk, &clock);
  528. if (!intel_PLL_is_valid(dev, limit,
  529. &clock))
  530. continue;
  531. if (match_clock &&
  532. clock.p != match_clock->p)
  533. continue;
  534. this_err = abs(clock.dot - target);
  535. if (this_err < err) {
  536. *best_clock = clock;
  537. err = this_err;
  538. }
  539. }
  540. }
  541. }
  542. }
  543. return (err != target);
  544. }
  545. static bool
  546. g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  547. int target, int refclk, intel_clock_t *match_clock,
  548. intel_clock_t *best_clock)
  549. {
  550. struct drm_device *dev = crtc->dev;
  551. intel_clock_t clock;
  552. int max_n;
  553. bool found;
  554. /* approximately equals target * 0.00585 */
  555. int err_most = (target >> 8) + (target >> 9);
  556. found = false;
  557. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  558. if (intel_is_dual_link_lvds(dev))
  559. clock.p2 = limit->p2.p2_fast;
  560. else
  561. clock.p2 = limit->p2.p2_slow;
  562. } else {
  563. if (target < limit->p2.dot_limit)
  564. clock.p2 = limit->p2.p2_slow;
  565. else
  566. clock.p2 = limit->p2.p2_fast;
  567. }
  568. memset(best_clock, 0, sizeof(*best_clock));
  569. max_n = limit->n.max;
  570. /* based on hardware requirement, prefer smaller n to precision */
  571. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  572. /* based on hardware requirement, prefere larger m1,m2 */
  573. for (clock.m1 = limit->m1.max;
  574. clock.m1 >= limit->m1.min; clock.m1--) {
  575. for (clock.m2 = limit->m2.max;
  576. clock.m2 >= limit->m2.min; clock.m2--) {
  577. for (clock.p1 = limit->p1.max;
  578. clock.p1 >= limit->p1.min; clock.p1--) {
  579. int this_err;
  580. i9xx_clock(refclk, &clock);
  581. if (!intel_PLL_is_valid(dev, limit,
  582. &clock))
  583. continue;
  584. this_err = abs(clock.dot - target);
  585. if (this_err < err_most) {
  586. *best_clock = clock;
  587. err_most = this_err;
  588. max_n = clock.n;
  589. found = true;
  590. }
  591. }
  592. }
  593. }
  594. }
  595. return found;
  596. }
  597. static bool
  598. vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  599. int target, int refclk, intel_clock_t *match_clock,
  600. intel_clock_t *best_clock)
  601. {
  602. u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
  603. u32 m, n, fastclk;
  604. u32 updrate, minupdate, fracbits, p;
  605. unsigned long bestppm, ppm, absppm;
  606. int dotclk, flag;
  607. flag = 0;
  608. dotclk = target * 1000;
  609. bestppm = 1000000;
  610. ppm = absppm = 0;
  611. fastclk = dotclk / (2*100);
  612. updrate = 0;
  613. minupdate = 19200;
  614. fracbits = 1;
  615. n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
  616. bestm1 = bestm2 = bestp1 = bestp2 = 0;
  617. /* based on hardware requirement, prefer smaller n to precision */
  618. for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
  619. updrate = refclk / n;
  620. for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
  621. for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
  622. if (p2 > 10)
  623. p2 = p2 - 1;
  624. p = p1 * p2;
  625. /* based on hardware requirement, prefer bigger m1,m2 values */
  626. for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
  627. m2 = (((2*(fastclk * p * n / m1 )) +
  628. refclk) / (2*refclk));
  629. m = m1 * m2;
  630. vco = updrate * m;
  631. if (vco >= limit->vco.min && vco < limit->vco.max) {
  632. ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
  633. absppm = (ppm > 0) ? ppm : (-ppm);
  634. if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
  635. bestppm = 0;
  636. flag = 1;
  637. }
  638. if (absppm < bestppm - 10) {
  639. bestppm = absppm;
  640. flag = 1;
  641. }
  642. if (flag) {
  643. bestn = n;
  644. bestm1 = m1;
  645. bestm2 = m2;
  646. bestp1 = p1;
  647. bestp2 = p2;
  648. flag = 0;
  649. }
  650. }
  651. }
  652. }
  653. }
  654. }
  655. best_clock->n = bestn;
  656. best_clock->m1 = bestm1;
  657. best_clock->m2 = bestm2;
  658. best_clock->p1 = bestp1;
  659. best_clock->p2 = bestp2;
  660. return true;
  661. }
  662. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  663. enum pipe pipe)
  664. {
  665. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  666. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  667. return intel_crtc->config.cpu_transcoder;
  668. }
  669. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  670. {
  671. struct drm_i915_private *dev_priv = dev->dev_private;
  672. u32 frame, frame_reg = PIPEFRAME(pipe);
  673. frame = I915_READ(frame_reg);
  674. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  675. DRM_DEBUG_KMS("vblank wait timed out\n");
  676. }
  677. /**
  678. * intel_wait_for_vblank - wait for vblank on a given pipe
  679. * @dev: drm device
  680. * @pipe: pipe to wait for
  681. *
  682. * Wait for vblank to occur on a given pipe. Needed for various bits of
  683. * mode setting code.
  684. */
  685. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  686. {
  687. struct drm_i915_private *dev_priv = dev->dev_private;
  688. int pipestat_reg = PIPESTAT(pipe);
  689. if (INTEL_INFO(dev)->gen >= 5) {
  690. ironlake_wait_for_vblank(dev, pipe);
  691. return;
  692. }
  693. /* Clear existing vblank status. Note this will clear any other
  694. * sticky status fields as well.
  695. *
  696. * This races with i915_driver_irq_handler() with the result
  697. * that either function could miss a vblank event. Here it is not
  698. * fatal, as we will either wait upon the next vblank interrupt or
  699. * timeout. Generally speaking intel_wait_for_vblank() is only
  700. * called during modeset at which time the GPU should be idle and
  701. * should *not* be performing page flips and thus not waiting on
  702. * vblanks...
  703. * Currently, the result of us stealing a vblank from the irq
  704. * handler is that a single frame will be skipped during swapbuffers.
  705. */
  706. I915_WRITE(pipestat_reg,
  707. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  708. /* Wait for vblank interrupt bit to set */
  709. if (wait_for(I915_READ(pipestat_reg) &
  710. PIPE_VBLANK_INTERRUPT_STATUS,
  711. 50))
  712. DRM_DEBUG_KMS("vblank wait timed out\n");
  713. }
  714. /*
  715. * intel_wait_for_pipe_off - wait for pipe to turn off
  716. * @dev: drm device
  717. * @pipe: pipe to wait for
  718. *
  719. * After disabling a pipe, we can't wait for vblank in the usual way,
  720. * spinning on the vblank interrupt status bit, since we won't actually
  721. * see an interrupt when the pipe is disabled.
  722. *
  723. * On Gen4 and above:
  724. * wait for the pipe register state bit to turn off
  725. *
  726. * Otherwise:
  727. * wait for the display line value to settle (it usually
  728. * ends up stopping at the start of the next frame).
  729. *
  730. */
  731. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  732. {
  733. struct drm_i915_private *dev_priv = dev->dev_private;
  734. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  735. pipe);
  736. if (INTEL_INFO(dev)->gen >= 4) {
  737. int reg = PIPECONF(cpu_transcoder);
  738. /* Wait for the Pipe State to go off */
  739. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  740. 100))
  741. WARN(1, "pipe_off wait timed out\n");
  742. } else {
  743. u32 last_line, line_mask;
  744. int reg = PIPEDSL(pipe);
  745. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  746. if (IS_GEN2(dev))
  747. line_mask = DSL_LINEMASK_GEN2;
  748. else
  749. line_mask = DSL_LINEMASK_GEN3;
  750. /* Wait for the display line to settle */
  751. do {
  752. last_line = I915_READ(reg) & line_mask;
  753. mdelay(5);
  754. } while (((I915_READ(reg) & line_mask) != last_line) &&
  755. time_after(timeout, jiffies));
  756. if (time_after(jiffies, timeout))
  757. WARN(1, "pipe_off wait timed out\n");
  758. }
  759. }
  760. /*
  761. * ibx_digital_port_connected - is the specified port connected?
  762. * @dev_priv: i915 private structure
  763. * @port: the port to test
  764. *
  765. * Returns true if @port is connected, false otherwise.
  766. */
  767. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  768. struct intel_digital_port *port)
  769. {
  770. u32 bit;
  771. if (HAS_PCH_IBX(dev_priv->dev)) {
  772. switch(port->port) {
  773. case PORT_B:
  774. bit = SDE_PORTB_HOTPLUG;
  775. break;
  776. case PORT_C:
  777. bit = SDE_PORTC_HOTPLUG;
  778. break;
  779. case PORT_D:
  780. bit = SDE_PORTD_HOTPLUG;
  781. break;
  782. default:
  783. return true;
  784. }
  785. } else {
  786. switch(port->port) {
  787. case PORT_B:
  788. bit = SDE_PORTB_HOTPLUG_CPT;
  789. break;
  790. case PORT_C:
  791. bit = SDE_PORTC_HOTPLUG_CPT;
  792. break;
  793. case PORT_D:
  794. bit = SDE_PORTD_HOTPLUG_CPT;
  795. break;
  796. default:
  797. return true;
  798. }
  799. }
  800. return I915_READ(SDEISR) & bit;
  801. }
  802. static const char *state_string(bool enabled)
  803. {
  804. return enabled ? "on" : "off";
  805. }
  806. /* Only for pre-ILK configs */
  807. static void assert_pll(struct drm_i915_private *dev_priv,
  808. enum pipe pipe, bool state)
  809. {
  810. int reg;
  811. u32 val;
  812. bool cur_state;
  813. reg = DPLL(pipe);
  814. val = I915_READ(reg);
  815. cur_state = !!(val & DPLL_VCO_ENABLE);
  816. WARN(cur_state != state,
  817. "PLL state assertion failure (expected %s, current %s)\n",
  818. state_string(state), state_string(cur_state));
  819. }
  820. #define assert_pll_enabled(d, p) assert_pll(d, p, true)
  821. #define assert_pll_disabled(d, p) assert_pll(d, p, false)
  822. static struct intel_shared_dpll *
  823. intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
  824. {
  825. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  826. if (crtc->config.shared_dpll < 0)
  827. return NULL;
  828. return &dev_priv->shared_dplls[crtc->config.shared_dpll];
  829. }
  830. /* For ILK+ */
  831. static void assert_shared_dpll(struct drm_i915_private *dev_priv,
  832. struct intel_shared_dpll *pll,
  833. bool state)
  834. {
  835. u32 val;
  836. bool cur_state;
  837. if (HAS_PCH_LPT(dev_priv->dev)) {
  838. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  839. return;
  840. }
  841. if (WARN (!pll,
  842. "asserting DPLL %s with no DPLL\n", state_string(state)))
  843. return;
  844. val = I915_READ(PCH_DPLL(pll->id));
  845. cur_state = !!(val & DPLL_VCO_ENABLE);
  846. WARN(cur_state != state,
  847. "%s assertion failure (expected %s, current %s), val=%08x\n",
  848. pll->name, state_string(state), state_string(cur_state), val);
  849. }
  850. #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
  851. #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
  852. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  853. enum pipe pipe, bool state)
  854. {
  855. int reg;
  856. u32 val;
  857. bool cur_state;
  858. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  859. pipe);
  860. if (HAS_DDI(dev_priv->dev)) {
  861. /* DDI does not have a specific FDI_TX register */
  862. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  863. val = I915_READ(reg);
  864. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  865. } else {
  866. reg = FDI_TX_CTL(pipe);
  867. val = I915_READ(reg);
  868. cur_state = !!(val & FDI_TX_ENABLE);
  869. }
  870. WARN(cur_state != state,
  871. "FDI TX state assertion failure (expected %s, current %s)\n",
  872. state_string(state), state_string(cur_state));
  873. }
  874. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  875. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  876. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  877. enum pipe pipe, bool state)
  878. {
  879. int reg;
  880. u32 val;
  881. bool cur_state;
  882. reg = FDI_RX_CTL(pipe);
  883. val = I915_READ(reg);
  884. cur_state = !!(val & FDI_RX_ENABLE);
  885. WARN(cur_state != state,
  886. "FDI RX state assertion failure (expected %s, current %s)\n",
  887. state_string(state), state_string(cur_state));
  888. }
  889. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  890. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  891. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  892. enum pipe pipe)
  893. {
  894. int reg;
  895. u32 val;
  896. /* ILK FDI PLL is always enabled */
  897. if (dev_priv->info->gen == 5)
  898. return;
  899. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  900. if (HAS_DDI(dev_priv->dev))
  901. return;
  902. reg = FDI_TX_CTL(pipe);
  903. val = I915_READ(reg);
  904. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  905. }
  906. static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
  907. enum pipe pipe)
  908. {
  909. int reg;
  910. u32 val;
  911. reg = FDI_RX_CTL(pipe);
  912. val = I915_READ(reg);
  913. WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
  914. }
  915. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  916. enum pipe pipe)
  917. {
  918. int pp_reg, lvds_reg;
  919. u32 val;
  920. enum pipe panel_pipe = PIPE_A;
  921. bool locked = true;
  922. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  923. pp_reg = PCH_PP_CONTROL;
  924. lvds_reg = PCH_LVDS;
  925. } else {
  926. pp_reg = PP_CONTROL;
  927. lvds_reg = LVDS;
  928. }
  929. val = I915_READ(pp_reg);
  930. if (!(val & PANEL_POWER_ON) ||
  931. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  932. locked = false;
  933. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  934. panel_pipe = PIPE_B;
  935. WARN(panel_pipe == pipe && locked,
  936. "panel assertion failure, pipe %c regs locked\n",
  937. pipe_name(pipe));
  938. }
  939. void assert_pipe(struct drm_i915_private *dev_priv,
  940. enum pipe pipe, bool state)
  941. {
  942. int reg;
  943. u32 val;
  944. bool cur_state;
  945. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  946. pipe);
  947. /* if we need the pipe A quirk it must be always on */
  948. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  949. state = true;
  950. if (!intel_display_power_enabled(dev_priv->dev,
  951. POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
  952. cur_state = false;
  953. } else {
  954. reg = PIPECONF(cpu_transcoder);
  955. val = I915_READ(reg);
  956. cur_state = !!(val & PIPECONF_ENABLE);
  957. }
  958. WARN(cur_state != state,
  959. "pipe %c assertion failure (expected %s, current %s)\n",
  960. pipe_name(pipe), state_string(state), state_string(cur_state));
  961. }
  962. static void assert_plane(struct drm_i915_private *dev_priv,
  963. enum plane plane, bool state)
  964. {
  965. int reg;
  966. u32 val;
  967. bool cur_state;
  968. reg = DSPCNTR(plane);
  969. val = I915_READ(reg);
  970. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  971. WARN(cur_state != state,
  972. "plane %c assertion failure (expected %s, current %s)\n",
  973. plane_name(plane), state_string(state), state_string(cur_state));
  974. }
  975. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  976. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  977. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  978. enum pipe pipe)
  979. {
  980. struct drm_device *dev = dev_priv->dev;
  981. int reg, i;
  982. u32 val;
  983. int cur_pipe;
  984. /* Primary planes are fixed to pipes on gen4+ */
  985. if (INTEL_INFO(dev)->gen >= 4) {
  986. reg = DSPCNTR(pipe);
  987. val = I915_READ(reg);
  988. WARN((val & DISPLAY_PLANE_ENABLE),
  989. "plane %c assertion failure, should be disabled but not\n",
  990. plane_name(pipe));
  991. return;
  992. }
  993. /* Need to check both planes against the pipe */
  994. for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
  995. reg = DSPCNTR(i);
  996. val = I915_READ(reg);
  997. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  998. DISPPLANE_SEL_PIPE_SHIFT;
  999. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1000. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1001. plane_name(i), pipe_name(pipe));
  1002. }
  1003. }
  1004. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1005. enum pipe pipe)
  1006. {
  1007. struct drm_device *dev = dev_priv->dev;
  1008. int reg, i;
  1009. u32 val;
  1010. if (IS_VALLEYVIEW(dev)) {
  1011. for (i = 0; i < dev_priv->num_plane; i++) {
  1012. reg = SPCNTR(pipe, i);
  1013. val = I915_READ(reg);
  1014. WARN((val & SP_ENABLE),
  1015. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1016. sprite_name(pipe, i), pipe_name(pipe));
  1017. }
  1018. } else if (INTEL_INFO(dev)->gen >= 7) {
  1019. reg = SPRCTL(pipe);
  1020. val = I915_READ(reg);
  1021. WARN((val & SPRITE_ENABLE),
  1022. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1023. plane_name(pipe), pipe_name(pipe));
  1024. } else if (INTEL_INFO(dev)->gen >= 5) {
  1025. reg = DVSCNTR(pipe);
  1026. val = I915_READ(reg);
  1027. WARN((val & DVS_ENABLE),
  1028. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1029. plane_name(pipe), pipe_name(pipe));
  1030. }
  1031. }
  1032. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1033. {
  1034. u32 val;
  1035. bool enabled;
  1036. if (HAS_PCH_LPT(dev_priv->dev)) {
  1037. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1038. return;
  1039. }
  1040. val = I915_READ(PCH_DREF_CONTROL);
  1041. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1042. DREF_SUPERSPREAD_SOURCE_MASK));
  1043. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1044. }
  1045. static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1046. enum pipe pipe)
  1047. {
  1048. int reg;
  1049. u32 val;
  1050. bool enabled;
  1051. reg = PCH_TRANSCONF(pipe);
  1052. val = I915_READ(reg);
  1053. enabled = !!(val & TRANS_ENABLE);
  1054. WARN(enabled,
  1055. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1056. pipe_name(pipe));
  1057. }
  1058. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1059. enum pipe pipe, u32 port_sel, u32 val)
  1060. {
  1061. if ((val & DP_PORT_EN) == 0)
  1062. return false;
  1063. if (HAS_PCH_CPT(dev_priv->dev)) {
  1064. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1065. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1066. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1067. return false;
  1068. } else {
  1069. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1070. return false;
  1071. }
  1072. return true;
  1073. }
  1074. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1075. enum pipe pipe, u32 val)
  1076. {
  1077. if ((val & SDVO_ENABLE) == 0)
  1078. return false;
  1079. if (HAS_PCH_CPT(dev_priv->dev)) {
  1080. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1081. return false;
  1082. } else {
  1083. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1084. return false;
  1085. }
  1086. return true;
  1087. }
  1088. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1089. enum pipe pipe, u32 val)
  1090. {
  1091. if ((val & LVDS_PORT_EN) == 0)
  1092. return false;
  1093. if (HAS_PCH_CPT(dev_priv->dev)) {
  1094. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1095. return false;
  1096. } else {
  1097. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1098. return false;
  1099. }
  1100. return true;
  1101. }
  1102. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1103. enum pipe pipe, u32 val)
  1104. {
  1105. if ((val & ADPA_DAC_ENABLE) == 0)
  1106. return false;
  1107. if (HAS_PCH_CPT(dev_priv->dev)) {
  1108. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1109. return false;
  1110. } else {
  1111. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1112. return false;
  1113. }
  1114. return true;
  1115. }
  1116. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1117. enum pipe pipe, int reg, u32 port_sel)
  1118. {
  1119. u32 val = I915_READ(reg);
  1120. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1121. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1122. reg, pipe_name(pipe));
  1123. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1124. && (val & DP_PIPEB_SELECT),
  1125. "IBX PCH dp port still using transcoder B\n");
  1126. }
  1127. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1128. enum pipe pipe, int reg)
  1129. {
  1130. u32 val = I915_READ(reg);
  1131. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1132. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1133. reg, pipe_name(pipe));
  1134. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
  1135. && (val & SDVO_PIPE_B_SELECT),
  1136. "IBX PCH hdmi port still using transcoder B\n");
  1137. }
  1138. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1139. enum pipe pipe)
  1140. {
  1141. int reg;
  1142. u32 val;
  1143. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1144. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1145. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1146. reg = PCH_ADPA;
  1147. val = I915_READ(reg);
  1148. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1149. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1150. pipe_name(pipe));
  1151. reg = PCH_LVDS;
  1152. val = I915_READ(reg);
  1153. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1154. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1155. pipe_name(pipe));
  1156. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1157. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1158. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1159. }
  1160. /**
  1161. * intel_enable_pll - enable a PLL
  1162. * @dev_priv: i915 private structure
  1163. * @pipe: pipe PLL to enable
  1164. *
  1165. * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
  1166. * make sure the PLL reg is writable first though, since the panel write
  1167. * protect mechanism may be enabled.
  1168. *
  1169. * Note! This is for pre-ILK only.
  1170. *
  1171. * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
  1172. */
  1173. static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1174. {
  1175. int reg;
  1176. u32 val;
  1177. assert_pipe_disabled(dev_priv, pipe);
  1178. /* No really, not for ILK+ */
  1179. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
  1180. /* PLL is protected by panel, make sure we can write it */
  1181. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1182. assert_panel_unlocked(dev_priv, pipe);
  1183. reg = DPLL(pipe);
  1184. val = I915_READ(reg);
  1185. val |= DPLL_VCO_ENABLE;
  1186. /* We do this three times for luck */
  1187. I915_WRITE(reg, val);
  1188. POSTING_READ(reg);
  1189. udelay(150); /* wait for warmup */
  1190. I915_WRITE(reg, val);
  1191. POSTING_READ(reg);
  1192. udelay(150); /* wait for warmup */
  1193. I915_WRITE(reg, val);
  1194. POSTING_READ(reg);
  1195. udelay(150); /* wait for warmup */
  1196. }
  1197. /**
  1198. * intel_disable_pll - disable a PLL
  1199. * @dev_priv: i915 private structure
  1200. * @pipe: pipe PLL to disable
  1201. *
  1202. * Disable the PLL for @pipe, making sure the pipe is off first.
  1203. *
  1204. * Note! This is for pre-ILK only.
  1205. */
  1206. static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1207. {
  1208. int reg;
  1209. u32 val;
  1210. /* Don't disable pipe A or pipe A PLLs if needed */
  1211. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1212. return;
  1213. /* Make sure the pipe isn't still relying on us */
  1214. assert_pipe_disabled(dev_priv, pipe);
  1215. reg = DPLL(pipe);
  1216. val = I915_READ(reg);
  1217. val &= ~DPLL_VCO_ENABLE;
  1218. I915_WRITE(reg, val);
  1219. POSTING_READ(reg);
  1220. }
  1221. void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
  1222. {
  1223. u32 port_mask;
  1224. if (!port)
  1225. port_mask = DPLL_PORTB_READY_MASK;
  1226. else
  1227. port_mask = DPLL_PORTC_READY_MASK;
  1228. if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
  1229. WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
  1230. 'B' + port, I915_READ(DPLL(0)));
  1231. }
  1232. /**
  1233. * ironlake_enable_shared_dpll - enable PCH PLL
  1234. * @dev_priv: i915 private structure
  1235. * @pipe: pipe PLL to enable
  1236. *
  1237. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1238. * drives the transcoder clock.
  1239. */
  1240. static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
  1241. {
  1242. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1243. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1244. /* PCH PLLs only available on ILK, SNB and IVB */
  1245. BUG_ON(dev_priv->info->gen < 5);
  1246. if (pll == NULL)
  1247. return;
  1248. if (WARN_ON(pll->refcount == 0))
  1249. return;
  1250. DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
  1251. pll->name, pll->active, pll->on,
  1252. crtc->base.base.id);
  1253. if (pll->active++) {
  1254. WARN_ON(!pll->on);
  1255. assert_shared_dpll_enabled(dev_priv, pll);
  1256. return;
  1257. }
  1258. WARN_ON(pll->on);
  1259. DRM_DEBUG_KMS("enabling %s\n", pll->name);
  1260. pll->enable(dev_priv, pll);
  1261. pll->on = true;
  1262. }
  1263. static void intel_disable_shared_dpll(struct intel_crtc *crtc)
  1264. {
  1265. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1266. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1267. /* PCH only available on ILK+ */
  1268. BUG_ON(dev_priv->info->gen < 5);
  1269. if (pll == NULL)
  1270. return;
  1271. if (WARN_ON(pll->refcount == 0))
  1272. return;
  1273. DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
  1274. pll->name, pll->active, pll->on,
  1275. crtc->base.base.id);
  1276. if (WARN_ON(pll->active == 0)) {
  1277. assert_shared_dpll_disabled(dev_priv, pll);
  1278. return;
  1279. }
  1280. assert_shared_dpll_enabled(dev_priv, pll);
  1281. WARN_ON(!pll->on);
  1282. if (--pll->active)
  1283. return;
  1284. DRM_DEBUG_KMS("disabling %s\n", pll->name);
  1285. pll->disable(dev_priv, pll);
  1286. pll->on = false;
  1287. }
  1288. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1289. enum pipe pipe)
  1290. {
  1291. struct drm_device *dev = dev_priv->dev;
  1292. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1293. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1294. uint32_t reg, val, pipeconf_val;
  1295. /* PCH only available on ILK+ */
  1296. BUG_ON(dev_priv->info->gen < 5);
  1297. /* Make sure PCH DPLL is enabled */
  1298. assert_shared_dpll_enabled(dev_priv,
  1299. intel_crtc_to_shared_dpll(intel_crtc));
  1300. /* FDI must be feeding us bits for PCH ports */
  1301. assert_fdi_tx_enabled(dev_priv, pipe);
  1302. assert_fdi_rx_enabled(dev_priv, pipe);
  1303. if (HAS_PCH_CPT(dev)) {
  1304. /* Workaround: Set the timing override bit before enabling the
  1305. * pch transcoder. */
  1306. reg = TRANS_CHICKEN2(pipe);
  1307. val = I915_READ(reg);
  1308. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1309. I915_WRITE(reg, val);
  1310. }
  1311. reg = PCH_TRANSCONF(pipe);
  1312. val = I915_READ(reg);
  1313. pipeconf_val = I915_READ(PIPECONF(pipe));
  1314. if (HAS_PCH_IBX(dev_priv->dev)) {
  1315. /*
  1316. * make the BPC in transcoder be consistent with
  1317. * that in pipeconf reg.
  1318. */
  1319. val &= ~PIPECONF_BPC_MASK;
  1320. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1321. }
  1322. val &= ~TRANS_INTERLACE_MASK;
  1323. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1324. if (HAS_PCH_IBX(dev_priv->dev) &&
  1325. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1326. val |= TRANS_LEGACY_INTERLACED_ILK;
  1327. else
  1328. val |= TRANS_INTERLACED;
  1329. else
  1330. val |= TRANS_PROGRESSIVE;
  1331. I915_WRITE(reg, val | TRANS_ENABLE);
  1332. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1333. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1334. }
  1335. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1336. enum transcoder cpu_transcoder)
  1337. {
  1338. u32 val, pipeconf_val;
  1339. /* PCH only available on ILK+ */
  1340. BUG_ON(dev_priv->info->gen < 5);
  1341. /* FDI must be feeding us bits for PCH ports */
  1342. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1343. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1344. /* Workaround: set timing override bit. */
  1345. val = I915_READ(_TRANSA_CHICKEN2);
  1346. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1347. I915_WRITE(_TRANSA_CHICKEN2, val);
  1348. val = TRANS_ENABLE;
  1349. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1350. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1351. PIPECONF_INTERLACED_ILK)
  1352. val |= TRANS_INTERLACED;
  1353. else
  1354. val |= TRANS_PROGRESSIVE;
  1355. I915_WRITE(LPT_TRANSCONF, val);
  1356. if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
  1357. DRM_ERROR("Failed to enable PCH transcoder\n");
  1358. }
  1359. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1360. enum pipe pipe)
  1361. {
  1362. struct drm_device *dev = dev_priv->dev;
  1363. uint32_t reg, val;
  1364. /* FDI relies on the transcoder */
  1365. assert_fdi_tx_disabled(dev_priv, pipe);
  1366. assert_fdi_rx_disabled(dev_priv, pipe);
  1367. /* Ports must be off as well */
  1368. assert_pch_ports_disabled(dev_priv, pipe);
  1369. reg = PCH_TRANSCONF(pipe);
  1370. val = I915_READ(reg);
  1371. val &= ~TRANS_ENABLE;
  1372. I915_WRITE(reg, val);
  1373. /* wait for PCH transcoder off, transcoder state */
  1374. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1375. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1376. if (!HAS_PCH_IBX(dev)) {
  1377. /* Workaround: Clear the timing override chicken bit again. */
  1378. reg = TRANS_CHICKEN2(pipe);
  1379. val = I915_READ(reg);
  1380. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1381. I915_WRITE(reg, val);
  1382. }
  1383. }
  1384. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1385. {
  1386. u32 val;
  1387. val = I915_READ(LPT_TRANSCONF);
  1388. val &= ~TRANS_ENABLE;
  1389. I915_WRITE(LPT_TRANSCONF, val);
  1390. /* wait for PCH transcoder off, transcoder state */
  1391. if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
  1392. DRM_ERROR("Failed to disable PCH transcoder\n");
  1393. /* Workaround: clear timing override bit. */
  1394. val = I915_READ(_TRANSA_CHICKEN2);
  1395. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1396. I915_WRITE(_TRANSA_CHICKEN2, val);
  1397. }
  1398. /**
  1399. * intel_enable_pipe - enable a pipe, asserting requirements
  1400. * @dev_priv: i915 private structure
  1401. * @pipe: pipe to enable
  1402. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1403. *
  1404. * Enable @pipe, making sure that various hardware specific requirements
  1405. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1406. *
  1407. * @pipe should be %PIPE_A or %PIPE_B.
  1408. *
  1409. * Will wait until the pipe is actually running (i.e. first vblank) before
  1410. * returning.
  1411. */
  1412. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1413. bool pch_port)
  1414. {
  1415. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1416. pipe);
  1417. enum pipe pch_transcoder;
  1418. int reg;
  1419. u32 val;
  1420. assert_planes_disabled(dev_priv, pipe);
  1421. assert_sprites_disabled(dev_priv, pipe);
  1422. if (HAS_PCH_LPT(dev_priv->dev))
  1423. pch_transcoder = TRANSCODER_A;
  1424. else
  1425. pch_transcoder = pipe;
  1426. /*
  1427. * A pipe without a PLL won't actually be able to drive bits from
  1428. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1429. * need the check.
  1430. */
  1431. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1432. assert_pll_enabled(dev_priv, pipe);
  1433. else {
  1434. if (pch_port) {
  1435. /* if driving the PCH, we need FDI enabled */
  1436. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1437. assert_fdi_tx_pll_enabled(dev_priv,
  1438. (enum pipe) cpu_transcoder);
  1439. }
  1440. /* FIXME: assert CPU port conditions for SNB+ */
  1441. }
  1442. reg = PIPECONF(cpu_transcoder);
  1443. val = I915_READ(reg);
  1444. if (val & PIPECONF_ENABLE)
  1445. return;
  1446. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1447. intel_wait_for_vblank(dev_priv->dev, pipe);
  1448. }
  1449. /**
  1450. * intel_disable_pipe - disable a pipe, asserting requirements
  1451. * @dev_priv: i915 private structure
  1452. * @pipe: pipe to disable
  1453. *
  1454. * Disable @pipe, making sure that various hardware specific requirements
  1455. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1456. *
  1457. * @pipe should be %PIPE_A or %PIPE_B.
  1458. *
  1459. * Will wait until the pipe has shut down before returning.
  1460. */
  1461. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1462. enum pipe pipe)
  1463. {
  1464. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1465. pipe);
  1466. int reg;
  1467. u32 val;
  1468. /*
  1469. * Make sure planes won't keep trying to pump pixels to us,
  1470. * or we might hang the display.
  1471. */
  1472. assert_planes_disabled(dev_priv, pipe);
  1473. assert_sprites_disabled(dev_priv, pipe);
  1474. /* Don't disable pipe A or pipe A PLLs if needed */
  1475. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1476. return;
  1477. reg = PIPECONF(cpu_transcoder);
  1478. val = I915_READ(reg);
  1479. if ((val & PIPECONF_ENABLE) == 0)
  1480. return;
  1481. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1482. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1483. }
  1484. /*
  1485. * Plane regs are double buffered, going from enabled->disabled needs a
  1486. * trigger in order to latch. The display address reg provides this.
  1487. */
  1488. void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1489. enum plane plane)
  1490. {
  1491. if (dev_priv->info->gen >= 4)
  1492. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1493. else
  1494. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1495. }
  1496. /**
  1497. * intel_enable_plane - enable a display plane on a given pipe
  1498. * @dev_priv: i915 private structure
  1499. * @plane: plane to enable
  1500. * @pipe: pipe being fed
  1501. *
  1502. * Enable @plane on @pipe, making sure that @pipe is running first.
  1503. */
  1504. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1505. enum plane plane, enum pipe pipe)
  1506. {
  1507. int reg;
  1508. u32 val;
  1509. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1510. assert_pipe_enabled(dev_priv, pipe);
  1511. reg = DSPCNTR(plane);
  1512. val = I915_READ(reg);
  1513. if (val & DISPLAY_PLANE_ENABLE)
  1514. return;
  1515. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1516. intel_flush_display_plane(dev_priv, plane);
  1517. intel_wait_for_vblank(dev_priv->dev, pipe);
  1518. }
  1519. /**
  1520. * intel_disable_plane - disable a display plane
  1521. * @dev_priv: i915 private structure
  1522. * @plane: plane to disable
  1523. * @pipe: pipe consuming the data
  1524. *
  1525. * Disable @plane; should be an independent operation.
  1526. */
  1527. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1528. enum plane plane, enum pipe pipe)
  1529. {
  1530. int reg;
  1531. u32 val;
  1532. reg = DSPCNTR(plane);
  1533. val = I915_READ(reg);
  1534. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1535. return;
  1536. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1537. intel_flush_display_plane(dev_priv, plane);
  1538. intel_wait_for_vblank(dev_priv->dev, pipe);
  1539. }
  1540. static bool need_vtd_wa(struct drm_device *dev)
  1541. {
  1542. #ifdef CONFIG_INTEL_IOMMU
  1543. if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
  1544. return true;
  1545. #endif
  1546. return false;
  1547. }
  1548. int
  1549. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1550. struct drm_i915_gem_object *obj,
  1551. struct intel_ring_buffer *pipelined)
  1552. {
  1553. struct drm_i915_private *dev_priv = dev->dev_private;
  1554. u32 alignment;
  1555. int ret;
  1556. switch (obj->tiling_mode) {
  1557. case I915_TILING_NONE:
  1558. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1559. alignment = 128 * 1024;
  1560. else if (INTEL_INFO(dev)->gen >= 4)
  1561. alignment = 4 * 1024;
  1562. else
  1563. alignment = 64 * 1024;
  1564. break;
  1565. case I915_TILING_X:
  1566. /* pin() will align the object as required by fence */
  1567. alignment = 0;
  1568. break;
  1569. case I915_TILING_Y:
  1570. /* Despite that we check this in framebuffer_init userspace can
  1571. * screw us over and change the tiling after the fact. Only
  1572. * pinned buffers can't change their tiling. */
  1573. DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
  1574. return -EINVAL;
  1575. default:
  1576. BUG();
  1577. }
  1578. /* Note that the w/a also requires 64 PTE of padding following the
  1579. * bo. We currently fill all unused PTE with the shadow page and so
  1580. * we should always have valid PTE following the scanout preventing
  1581. * the VT-d warning.
  1582. */
  1583. if (need_vtd_wa(dev) && alignment < 256 * 1024)
  1584. alignment = 256 * 1024;
  1585. dev_priv->mm.interruptible = false;
  1586. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1587. if (ret)
  1588. goto err_interruptible;
  1589. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1590. * fence, whereas 965+ only requires a fence if using
  1591. * framebuffer compression. For simplicity, we always install
  1592. * a fence as the cost is not that onerous.
  1593. */
  1594. ret = i915_gem_object_get_fence(obj);
  1595. if (ret)
  1596. goto err_unpin;
  1597. i915_gem_object_pin_fence(obj);
  1598. dev_priv->mm.interruptible = true;
  1599. return 0;
  1600. err_unpin:
  1601. i915_gem_object_unpin(obj);
  1602. err_interruptible:
  1603. dev_priv->mm.interruptible = true;
  1604. return ret;
  1605. }
  1606. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1607. {
  1608. i915_gem_object_unpin_fence(obj);
  1609. i915_gem_object_unpin(obj);
  1610. }
  1611. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1612. * is assumed to be a power-of-two. */
  1613. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  1614. unsigned int tiling_mode,
  1615. unsigned int cpp,
  1616. unsigned int pitch)
  1617. {
  1618. if (tiling_mode != I915_TILING_NONE) {
  1619. unsigned int tile_rows, tiles;
  1620. tile_rows = *y / 8;
  1621. *y %= 8;
  1622. tiles = *x / (512/cpp);
  1623. *x %= 512/cpp;
  1624. return tile_rows * pitch * 8 + tiles * 4096;
  1625. } else {
  1626. unsigned int offset;
  1627. offset = *y * pitch + *x * cpp;
  1628. *y = 0;
  1629. *x = (offset & 4095) / cpp;
  1630. return offset & -4096;
  1631. }
  1632. }
  1633. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1634. int x, int y)
  1635. {
  1636. struct drm_device *dev = crtc->dev;
  1637. struct drm_i915_private *dev_priv = dev->dev_private;
  1638. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1639. struct intel_framebuffer *intel_fb;
  1640. struct drm_i915_gem_object *obj;
  1641. int plane = intel_crtc->plane;
  1642. unsigned long linear_offset;
  1643. u32 dspcntr;
  1644. u32 reg;
  1645. switch (plane) {
  1646. case 0:
  1647. case 1:
  1648. break;
  1649. default:
  1650. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1651. return -EINVAL;
  1652. }
  1653. intel_fb = to_intel_framebuffer(fb);
  1654. obj = intel_fb->obj;
  1655. reg = DSPCNTR(plane);
  1656. dspcntr = I915_READ(reg);
  1657. /* Mask out pixel format bits in case we change it */
  1658. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1659. switch (fb->pixel_format) {
  1660. case DRM_FORMAT_C8:
  1661. dspcntr |= DISPPLANE_8BPP;
  1662. break;
  1663. case DRM_FORMAT_XRGB1555:
  1664. case DRM_FORMAT_ARGB1555:
  1665. dspcntr |= DISPPLANE_BGRX555;
  1666. break;
  1667. case DRM_FORMAT_RGB565:
  1668. dspcntr |= DISPPLANE_BGRX565;
  1669. break;
  1670. case DRM_FORMAT_XRGB8888:
  1671. case DRM_FORMAT_ARGB8888:
  1672. dspcntr |= DISPPLANE_BGRX888;
  1673. break;
  1674. case DRM_FORMAT_XBGR8888:
  1675. case DRM_FORMAT_ABGR8888:
  1676. dspcntr |= DISPPLANE_RGBX888;
  1677. break;
  1678. case DRM_FORMAT_XRGB2101010:
  1679. case DRM_FORMAT_ARGB2101010:
  1680. dspcntr |= DISPPLANE_BGRX101010;
  1681. break;
  1682. case DRM_FORMAT_XBGR2101010:
  1683. case DRM_FORMAT_ABGR2101010:
  1684. dspcntr |= DISPPLANE_RGBX101010;
  1685. break;
  1686. default:
  1687. BUG();
  1688. }
  1689. if (INTEL_INFO(dev)->gen >= 4) {
  1690. if (obj->tiling_mode != I915_TILING_NONE)
  1691. dspcntr |= DISPPLANE_TILED;
  1692. else
  1693. dspcntr &= ~DISPPLANE_TILED;
  1694. }
  1695. if (IS_G4X(dev))
  1696. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1697. I915_WRITE(reg, dspcntr);
  1698. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1699. if (INTEL_INFO(dev)->gen >= 4) {
  1700. intel_crtc->dspaddr_offset =
  1701. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1702. fb->bits_per_pixel / 8,
  1703. fb->pitches[0]);
  1704. linear_offset -= intel_crtc->dspaddr_offset;
  1705. } else {
  1706. intel_crtc->dspaddr_offset = linear_offset;
  1707. }
  1708. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1709. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1710. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1711. if (INTEL_INFO(dev)->gen >= 4) {
  1712. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1713. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1714. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1715. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1716. } else
  1717. I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
  1718. POSTING_READ(reg);
  1719. return 0;
  1720. }
  1721. static int ironlake_update_plane(struct drm_crtc *crtc,
  1722. struct drm_framebuffer *fb, int x, int y)
  1723. {
  1724. struct drm_device *dev = crtc->dev;
  1725. struct drm_i915_private *dev_priv = dev->dev_private;
  1726. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1727. struct intel_framebuffer *intel_fb;
  1728. struct drm_i915_gem_object *obj;
  1729. int plane = intel_crtc->plane;
  1730. unsigned long linear_offset;
  1731. u32 dspcntr;
  1732. u32 reg;
  1733. switch (plane) {
  1734. case 0:
  1735. case 1:
  1736. case 2:
  1737. break;
  1738. default:
  1739. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1740. return -EINVAL;
  1741. }
  1742. intel_fb = to_intel_framebuffer(fb);
  1743. obj = intel_fb->obj;
  1744. reg = DSPCNTR(plane);
  1745. dspcntr = I915_READ(reg);
  1746. /* Mask out pixel format bits in case we change it */
  1747. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1748. switch (fb->pixel_format) {
  1749. case DRM_FORMAT_C8:
  1750. dspcntr |= DISPPLANE_8BPP;
  1751. break;
  1752. case DRM_FORMAT_RGB565:
  1753. dspcntr |= DISPPLANE_BGRX565;
  1754. break;
  1755. case DRM_FORMAT_XRGB8888:
  1756. case DRM_FORMAT_ARGB8888:
  1757. dspcntr |= DISPPLANE_BGRX888;
  1758. break;
  1759. case DRM_FORMAT_XBGR8888:
  1760. case DRM_FORMAT_ABGR8888:
  1761. dspcntr |= DISPPLANE_RGBX888;
  1762. break;
  1763. case DRM_FORMAT_XRGB2101010:
  1764. case DRM_FORMAT_ARGB2101010:
  1765. dspcntr |= DISPPLANE_BGRX101010;
  1766. break;
  1767. case DRM_FORMAT_XBGR2101010:
  1768. case DRM_FORMAT_ABGR2101010:
  1769. dspcntr |= DISPPLANE_RGBX101010;
  1770. break;
  1771. default:
  1772. BUG();
  1773. }
  1774. if (obj->tiling_mode != I915_TILING_NONE)
  1775. dspcntr |= DISPPLANE_TILED;
  1776. else
  1777. dspcntr &= ~DISPPLANE_TILED;
  1778. /* must disable */
  1779. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1780. I915_WRITE(reg, dspcntr);
  1781. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1782. intel_crtc->dspaddr_offset =
  1783. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1784. fb->bits_per_pixel / 8,
  1785. fb->pitches[0]);
  1786. linear_offset -= intel_crtc->dspaddr_offset;
  1787. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1788. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1789. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1790. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1791. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1792. if (IS_HASWELL(dev)) {
  1793. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1794. } else {
  1795. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1796. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1797. }
  1798. POSTING_READ(reg);
  1799. return 0;
  1800. }
  1801. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1802. static int
  1803. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1804. int x, int y, enum mode_set_atomic state)
  1805. {
  1806. struct drm_device *dev = crtc->dev;
  1807. struct drm_i915_private *dev_priv = dev->dev_private;
  1808. if (dev_priv->display.disable_fbc)
  1809. dev_priv->display.disable_fbc(dev);
  1810. intel_increase_pllclock(crtc);
  1811. return dev_priv->display.update_plane(crtc, fb, x, y);
  1812. }
  1813. void intel_display_handle_reset(struct drm_device *dev)
  1814. {
  1815. struct drm_i915_private *dev_priv = dev->dev_private;
  1816. struct drm_crtc *crtc;
  1817. /*
  1818. * Flips in the rings have been nuked by the reset,
  1819. * so complete all pending flips so that user space
  1820. * will get its events and not get stuck.
  1821. *
  1822. * Also update the base address of all primary
  1823. * planes to the the last fb to make sure we're
  1824. * showing the correct fb after a reset.
  1825. *
  1826. * Need to make two loops over the crtcs so that we
  1827. * don't try to grab a crtc mutex before the
  1828. * pending_flip_queue really got woken up.
  1829. */
  1830. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1831. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1832. enum plane plane = intel_crtc->plane;
  1833. intel_prepare_page_flip(dev, plane);
  1834. intel_finish_page_flip_plane(dev, plane);
  1835. }
  1836. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1837. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1838. mutex_lock(&crtc->mutex);
  1839. if (intel_crtc->active)
  1840. dev_priv->display.update_plane(crtc, crtc->fb,
  1841. crtc->x, crtc->y);
  1842. mutex_unlock(&crtc->mutex);
  1843. }
  1844. }
  1845. static int
  1846. intel_finish_fb(struct drm_framebuffer *old_fb)
  1847. {
  1848. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1849. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1850. bool was_interruptible = dev_priv->mm.interruptible;
  1851. int ret;
  1852. /* Big Hammer, we also need to ensure that any pending
  1853. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1854. * current scanout is retired before unpinning the old
  1855. * framebuffer.
  1856. *
  1857. * This should only fail upon a hung GPU, in which case we
  1858. * can safely continue.
  1859. */
  1860. dev_priv->mm.interruptible = false;
  1861. ret = i915_gem_object_finish_gpu(obj);
  1862. dev_priv->mm.interruptible = was_interruptible;
  1863. return ret;
  1864. }
  1865. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1866. {
  1867. struct drm_device *dev = crtc->dev;
  1868. struct drm_i915_master_private *master_priv;
  1869. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1870. if (!dev->primary->master)
  1871. return;
  1872. master_priv = dev->primary->master->driver_priv;
  1873. if (!master_priv->sarea_priv)
  1874. return;
  1875. switch (intel_crtc->pipe) {
  1876. case 0:
  1877. master_priv->sarea_priv->pipeA_x = x;
  1878. master_priv->sarea_priv->pipeA_y = y;
  1879. break;
  1880. case 1:
  1881. master_priv->sarea_priv->pipeB_x = x;
  1882. master_priv->sarea_priv->pipeB_y = y;
  1883. break;
  1884. default:
  1885. break;
  1886. }
  1887. }
  1888. static int
  1889. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1890. struct drm_framebuffer *fb)
  1891. {
  1892. struct drm_device *dev = crtc->dev;
  1893. struct drm_i915_private *dev_priv = dev->dev_private;
  1894. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1895. struct drm_framebuffer *old_fb;
  1896. int ret;
  1897. /* no fb bound */
  1898. if (!fb) {
  1899. DRM_ERROR("No FB bound\n");
  1900. return 0;
  1901. }
  1902. if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
  1903. DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
  1904. plane_name(intel_crtc->plane),
  1905. INTEL_INFO(dev)->num_pipes);
  1906. return -EINVAL;
  1907. }
  1908. mutex_lock(&dev->struct_mutex);
  1909. ret = intel_pin_and_fence_fb_obj(dev,
  1910. to_intel_framebuffer(fb)->obj,
  1911. NULL);
  1912. if (ret != 0) {
  1913. mutex_unlock(&dev->struct_mutex);
  1914. DRM_ERROR("pin & fence failed\n");
  1915. return ret;
  1916. }
  1917. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  1918. if (ret) {
  1919. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  1920. mutex_unlock(&dev->struct_mutex);
  1921. DRM_ERROR("failed to update base address\n");
  1922. return ret;
  1923. }
  1924. old_fb = crtc->fb;
  1925. crtc->fb = fb;
  1926. crtc->x = x;
  1927. crtc->y = y;
  1928. if (old_fb) {
  1929. if (intel_crtc->active && old_fb != fb)
  1930. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1931. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  1932. }
  1933. intel_update_fbc(dev);
  1934. mutex_unlock(&dev->struct_mutex);
  1935. intel_crtc_update_sarea_pos(crtc, x, y);
  1936. return 0;
  1937. }
  1938. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  1939. {
  1940. struct drm_device *dev = crtc->dev;
  1941. struct drm_i915_private *dev_priv = dev->dev_private;
  1942. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1943. int pipe = intel_crtc->pipe;
  1944. u32 reg, temp;
  1945. /* enable normal train */
  1946. reg = FDI_TX_CTL(pipe);
  1947. temp = I915_READ(reg);
  1948. if (IS_IVYBRIDGE(dev)) {
  1949. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  1950. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  1951. } else {
  1952. temp &= ~FDI_LINK_TRAIN_NONE;
  1953. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  1954. }
  1955. I915_WRITE(reg, temp);
  1956. reg = FDI_RX_CTL(pipe);
  1957. temp = I915_READ(reg);
  1958. if (HAS_PCH_CPT(dev)) {
  1959. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1960. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  1961. } else {
  1962. temp &= ~FDI_LINK_TRAIN_NONE;
  1963. temp |= FDI_LINK_TRAIN_NONE;
  1964. }
  1965. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  1966. /* wait one idle pattern time */
  1967. POSTING_READ(reg);
  1968. udelay(1000);
  1969. /* IVB wants error correction enabled */
  1970. if (IS_IVYBRIDGE(dev))
  1971. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  1972. FDI_FE_ERRC_ENABLE);
  1973. }
  1974. static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
  1975. {
  1976. return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
  1977. }
  1978. static void ivb_modeset_global_resources(struct drm_device *dev)
  1979. {
  1980. struct drm_i915_private *dev_priv = dev->dev_private;
  1981. struct intel_crtc *pipe_B_crtc =
  1982. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  1983. struct intel_crtc *pipe_C_crtc =
  1984. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  1985. uint32_t temp;
  1986. /*
  1987. * When everything is off disable fdi C so that we could enable fdi B
  1988. * with all lanes. Note that we don't care about enabled pipes without
  1989. * an enabled pch encoder.
  1990. */
  1991. if (!pipe_has_enabled_pch(pipe_B_crtc) &&
  1992. !pipe_has_enabled_pch(pipe_C_crtc)) {
  1993. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  1994. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  1995. temp = I915_READ(SOUTH_CHICKEN1);
  1996. temp &= ~FDI_BC_BIFURCATION_SELECT;
  1997. DRM_DEBUG_KMS("disabling fdi C rx\n");
  1998. I915_WRITE(SOUTH_CHICKEN1, temp);
  1999. }
  2000. }
  2001. /* The FDI link training functions for ILK/Ibexpeak. */
  2002. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2003. {
  2004. struct drm_device *dev = crtc->dev;
  2005. struct drm_i915_private *dev_priv = dev->dev_private;
  2006. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2007. int pipe = intel_crtc->pipe;
  2008. int plane = intel_crtc->plane;
  2009. u32 reg, temp, tries;
  2010. /* FDI needs bits from pipe & plane first */
  2011. assert_pipe_enabled(dev_priv, pipe);
  2012. assert_plane_enabled(dev_priv, plane);
  2013. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2014. for train result */
  2015. reg = FDI_RX_IMR(pipe);
  2016. temp = I915_READ(reg);
  2017. temp &= ~FDI_RX_SYMBOL_LOCK;
  2018. temp &= ~FDI_RX_BIT_LOCK;
  2019. I915_WRITE(reg, temp);
  2020. I915_READ(reg);
  2021. udelay(150);
  2022. /* enable CPU FDI TX and PCH FDI RX */
  2023. reg = FDI_TX_CTL(pipe);
  2024. temp = I915_READ(reg);
  2025. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2026. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2027. temp &= ~FDI_LINK_TRAIN_NONE;
  2028. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2029. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2030. reg = FDI_RX_CTL(pipe);
  2031. temp = I915_READ(reg);
  2032. temp &= ~FDI_LINK_TRAIN_NONE;
  2033. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2034. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2035. POSTING_READ(reg);
  2036. udelay(150);
  2037. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2038. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2039. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2040. FDI_RX_PHASE_SYNC_POINTER_EN);
  2041. reg = FDI_RX_IIR(pipe);
  2042. for (tries = 0; tries < 5; tries++) {
  2043. temp = I915_READ(reg);
  2044. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2045. if ((temp & FDI_RX_BIT_LOCK)) {
  2046. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2047. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2048. break;
  2049. }
  2050. }
  2051. if (tries == 5)
  2052. DRM_ERROR("FDI train 1 fail!\n");
  2053. /* Train 2 */
  2054. reg = FDI_TX_CTL(pipe);
  2055. temp = I915_READ(reg);
  2056. temp &= ~FDI_LINK_TRAIN_NONE;
  2057. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2058. I915_WRITE(reg, temp);
  2059. reg = FDI_RX_CTL(pipe);
  2060. temp = I915_READ(reg);
  2061. temp &= ~FDI_LINK_TRAIN_NONE;
  2062. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2063. I915_WRITE(reg, temp);
  2064. POSTING_READ(reg);
  2065. udelay(150);
  2066. reg = FDI_RX_IIR(pipe);
  2067. for (tries = 0; tries < 5; tries++) {
  2068. temp = I915_READ(reg);
  2069. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2070. if (temp & FDI_RX_SYMBOL_LOCK) {
  2071. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2072. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2073. break;
  2074. }
  2075. }
  2076. if (tries == 5)
  2077. DRM_ERROR("FDI train 2 fail!\n");
  2078. DRM_DEBUG_KMS("FDI train done\n");
  2079. }
  2080. static const int snb_b_fdi_train_param[] = {
  2081. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2082. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2083. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2084. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2085. };
  2086. /* The FDI link training functions for SNB/Cougarpoint. */
  2087. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2088. {
  2089. struct drm_device *dev = crtc->dev;
  2090. struct drm_i915_private *dev_priv = dev->dev_private;
  2091. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2092. int pipe = intel_crtc->pipe;
  2093. u32 reg, temp, i, retry;
  2094. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2095. for train result */
  2096. reg = FDI_RX_IMR(pipe);
  2097. temp = I915_READ(reg);
  2098. temp &= ~FDI_RX_SYMBOL_LOCK;
  2099. temp &= ~FDI_RX_BIT_LOCK;
  2100. I915_WRITE(reg, temp);
  2101. POSTING_READ(reg);
  2102. udelay(150);
  2103. /* enable CPU FDI TX and PCH FDI RX */
  2104. reg = FDI_TX_CTL(pipe);
  2105. temp = I915_READ(reg);
  2106. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2107. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2108. temp &= ~FDI_LINK_TRAIN_NONE;
  2109. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2110. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2111. /* SNB-B */
  2112. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2113. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2114. I915_WRITE(FDI_RX_MISC(pipe),
  2115. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2116. reg = FDI_RX_CTL(pipe);
  2117. temp = I915_READ(reg);
  2118. if (HAS_PCH_CPT(dev)) {
  2119. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2120. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2121. } else {
  2122. temp &= ~FDI_LINK_TRAIN_NONE;
  2123. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2124. }
  2125. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2126. POSTING_READ(reg);
  2127. udelay(150);
  2128. for (i = 0; i < 4; i++) {
  2129. reg = FDI_TX_CTL(pipe);
  2130. temp = I915_READ(reg);
  2131. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2132. temp |= snb_b_fdi_train_param[i];
  2133. I915_WRITE(reg, temp);
  2134. POSTING_READ(reg);
  2135. udelay(500);
  2136. for (retry = 0; retry < 5; retry++) {
  2137. reg = FDI_RX_IIR(pipe);
  2138. temp = I915_READ(reg);
  2139. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2140. if (temp & FDI_RX_BIT_LOCK) {
  2141. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2142. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2143. break;
  2144. }
  2145. udelay(50);
  2146. }
  2147. if (retry < 5)
  2148. break;
  2149. }
  2150. if (i == 4)
  2151. DRM_ERROR("FDI train 1 fail!\n");
  2152. /* Train 2 */
  2153. reg = FDI_TX_CTL(pipe);
  2154. temp = I915_READ(reg);
  2155. temp &= ~FDI_LINK_TRAIN_NONE;
  2156. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2157. if (IS_GEN6(dev)) {
  2158. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2159. /* SNB-B */
  2160. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2161. }
  2162. I915_WRITE(reg, temp);
  2163. reg = FDI_RX_CTL(pipe);
  2164. temp = I915_READ(reg);
  2165. if (HAS_PCH_CPT(dev)) {
  2166. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2167. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2168. } else {
  2169. temp &= ~FDI_LINK_TRAIN_NONE;
  2170. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2171. }
  2172. I915_WRITE(reg, temp);
  2173. POSTING_READ(reg);
  2174. udelay(150);
  2175. for (i = 0; i < 4; i++) {
  2176. reg = FDI_TX_CTL(pipe);
  2177. temp = I915_READ(reg);
  2178. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2179. temp |= snb_b_fdi_train_param[i];
  2180. I915_WRITE(reg, temp);
  2181. POSTING_READ(reg);
  2182. udelay(500);
  2183. for (retry = 0; retry < 5; retry++) {
  2184. reg = FDI_RX_IIR(pipe);
  2185. temp = I915_READ(reg);
  2186. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2187. if (temp & FDI_RX_SYMBOL_LOCK) {
  2188. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2189. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2190. break;
  2191. }
  2192. udelay(50);
  2193. }
  2194. if (retry < 5)
  2195. break;
  2196. }
  2197. if (i == 4)
  2198. DRM_ERROR("FDI train 2 fail!\n");
  2199. DRM_DEBUG_KMS("FDI train done.\n");
  2200. }
  2201. /* Manual link training for Ivy Bridge A0 parts */
  2202. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2203. {
  2204. struct drm_device *dev = crtc->dev;
  2205. struct drm_i915_private *dev_priv = dev->dev_private;
  2206. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2207. int pipe = intel_crtc->pipe;
  2208. u32 reg, temp, i;
  2209. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2210. for train result */
  2211. reg = FDI_RX_IMR(pipe);
  2212. temp = I915_READ(reg);
  2213. temp &= ~FDI_RX_SYMBOL_LOCK;
  2214. temp &= ~FDI_RX_BIT_LOCK;
  2215. I915_WRITE(reg, temp);
  2216. POSTING_READ(reg);
  2217. udelay(150);
  2218. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2219. I915_READ(FDI_RX_IIR(pipe)));
  2220. /* enable CPU FDI TX and PCH FDI RX */
  2221. reg = FDI_TX_CTL(pipe);
  2222. temp = I915_READ(reg);
  2223. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2224. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2225. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2226. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2227. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2228. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2229. temp |= FDI_COMPOSITE_SYNC;
  2230. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2231. I915_WRITE(FDI_RX_MISC(pipe),
  2232. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2233. reg = FDI_RX_CTL(pipe);
  2234. temp = I915_READ(reg);
  2235. temp &= ~FDI_LINK_TRAIN_AUTO;
  2236. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2237. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2238. temp |= FDI_COMPOSITE_SYNC;
  2239. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2240. POSTING_READ(reg);
  2241. udelay(150);
  2242. for (i = 0; i < 4; i++) {
  2243. reg = FDI_TX_CTL(pipe);
  2244. temp = I915_READ(reg);
  2245. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2246. temp |= snb_b_fdi_train_param[i];
  2247. I915_WRITE(reg, temp);
  2248. POSTING_READ(reg);
  2249. udelay(500);
  2250. reg = FDI_RX_IIR(pipe);
  2251. temp = I915_READ(reg);
  2252. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2253. if (temp & FDI_RX_BIT_LOCK ||
  2254. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2255. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2256. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
  2257. break;
  2258. }
  2259. }
  2260. if (i == 4)
  2261. DRM_ERROR("FDI train 1 fail!\n");
  2262. /* Train 2 */
  2263. reg = FDI_TX_CTL(pipe);
  2264. temp = I915_READ(reg);
  2265. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2266. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2267. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2268. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2269. I915_WRITE(reg, temp);
  2270. reg = FDI_RX_CTL(pipe);
  2271. temp = I915_READ(reg);
  2272. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2273. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2274. I915_WRITE(reg, temp);
  2275. POSTING_READ(reg);
  2276. udelay(150);
  2277. for (i = 0; i < 4; i++) {
  2278. reg = FDI_TX_CTL(pipe);
  2279. temp = I915_READ(reg);
  2280. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2281. temp |= snb_b_fdi_train_param[i];
  2282. I915_WRITE(reg, temp);
  2283. POSTING_READ(reg);
  2284. udelay(500);
  2285. reg = FDI_RX_IIR(pipe);
  2286. temp = I915_READ(reg);
  2287. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2288. if (temp & FDI_RX_SYMBOL_LOCK) {
  2289. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2290. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
  2291. break;
  2292. }
  2293. }
  2294. if (i == 4)
  2295. DRM_ERROR("FDI train 2 fail!\n");
  2296. DRM_DEBUG_KMS("FDI train done.\n");
  2297. }
  2298. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2299. {
  2300. struct drm_device *dev = intel_crtc->base.dev;
  2301. struct drm_i915_private *dev_priv = dev->dev_private;
  2302. int pipe = intel_crtc->pipe;
  2303. u32 reg, temp;
  2304. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2305. reg = FDI_RX_CTL(pipe);
  2306. temp = I915_READ(reg);
  2307. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  2308. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2309. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2310. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2311. POSTING_READ(reg);
  2312. udelay(200);
  2313. /* Switch from Rawclk to PCDclk */
  2314. temp = I915_READ(reg);
  2315. I915_WRITE(reg, temp | FDI_PCDCLK);
  2316. POSTING_READ(reg);
  2317. udelay(200);
  2318. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2319. reg = FDI_TX_CTL(pipe);
  2320. temp = I915_READ(reg);
  2321. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2322. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2323. POSTING_READ(reg);
  2324. udelay(100);
  2325. }
  2326. }
  2327. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2328. {
  2329. struct drm_device *dev = intel_crtc->base.dev;
  2330. struct drm_i915_private *dev_priv = dev->dev_private;
  2331. int pipe = intel_crtc->pipe;
  2332. u32 reg, temp;
  2333. /* Switch from PCDclk to Rawclk */
  2334. reg = FDI_RX_CTL(pipe);
  2335. temp = I915_READ(reg);
  2336. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2337. /* Disable CPU FDI TX PLL */
  2338. reg = FDI_TX_CTL(pipe);
  2339. temp = I915_READ(reg);
  2340. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2341. POSTING_READ(reg);
  2342. udelay(100);
  2343. reg = FDI_RX_CTL(pipe);
  2344. temp = I915_READ(reg);
  2345. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2346. /* Wait for the clocks to turn off. */
  2347. POSTING_READ(reg);
  2348. udelay(100);
  2349. }
  2350. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2351. {
  2352. struct drm_device *dev = crtc->dev;
  2353. struct drm_i915_private *dev_priv = dev->dev_private;
  2354. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2355. int pipe = intel_crtc->pipe;
  2356. u32 reg, temp;
  2357. /* disable CPU FDI tx and PCH FDI rx */
  2358. reg = FDI_TX_CTL(pipe);
  2359. temp = I915_READ(reg);
  2360. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2361. POSTING_READ(reg);
  2362. reg = FDI_RX_CTL(pipe);
  2363. temp = I915_READ(reg);
  2364. temp &= ~(0x7 << 16);
  2365. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2366. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2367. POSTING_READ(reg);
  2368. udelay(100);
  2369. /* Ironlake workaround, disable clock pointer after downing FDI */
  2370. if (HAS_PCH_IBX(dev)) {
  2371. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2372. }
  2373. /* still set train pattern 1 */
  2374. reg = FDI_TX_CTL(pipe);
  2375. temp = I915_READ(reg);
  2376. temp &= ~FDI_LINK_TRAIN_NONE;
  2377. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2378. I915_WRITE(reg, temp);
  2379. reg = FDI_RX_CTL(pipe);
  2380. temp = I915_READ(reg);
  2381. if (HAS_PCH_CPT(dev)) {
  2382. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2383. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2384. } else {
  2385. temp &= ~FDI_LINK_TRAIN_NONE;
  2386. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2387. }
  2388. /* BPC in FDI rx is consistent with that in PIPECONF */
  2389. temp &= ~(0x07 << 16);
  2390. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2391. I915_WRITE(reg, temp);
  2392. POSTING_READ(reg);
  2393. udelay(100);
  2394. }
  2395. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2396. {
  2397. struct drm_device *dev = crtc->dev;
  2398. struct drm_i915_private *dev_priv = dev->dev_private;
  2399. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2400. unsigned long flags;
  2401. bool pending;
  2402. if (i915_reset_in_progress(&dev_priv->gpu_error) ||
  2403. intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  2404. return false;
  2405. spin_lock_irqsave(&dev->event_lock, flags);
  2406. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2407. spin_unlock_irqrestore(&dev->event_lock, flags);
  2408. return pending;
  2409. }
  2410. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2411. {
  2412. struct drm_device *dev = crtc->dev;
  2413. struct drm_i915_private *dev_priv = dev->dev_private;
  2414. if (crtc->fb == NULL)
  2415. return;
  2416. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2417. wait_event(dev_priv->pending_flip_queue,
  2418. !intel_crtc_has_pending_flip(crtc));
  2419. mutex_lock(&dev->struct_mutex);
  2420. intel_finish_fb(crtc->fb);
  2421. mutex_unlock(&dev->struct_mutex);
  2422. }
  2423. /* Program iCLKIP clock to the desired frequency */
  2424. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2425. {
  2426. struct drm_device *dev = crtc->dev;
  2427. struct drm_i915_private *dev_priv = dev->dev_private;
  2428. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2429. u32 temp;
  2430. mutex_lock(&dev_priv->dpio_lock);
  2431. /* It is necessary to ungate the pixclk gate prior to programming
  2432. * the divisors, and gate it back when it is done.
  2433. */
  2434. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2435. /* Disable SSCCTL */
  2436. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2437. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2438. SBI_SSCCTL_DISABLE,
  2439. SBI_ICLK);
  2440. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2441. if (crtc->mode.clock == 20000) {
  2442. auxdiv = 1;
  2443. divsel = 0x41;
  2444. phaseinc = 0x20;
  2445. } else {
  2446. /* The iCLK virtual clock root frequency is in MHz,
  2447. * but the crtc->mode.clock in in KHz. To get the divisors,
  2448. * it is necessary to divide one by another, so we
  2449. * convert the virtual clock precision to KHz here for higher
  2450. * precision.
  2451. */
  2452. u32 iclk_virtual_root_freq = 172800 * 1000;
  2453. u32 iclk_pi_range = 64;
  2454. u32 desired_divisor, msb_divisor_value, pi_value;
  2455. desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
  2456. msb_divisor_value = desired_divisor / iclk_pi_range;
  2457. pi_value = desired_divisor % iclk_pi_range;
  2458. auxdiv = 0;
  2459. divsel = msb_divisor_value - 2;
  2460. phaseinc = pi_value;
  2461. }
  2462. /* This should not happen with any sane values */
  2463. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2464. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2465. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2466. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2467. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2468. crtc->mode.clock,
  2469. auxdiv,
  2470. divsel,
  2471. phasedir,
  2472. phaseinc);
  2473. /* Program SSCDIVINTPHASE6 */
  2474. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2475. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2476. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2477. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2478. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2479. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2480. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2481. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2482. /* Program SSCAUXDIV */
  2483. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2484. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2485. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2486. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2487. /* Enable modulator and associated divider */
  2488. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2489. temp &= ~SBI_SSCCTL_DISABLE;
  2490. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2491. /* Wait for initialization time */
  2492. udelay(24);
  2493. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2494. mutex_unlock(&dev_priv->dpio_lock);
  2495. }
  2496. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  2497. enum pipe pch_transcoder)
  2498. {
  2499. struct drm_device *dev = crtc->base.dev;
  2500. struct drm_i915_private *dev_priv = dev->dev_private;
  2501. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  2502. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  2503. I915_READ(HTOTAL(cpu_transcoder)));
  2504. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  2505. I915_READ(HBLANK(cpu_transcoder)));
  2506. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  2507. I915_READ(HSYNC(cpu_transcoder)));
  2508. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  2509. I915_READ(VTOTAL(cpu_transcoder)));
  2510. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  2511. I915_READ(VBLANK(cpu_transcoder)));
  2512. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  2513. I915_READ(VSYNC(cpu_transcoder)));
  2514. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  2515. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2516. }
  2517. /*
  2518. * Enable PCH resources required for PCH ports:
  2519. * - PCH PLLs
  2520. * - FDI training & RX/TX
  2521. * - update transcoder timings
  2522. * - DP transcoding bits
  2523. * - transcoder
  2524. */
  2525. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2526. {
  2527. struct drm_device *dev = crtc->dev;
  2528. struct drm_i915_private *dev_priv = dev->dev_private;
  2529. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2530. int pipe = intel_crtc->pipe;
  2531. u32 reg, temp;
  2532. assert_pch_transcoder_disabled(dev_priv, pipe);
  2533. /* Write the TU size bits before fdi link training, so that error
  2534. * detection works. */
  2535. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2536. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2537. /* For PCH output, training FDI link */
  2538. dev_priv->display.fdi_link_train(crtc);
  2539. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2540. * transcoder, and we actually should do this to not upset any PCH
  2541. * transcoder that already use the clock when we share it.
  2542. *
  2543. * Note that enable_shared_dpll tries to do the right thing, but
  2544. * get_shared_dpll unconditionally resets the pll - we need that to have
  2545. * the right LVDS enable sequence. */
  2546. ironlake_enable_shared_dpll(intel_crtc);
  2547. if (HAS_PCH_CPT(dev)) {
  2548. u32 sel;
  2549. temp = I915_READ(PCH_DPLL_SEL);
  2550. temp |= TRANS_DPLL_ENABLE(pipe);
  2551. sel = TRANS_DPLLB_SEL(pipe);
  2552. if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
  2553. temp |= sel;
  2554. else
  2555. temp &= ~sel;
  2556. I915_WRITE(PCH_DPLL_SEL, temp);
  2557. }
  2558. /* set transcoder timing, panel must allow it */
  2559. assert_panel_unlocked(dev_priv, pipe);
  2560. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  2561. intel_fdi_normal_train(crtc);
  2562. /* For PCH DP, enable TRANS_DP_CTL */
  2563. if (HAS_PCH_CPT(dev) &&
  2564. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2565. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2566. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2567. reg = TRANS_DP_CTL(pipe);
  2568. temp = I915_READ(reg);
  2569. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2570. TRANS_DP_SYNC_MASK |
  2571. TRANS_DP_BPC_MASK);
  2572. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2573. TRANS_DP_ENH_FRAMING);
  2574. temp |= bpc << 9; /* same format but at 11:9 */
  2575. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2576. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2577. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2578. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2579. switch (intel_trans_dp_port_sel(crtc)) {
  2580. case PCH_DP_B:
  2581. temp |= TRANS_DP_PORT_SEL_B;
  2582. break;
  2583. case PCH_DP_C:
  2584. temp |= TRANS_DP_PORT_SEL_C;
  2585. break;
  2586. case PCH_DP_D:
  2587. temp |= TRANS_DP_PORT_SEL_D;
  2588. break;
  2589. default:
  2590. BUG();
  2591. }
  2592. I915_WRITE(reg, temp);
  2593. }
  2594. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2595. }
  2596. static void lpt_pch_enable(struct drm_crtc *crtc)
  2597. {
  2598. struct drm_device *dev = crtc->dev;
  2599. struct drm_i915_private *dev_priv = dev->dev_private;
  2600. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2601. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2602. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  2603. lpt_program_iclkip(crtc);
  2604. /* Set transcoder timing. */
  2605. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  2606. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2607. }
  2608. static void intel_put_shared_dpll(struct intel_crtc *crtc)
  2609. {
  2610. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2611. if (pll == NULL)
  2612. return;
  2613. if (pll->refcount == 0) {
  2614. WARN(1, "bad %s refcount\n", pll->name);
  2615. return;
  2616. }
  2617. if (--pll->refcount == 0) {
  2618. WARN_ON(pll->on);
  2619. WARN_ON(pll->active);
  2620. }
  2621. crtc->config.shared_dpll = DPLL_ID_PRIVATE;
  2622. }
  2623. static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc, u32 dpll, u32 fp)
  2624. {
  2625. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2626. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2627. enum intel_dpll_id i;
  2628. if (pll) {
  2629. DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
  2630. crtc->base.base.id, pll->name);
  2631. intel_put_shared_dpll(crtc);
  2632. }
  2633. if (HAS_PCH_IBX(dev_priv->dev)) {
  2634. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2635. i = crtc->pipe;
  2636. pll = &dev_priv->shared_dplls[i];
  2637. DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
  2638. crtc->base.base.id, pll->name);
  2639. goto found;
  2640. }
  2641. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2642. pll = &dev_priv->shared_dplls[i];
  2643. /* Only want to check enabled timings first */
  2644. if (pll->refcount == 0)
  2645. continue;
  2646. if (dpll == (I915_READ(PCH_DPLL(pll->id)) & 0x7fffffff) &&
  2647. fp == I915_READ(PCH_FP0(pll->id))) {
  2648. DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
  2649. crtc->base.base.id,
  2650. pll->name, pll->refcount, pll->active);
  2651. goto found;
  2652. }
  2653. }
  2654. /* Ok no matching timings, maybe there's a free one? */
  2655. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2656. pll = &dev_priv->shared_dplls[i];
  2657. if (pll->refcount == 0) {
  2658. DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
  2659. crtc->base.base.id, pll->name);
  2660. goto found;
  2661. }
  2662. }
  2663. return NULL;
  2664. found:
  2665. crtc->config.shared_dpll = i;
  2666. DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
  2667. pipe_name(crtc->pipe));
  2668. if (pll->active == 0) {
  2669. DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
  2670. WARN_ON(pll->on);
  2671. assert_shared_dpll_disabled(dev_priv, pll);
  2672. /* Wait for the clocks to stabilize before rewriting the regs */
  2673. I915_WRITE(PCH_DPLL(pll->id), dpll & ~DPLL_VCO_ENABLE);
  2674. POSTING_READ(PCH_DPLL(pll->id));
  2675. udelay(150);
  2676. I915_WRITE(PCH_FP0(pll->id), fp);
  2677. I915_WRITE(PCH_DPLL(pll->id), dpll & ~DPLL_VCO_ENABLE);
  2678. }
  2679. pll->refcount++;
  2680. return pll;
  2681. }
  2682. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  2683. {
  2684. struct drm_i915_private *dev_priv = dev->dev_private;
  2685. int dslreg = PIPEDSL(pipe);
  2686. u32 temp;
  2687. temp = I915_READ(dslreg);
  2688. udelay(500);
  2689. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2690. if (wait_for(I915_READ(dslreg) != temp, 5))
  2691. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  2692. }
  2693. }
  2694. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  2695. {
  2696. struct drm_device *dev = crtc->base.dev;
  2697. struct drm_i915_private *dev_priv = dev->dev_private;
  2698. int pipe = crtc->pipe;
  2699. if (crtc->config.pch_pfit.size) {
  2700. /* Force use of hard-coded filter coefficients
  2701. * as some pre-programmed values are broken,
  2702. * e.g. x201.
  2703. */
  2704. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2705. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2706. PF_PIPE_SEL_IVB(pipe));
  2707. else
  2708. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2709. I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
  2710. I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
  2711. }
  2712. }
  2713. static void intel_enable_planes(struct drm_crtc *crtc)
  2714. {
  2715. struct drm_device *dev = crtc->dev;
  2716. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2717. struct intel_plane *intel_plane;
  2718. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2719. if (intel_plane->pipe == pipe)
  2720. intel_plane_restore(&intel_plane->base);
  2721. }
  2722. static void intel_disable_planes(struct drm_crtc *crtc)
  2723. {
  2724. struct drm_device *dev = crtc->dev;
  2725. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2726. struct intel_plane *intel_plane;
  2727. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2728. if (intel_plane->pipe == pipe)
  2729. intel_plane_disable(&intel_plane->base);
  2730. }
  2731. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2732. {
  2733. struct drm_device *dev = crtc->dev;
  2734. struct drm_i915_private *dev_priv = dev->dev_private;
  2735. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2736. struct intel_encoder *encoder;
  2737. int pipe = intel_crtc->pipe;
  2738. int plane = intel_crtc->plane;
  2739. u32 temp;
  2740. WARN_ON(!crtc->enabled);
  2741. if (intel_crtc->active)
  2742. return;
  2743. intel_crtc->active = true;
  2744. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2745. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2746. intel_update_watermarks(dev);
  2747. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  2748. temp = I915_READ(PCH_LVDS);
  2749. if ((temp & LVDS_PORT_EN) == 0)
  2750. I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
  2751. }
  2752. if (intel_crtc->config.has_pch_encoder) {
  2753. /* Note: FDI PLL enabling _must_ be done before we enable the
  2754. * cpu pipes, hence this is separate from all the other fdi/pch
  2755. * enabling. */
  2756. ironlake_fdi_pll_enable(intel_crtc);
  2757. } else {
  2758. assert_fdi_tx_disabled(dev_priv, pipe);
  2759. assert_fdi_rx_disabled(dev_priv, pipe);
  2760. }
  2761. for_each_encoder_on_crtc(dev, crtc, encoder)
  2762. if (encoder->pre_enable)
  2763. encoder->pre_enable(encoder);
  2764. /* Enable panel fitting for LVDS */
  2765. ironlake_pfit_enable(intel_crtc);
  2766. /*
  2767. * On ILK+ LUT must be loaded before the pipe is running but with
  2768. * clocks enabled
  2769. */
  2770. intel_crtc_load_lut(crtc);
  2771. intel_enable_pipe(dev_priv, pipe,
  2772. intel_crtc->config.has_pch_encoder);
  2773. intel_enable_plane(dev_priv, plane, pipe);
  2774. intel_enable_planes(crtc);
  2775. intel_crtc_update_cursor(crtc, true);
  2776. if (intel_crtc->config.has_pch_encoder)
  2777. ironlake_pch_enable(crtc);
  2778. mutex_lock(&dev->struct_mutex);
  2779. intel_update_fbc(dev);
  2780. mutex_unlock(&dev->struct_mutex);
  2781. for_each_encoder_on_crtc(dev, crtc, encoder)
  2782. encoder->enable(encoder);
  2783. if (HAS_PCH_CPT(dev))
  2784. cpt_verify_modeset(dev, intel_crtc->pipe);
  2785. /*
  2786. * There seems to be a race in PCH platform hw (at least on some
  2787. * outputs) where an enabled pipe still completes any pageflip right
  2788. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2789. * as the first vblank happend, everything works as expected. Hence just
  2790. * wait for one vblank before returning to avoid strange things
  2791. * happening.
  2792. */
  2793. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2794. }
  2795. /* IPS only exists on ULT machines and is tied to pipe A. */
  2796. static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
  2797. {
  2798. return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
  2799. }
  2800. static void hsw_enable_ips(struct intel_crtc *crtc)
  2801. {
  2802. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2803. if (!crtc->config.ips_enabled)
  2804. return;
  2805. /* We can only enable IPS after we enable a plane and wait for a vblank.
  2806. * We guarantee that the plane is enabled by calling intel_enable_ips
  2807. * only after intel_enable_plane. And intel_enable_plane already waits
  2808. * for a vblank, so all we need to do here is to enable the IPS bit. */
  2809. assert_plane_enabled(dev_priv, crtc->plane);
  2810. I915_WRITE(IPS_CTL, IPS_ENABLE);
  2811. }
  2812. static void hsw_disable_ips(struct intel_crtc *crtc)
  2813. {
  2814. struct drm_device *dev = crtc->base.dev;
  2815. struct drm_i915_private *dev_priv = dev->dev_private;
  2816. if (!crtc->config.ips_enabled)
  2817. return;
  2818. assert_plane_enabled(dev_priv, crtc->plane);
  2819. I915_WRITE(IPS_CTL, 0);
  2820. /* We need to wait for a vblank before we can disable the plane. */
  2821. intel_wait_for_vblank(dev, crtc->pipe);
  2822. }
  2823. static void haswell_crtc_enable(struct drm_crtc *crtc)
  2824. {
  2825. struct drm_device *dev = crtc->dev;
  2826. struct drm_i915_private *dev_priv = dev->dev_private;
  2827. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2828. struct intel_encoder *encoder;
  2829. int pipe = intel_crtc->pipe;
  2830. int plane = intel_crtc->plane;
  2831. WARN_ON(!crtc->enabled);
  2832. if (intel_crtc->active)
  2833. return;
  2834. intel_crtc->active = true;
  2835. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2836. if (intel_crtc->config.has_pch_encoder)
  2837. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2838. intel_update_watermarks(dev);
  2839. if (intel_crtc->config.has_pch_encoder)
  2840. dev_priv->display.fdi_link_train(crtc);
  2841. for_each_encoder_on_crtc(dev, crtc, encoder)
  2842. if (encoder->pre_enable)
  2843. encoder->pre_enable(encoder);
  2844. intel_ddi_enable_pipe_clock(intel_crtc);
  2845. /* Enable panel fitting for eDP */
  2846. ironlake_pfit_enable(intel_crtc);
  2847. /*
  2848. * On ILK+ LUT must be loaded before the pipe is running but with
  2849. * clocks enabled
  2850. */
  2851. intel_crtc_load_lut(crtc);
  2852. intel_ddi_set_pipe_settings(crtc);
  2853. intel_ddi_enable_transcoder_func(crtc);
  2854. intel_enable_pipe(dev_priv, pipe,
  2855. intel_crtc->config.has_pch_encoder);
  2856. intel_enable_plane(dev_priv, plane, pipe);
  2857. intel_enable_planes(crtc);
  2858. intel_crtc_update_cursor(crtc, true);
  2859. hsw_enable_ips(intel_crtc);
  2860. if (intel_crtc->config.has_pch_encoder)
  2861. lpt_pch_enable(crtc);
  2862. mutex_lock(&dev->struct_mutex);
  2863. intel_update_fbc(dev);
  2864. mutex_unlock(&dev->struct_mutex);
  2865. for_each_encoder_on_crtc(dev, crtc, encoder)
  2866. encoder->enable(encoder);
  2867. /*
  2868. * There seems to be a race in PCH platform hw (at least on some
  2869. * outputs) where an enabled pipe still completes any pageflip right
  2870. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2871. * as the first vblank happend, everything works as expected. Hence just
  2872. * wait for one vblank before returning to avoid strange things
  2873. * happening.
  2874. */
  2875. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2876. }
  2877. static void ironlake_pfit_disable(struct intel_crtc *crtc)
  2878. {
  2879. struct drm_device *dev = crtc->base.dev;
  2880. struct drm_i915_private *dev_priv = dev->dev_private;
  2881. int pipe = crtc->pipe;
  2882. /* To avoid upsetting the power well on haswell only disable the pfit if
  2883. * it's in use. The hw state code will make sure we get this right. */
  2884. if (crtc->config.pch_pfit.size) {
  2885. I915_WRITE(PF_CTL(pipe), 0);
  2886. I915_WRITE(PF_WIN_POS(pipe), 0);
  2887. I915_WRITE(PF_WIN_SZ(pipe), 0);
  2888. }
  2889. }
  2890. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2891. {
  2892. struct drm_device *dev = crtc->dev;
  2893. struct drm_i915_private *dev_priv = dev->dev_private;
  2894. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2895. struct intel_encoder *encoder;
  2896. int pipe = intel_crtc->pipe;
  2897. int plane = intel_crtc->plane;
  2898. u32 reg, temp;
  2899. if (!intel_crtc->active)
  2900. return;
  2901. for_each_encoder_on_crtc(dev, crtc, encoder)
  2902. encoder->disable(encoder);
  2903. intel_crtc_wait_for_pending_flips(crtc);
  2904. drm_vblank_off(dev, pipe);
  2905. if (dev_priv->cfb_plane == plane)
  2906. intel_disable_fbc(dev);
  2907. intel_crtc_update_cursor(crtc, false);
  2908. intel_disable_planes(crtc);
  2909. intel_disable_plane(dev_priv, plane, pipe);
  2910. if (intel_crtc->config.has_pch_encoder)
  2911. intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
  2912. intel_disable_pipe(dev_priv, pipe);
  2913. ironlake_pfit_disable(intel_crtc);
  2914. for_each_encoder_on_crtc(dev, crtc, encoder)
  2915. if (encoder->post_disable)
  2916. encoder->post_disable(encoder);
  2917. if (intel_crtc->config.has_pch_encoder) {
  2918. ironlake_fdi_disable(crtc);
  2919. ironlake_disable_pch_transcoder(dev_priv, pipe);
  2920. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2921. if (HAS_PCH_CPT(dev)) {
  2922. /* disable TRANS_DP_CTL */
  2923. reg = TRANS_DP_CTL(pipe);
  2924. temp = I915_READ(reg);
  2925. temp &= ~(TRANS_DP_OUTPUT_ENABLE |
  2926. TRANS_DP_PORT_SEL_MASK);
  2927. temp |= TRANS_DP_PORT_SEL_NONE;
  2928. I915_WRITE(reg, temp);
  2929. /* disable DPLL_SEL */
  2930. temp = I915_READ(PCH_DPLL_SEL);
  2931. temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
  2932. I915_WRITE(PCH_DPLL_SEL, temp);
  2933. }
  2934. /* disable PCH DPLL */
  2935. intel_disable_shared_dpll(intel_crtc);
  2936. ironlake_fdi_pll_disable(intel_crtc);
  2937. }
  2938. intel_crtc->active = false;
  2939. intel_update_watermarks(dev);
  2940. mutex_lock(&dev->struct_mutex);
  2941. intel_update_fbc(dev);
  2942. mutex_unlock(&dev->struct_mutex);
  2943. }
  2944. static void haswell_crtc_disable(struct drm_crtc *crtc)
  2945. {
  2946. struct drm_device *dev = crtc->dev;
  2947. struct drm_i915_private *dev_priv = dev->dev_private;
  2948. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2949. struct intel_encoder *encoder;
  2950. int pipe = intel_crtc->pipe;
  2951. int plane = intel_crtc->plane;
  2952. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2953. if (!intel_crtc->active)
  2954. return;
  2955. for_each_encoder_on_crtc(dev, crtc, encoder)
  2956. encoder->disable(encoder);
  2957. intel_crtc_wait_for_pending_flips(crtc);
  2958. drm_vblank_off(dev, pipe);
  2959. /* FBC must be disabled before disabling the plane on HSW. */
  2960. if (dev_priv->cfb_plane == plane)
  2961. intel_disable_fbc(dev);
  2962. hsw_disable_ips(intel_crtc);
  2963. intel_crtc_update_cursor(crtc, false);
  2964. intel_disable_planes(crtc);
  2965. intel_disable_plane(dev_priv, plane, pipe);
  2966. if (intel_crtc->config.has_pch_encoder)
  2967. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
  2968. intel_disable_pipe(dev_priv, pipe);
  2969. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  2970. ironlake_pfit_disable(intel_crtc);
  2971. intel_ddi_disable_pipe_clock(intel_crtc);
  2972. for_each_encoder_on_crtc(dev, crtc, encoder)
  2973. if (encoder->post_disable)
  2974. encoder->post_disable(encoder);
  2975. if (intel_crtc->config.has_pch_encoder) {
  2976. lpt_disable_pch_transcoder(dev_priv);
  2977. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2978. intel_ddi_fdi_disable(crtc);
  2979. }
  2980. intel_crtc->active = false;
  2981. intel_update_watermarks(dev);
  2982. mutex_lock(&dev->struct_mutex);
  2983. intel_update_fbc(dev);
  2984. mutex_unlock(&dev->struct_mutex);
  2985. }
  2986. static void ironlake_crtc_off(struct drm_crtc *crtc)
  2987. {
  2988. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2989. intel_put_shared_dpll(intel_crtc);
  2990. }
  2991. static void haswell_crtc_off(struct drm_crtc *crtc)
  2992. {
  2993. intel_ddi_put_crtc_pll(crtc);
  2994. }
  2995. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  2996. {
  2997. if (!enable && intel_crtc->overlay) {
  2998. struct drm_device *dev = intel_crtc->base.dev;
  2999. struct drm_i915_private *dev_priv = dev->dev_private;
  3000. mutex_lock(&dev->struct_mutex);
  3001. dev_priv->mm.interruptible = false;
  3002. (void) intel_overlay_switch_off(intel_crtc->overlay);
  3003. dev_priv->mm.interruptible = true;
  3004. mutex_unlock(&dev->struct_mutex);
  3005. }
  3006. /* Let userspace switch the overlay on again. In most cases userspace
  3007. * has to recompute where to put it anyway.
  3008. */
  3009. }
  3010. /**
  3011. * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
  3012. * cursor plane briefly if not already running after enabling the display
  3013. * plane.
  3014. * This workaround avoids occasional blank screens when self refresh is
  3015. * enabled.
  3016. */
  3017. static void
  3018. g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
  3019. {
  3020. u32 cntl = I915_READ(CURCNTR(pipe));
  3021. if ((cntl & CURSOR_MODE) == 0) {
  3022. u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
  3023. I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
  3024. I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
  3025. intel_wait_for_vblank(dev_priv->dev, pipe);
  3026. I915_WRITE(CURCNTR(pipe), cntl);
  3027. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  3028. I915_WRITE(FW_BLC_SELF, fw_bcl_self);
  3029. }
  3030. }
  3031. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  3032. {
  3033. struct drm_device *dev = crtc->base.dev;
  3034. struct drm_i915_private *dev_priv = dev->dev_private;
  3035. struct intel_crtc_config *pipe_config = &crtc->config;
  3036. if (!crtc->config.gmch_pfit.control)
  3037. return;
  3038. /*
  3039. * The panel fitter should only be adjusted whilst the pipe is disabled,
  3040. * according to register description and PRM.
  3041. */
  3042. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  3043. assert_pipe_disabled(dev_priv, crtc->pipe);
  3044. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  3045. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  3046. /* Border color in case we don't scale up to the full screen. Black by
  3047. * default, change to something else for debugging. */
  3048. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  3049. }
  3050. static void valleyview_crtc_enable(struct drm_crtc *crtc)
  3051. {
  3052. struct drm_device *dev = crtc->dev;
  3053. struct drm_i915_private *dev_priv = dev->dev_private;
  3054. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3055. struct intel_encoder *encoder;
  3056. int pipe = intel_crtc->pipe;
  3057. int plane = intel_crtc->plane;
  3058. WARN_ON(!crtc->enabled);
  3059. if (intel_crtc->active)
  3060. return;
  3061. intel_crtc->active = true;
  3062. intel_update_watermarks(dev);
  3063. mutex_lock(&dev_priv->dpio_lock);
  3064. for_each_encoder_on_crtc(dev, crtc, encoder)
  3065. if (encoder->pre_pll_enable)
  3066. encoder->pre_pll_enable(encoder);
  3067. intel_enable_pll(dev_priv, pipe);
  3068. for_each_encoder_on_crtc(dev, crtc, encoder)
  3069. if (encoder->pre_enable)
  3070. encoder->pre_enable(encoder);
  3071. /* VLV wants encoder enabling _before_ the pipe is up. */
  3072. for_each_encoder_on_crtc(dev, crtc, encoder)
  3073. encoder->enable(encoder);
  3074. /* Enable panel fitting for eDP */
  3075. i9xx_pfit_enable(intel_crtc);
  3076. intel_crtc_load_lut(crtc);
  3077. intel_enable_pipe(dev_priv, pipe, false);
  3078. intel_enable_plane(dev_priv, plane, pipe);
  3079. intel_enable_planes(crtc);
  3080. intel_crtc_update_cursor(crtc, true);
  3081. intel_update_fbc(dev);
  3082. mutex_unlock(&dev_priv->dpio_lock);
  3083. }
  3084. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3085. {
  3086. struct drm_device *dev = crtc->dev;
  3087. struct drm_i915_private *dev_priv = dev->dev_private;
  3088. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3089. struct intel_encoder *encoder;
  3090. int pipe = intel_crtc->pipe;
  3091. int plane = intel_crtc->plane;
  3092. WARN_ON(!crtc->enabled);
  3093. if (intel_crtc->active)
  3094. return;
  3095. intel_crtc->active = true;
  3096. intel_update_watermarks(dev);
  3097. intel_enable_pll(dev_priv, pipe);
  3098. for_each_encoder_on_crtc(dev, crtc, encoder)
  3099. if (encoder->pre_enable)
  3100. encoder->pre_enable(encoder);
  3101. /* Enable panel fitting for LVDS */
  3102. i9xx_pfit_enable(intel_crtc);
  3103. intel_crtc_load_lut(crtc);
  3104. intel_enable_pipe(dev_priv, pipe, false);
  3105. intel_enable_plane(dev_priv, plane, pipe);
  3106. intel_enable_planes(crtc);
  3107. /* The fixup needs to happen before cursor is enabled */
  3108. if (IS_G4X(dev))
  3109. g4x_fixup_plane(dev_priv, pipe);
  3110. intel_crtc_update_cursor(crtc, true);
  3111. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3112. intel_crtc_dpms_overlay(intel_crtc, true);
  3113. intel_update_fbc(dev);
  3114. for_each_encoder_on_crtc(dev, crtc, encoder)
  3115. encoder->enable(encoder);
  3116. }
  3117. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  3118. {
  3119. struct drm_device *dev = crtc->base.dev;
  3120. struct drm_i915_private *dev_priv = dev->dev_private;
  3121. if (!crtc->config.gmch_pfit.control)
  3122. return;
  3123. assert_pipe_disabled(dev_priv, crtc->pipe);
  3124. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
  3125. I915_READ(PFIT_CONTROL));
  3126. I915_WRITE(PFIT_CONTROL, 0);
  3127. }
  3128. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3129. {
  3130. struct drm_device *dev = crtc->dev;
  3131. struct drm_i915_private *dev_priv = dev->dev_private;
  3132. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3133. struct intel_encoder *encoder;
  3134. int pipe = intel_crtc->pipe;
  3135. int plane = intel_crtc->plane;
  3136. if (!intel_crtc->active)
  3137. return;
  3138. for_each_encoder_on_crtc(dev, crtc, encoder)
  3139. encoder->disable(encoder);
  3140. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3141. intel_crtc_wait_for_pending_flips(crtc);
  3142. drm_vblank_off(dev, pipe);
  3143. if (dev_priv->cfb_plane == plane)
  3144. intel_disable_fbc(dev);
  3145. intel_crtc_dpms_overlay(intel_crtc, false);
  3146. intel_crtc_update_cursor(crtc, false);
  3147. intel_disable_planes(crtc);
  3148. intel_disable_plane(dev_priv, plane, pipe);
  3149. intel_disable_pipe(dev_priv, pipe);
  3150. i9xx_pfit_disable(intel_crtc);
  3151. for_each_encoder_on_crtc(dev, crtc, encoder)
  3152. if (encoder->post_disable)
  3153. encoder->post_disable(encoder);
  3154. intel_disable_pll(dev_priv, pipe);
  3155. intel_crtc->active = false;
  3156. intel_update_fbc(dev);
  3157. intel_update_watermarks(dev);
  3158. }
  3159. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3160. {
  3161. }
  3162. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3163. bool enabled)
  3164. {
  3165. struct drm_device *dev = crtc->dev;
  3166. struct drm_i915_master_private *master_priv;
  3167. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3168. int pipe = intel_crtc->pipe;
  3169. if (!dev->primary->master)
  3170. return;
  3171. master_priv = dev->primary->master->driver_priv;
  3172. if (!master_priv->sarea_priv)
  3173. return;
  3174. switch (pipe) {
  3175. case 0:
  3176. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3177. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3178. break;
  3179. case 1:
  3180. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3181. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3182. break;
  3183. default:
  3184. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3185. break;
  3186. }
  3187. }
  3188. /**
  3189. * Sets the power management mode of the pipe and plane.
  3190. */
  3191. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3192. {
  3193. struct drm_device *dev = crtc->dev;
  3194. struct drm_i915_private *dev_priv = dev->dev_private;
  3195. struct intel_encoder *intel_encoder;
  3196. bool enable = false;
  3197. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3198. enable |= intel_encoder->connectors_active;
  3199. if (enable)
  3200. dev_priv->display.crtc_enable(crtc);
  3201. else
  3202. dev_priv->display.crtc_disable(crtc);
  3203. intel_crtc_update_sarea(crtc, enable);
  3204. }
  3205. static void intel_crtc_disable(struct drm_crtc *crtc)
  3206. {
  3207. struct drm_device *dev = crtc->dev;
  3208. struct drm_connector *connector;
  3209. struct drm_i915_private *dev_priv = dev->dev_private;
  3210. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3211. /* crtc should still be enabled when we disable it. */
  3212. WARN_ON(!crtc->enabled);
  3213. dev_priv->display.crtc_disable(crtc);
  3214. intel_crtc->eld_vld = false;
  3215. intel_crtc_update_sarea(crtc, false);
  3216. dev_priv->display.off(crtc);
  3217. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3218. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3219. if (crtc->fb) {
  3220. mutex_lock(&dev->struct_mutex);
  3221. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3222. mutex_unlock(&dev->struct_mutex);
  3223. crtc->fb = NULL;
  3224. }
  3225. /* Update computed state. */
  3226. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3227. if (!connector->encoder || !connector->encoder->crtc)
  3228. continue;
  3229. if (connector->encoder->crtc != crtc)
  3230. continue;
  3231. connector->dpms = DRM_MODE_DPMS_OFF;
  3232. to_intel_encoder(connector->encoder)->connectors_active = false;
  3233. }
  3234. }
  3235. void intel_modeset_disable(struct drm_device *dev)
  3236. {
  3237. struct drm_crtc *crtc;
  3238. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3239. if (crtc->enabled)
  3240. intel_crtc_disable(crtc);
  3241. }
  3242. }
  3243. void intel_encoder_destroy(struct drm_encoder *encoder)
  3244. {
  3245. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3246. drm_encoder_cleanup(encoder);
  3247. kfree(intel_encoder);
  3248. }
  3249. /* Simple dpms helper for encodres with just one connector, no cloning and only
  3250. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3251. * state of the entire output pipe. */
  3252. void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3253. {
  3254. if (mode == DRM_MODE_DPMS_ON) {
  3255. encoder->connectors_active = true;
  3256. intel_crtc_update_dpms(encoder->base.crtc);
  3257. } else {
  3258. encoder->connectors_active = false;
  3259. intel_crtc_update_dpms(encoder->base.crtc);
  3260. }
  3261. }
  3262. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3263. * internal consistency). */
  3264. static void intel_connector_check_state(struct intel_connector *connector)
  3265. {
  3266. if (connector->get_hw_state(connector)) {
  3267. struct intel_encoder *encoder = connector->encoder;
  3268. struct drm_crtc *crtc;
  3269. bool encoder_enabled;
  3270. enum pipe pipe;
  3271. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3272. connector->base.base.id,
  3273. drm_get_connector_name(&connector->base));
  3274. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3275. "wrong connector dpms state\n");
  3276. WARN(connector->base.encoder != &encoder->base,
  3277. "active connector not linked to encoder\n");
  3278. WARN(!encoder->connectors_active,
  3279. "encoder->connectors_active not set\n");
  3280. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3281. WARN(!encoder_enabled, "encoder not enabled\n");
  3282. if (WARN_ON(!encoder->base.crtc))
  3283. return;
  3284. crtc = encoder->base.crtc;
  3285. WARN(!crtc->enabled, "crtc not enabled\n");
  3286. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3287. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3288. "encoder active on the wrong pipe\n");
  3289. }
  3290. }
  3291. /* Even simpler default implementation, if there's really no special case to
  3292. * consider. */
  3293. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3294. {
  3295. struct intel_encoder *encoder = intel_attached_encoder(connector);
  3296. /* All the simple cases only support two dpms states. */
  3297. if (mode != DRM_MODE_DPMS_ON)
  3298. mode = DRM_MODE_DPMS_OFF;
  3299. if (mode == connector->dpms)
  3300. return;
  3301. connector->dpms = mode;
  3302. /* Only need to change hw state when actually enabled */
  3303. if (encoder->base.crtc)
  3304. intel_encoder_dpms(encoder, mode);
  3305. else
  3306. WARN_ON(encoder->connectors_active != false);
  3307. intel_modeset_check_state(connector->dev);
  3308. }
  3309. /* Simple connector->get_hw_state implementation for encoders that support only
  3310. * one connector and no cloning and hence the encoder state determines the state
  3311. * of the connector. */
  3312. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3313. {
  3314. enum pipe pipe = 0;
  3315. struct intel_encoder *encoder = connector->encoder;
  3316. return encoder->get_hw_state(encoder, &pipe);
  3317. }
  3318. static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  3319. struct intel_crtc_config *pipe_config)
  3320. {
  3321. struct drm_i915_private *dev_priv = dev->dev_private;
  3322. struct intel_crtc *pipe_B_crtc =
  3323. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  3324. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  3325. pipe_name(pipe), pipe_config->fdi_lanes);
  3326. if (pipe_config->fdi_lanes > 4) {
  3327. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  3328. pipe_name(pipe), pipe_config->fdi_lanes);
  3329. return false;
  3330. }
  3331. if (IS_HASWELL(dev)) {
  3332. if (pipe_config->fdi_lanes > 2) {
  3333. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  3334. pipe_config->fdi_lanes);
  3335. return false;
  3336. } else {
  3337. return true;
  3338. }
  3339. }
  3340. if (INTEL_INFO(dev)->num_pipes == 2)
  3341. return true;
  3342. /* Ivybridge 3 pipe is really complicated */
  3343. switch (pipe) {
  3344. case PIPE_A:
  3345. return true;
  3346. case PIPE_B:
  3347. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  3348. pipe_config->fdi_lanes > 2) {
  3349. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3350. pipe_name(pipe), pipe_config->fdi_lanes);
  3351. return false;
  3352. }
  3353. return true;
  3354. case PIPE_C:
  3355. if (!pipe_has_enabled_pch(pipe_B_crtc) ||
  3356. pipe_B_crtc->config.fdi_lanes <= 2) {
  3357. if (pipe_config->fdi_lanes > 2) {
  3358. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3359. pipe_name(pipe), pipe_config->fdi_lanes);
  3360. return false;
  3361. }
  3362. } else {
  3363. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  3364. return false;
  3365. }
  3366. return true;
  3367. default:
  3368. BUG();
  3369. }
  3370. }
  3371. #define RETRY 1
  3372. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  3373. struct intel_crtc_config *pipe_config)
  3374. {
  3375. struct drm_device *dev = intel_crtc->base.dev;
  3376. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3377. int lane, link_bw, fdi_dotclock;
  3378. bool setup_ok, needs_recompute = false;
  3379. retry:
  3380. /* FDI is a binary signal running at ~2.7GHz, encoding
  3381. * each output octet as 10 bits. The actual frequency
  3382. * is stored as a divider into a 100MHz clock, and the
  3383. * mode pixel clock is stored in units of 1KHz.
  3384. * Hence the bw of each lane in terms of the mode signal
  3385. * is:
  3386. */
  3387. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3388. fdi_dotclock = adjusted_mode->clock;
  3389. fdi_dotclock /= pipe_config->pixel_multiplier;
  3390. lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
  3391. pipe_config->pipe_bpp);
  3392. pipe_config->fdi_lanes = lane;
  3393. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
  3394. link_bw, &pipe_config->fdi_m_n);
  3395. setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
  3396. intel_crtc->pipe, pipe_config);
  3397. if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
  3398. pipe_config->pipe_bpp -= 2*3;
  3399. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  3400. pipe_config->pipe_bpp);
  3401. needs_recompute = true;
  3402. pipe_config->bw_constrained = true;
  3403. goto retry;
  3404. }
  3405. if (needs_recompute)
  3406. return RETRY;
  3407. return setup_ok ? 0 : -EINVAL;
  3408. }
  3409. static void hsw_compute_ips_config(struct intel_crtc *crtc,
  3410. struct intel_crtc_config *pipe_config)
  3411. {
  3412. pipe_config->ips_enabled = i915_enable_ips &&
  3413. hsw_crtc_supports_ips(crtc) &&
  3414. pipe_config->pipe_bpp == 24;
  3415. }
  3416. static int intel_crtc_compute_config(struct intel_crtc *crtc,
  3417. struct intel_crtc_config *pipe_config)
  3418. {
  3419. struct drm_device *dev = crtc->base.dev;
  3420. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3421. if (HAS_PCH_SPLIT(dev)) {
  3422. /* FDI link clock is fixed at 2.7G */
  3423. if (pipe_config->requested_mode.clock * 3
  3424. > IRONLAKE_FDI_FREQ * 4)
  3425. return -EINVAL;
  3426. }
  3427. /* All interlaced capable intel hw wants timings in frames. Note though
  3428. * that intel_lvds_mode_fixup does some funny tricks with the crtc
  3429. * timings, so we need to be careful not to clobber these.*/
  3430. if (!pipe_config->timings_set)
  3431. drm_mode_set_crtcinfo(adjusted_mode, 0);
  3432. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  3433. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  3434. */
  3435. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3436. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3437. return -EINVAL;
  3438. if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
  3439. pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
  3440. } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
  3441. /* only a 8bpc pipe, with 6bpc dither through the panel fitter
  3442. * for lvds. */
  3443. pipe_config->pipe_bpp = 8*3;
  3444. }
  3445. if (IS_HASWELL(dev))
  3446. hsw_compute_ips_config(crtc, pipe_config);
  3447. /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
  3448. * clock survives for now. */
  3449. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  3450. pipe_config->shared_dpll = crtc->config.shared_dpll;
  3451. if (pipe_config->has_pch_encoder)
  3452. return ironlake_fdi_compute_config(crtc, pipe_config);
  3453. return 0;
  3454. }
  3455. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3456. {
  3457. return 400000; /* FIXME */
  3458. }
  3459. static int i945_get_display_clock_speed(struct drm_device *dev)
  3460. {
  3461. return 400000;
  3462. }
  3463. static int i915_get_display_clock_speed(struct drm_device *dev)
  3464. {
  3465. return 333000;
  3466. }
  3467. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3468. {
  3469. return 200000;
  3470. }
  3471. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3472. {
  3473. u16 gcfgc = 0;
  3474. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3475. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3476. return 133000;
  3477. else {
  3478. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3479. case GC_DISPLAY_CLOCK_333_MHZ:
  3480. return 333000;
  3481. default:
  3482. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3483. return 190000;
  3484. }
  3485. }
  3486. }
  3487. static int i865_get_display_clock_speed(struct drm_device *dev)
  3488. {
  3489. return 266000;
  3490. }
  3491. static int i855_get_display_clock_speed(struct drm_device *dev)
  3492. {
  3493. u16 hpllcc = 0;
  3494. /* Assume that the hardware is in the high speed state. This
  3495. * should be the default.
  3496. */
  3497. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3498. case GC_CLOCK_133_200:
  3499. case GC_CLOCK_100_200:
  3500. return 200000;
  3501. case GC_CLOCK_166_250:
  3502. return 250000;
  3503. case GC_CLOCK_100_133:
  3504. return 133000;
  3505. }
  3506. /* Shouldn't happen */
  3507. return 0;
  3508. }
  3509. static int i830_get_display_clock_speed(struct drm_device *dev)
  3510. {
  3511. return 133000;
  3512. }
  3513. static void
  3514. intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
  3515. {
  3516. while (*num > DATA_LINK_M_N_MASK ||
  3517. *den > DATA_LINK_M_N_MASK) {
  3518. *num >>= 1;
  3519. *den >>= 1;
  3520. }
  3521. }
  3522. static void compute_m_n(unsigned int m, unsigned int n,
  3523. uint32_t *ret_m, uint32_t *ret_n)
  3524. {
  3525. *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
  3526. *ret_m = div_u64((uint64_t) m * *ret_n, n);
  3527. intel_reduce_m_n_ratio(ret_m, ret_n);
  3528. }
  3529. void
  3530. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3531. int pixel_clock, int link_clock,
  3532. struct intel_link_m_n *m_n)
  3533. {
  3534. m_n->tu = 64;
  3535. compute_m_n(bits_per_pixel * pixel_clock,
  3536. link_clock * nlanes * 8,
  3537. &m_n->gmch_m, &m_n->gmch_n);
  3538. compute_m_n(pixel_clock, link_clock,
  3539. &m_n->link_m, &m_n->link_n);
  3540. }
  3541. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3542. {
  3543. if (i915_panel_use_ssc >= 0)
  3544. return i915_panel_use_ssc != 0;
  3545. return dev_priv->vbt.lvds_use_ssc
  3546. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3547. }
  3548. static int vlv_get_refclk(struct drm_crtc *crtc)
  3549. {
  3550. struct drm_device *dev = crtc->dev;
  3551. struct drm_i915_private *dev_priv = dev->dev_private;
  3552. int refclk = 27000; /* for DP & HDMI */
  3553. return 100000; /* only one validated so far */
  3554. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  3555. refclk = 96000;
  3556. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3557. if (intel_panel_use_ssc(dev_priv))
  3558. refclk = 100000;
  3559. else
  3560. refclk = 96000;
  3561. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  3562. refclk = 100000;
  3563. }
  3564. return refclk;
  3565. }
  3566. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3567. {
  3568. struct drm_device *dev = crtc->dev;
  3569. struct drm_i915_private *dev_priv = dev->dev_private;
  3570. int refclk;
  3571. if (IS_VALLEYVIEW(dev)) {
  3572. refclk = vlv_get_refclk(crtc);
  3573. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3574. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3575. refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
  3576. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3577. refclk / 1000);
  3578. } else if (!IS_GEN2(dev)) {
  3579. refclk = 96000;
  3580. } else {
  3581. refclk = 48000;
  3582. }
  3583. return refclk;
  3584. }
  3585. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  3586. {
  3587. return (1 << dpll->n) << 16 | dpll->m2;
  3588. }
  3589. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  3590. {
  3591. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  3592. }
  3593. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  3594. intel_clock_t *reduced_clock)
  3595. {
  3596. struct drm_device *dev = crtc->base.dev;
  3597. struct drm_i915_private *dev_priv = dev->dev_private;
  3598. int pipe = crtc->pipe;
  3599. u32 fp, fp2 = 0;
  3600. if (IS_PINEVIEW(dev)) {
  3601. fp = pnv_dpll_compute_fp(&crtc->config.dpll);
  3602. if (reduced_clock)
  3603. fp2 = pnv_dpll_compute_fp(reduced_clock);
  3604. } else {
  3605. fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
  3606. if (reduced_clock)
  3607. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  3608. }
  3609. I915_WRITE(FP0(pipe), fp);
  3610. crtc->lowfreq_avail = false;
  3611. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3612. reduced_clock && i915_powersave) {
  3613. I915_WRITE(FP1(pipe), fp2);
  3614. crtc->lowfreq_avail = true;
  3615. } else {
  3616. I915_WRITE(FP1(pipe), fp);
  3617. }
  3618. }
  3619. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
  3620. {
  3621. u32 reg_val;
  3622. /*
  3623. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  3624. * and set it to a reasonable value instead.
  3625. */
  3626. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3627. reg_val &= 0xffffff00;
  3628. reg_val |= 0x00000030;
  3629. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3630. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3631. reg_val &= 0x8cffffff;
  3632. reg_val = 0x8c000000;
  3633. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3634. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3635. reg_val &= 0xffffff00;
  3636. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3637. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3638. reg_val &= 0x00ffffff;
  3639. reg_val |= 0xb0000000;
  3640. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3641. }
  3642. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  3643. struct intel_link_m_n *m_n)
  3644. {
  3645. struct drm_device *dev = crtc->base.dev;
  3646. struct drm_i915_private *dev_priv = dev->dev_private;
  3647. int pipe = crtc->pipe;
  3648. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3649. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  3650. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  3651. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  3652. }
  3653. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  3654. struct intel_link_m_n *m_n)
  3655. {
  3656. struct drm_device *dev = crtc->base.dev;
  3657. struct drm_i915_private *dev_priv = dev->dev_private;
  3658. int pipe = crtc->pipe;
  3659. enum transcoder transcoder = crtc->config.cpu_transcoder;
  3660. if (INTEL_INFO(dev)->gen >= 5) {
  3661. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3662. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  3663. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  3664. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  3665. } else {
  3666. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3667. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  3668. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  3669. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  3670. }
  3671. }
  3672. static void intel_dp_set_m_n(struct intel_crtc *crtc)
  3673. {
  3674. if (crtc->config.has_pch_encoder)
  3675. intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3676. else
  3677. intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3678. }
  3679. static void vlv_update_pll(struct intel_crtc *crtc)
  3680. {
  3681. struct drm_device *dev = crtc->base.dev;
  3682. struct drm_i915_private *dev_priv = dev->dev_private;
  3683. struct intel_encoder *encoder;
  3684. int pipe = crtc->pipe;
  3685. u32 dpll, mdiv;
  3686. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3687. bool is_hdmi;
  3688. u32 coreclk, reg_val, dpll_md;
  3689. mutex_lock(&dev_priv->dpio_lock);
  3690. is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3691. bestn = crtc->config.dpll.n;
  3692. bestm1 = crtc->config.dpll.m1;
  3693. bestm2 = crtc->config.dpll.m2;
  3694. bestp1 = crtc->config.dpll.p1;
  3695. bestp2 = crtc->config.dpll.p2;
  3696. /* See eDP HDMI DPIO driver vbios notes doc */
  3697. /* PLL B needs special handling */
  3698. if (pipe)
  3699. vlv_pllb_recal_opamp(dev_priv);
  3700. /* Set up Tx target for periodic Rcomp update */
  3701. vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
  3702. /* Disable target IRef on PLL */
  3703. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
  3704. reg_val &= 0x00ffffff;
  3705. vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
  3706. /* Disable fast lock */
  3707. vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
  3708. /* Set idtafcrecal before PLL is enabled */
  3709. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3710. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3711. mdiv |= ((bestn << DPIO_N_SHIFT));
  3712. mdiv |= (1 << DPIO_K_SHIFT);
  3713. /*
  3714. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  3715. * but we don't support that).
  3716. * Note: don't use the DAC post divider as it seems unstable.
  3717. */
  3718. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  3719. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3720. mdiv |= DPIO_ENABLE_CALIBRATION;
  3721. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3722. /* Set HBR and RBR LPF coefficients */
  3723. if (crtc->config.port_clock == 162000 ||
  3724. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
  3725. vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
  3726. 0x005f0021);
  3727. else
  3728. vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
  3729. 0x00d0000f);
  3730. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  3731. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
  3732. /* Use SSC source */
  3733. if (!pipe)
  3734. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3735. 0x0df40000);
  3736. else
  3737. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3738. 0x0df70000);
  3739. } else { /* HDMI or VGA */
  3740. /* Use bend source */
  3741. if (!pipe)
  3742. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3743. 0x0df70000);
  3744. else
  3745. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3746. 0x0df40000);
  3747. }
  3748. coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
  3749. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  3750. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
  3751. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
  3752. coreclk |= 0x01000000;
  3753. vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
  3754. vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
  3755. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3756. if (encoder->pre_pll_enable)
  3757. encoder->pre_pll_enable(encoder);
  3758. /* Enable DPIO clock input */
  3759. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  3760. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  3761. if (pipe)
  3762. dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  3763. dpll |= DPLL_VCO_ENABLE;
  3764. I915_WRITE(DPLL(pipe), dpll);
  3765. POSTING_READ(DPLL(pipe));
  3766. udelay(150);
  3767. if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  3768. DRM_ERROR("DPLL %d failed to lock\n", pipe);
  3769. dpll_md = (crtc->config.pixel_multiplier - 1)
  3770. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3771. I915_WRITE(DPLL_MD(pipe), dpll_md);
  3772. POSTING_READ(DPLL_MD(pipe));
  3773. if (crtc->config.has_dp_encoder)
  3774. intel_dp_set_m_n(crtc);
  3775. mutex_unlock(&dev_priv->dpio_lock);
  3776. }
  3777. static void i9xx_update_pll(struct intel_crtc *crtc,
  3778. intel_clock_t *reduced_clock,
  3779. int num_connectors)
  3780. {
  3781. struct drm_device *dev = crtc->base.dev;
  3782. struct drm_i915_private *dev_priv = dev->dev_private;
  3783. struct intel_encoder *encoder;
  3784. int pipe = crtc->pipe;
  3785. u32 dpll;
  3786. bool is_sdvo;
  3787. struct dpll *clock = &crtc->config.dpll;
  3788. i9xx_update_pll_dividers(crtc, reduced_clock);
  3789. is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
  3790. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3791. dpll = DPLL_VGA_MODE_DIS;
  3792. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
  3793. dpll |= DPLLB_MODE_LVDS;
  3794. else
  3795. dpll |= DPLLB_MODE_DAC_SERIAL;
  3796. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  3797. dpll |= (crtc->config.pixel_multiplier - 1)
  3798. << SDVO_MULTIPLIER_SHIFT_HIRES;
  3799. }
  3800. if (is_sdvo)
  3801. dpll |= DPLL_DVO_HIGH_SPEED;
  3802. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
  3803. dpll |= DPLL_DVO_HIGH_SPEED;
  3804. /* compute bitmask from p1 value */
  3805. if (IS_PINEVIEW(dev))
  3806. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3807. else {
  3808. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3809. if (IS_G4X(dev) && reduced_clock)
  3810. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3811. }
  3812. switch (clock->p2) {
  3813. case 5:
  3814. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3815. break;
  3816. case 7:
  3817. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3818. break;
  3819. case 10:
  3820. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3821. break;
  3822. case 14:
  3823. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3824. break;
  3825. }
  3826. if (INTEL_INFO(dev)->gen >= 4)
  3827. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3828. if (crtc->config.sdvo_tv_clock)
  3829. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3830. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3831. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3832. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3833. else
  3834. dpll |= PLL_REF_INPUT_DREFCLK;
  3835. dpll |= DPLL_VCO_ENABLE;
  3836. I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  3837. POSTING_READ(DPLL(pipe));
  3838. udelay(150);
  3839. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3840. if (encoder->pre_pll_enable)
  3841. encoder->pre_pll_enable(encoder);
  3842. if (crtc->config.has_dp_encoder)
  3843. intel_dp_set_m_n(crtc);
  3844. I915_WRITE(DPLL(pipe), dpll);
  3845. /* Wait for the clocks to stabilize. */
  3846. POSTING_READ(DPLL(pipe));
  3847. udelay(150);
  3848. if (INTEL_INFO(dev)->gen >= 4) {
  3849. u32 dpll_md = (crtc->config.pixel_multiplier - 1)
  3850. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3851. I915_WRITE(DPLL_MD(pipe), dpll_md);
  3852. } else {
  3853. /* The pixel multiplier can only be updated once the
  3854. * DPLL is enabled and the clocks are stable.
  3855. *
  3856. * So write it again.
  3857. */
  3858. I915_WRITE(DPLL(pipe), dpll);
  3859. }
  3860. }
  3861. static void i8xx_update_pll(struct intel_crtc *crtc,
  3862. intel_clock_t *reduced_clock,
  3863. int num_connectors)
  3864. {
  3865. struct drm_device *dev = crtc->base.dev;
  3866. struct drm_i915_private *dev_priv = dev->dev_private;
  3867. struct intel_encoder *encoder;
  3868. int pipe = crtc->pipe;
  3869. u32 dpll;
  3870. struct dpll *clock = &crtc->config.dpll;
  3871. i9xx_update_pll_dividers(crtc, reduced_clock);
  3872. dpll = DPLL_VGA_MODE_DIS;
  3873. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
  3874. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3875. } else {
  3876. if (clock->p1 == 2)
  3877. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3878. else
  3879. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3880. if (clock->p2 == 4)
  3881. dpll |= PLL_P2_DIVIDE_BY_4;
  3882. }
  3883. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3884. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3885. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3886. else
  3887. dpll |= PLL_REF_INPUT_DREFCLK;
  3888. dpll |= DPLL_VCO_ENABLE;
  3889. I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  3890. POSTING_READ(DPLL(pipe));
  3891. udelay(150);
  3892. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3893. if (encoder->pre_pll_enable)
  3894. encoder->pre_pll_enable(encoder);
  3895. I915_WRITE(DPLL(pipe), dpll);
  3896. /* Wait for the clocks to stabilize. */
  3897. POSTING_READ(DPLL(pipe));
  3898. udelay(150);
  3899. /* The pixel multiplier can only be updated once the
  3900. * DPLL is enabled and the clocks are stable.
  3901. *
  3902. * So write it again.
  3903. */
  3904. I915_WRITE(DPLL(pipe), dpll);
  3905. }
  3906. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
  3907. {
  3908. struct drm_device *dev = intel_crtc->base.dev;
  3909. struct drm_i915_private *dev_priv = dev->dev_private;
  3910. enum pipe pipe = intel_crtc->pipe;
  3911. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3912. struct drm_display_mode *adjusted_mode =
  3913. &intel_crtc->config.adjusted_mode;
  3914. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  3915. uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
  3916. /* We need to be careful not to changed the adjusted mode, for otherwise
  3917. * the hw state checker will get angry at the mismatch. */
  3918. crtc_vtotal = adjusted_mode->crtc_vtotal;
  3919. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  3920. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3921. /* the chip adds 2 halflines automatically */
  3922. crtc_vtotal -= 1;
  3923. crtc_vblank_end -= 1;
  3924. vsyncshift = adjusted_mode->crtc_hsync_start
  3925. - adjusted_mode->crtc_htotal / 2;
  3926. } else {
  3927. vsyncshift = 0;
  3928. }
  3929. if (INTEL_INFO(dev)->gen > 3)
  3930. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  3931. I915_WRITE(HTOTAL(cpu_transcoder),
  3932. (adjusted_mode->crtc_hdisplay - 1) |
  3933. ((adjusted_mode->crtc_htotal - 1) << 16));
  3934. I915_WRITE(HBLANK(cpu_transcoder),
  3935. (adjusted_mode->crtc_hblank_start - 1) |
  3936. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3937. I915_WRITE(HSYNC(cpu_transcoder),
  3938. (adjusted_mode->crtc_hsync_start - 1) |
  3939. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3940. I915_WRITE(VTOTAL(cpu_transcoder),
  3941. (adjusted_mode->crtc_vdisplay - 1) |
  3942. ((crtc_vtotal - 1) << 16));
  3943. I915_WRITE(VBLANK(cpu_transcoder),
  3944. (adjusted_mode->crtc_vblank_start - 1) |
  3945. ((crtc_vblank_end - 1) << 16));
  3946. I915_WRITE(VSYNC(cpu_transcoder),
  3947. (adjusted_mode->crtc_vsync_start - 1) |
  3948. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3949. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  3950. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  3951. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  3952. * bits. */
  3953. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  3954. (pipe == PIPE_B || pipe == PIPE_C))
  3955. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  3956. /* pipesrc controls the size that is scaled from, which should
  3957. * always be the user's requested size.
  3958. */
  3959. I915_WRITE(PIPESRC(pipe),
  3960. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  3961. }
  3962. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  3963. struct intel_crtc_config *pipe_config)
  3964. {
  3965. struct drm_device *dev = crtc->base.dev;
  3966. struct drm_i915_private *dev_priv = dev->dev_private;
  3967. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  3968. uint32_t tmp;
  3969. tmp = I915_READ(HTOTAL(cpu_transcoder));
  3970. pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  3971. pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  3972. tmp = I915_READ(HBLANK(cpu_transcoder));
  3973. pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  3974. pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  3975. tmp = I915_READ(HSYNC(cpu_transcoder));
  3976. pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  3977. pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  3978. tmp = I915_READ(VTOTAL(cpu_transcoder));
  3979. pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  3980. pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  3981. tmp = I915_READ(VBLANK(cpu_transcoder));
  3982. pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  3983. pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  3984. tmp = I915_READ(VSYNC(cpu_transcoder));
  3985. pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  3986. pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  3987. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  3988. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  3989. pipe_config->adjusted_mode.crtc_vtotal += 1;
  3990. pipe_config->adjusted_mode.crtc_vblank_end += 1;
  3991. }
  3992. tmp = I915_READ(PIPESRC(crtc->pipe));
  3993. pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
  3994. pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
  3995. }
  3996. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  3997. {
  3998. struct drm_device *dev = intel_crtc->base.dev;
  3999. struct drm_i915_private *dev_priv = dev->dev_private;
  4000. uint32_t pipeconf;
  4001. pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
  4002. if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  4003. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  4004. * core speed.
  4005. *
  4006. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  4007. * pipe == 0 check?
  4008. */
  4009. if (intel_crtc->config.requested_mode.clock >
  4010. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  4011. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4012. else
  4013. pipeconf &= ~PIPECONF_DOUBLE_WIDE;
  4014. }
  4015. /* only g4x and later have fancy bpc/dither controls */
  4016. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4017. pipeconf &= ~(PIPECONF_BPC_MASK |
  4018. PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
  4019. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  4020. if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
  4021. pipeconf |= PIPECONF_DITHER_EN |
  4022. PIPECONF_DITHER_TYPE_SP;
  4023. switch (intel_crtc->config.pipe_bpp) {
  4024. case 18:
  4025. pipeconf |= PIPECONF_6BPC;
  4026. break;
  4027. case 24:
  4028. pipeconf |= PIPECONF_8BPC;
  4029. break;
  4030. case 30:
  4031. pipeconf |= PIPECONF_10BPC;
  4032. break;
  4033. default:
  4034. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4035. BUG();
  4036. }
  4037. }
  4038. if (HAS_PIPE_CXSR(dev)) {
  4039. if (intel_crtc->lowfreq_avail) {
  4040. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4041. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4042. } else {
  4043. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4044. pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
  4045. }
  4046. }
  4047. pipeconf &= ~PIPECONF_INTERLACE_MASK;
  4048. if (!IS_GEN2(dev) &&
  4049. intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4050. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4051. else
  4052. pipeconf |= PIPECONF_PROGRESSIVE;
  4053. if (IS_VALLEYVIEW(dev)) {
  4054. if (intel_crtc->config.limited_color_range)
  4055. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  4056. else
  4057. pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
  4058. }
  4059. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  4060. POSTING_READ(PIPECONF(intel_crtc->pipe));
  4061. }
  4062. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4063. int x, int y,
  4064. struct drm_framebuffer *fb)
  4065. {
  4066. struct drm_device *dev = crtc->dev;
  4067. struct drm_i915_private *dev_priv = dev->dev_private;
  4068. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4069. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  4070. int pipe = intel_crtc->pipe;
  4071. int plane = intel_crtc->plane;
  4072. int refclk, num_connectors = 0;
  4073. intel_clock_t clock, reduced_clock;
  4074. u32 dspcntr;
  4075. bool ok, has_reduced_clock = false;
  4076. bool is_lvds = false;
  4077. struct intel_encoder *encoder;
  4078. const intel_limit_t *limit;
  4079. int ret;
  4080. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4081. switch (encoder->type) {
  4082. case INTEL_OUTPUT_LVDS:
  4083. is_lvds = true;
  4084. break;
  4085. }
  4086. num_connectors++;
  4087. }
  4088. refclk = i9xx_get_refclk(crtc, num_connectors);
  4089. /*
  4090. * Returns a set of divisors for the desired target clock with the given
  4091. * refclk, or FALSE. The returned values represent the clock equation:
  4092. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4093. */
  4094. limit = intel_limit(crtc, refclk);
  4095. ok = dev_priv->display.find_dpll(limit, crtc,
  4096. intel_crtc->config.port_clock,
  4097. refclk, NULL, &clock);
  4098. if (!ok && !intel_crtc->config.clock_set) {
  4099. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4100. return -EINVAL;
  4101. }
  4102. /* Ensure that the cursor is valid for the new mode before changing... */
  4103. intel_crtc_update_cursor(crtc, true);
  4104. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4105. /*
  4106. * Ensure we match the reduced clock's P to the target clock.
  4107. * If the clocks don't match, we can't switch the display clock
  4108. * by using the FP0/FP1. In such case we will disable the LVDS
  4109. * downclock feature.
  4110. */
  4111. has_reduced_clock =
  4112. dev_priv->display.find_dpll(limit, crtc,
  4113. dev_priv->lvds_downclock,
  4114. refclk, &clock,
  4115. &reduced_clock);
  4116. }
  4117. /* Compat-code for transition, will disappear. */
  4118. if (!intel_crtc->config.clock_set) {
  4119. intel_crtc->config.dpll.n = clock.n;
  4120. intel_crtc->config.dpll.m1 = clock.m1;
  4121. intel_crtc->config.dpll.m2 = clock.m2;
  4122. intel_crtc->config.dpll.p1 = clock.p1;
  4123. intel_crtc->config.dpll.p2 = clock.p2;
  4124. }
  4125. if (IS_GEN2(dev))
  4126. i8xx_update_pll(intel_crtc,
  4127. has_reduced_clock ? &reduced_clock : NULL,
  4128. num_connectors);
  4129. else if (IS_VALLEYVIEW(dev))
  4130. vlv_update_pll(intel_crtc);
  4131. else
  4132. i9xx_update_pll(intel_crtc,
  4133. has_reduced_clock ? &reduced_clock : NULL,
  4134. num_connectors);
  4135. /* Set up the display plane register */
  4136. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4137. if (!IS_VALLEYVIEW(dev)) {
  4138. if (pipe == 0)
  4139. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4140. else
  4141. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4142. }
  4143. intel_set_pipe_timings(intel_crtc);
  4144. /* pipesrc and dspsize control the size that is scaled from,
  4145. * which should always be the user's requested size.
  4146. */
  4147. I915_WRITE(DSPSIZE(plane),
  4148. ((mode->vdisplay - 1) << 16) |
  4149. (mode->hdisplay - 1));
  4150. I915_WRITE(DSPPOS(plane), 0);
  4151. i9xx_set_pipeconf(intel_crtc);
  4152. I915_WRITE(DSPCNTR(plane), dspcntr);
  4153. POSTING_READ(DSPCNTR(plane));
  4154. ret = intel_pipe_set_base(crtc, x, y, fb);
  4155. intel_update_watermarks(dev);
  4156. return ret;
  4157. }
  4158. static void i9xx_get_pfit_config(struct intel_crtc *crtc,
  4159. struct intel_crtc_config *pipe_config)
  4160. {
  4161. struct drm_device *dev = crtc->base.dev;
  4162. struct drm_i915_private *dev_priv = dev->dev_private;
  4163. uint32_t tmp;
  4164. tmp = I915_READ(PFIT_CONTROL);
  4165. if (INTEL_INFO(dev)->gen < 4) {
  4166. if (crtc->pipe != PIPE_B)
  4167. return;
  4168. /* gen2/3 store dither state in pfit control, needs to match */
  4169. pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
  4170. } else {
  4171. if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
  4172. return;
  4173. }
  4174. if (!(tmp & PFIT_ENABLE))
  4175. return;
  4176. pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
  4177. pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
  4178. if (INTEL_INFO(dev)->gen < 5)
  4179. pipe_config->gmch_pfit.lvds_border_bits =
  4180. I915_READ(LVDS) & LVDS_BORDER_ENABLE;
  4181. }
  4182. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  4183. struct intel_crtc_config *pipe_config)
  4184. {
  4185. struct drm_device *dev = crtc->base.dev;
  4186. struct drm_i915_private *dev_priv = dev->dev_private;
  4187. uint32_t tmp;
  4188. pipe_config->cpu_transcoder = crtc->pipe;
  4189. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4190. tmp = I915_READ(PIPECONF(crtc->pipe));
  4191. if (!(tmp & PIPECONF_ENABLE))
  4192. return false;
  4193. intel_get_pipe_timings(crtc, pipe_config);
  4194. i9xx_get_pfit_config(crtc, pipe_config);
  4195. if (INTEL_INFO(dev)->gen >= 4) {
  4196. tmp = I915_READ(DPLL_MD(crtc->pipe));
  4197. pipe_config->pixel_multiplier =
  4198. ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
  4199. >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
  4200. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  4201. tmp = I915_READ(DPLL(crtc->pipe));
  4202. pipe_config->pixel_multiplier =
  4203. ((tmp & SDVO_MULTIPLIER_MASK)
  4204. >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
  4205. } else {
  4206. /* Note that on i915G/GM the pixel multiplier is in the sdvo
  4207. * port and will be fixed up in the encoder->get_config
  4208. * function. */
  4209. pipe_config->pixel_multiplier = 1;
  4210. }
  4211. return true;
  4212. }
  4213. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4214. {
  4215. struct drm_i915_private *dev_priv = dev->dev_private;
  4216. struct drm_mode_config *mode_config = &dev->mode_config;
  4217. struct intel_encoder *encoder;
  4218. u32 val, final;
  4219. bool has_lvds = false;
  4220. bool has_cpu_edp = false;
  4221. bool has_panel = false;
  4222. bool has_ck505 = false;
  4223. bool can_ssc = false;
  4224. /* We need to take the global config into account */
  4225. list_for_each_entry(encoder, &mode_config->encoder_list,
  4226. base.head) {
  4227. switch (encoder->type) {
  4228. case INTEL_OUTPUT_LVDS:
  4229. has_panel = true;
  4230. has_lvds = true;
  4231. break;
  4232. case INTEL_OUTPUT_EDP:
  4233. has_panel = true;
  4234. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  4235. has_cpu_edp = true;
  4236. break;
  4237. }
  4238. }
  4239. if (HAS_PCH_IBX(dev)) {
  4240. has_ck505 = dev_priv->vbt.display_clock_mode;
  4241. can_ssc = has_ck505;
  4242. } else {
  4243. has_ck505 = false;
  4244. can_ssc = true;
  4245. }
  4246. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
  4247. has_panel, has_lvds, has_ck505);
  4248. /* Ironlake: try to setup display ref clock before DPLL
  4249. * enabling. This is only under driver's control after
  4250. * PCH B stepping, previous chipset stepping should be
  4251. * ignoring this setting.
  4252. */
  4253. val = I915_READ(PCH_DREF_CONTROL);
  4254. /* As we must carefully and slowly disable/enable each source in turn,
  4255. * compute the final state we want first and check if we need to
  4256. * make any changes at all.
  4257. */
  4258. final = val;
  4259. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  4260. if (has_ck505)
  4261. final |= DREF_NONSPREAD_CK505_ENABLE;
  4262. else
  4263. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  4264. final &= ~DREF_SSC_SOURCE_MASK;
  4265. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4266. final &= ~DREF_SSC1_ENABLE;
  4267. if (has_panel) {
  4268. final |= DREF_SSC_SOURCE_ENABLE;
  4269. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4270. final |= DREF_SSC1_ENABLE;
  4271. if (has_cpu_edp) {
  4272. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4273. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4274. else
  4275. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4276. } else
  4277. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4278. } else {
  4279. final |= DREF_SSC_SOURCE_DISABLE;
  4280. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4281. }
  4282. if (final == val)
  4283. return;
  4284. /* Always enable nonspread source */
  4285. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  4286. if (has_ck505)
  4287. val |= DREF_NONSPREAD_CK505_ENABLE;
  4288. else
  4289. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  4290. if (has_panel) {
  4291. val &= ~DREF_SSC_SOURCE_MASK;
  4292. val |= DREF_SSC_SOURCE_ENABLE;
  4293. /* SSC must be turned on before enabling the CPU output */
  4294. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4295. DRM_DEBUG_KMS("Using SSC on panel\n");
  4296. val |= DREF_SSC1_ENABLE;
  4297. } else
  4298. val &= ~DREF_SSC1_ENABLE;
  4299. /* Get SSC going before enabling the outputs */
  4300. I915_WRITE(PCH_DREF_CONTROL, val);
  4301. POSTING_READ(PCH_DREF_CONTROL);
  4302. udelay(200);
  4303. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4304. /* Enable CPU source on CPU attached eDP */
  4305. if (has_cpu_edp) {
  4306. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4307. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4308. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4309. }
  4310. else
  4311. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4312. } else
  4313. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4314. I915_WRITE(PCH_DREF_CONTROL, val);
  4315. POSTING_READ(PCH_DREF_CONTROL);
  4316. udelay(200);
  4317. } else {
  4318. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4319. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4320. /* Turn off CPU output */
  4321. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4322. I915_WRITE(PCH_DREF_CONTROL, val);
  4323. POSTING_READ(PCH_DREF_CONTROL);
  4324. udelay(200);
  4325. /* Turn off the SSC source */
  4326. val &= ~DREF_SSC_SOURCE_MASK;
  4327. val |= DREF_SSC_SOURCE_DISABLE;
  4328. /* Turn off SSC1 */
  4329. val &= ~DREF_SSC1_ENABLE;
  4330. I915_WRITE(PCH_DREF_CONTROL, val);
  4331. POSTING_READ(PCH_DREF_CONTROL);
  4332. udelay(200);
  4333. }
  4334. BUG_ON(val != final);
  4335. }
  4336. /* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
  4337. static void lpt_init_pch_refclk(struct drm_device *dev)
  4338. {
  4339. struct drm_i915_private *dev_priv = dev->dev_private;
  4340. struct drm_mode_config *mode_config = &dev->mode_config;
  4341. struct intel_encoder *encoder;
  4342. bool has_vga = false;
  4343. bool is_sdv = false;
  4344. u32 tmp;
  4345. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4346. switch (encoder->type) {
  4347. case INTEL_OUTPUT_ANALOG:
  4348. has_vga = true;
  4349. break;
  4350. }
  4351. }
  4352. if (!has_vga)
  4353. return;
  4354. mutex_lock(&dev_priv->dpio_lock);
  4355. /* XXX: Rip out SDV support once Haswell ships for real. */
  4356. if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
  4357. is_sdv = true;
  4358. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4359. tmp &= ~SBI_SSCCTL_DISABLE;
  4360. tmp |= SBI_SSCCTL_PATHALT;
  4361. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4362. udelay(24);
  4363. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4364. tmp &= ~SBI_SSCCTL_PATHALT;
  4365. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4366. if (!is_sdv) {
  4367. tmp = I915_READ(SOUTH_CHICKEN2);
  4368. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4369. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4370. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4371. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4372. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4373. tmp = I915_READ(SOUTH_CHICKEN2);
  4374. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4375. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4376. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4377. FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
  4378. 100))
  4379. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4380. }
  4381. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4382. tmp &= ~(0xFF << 24);
  4383. tmp |= (0x12 << 24);
  4384. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4385. if (is_sdv) {
  4386. tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
  4387. tmp |= 0x7FFF;
  4388. intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
  4389. }
  4390. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4391. tmp |= (1 << 11);
  4392. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4393. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4394. tmp |= (1 << 11);
  4395. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4396. if (is_sdv) {
  4397. tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
  4398. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4399. intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
  4400. tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
  4401. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4402. intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
  4403. tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
  4404. tmp |= (0x3F << 8);
  4405. intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
  4406. tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
  4407. tmp |= (0x3F << 8);
  4408. intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
  4409. }
  4410. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4411. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4412. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4413. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4414. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4415. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4416. if (!is_sdv) {
  4417. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4418. tmp &= ~(7 << 13);
  4419. tmp |= (5 << 13);
  4420. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4421. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4422. tmp &= ~(7 << 13);
  4423. tmp |= (5 << 13);
  4424. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4425. }
  4426. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4427. tmp &= ~0xFF;
  4428. tmp |= 0x1C;
  4429. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4430. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4431. tmp &= ~0xFF;
  4432. tmp |= 0x1C;
  4433. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4434. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4435. tmp &= ~(0xFF << 16);
  4436. tmp |= (0x1C << 16);
  4437. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4438. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4439. tmp &= ~(0xFF << 16);
  4440. tmp |= (0x1C << 16);
  4441. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4442. if (!is_sdv) {
  4443. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4444. tmp |= (1 << 27);
  4445. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4446. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4447. tmp |= (1 << 27);
  4448. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4449. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4450. tmp &= ~(0xF << 28);
  4451. tmp |= (4 << 28);
  4452. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4453. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4454. tmp &= ~(0xF << 28);
  4455. tmp |= (4 << 28);
  4456. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4457. }
  4458. /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
  4459. tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
  4460. tmp |= SBI_DBUFF0_ENABLE;
  4461. intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
  4462. mutex_unlock(&dev_priv->dpio_lock);
  4463. }
  4464. /*
  4465. * Initialize reference clocks when the driver loads
  4466. */
  4467. void intel_init_pch_refclk(struct drm_device *dev)
  4468. {
  4469. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4470. ironlake_init_pch_refclk(dev);
  4471. else if (HAS_PCH_LPT(dev))
  4472. lpt_init_pch_refclk(dev);
  4473. }
  4474. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4475. {
  4476. struct drm_device *dev = crtc->dev;
  4477. struct drm_i915_private *dev_priv = dev->dev_private;
  4478. struct intel_encoder *encoder;
  4479. int num_connectors = 0;
  4480. bool is_lvds = false;
  4481. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4482. switch (encoder->type) {
  4483. case INTEL_OUTPUT_LVDS:
  4484. is_lvds = true;
  4485. break;
  4486. }
  4487. num_connectors++;
  4488. }
  4489. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4490. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4491. dev_priv->vbt.lvds_ssc_freq);
  4492. return dev_priv->vbt.lvds_ssc_freq * 1000;
  4493. }
  4494. return 120000;
  4495. }
  4496. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  4497. {
  4498. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4499. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4500. int pipe = intel_crtc->pipe;
  4501. uint32_t val;
  4502. val = I915_READ(PIPECONF(pipe));
  4503. val &= ~PIPECONF_BPC_MASK;
  4504. switch (intel_crtc->config.pipe_bpp) {
  4505. case 18:
  4506. val |= PIPECONF_6BPC;
  4507. break;
  4508. case 24:
  4509. val |= PIPECONF_8BPC;
  4510. break;
  4511. case 30:
  4512. val |= PIPECONF_10BPC;
  4513. break;
  4514. case 36:
  4515. val |= PIPECONF_12BPC;
  4516. break;
  4517. default:
  4518. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4519. BUG();
  4520. }
  4521. val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
  4522. if (intel_crtc->config.dither)
  4523. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4524. val &= ~PIPECONF_INTERLACE_MASK;
  4525. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4526. val |= PIPECONF_INTERLACED_ILK;
  4527. else
  4528. val |= PIPECONF_PROGRESSIVE;
  4529. if (intel_crtc->config.limited_color_range)
  4530. val |= PIPECONF_COLOR_RANGE_SELECT;
  4531. else
  4532. val &= ~PIPECONF_COLOR_RANGE_SELECT;
  4533. I915_WRITE(PIPECONF(pipe), val);
  4534. POSTING_READ(PIPECONF(pipe));
  4535. }
  4536. /*
  4537. * Set up the pipe CSC unit.
  4538. *
  4539. * Currently only full range RGB to limited range RGB conversion
  4540. * is supported, but eventually this should handle various
  4541. * RGB<->YCbCr scenarios as well.
  4542. */
  4543. static void intel_set_pipe_csc(struct drm_crtc *crtc)
  4544. {
  4545. struct drm_device *dev = crtc->dev;
  4546. struct drm_i915_private *dev_priv = dev->dev_private;
  4547. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4548. int pipe = intel_crtc->pipe;
  4549. uint16_t coeff = 0x7800; /* 1.0 */
  4550. /*
  4551. * TODO: Check what kind of values actually come out of the pipe
  4552. * with these coeff/postoff values and adjust to get the best
  4553. * accuracy. Perhaps we even need to take the bpc value into
  4554. * consideration.
  4555. */
  4556. if (intel_crtc->config.limited_color_range)
  4557. coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
  4558. /*
  4559. * GY/GU and RY/RU should be the other way around according
  4560. * to BSpec, but reality doesn't agree. Just set them up in
  4561. * a way that results in the correct picture.
  4562. */
  4563. I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
  4564. I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
  4565. I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
  4566. I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
  4567. I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
  4568. I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
  4569. I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
  4570. I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
  4571. I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
  4572. if (INTEL_INFO(dev)->gen > 6) {
  4573. uint16_t postoff = 0;
  4574. if (intel_crtc->config.limited_color_range)
  4575. postoff = (16 * (1 << 13) / 255) & 0x1fff;
  4576. I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
  4577. I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
  4578. I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
  4579. I915_WRITE(PIPE_CSC_MODE(pipe), 0);
  4580. } else {
  4581. uint32_t mode = CSC_MODE_YUV_TO_RGB;
  4582. if (intel_crtc->config.limited_color_range)
  4583. mode |= CSC_BLACK_SCREEN_OFFSET;
  4584. I915_WRITE(PIPE_CSC_MODE(pipe), mode);
  4585. }
  4586. }
  4587. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  4588. {
  4589. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4590. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4591. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4592. uint32_t val;
  4593. val = I915_READ(PIPECONF(cpu_transcoder));
  4594. val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
  4595. if (intel_crtc->config.dither)
  4596. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4597. val &= ~PIPECONF_INTERLACE_MASK_HSW;
  4598. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4599. val |= PIPECONF_INTERLACED_ILK;
  4600. else
  4601. val |= PIPECONF_PROGRESSIVE;
  4602. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4603. POSTING_READ(PIPECONF(cpu_transcoder));
  4604. }
  4605. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4606. intel_clock_t *clock,
  4607. bool *has_reduced_clock,
  4608. intel_clock_t *reduced_clock)
  4609. {
  4610. struct drm_device *dev = crtc->dev;
  4611. struct drm_i915_private *dev_priv = dev->dev_private;
  4612. struct intel_encoder *intel_encoder;
  4613. int refclk;
  4614. const intel_limit_t *limit;
  4615. bool ret, is_lvds = false;
  4616. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4617. switch (intel_encoder->type) {
  4618. case INTEL_OUTPUT_LVDS:
  4619. is_lvds = true;
  4620. break;
  4621. }
  4622. }
  4623. refclk = ironlake_get_refclk(crtc);
  4624. /*
  4625. * Returns a set of divisors for the desired target clock with the given
  4626. * refclk, or FALSE. The returned values represent the clock equation:
  4627. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4628. */
  4629. limit = intel_limit(crtc, refclk);
  4630. ret = dev_priv->display.find_dpll(limit, crtc,
  4631. to_intel_crtc(crtc)->config.port_clock,
  4632. refclk, NULL, clock);
  4633. if (!ret)
  4634. return false;
  4635. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4636. /*
  4637. * Ensure we match the reduced clock's P to the target clock.
  4638. * If the clocks don't match, we can't switch the display clock
  4639. * by using the FP0/FP1. In such case we will disable the LVDS
  4640. * downclock feature.
  4641. */
  4642. *has_reduced_clock =
  4643. dev_priv->display.find_dpll(limit, crtc,
  4644. dev_priv->lvds_downclock,
  4645. refclk, clock,
  4646. reduced_clock);
  4647. }
  4648. return true;
  4649. }
  4650. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  4651. {
  4652. struct drm_i915_private *dev_priv = dev->dev_private;
  4653. uint32_t temp;
  4654. temp = I915_READ(SOUTH_CHICKEN1);
  4655. if (temp & FDI_BC_BIFURCATION_SELECT)
  4656. return;
  4657. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  4658. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  4659. temp |= FDI_BC_BIFURCATION_SELECT;
  4660. DRM_DEBUG_KMS("enabling fdi C rx\n");
  4661. I915_WRITE(SOUTH_CHICKEN1, temp);
  4662. POSTING_READ(SOUTH_CHICKEN1);
  4663. }
  4664. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  4665. {
  4666. struct drm_device *dev = intel_crtc->base.dev;
  4667. struct drm_i915_private *dev_priv = dev->dev_private;
  4668. switch (intel_crtc->pipe) {
  4669. case PIPE_A:
  4670. break;
  4671. case PIPE_B:
  4672. if (intel_crtc->config.fdi_lanes > 2)
  4673. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  4674. else
  4675. cpt_enable_fdi_bc_bifurcation(dev);
  4676. break;
  4677. case PIPE_C:
  4678. cpt_enable_fdi_bc_bifurcation(dev);
  4679. break;
  4680. default:
  4681. BUG();
  4682. }
  4683. }
  4684. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4685. {
  4686. /*
  4687. * Account for spread spectrum to avoid
  4688. * oversubscribing the link. Max center spread
  4689. * is 2.5%; use 5% for safety's sake.
  4690. */
  4691. u32 bps = target_clock * bpp * 21 / 20;
  4692. return bps / (link_bw * 8) + 1;
  4693. }
  4694. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  4695. {
  4696. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  4697. }
  4698. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  4699. u32 *fp,
  4700. intel_clock_t *reduced_clock, u32 *fp2)
  4701. {
  4702. struct drm_crtc *crtc = &intel_crtc->base;
  4703. struct drm_device *dev = crtc->dev;
  4704. struct drm_i915_private *dev_priv = dev->dev_private;
  4705. struct intel_encoder *intel_encoder;
  4706. uint32_t dpll;
  4707. int factor, num_connectors = 0;
  4708. bool is_lvds = false, is_sdvo = false;
  4709. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4710. switch (intel_encoder->type) {
  4711. case INTEL_OUTPUT_LVDS:
  4712. is_lvds = true;
  4713. break;
  4714. case INTEL_OUTPUT_SDVO:
  4715. case INTEL_OUTPUT_HDMI:
  4716. is_sdvo = true;
  4717. break;
  4718. }
  4719. num_connectors++;
  4720. }
  4721. /* Enable autotuning of the PLL clock (if permissible) */
  4722. factor = 21;
  4723. if (is_lvds) {
  4724. if ((intel_panel_use_ssc(dev_priv) &&
  4725. dev_priv->vbt.lvds_ssc_freq == 100) ||
  4726. (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
  4727. factor = 25;
  4728. } else if (intel_crtc->config.sdvo_tv_clock)
  4729. factor = 20;
  4730. if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
  4731. *fp |= FP_CB_TUNE;
  4732. if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
  4733. *fp2 |= FP_CB_TUNE;
  4734. dpll = 0;
  4735. if (is_lvds)
  4736. dpll |= DPLLB_MODE_LVDS;
  4737. else
  4738. dpll |= DPLLB_MODE_DAC_SERIAL;
  4739. dpll |= (intel_crtc->config.pixel_multiplier - 1)
  4740. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4741. if (is_sdvo)
  4742. dpll |= DPLL_DVO_HIGH_SPEED;
  4743. if (intel_crtc->config.has_dp_encoder)
  4744. dpll |= DPLL_DVO_HIGH_SPEED;
  4745. /* compute bitmask from p1 value */
  4746. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4747. /* also FPA1 */
  4748. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4749. switch (intel_crtc->config.dpll.p2) {
  4750. case 5:
  4751. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4752. break;
  4753. case 7:
  4754. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4755. break;
  4756. case 10:
  4757. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4758. break;
  4759. case 14:
  4760. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4761. break;
  4762. }
  4763. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4764. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4765. else
  4766. dpll |= PLL_REF_INPUT_DREFCLK;
  4767. return dpll;
  4768. }
  4769. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  4770. int x, int y,
  4771. struct drm_framebuffer *fb)
  4772. {
  4773. struct drm_device *dev = crtc->dev;
  4774. struct drm_i915_private *dev_priv = dev->dev_private;
  4775. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4776. int pipe = intel_crtc->pipe;
  4777. int plane = intel_crtc->plane;
  4778. int num_connectors = 0;
  4779. intel_clock_t clock, reduced_clock;
  4780. u32 dpll = 0, fp = 0, fp2 = 0;
  4781. bool ok, has_reduced_clock = false;
  4782. bool is_lvds = false;
  4783. struct intel_encoder *encoder;
  4784. struct intel_shared_dpll *pll;
  4785. int ret;
  4786. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4787. switch (encoder->type) {
  4788. case INTEL_OUTPUT_LVDS:
  4789. is_lvds = true;
  4790. break;
  4791. }
  4792. num_connectors++;
  4793. }
  4794. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  4795. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  4796. ok = ironlake_compute_clocks(crtc, &clock,
  4797. &has_reduced_clock, &reduced_clock);
  4798. if (!ok && !intel_crtc->config.clock_set) {
  4799. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4800. return -EINVAL;
  4801. }
  4802. /* Compat-code for transition, will disappear. */
  4803. if (!intel_crtc->config.clock_set) {
  4804. intel_crtc->config.dpll.n = clock.n;
  4805. intel_crtc->config.dpll.m1 = clock.m1;
  4806. intel_crtc->config.dpll.m2 = clock.m2;
  4807. intel_crtc->config.dpll.p1 = clock.p1;
  4808. intel_crtc->config.dpll.p2 = clock.p2;
  4809. }
  4810. /* Ensure that the cursor is valid for the new mode before changing... */
  4811. intel_crtc_update_cursor(crtc, true);
  4812. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  4813. if (intel_crtc->config.has_pch_encoder) {
  4814. fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
  4815. if (has_reduced_clock)
  4816. fp2 = i9xx_dpll_compute_fp(&reduced_clock);
  4817. dpll = ironlake_compute_dpll(intel_crtc,
  4818. &fp, &reduced_clock,
  4819. has_reduced_clock ? &fp2 : NULL);
  4820. pll = intel_get_shared_dpll(intel_crtc, dpll, fp);
  4821. if (pll == NULL) {
  4822. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  4823. pipe_name(pipe));
  4824. return -EINVAL;
  4825. }
  4826. } else
  4827. intel_put_shared_dpll(intel_crtc);
  4828. if (intel_crtc->config.has_dp_encoder)
  4829. intel_dp_set_m_n(intel_crtc);
  4830. for_each_encoder_on_crtc(dev, crtc, encoder)
  4831. if (encoder->pre_pll_enable)
  4832. encoder->pre_pll_enable(encoder);
  4833. intel_crtc->lowfreq_avail = false;
  4834. if (intel_crtc->config.has_pch_encoder) {
  4835. pll = intel_crtc_to_shared_dpll(intel_crtc);
  4836. I915_WRITE(PCH_DPLL(pll->id), dpll);
  4837. /* Wait for the clocks to stabilize. */
  4838. POSTING_READ(PCH_DPLL(pll->id));
  4839. udelay(150);
  4840. /* The pixel multiplier can only be updated once the
  4841. * DPLL is enabled and the clocks are stable.
  4842. *
  4843. * So write it again.
  4844. */
  4845. I915_WRITE(PCH_DPLL(pll->id), dpll);
  4846. if (is_lvds && has_reduced_clock && i915_powersave) {
  4847. I915_WRITE(PCH_FP1(pll->id), fp2);
  4848. intel_crtc->lowfreq_avail = true;
  4849. } else {
  4850. I915_WRITE(PCH_FP1(pll->id), fp);
  4851. }
  4852. }
  4853. intel_set_pipe_timings(intel_crtc);
  4854. if (intel_crtc->config.has_pch_encoder) {
  4855. intel_cpu_transcoder_set_m_n(intel_crtc,
  4856. &intel_crtc->config.fdi_m_n);
  4857. }
  4858. if (IS_IVYBRIDGE(dev))
  4859. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  4860. ironlake_set_pipeconf(crtc);
  4861. /* Set up the display plane register */
  4862. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  4863. POSTING_READ(DSPCNTR(plane));
  4864. ret = intel_pipe_set_base(crtc, x, y, fb);
  4865. intel_update_watermarks(dev);
  4866. return ret;
  4867. }
  4868. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  4869. struct intel_crtc_config *pipe_config)
  4870. {
  4871. struct drm_device *dev = crtc->base.dev;
  4872. struct drm_i915_private *dev_priv = dev->dev_private;
  4873. enum transcoder transcoder = pipe_config->cpu_transcoder;
  4874. pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
  4875. pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
  4876. pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  4877. & ~TU_SIZE_MASK;
  4878. pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  4879. pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  4880. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  4881. }
  4882. static void ironlake_get_pfit_config(struct intel_crtc *crtc,
  4883. struct intel_crtc_config *pipe_config)
  4884. {
  4885. struct drm_device *dev = crtc->base.dev;
  4886. struct drm_i915_private *dev_priv = dev->dev_private;
  4887. uint32_t tmp;
  4888. tmp = I915_READ(PF_CTL(crtc->pipe));
  4889. if (tmp & PF_ENABLE) {
  4890. pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
  4891. pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
  4892. /* We currently do not free assignements of panel fitters on
  4893. * ivb/hsw (since we don't use the higher upscaling modes which
  4894. * differentiates them) so just WARN about this case for now. */
  4895. if (IS_GEN7(dev)) {
  4896. WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
  4897. PF_PIPE_SEL_IVB(crtc->pipe));
  4898. }
  4899. }
  4900. }
  4901. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  4902. struct intel_crtc_config *pipe_config)
  4903. {
  4904. struct drm_device *dev = crtc->base.dev;
  4905. struct drm_i915_private *dev_priv = dev->dev_private;
  4906. uint32_t tmp;
  4907. pipe_config->cpu_transcoder = crtc->pipe;
  4908. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4909. tmp = I915_READ(PIPECONF(crtc->pipe));
  4910. if (!(tmp & PIPECONF_ENABLE))
  4911. return false;
  4912. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  4913. pipe_config->has_pch_encoder = true;
  4914. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  4915. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  4916. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  4917. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  4918. /* XXX: Can't properly read out the pch dpll pixel multiplier
  4919. * since we don't have state tracking for pch clocks yet. */
  4920. pipe_config->pixel_multiplier = 1;
  4921. if (HAS_PCH_IBX(dev_priv->dev)) {
  4922. pipe_config->shared_dpll = crtc->pipe;
  4923. } else {
  4924. tmp = I915_READ(PCH_DPLL_SEL);
  4925. if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
  4926. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
  4927. else
  4928. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
  4929. }
  4930. } else {
  4931. pipe_config->pixel_multiplier = 1;
  4932. }
  4933. intel_get_pipe_timings(crtc, pipe_config);
  4934. ironlake_get_pfit_config(crtc, pipe_config);
  4935. return true;
  4936. }
  4937. static void haswell_modeset_global_resources(struct drm_device *dev)
  4938. {
  4939. bool enable = false;
  4940. struct intel_crtc *crtc;
  4941. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  4942. if (!crtc->base.enabled)
  4943. continue;
  4944. if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
  4945. crtc->config.cpu_transcoder != TRANSCODER_EDP)
  4946. enable = true;
  4947. }
  4948. intel_set_power_well(dev, enable);
  4949. }
  4950. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  4951. int x, int y,
  4952. struct drm_framebuffer *fb)
  4953. {
  4954. struct drm_device *dev = crtc->dev;
  4955. struct drm_i915_private *dev_priv = dev->dev_private;
  4956. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4957. int plane = intel_crtc->plane;
  4958. int ret;
  4959. if (!intel_ddi_pll_mode_set(crtc))
  4960. return -EINVAL;
  4961. /* Ensure that the cursor is valid for the new mode before changing... */
  4962. intel_crtc_update_cursor(crtc, true);
  4963. if (intel_crtc->config.has_dp_encoder)
  4964. intel_dp_set_m_n(intel_crtc);
  4965. intel_crtc->lowfreq_avail = false;
  4966. intel_set_pipe_timings(intel_crtc);
  4967. if (intel_crtc->config.has_pch_encoder) {
  4968. intel_cpu_transcoder_set_m_n(intel_crtc,
  4969. &intel_crtc->config.fdi_m_n);
  4970. }
  4971. haswell_set_pipeconf(crtc);
  4972. intel_set_pipe_csc(crtc);
  4973. /* Set up the display plane register */
  4974. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
  4975. POSTING_READ(DSPCNTR(plane));
  4976. ret = intel_pipe_set_base(crtc, x, y, fb);
  4977. intel_update_watermarks(dev);
  4978. return ret;
  4979. }
  4980. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  4981. struct intel_crtc_config *pipe_config)
  4982. {
  4983. struct drm_device *dev = crtc->base.dev;
  4984. struct drm_i915_private *dev_priv = dev->dev_private;
  4985. enum intel_display_power_domain pfit_domain;
  4986. uint32_t tmp;
  4987. pipe_config->cpu_transcoder = crtc->pipe;
  4988. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4989. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  4990. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  4991. enum pipe trans_edp_pipe;
  4992. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  4993. default:
  4994. WARN(1, "unknown pipe linked to edp transcoder\n");
  4995. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  4996. case TRANS_DDI_EDP_INPUT_A_ON:
  4997. trans_edp_pipe = PIPE_A;
  4998. break;
  4999. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  5000. trans_edp_pipe = PIPE_B;
  5001. break;
  5002. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  5003. trans_edp_pipe = PIPE_C;
  5004. break;
  5005. }
  5006. if (trans_edp_pipe == crtc->pipe)
  5007. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  5008. }
  5009. if (!intel_display_power_enabled(dev,
  5010. POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
  5011. return false;
  5012. tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
  5013. if (!(tmp & PIPECONF_ENABLE))
  5014. return false;
  5015. /*
  5016. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  5017. * DDI E. So just check whether this pipe is wired to DDI E and whether
  5018. * the PCH transcoder is on.
  5019. */
  5020. tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
  5021. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
  5022. I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  5023. pipe_config->has_pch_encoder = true;
  5024. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  5025. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5026. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5027. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5028. }
  5029. intel_get_pipe_timings(crtc, pipe_config);
  5030. pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
  5031. if (intel_display_power_enabled(dev, pfit_domain))
  5032. ironlake_get_pfit_config(crtc, pipe_config);
  5033. pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
  5034. (I915_READ(IPS_CTL) & IPS_ENABLE);
  5035. pipe_config->pixel_multiplier = 1;
  5036. return true;
  5037. }
  5038. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5039. int x, int y,
  5040. struct drm_framebuffer *fb)
  5041. {
  5042. struct drm_device *dev = crtc->dev;
  5043. struct drm_i915_private *dev_priv = dev->dev_private;
  5044. struct drm_encoder_helper_funcs *encoder_funcs;
  5045. struct intel_encoder *encoder;
  5046. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5047. struct drm_display_mode *adjusted_mode =
  5048. &intel_crtc->config.adjusted_mode;
  5049. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5050. int pipe = intel_crtc->pipe;
  5051. int ret;
  5052. drm_vblank_pre_modeset(dev, pipe);
  5053. ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
  5054. drm_vblank_post_modeset(dev, pipe);
  5055. if (ret != 0)
  5056. return ret;
  5057. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5058. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  5059. encoder->base.base.id,
  5060. drm_get_encoder_name(&encoder->base),
  5061. mode->base.id, mode->name);
  5062. if (encoder->mode_set) {
  5063. encoder->mode_set(encoder);
  5064. } else {
  5065. encoder_funcs = encoder->base.helper_private;
  5066. encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
  5067. }
  5068. }
  5069. return 0;
  5070. }
  5071. static bool intel_eld_uptodate(struct drm_connector *connector,
  5072. int reg_eldv, uint32_t bits_eldv,
  5073. int reg_elda, uint32_t bits_elda,
  5074. int reg_edid)
  5075. {
  5076. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5077. uint8_t *eld = connector->eld;
  5078. uint32_t i;
  5079. i = I915_READ(reg_eldv);
  5080. i &= bits_eldv;
  5081. if (!eld[0])
  5082. return !i;
  5083. if (!i)
  5084. return false;
  5085. i = I915_READ(reg_elda);
  5086. i &= ~bits_elda;
  5087. I915_WRITE(reg_elda, i);
  5088. for (i = 0; i < eld[2]; i++)
  5089. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5090. return false;
  5091. return true;
  5092. }
  5093. static void g4x_write_eld(struct drm_connector *connector,
  5094. struct drm_crtc *crtc)
  5095. {
  5096. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5097. uint8_t *eld = connector->eld;
  5098. uint32_t eldv;
  5099. uint32_t len;
  5100. uint32_t i;
  5101. i = I915_READ(G4X_AUD_VID_DID);
  5102. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5103. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5104. else
  5105. eldv = G4X_ELDV_DEVCTG;
  5106. if (intel_eld_uptodate(connector,
  5107. G4X_AUD_CNTL_ST, eldv,
  5108. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5109. G4X_HDMIW_HDMIEDID))
  5110. return;
  5111. i = I915_READ(G4X_AUD_CNTL_ST);
  5112. i &= ~(eldv | G4X_ELD_ADDR);
  5113. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5114. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5115. if (!eld[0])
  5116. return;
  5117. len = min_t(uint8_t, eld[2], len);
  5118. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5119. for (i = 0; i < len; i++)
  5120. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5121. i = I915_READ(G4X_AUD_CNTL_ST);
  5122. i |= eldv;
  5123. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5124. }
  5125. static void haswell_write_eld(struct drm_connector *connector,
  5126. struct drm_crtc *crtc)
  5127. {
  5128. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5129. uint8_t *eld = connector->eld;
  5130. struct drm_device *dev = crtc->dev;
  5131. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5132. uint32_t eldv;
  5133. uint32_t i;
  5134. int len;
  5135. int pipe = to_intel_crtc(crtc)->pipe;
  5136. int tmp;
  5137. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  5138. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  5139. int aud_config = HSW_AUD_CFG(pipe);
  5140. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  5141. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  5142. /* Audio output enable */
  5143. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  5144. tmp = I915_READ(aud_cntrl_st2);
  5145. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  5146. I915_WRITE(aud_cntrl_st2, tmp);
  5147. /* Wait for 1 vertical blank */
  5148. intel_wait_for_vblank(dev, pipe);
  5149. /* Set ELD valid state */
  5150. tmp = I915_READ(aud_cntrl_st2);
  5151. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
  5152. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  5153. I915_WRITE(aud_cntrl_st2, tmp);
  5154. tmp = I915_READ(aud_cntrl_st2);
  5155. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
  5156. /* Enable HDMI mode */
  5157. tmp = I915_READ(aud_config);
  5158. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
  5159. /* clear N_programing_enable and N_value_index */
  5160. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  5161. I915_WRITE(aud_config, tmp);
  5162. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5163. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  5164. intel_crtc->eld_vld = true;
  5165. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5166. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5167. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5168. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5169. } else
  5170. I915_WRITE(aud_config, 0);
  5171. if (intel_eld_uptodate(connector,
  5172. aud_cntrl_st2, eldv,
  5173. aud_cntl_st, IBX_ELD_ADDRESS,
  5174. hdmiw_hdmiedid))
  5175. return;
  5176. i = I915_READ(aud_cntrl_st2);
  5177. i &= ~eldv;
  5178. I915_WRITE(aud_cntrl_st2, i);
  5179. if (!eld[0])
  5180. return;
  5181. i = I915_READ(aud_cntl_st);
  5182. i &= ~IBX_ELD_ADDRESS;
  5183. I915_WRITE(aud_cntl_st, i);
  5184. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5185. DRM_DEBUG_DRIVER("port num:%d\n", i);
  5186. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5187. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5188. for (i = 0; i < len; i++)
  5189. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5190. i = I915_READ(aud_cntrl_st2);
  5191. i |= eldv;
  5192. I915_WRITE(aud_cntrl_st2, i);
  5193. }
  5194. static void ironlake_write_eld(struct drm_connector *connector,
  5195. struct drm_crtc *crtc)
  5196. {
  5197. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5198. uint8_t *eld = connector->eld;
  5199. uint32_t eldv;
  5200. uint32_t i;
  5201. int len;
  5202. int hdmiw_hdmiedid;
  5203. int aud_config;
  5204. int aud_cntl_st;
  5205. int aud_cntrl_st2;
  5206. int pipe = to_intel_crtc(crtc)->pipe;
  5207. if (HAS_PCH_IBX(connector->dev)) {
  5208. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  5209. aud_config = IBX_AUD_CFG(pipe);
  5210. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  5211. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5212. } else {
  5213. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  5214. aud_config = CPT_AUD_CFG(pipe);
  5215. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5216. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5217. }
  5218. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5219. i = I915_READ(aud_cntl_st);
  5220. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5221. if (!i) {
  5222. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5223. /* operate blindly on all ports */
  5224. eldv = IBX_ELD_VALIDB;
  5225. eldv |= IBX_ELD_VALIDB << 4;
  5226. eldv |= IBX_ELD_VALIDB << 8;
  5227. } else {
  5228. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
  5229. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5230. }
  5231. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5232. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5233. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5234. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5235. } else
  5236. I915_WRITE(aud_config, 0);
  5237. if (intel_eld_uptodate(connector,
  5238. aud_cntrl_st2, eldv,
  5239. aud_cntl_st, IBX_ELD_ADDRESS,
  5240. hdmiw_hdmiedid))
  5241. return;
  5242. i = I915_READ(aud_cntrl_st2);
  5243. i &= ~eldv;
  5244. I915_WRITE(aud_cntrl_st2, i);
  5245. if (!eld[0])
  5246. return;
  5247. i = I915_READ(aud_cntl_st);
  5248. i &= ~IBX_ELD_ADDRESS;
  5249. I915_WRITE(aud_cntl_st, i);
  5250. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5251. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5252. for (i = 0; i < len; i++)
  5253. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5254. i = I915_READ(aud_cntrl_st2);
  5255. i |= eldv;
  5256. I915_WRITE(aud_cntrl_st2, i);
  5257. }
  5258. void intel_write_eld(struct drm_encoder *encoder,
  5259. struct drm_display_mode *mode)
  5260. {
  5261. struct drm_crtc *crtc = encoder->crtc;
  5262. struct drm_connector *connector;
  5263. struct drm_device *dev = encoder->dev;
  5264. struct drm_i915_private *dev_priv = dev->dev_private;
  5265. connector = drm_select_eld(encoder, mode);
  5266. if (!connector)
  5267. return;
  5268. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5269. connector->base.id,
  5270. drm_get_connector_name(connector),
  5271. connector->encoder->base.id,
  5272. drm_get_encoder_name(connector->encoder));
  5273. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5274. if (dev_priv->display.write_eld)
  5275. dev_priv->display.write_eld(connector, crtc);
  5276. }
  5277. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  5278. void intel_crtc_load_lut(struct drm_crtc *crtc)
  5279. {
  5280. struct drm_device *dev = crtc->dev;
  5281. struct drm_i915_private *dev_priv = dev->dev_private;
  5282. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5283. enum pipe pipe = intel_crtc->pipe;
  5284. int palreg = PALETTE(pipe);
  5285. int i;
  5286. bool reenable_ips = false;
  5287. /* The clocks have to be on to load the palette. */
  5288. if (!crtc->enabled || !intel_crtc->active)
  5289. return;
  5290. if (!HAS_PCH_SPLIT(dev_priv->dev))
  5291. assert_pll_enabled(dev_priv, pipe);
  5292. /* use legacy palette for Ironlake */
  5293. if (HAS_PCH_SPLIT(dev))
  5294. palreg = LGC_PALETTE(pipe);
  5295. /* Workaround : Do not read or write the pipe palette/gamma data while
  5296. * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
  5297. */
  5298. if (intel_crtc->config.ips_enabled &&
  5299. ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
  5300. GAMMA_MODE_MODE_SPLIT)) {
  5301. hsw_disable_ips(intel_crtc);
  5302. reenable_ips = true;
  5303. }
  5304. for (i = 0; i < 256; i++) {
  5305. I915_WRITE(palreg + 4 * i,
  5306. (intel_crtc->lut_r[i] << 16) |
  5307. (intel_crtc->lut_g[i] << 8) |
  5308. intel_crtc->lut_b[i]);
  5309. }
  5310. if (reenable_ips)
  5311. hsw_enable_ips(intel_crtc);
  5312. }
  5313. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5314. {
  5315. struct drm_device *dev = crtc->dev;
  5316. struct drm_i915_private *dev_priv = dev->dev_private;
  5317. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5318. bool visible = base != 0;
  5319. u32 cntl;
  5320. if (intel_crtc->cursor_visible == visible)
  5321. return;
  5322. cntl = I915_READ(_CURACNTR);
  5323. if (visible) {
  5324. /* On these chipsets we can only modify the base whilst
  5325. * the cursor is disabled.
  5326. */
  5327. I915_WRITE(_CURABASE, base);
  5328. cntl &= ~(CURSOR_FORMAT_MASK);
  5329. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5330. cntl |= CURSOR_ENABLE |
  5331. CURSOR_GAMMA_ENABLE |
  5332. CURSOR_FORMAT_ARGB;
  5333. } else
  5334. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5335. I915_WRITE(_CURACNTR, cntl);
  5336. intel_crtc->cursor_visible = visible;
  5337. }
  5338. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5339. {
  5340. struct drm_device *dev = crtc->dev;
  5341. struct drm_i915_private *dev_priv = dev->dev_private;
  5342. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5343. int pipe = intel_crtc->pipe;
  5344. bool visible = base != 0;
  5345. if (intel_crtc->cursor_visible != visible) {
  5346. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5347. if (base) {
  5348. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5349. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5350. cntl |= pipe << 28; /* Connect to correct pipe */
  5351. } else {
  5352. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5353. cntl |= CURSOR_MODE_DISABLE;
  5354. }
  5355. I915_WRITE(CURCNTR(pipe), cntl);
  5356. intel_crtc->cursor_visible = visible;
  5357. }
  5358. /* and commit changes on next vblank */
  5359. I915_WRITE(CURBASE(pipe), base);
  5360. }
  5361. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5362. {
  5363. struct drm_device *dev = crtc->dev;
  5364. struct drm_i915_private *dev_priv = dev->dev_private;
  5365. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5366. int pipe = intel_crtc->pipe;
  5367. bool visible = base != 0;
  5368. if (intel_crtc->cursor_visible != visible) {
  5369. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5370. if (base) {
  5371. cntl &= ~CURSOR_MODE;
  5372. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5373. } else {
  5374. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5375. cntl |= CURSOR_MODE_DISABLE;
  5376. }
  5377. if (IS_HASWELL(dev))
  5378. cntl |= CURSOR_PIPE_CSC_ENABLE;
  5379. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  5380. intel_crtc->cursor_visible = visible;
  5381. }
  5382. /* and commit changes on next vblank */
  5383. I915_WRITE(CURBASE_IVB(pipe), base);
  5384. }
  5385. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  5386. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  5387. bool on)
  5388. {
  5389. struct drm_device *dev = crtc->dev;
  5390. struct drm_i915_private *dev_priv = dev->dev_private;
  5391. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5392. int pipe = intel_crtc->pipe;
  5393. int x = intel_crtc->cursor_x;
  5394. int y = intel_crtc->cursor_y;
  5395. u32 base, pos;
  5396. bool visible;
  5397. pos = 0;
  5398. if (on && crtc->enabled && crtc->fb) {
  5399. base = intel_crtc->cursor_addr;
  5400. if (x > (int) crtc->fb->width)
  5401. base = 0;
  5402. if (y > (int) crtc->fb->height)
  5403. base = 0;
  5404. } else
  5405. base = 0;
  5406. if (x < 0) {
  5407. if (x + intel_crtc->cursor_width < 0)
  5408. base = 0;
  5409. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  5410. x = -x;
  5411. }
  5412. pos |= x << CURSOR_X_SHIFT;
  5413. if (y < 0) {
  5414. if (y + intel_crtc->cursor_height < 0)
  5415. base = 0;
  5416. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  5417. y = -y;
  5418. }
  5419. pos |= y << CURSOR_Y_SHIFT;
  5420. visible = base != 0;
  5421. if (!visible && !intel_crtc->cursor_visible)
  5422. return;
  5423. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  5424. I915_WRITE(CURPOS_IVB(pipe), pos);
  5425. ivb_update_cursor(crtc, base);
  5426. } else {
  5427. I915_WRITE(CURPOS(pipe), pos);
  5428. if (IS_845G(dev) || IS_I865G(dev))
  5429. i845_update_cursor(crtc, base);
  5430. else
  5431. i9xx_update_cursor(crtc, base);
  5432. }
  5433. }
  5434. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  5435. struct drm_file *file,
  5436. uint32_t handle,
  5437. uint32_t width, uint32_t height)
  5438. {
  5439. struct drm_device *dev = crtc->dev;
  5440. struct drm_i915_private *dev_priv = dev->dev_private;
  5441. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5442. struct drm_i915_gem_object *obj;
  5443. uint32_t addr;
  5444. int ret;
  5445. /* if we want to turn off the cursor ignore width and height */
  5446. if (!handle) {
  5447. DRM_DEBUG_KMS("cursor off\n");
  5448. addr = 0;
  5449. obj = NULL;
  5450. mutex_lock(&dev->struct_mutex);
  5451. goto finish;
  5452. }
  5453. /* Currently we only support 64x64 cursors */
  5454. if (width != 64 || height != 64) {
  5455. DRM_ERROR("we currently only support 64x64 cursors\n");
  5456. return -EINVAL;
  5457. }
  5458. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  5459. if (&obj->base == NULL)
  5460. return -ENOENT;
  5461. if (obj->base.size < width * height * 4) {
  5462. DRM_ERROR("buffer is to small\n");
  5463. ret = -ENOMEM;
  5464. goto fail;
  5465. }
  5466. /* we only need to pin inside GTT if cursor is non-phy */
  5467. mutex_lock(&dev->struct_mutex);
  5468. if (!dev_priv->info->cursor_needs_physical) {
  5469. unsigned alignment;
  5470. if (obj->tiling_mode) {
  5471. DRM_ERROR("cursor cannot be tiled\n");
  5472. ret = -EINVAL;
  5473. goto fail_locked;
  5474. }
  5475. /* Note that the w/a also requires 2 PTE of padding following
  5476. * the bo. We currently fill all unused PTE with the shadow
  5477. * page and so we should always have valid PTE following the
  5478. * cursor preventing the VT-d warning.
  5479. */
  5480. alignment = 0;
  5481. if (need_vtd_wa(dev))
  5482. alignment = 64*1024;
  5483. ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
  5484. if (ret) {
  5485. DRM_ERROR("failed to move cursor bo into the GTT\n");
  5486. goto fail_locked;
  5487. }
  5488. ret = i915_gem_object_put_fence(obj);
  5489. if (ret) {
  5490. DRM_ERROR("failed to release fence for cursor");
  5491. goto fail_unpin;
  5492. }
  5493. addr = obj->gtt_offset;
  5494. } else {
  5495. int align = IS_I830(dev) ? 16 * 1024 : 256;
  5496. ret = i915_gem_attach_phys_object(dev, obj,
  5497. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  5498. align);
  5499. if (ret) {
  5500. DRM_ERROR("failed to attach phys object\n");
  5501. goto fail_locked;
  5502. }
  5503. addr = obj->phys_obj->handle->busaddr;
  5504. }
  5505. if (IS_GEN2(dev))
  5506. I915_WRITE(CURSIZE, (height << 12) | width);
  5507. finish:
  5508. if (intel_crtc->cursor_bo) {
  5509. if (dev_priv->info->cursor_needs_physical) {
  5510. if (intel_crtc->cursor_bo != obj)
  5511. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  5512. } else
  5513. i915_gem_object_unpin(intel_crtc->cursor_bo);
  5514. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  5515. }
  5516. mutex_unlock(&dev->struct_mutex);
  5517. intel_crtc->cursor_addr = addr;
  5518. intel_crtc->cursor_bo = obj;
  5519. intel_crtc->cursor_width = width;
  5520. intel_crtc->cursor_height = height;
  5521. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5522. return 0;
  5523. fail_unpin:
  5524. i915_gem_object_unpin(obj);
  5525. fail_locked:
  5526. mutex_unlock(&dev->struct_mutex);
  5527. fail:
  5528. drm_gem_object_unreference_unlocked(&obj->base);
  5529. return ret;
  5530. }
  5531. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  5532. {
  5533. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5534. intel_crtc->cursor_x = x;
  5535. intel_crtc->cursor_y = y;
  5536. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5537. return 0;
  5538. }
  5539. /** Sets the color ramps on behalf of RandR */
  5540. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  5541. u16 blue, int regno)
  5542. {
  5543. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5544. intel_crtc->lut_r[regno] = red >> 8;
  5545. intel_crtc->lut_g[regno] = green >> 8;
  5546. intel_crtc->lut_b[regno] = blue >> 8;
  5547. }
  5548. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  5549. u16 *blue, int regno)
  5550. {
  5551. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5552. *red = intel_crtc->lut_r[regno] << 8;
  5553. *green = intel_crtc->lut_g[regno] << 8;
  5554. *blue = intel_crtc->lut_b[regno] << 8;
  5555. }
  5556. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  5557. u16 *blue, uint32_t start, uint32_t size)
  5558. {
  5559. int end = (start + size > 256) ? 256 : start + size, i;
  5560. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5561. for (i = start; i < end; i++) {
  5562. intel_crtc->lut_r[i] = red[i] >> 8;
  5563. intel_crtc->lut_g[i] = green[i] >> 8;
  5564. intel_crtc->lut_b[i] = blue[i] >> 8;
  5565. }
  5566. intel_crtc_load_lut(crtc);
  5567. }
  5568. /* VESA 640x480x72Hz mode to set on the pipe */
  5569. static struct drm_display_mode load_detect_mode = {
  5570. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  5571. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  5572. };
  5573. static struct drm_framebuffer *
  5574. intel_framebuffer_create(struct drm_device *dev,
  5575. struct drm_mode_fb_cmd2 *mode_cmd,
  5576. struct drm_i915_gem_object *obj)
  5577. {
  5578. struct intel_framebuffer *intel_fb;
  5579. int ret;
  5580. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  5581. if (!intel_fb) {
  5582. drm_gem_object_unreference_unlocked(&obj->base);
  5583. return ERR_PTR(-ENOMEM);
  5584. }
  5585. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  5586. if (ret) {
  5587. drm_gem_object_unreference_unlocked(&obj->base);
  5588. kfree(intel_fb);
  5589. return ERR_PTR(ret);
  5590. }
  5591. return &intel_fb->base;
  5592. }
  5593. static u32
  5594. intel_framebuffer_pitch_for_width(int width, int bpp)
  5595. {
  5596. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  5597. return ALIGN(pitch, 64);
  5598. }
  5599. static u32
  5600. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  5601. {
  5602. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  5603. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  5604. }
  5605. static struct drm_framebuffer *
  5606. intel_framebuffer_create_for_mode(struct drm_device *dev,
  5607. struct drm_display_mode *mode,
  5608. int depth, int bpp)
  5609. {
  5610. struct drm_i915_gem_object *obj;
  5611. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  5612. obj = i915_gem_alloc_object(dev,
  5613. intel_framebuffer_size_for_mode(mode, bpp));
  5614. if (obj == NULL)
  5615. return ERR_PTR(-ENOMEM);
  5616. mode_cmd.width = mode->hdisplay;
  5617. mode_cmd.height = mode->vdisplay;
  5618. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  5619. bpp);
  5620. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  5621. return intel_framebuffer_create(dev, &mode_cmd, obj);
  5622. }
  5623. static struct drm_framebuffer *
  5624. mode_fits_in_fbdev(struct drm_device *dev,
  5625. struct drm_display_mode *mode)
  5626. {
  5627. struct drm_i915_private *dev_priv = dev->dev_private;
  5628. struct drm_i915_gem_object *obj;
  5629. struct drm_framebuffer *fb;
  5630. if (dev_priv->fbdev == NULL)
  5631. return NULL;
  5632. obj = dev_priv->fbdev->ifb.obj;
  5633. if (obj == NULL)
  5634. return NULL;
  5635. fb = &dev_priv->fbdev->ifb.base;
  5636. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  5637. fb->bits_per_pixel))
  5638. return NULL;
  5639. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  5640. return NULL;
  5641. return fb;
  5642. }
  5643. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  5644. struct drm_display_mode *mode,
  5645. struct intel_load_detect_pipe *old)
  5646. {
  5647. struct intel_crtc *intel_crtc;
  5648. struct intel_encoder *intel_encoder =
  5649. intel_attached_encoder(connector);
  5650. struct drm_crtc *possible_crtc;
  5651. struct drm_encoder *encoder = &intel_encoder->base;
  5652. struct drm_crtc *crtc = NULL;
  5653. struct drm_device *dev = encoder->dev;
  5654. struct drm_framebuffer *fb;
  5655. int i = -1;
  5656. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5657. connector->base.id, drm_get_connector_name(connector),
  5658. encoder->base.id, drm_get_encoder_name(encoder));
  5659. /*
  5660. * Algorithm gets a little messy:
  5661. *
  5662. * - if the connector already has an assigned crtc, use it (but make
  5663. * sure it's on first)
  5664. *
  5665. * - try to find the first unused crtc that can drive this connector,
  5666. * and use that if we find one
  5667. */
  5668. /* See if we already have a CRTC for this connector */
  5669. if (encoder->crtc) {
  5670. crtc = encoder->crtc;
  5671. mutex_lock(&crtc->mutex);
  5672. old->dpms_mode = connector->dpms;
  5673. old->load_detect_temp = false;
  5674. /* Make sure the crtc and connector are running */
  5675. if (connector->dpms != DRM_MODE_DPMS_ON)
  5676. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  5677. return true;
  5678. }
  5679. /* Find an unused one (if possible) */
  5680. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  5681. i++;
  5682. if (!(encoder->possible_crtcs & (1 << i)))
  5683. continue;
  5684. if (!possible_crtc->enabled) {
  5685. crtc = possible_crtc;
  5686. break;
  5687. }
  5688. }
  5689. /*
  5690. * If we didn't find an unused CRTC, don't use any.
  5691. */
  5692. if (!crtc) {
  5693. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  5694. return false;
  5695. }
  5696. mutex_lock(&crtc->mutex);
  5697. intel_encoder->new_crtc = to_intel_crtc(crtc);
  5698. to_intel_connector(connector)->new_encoder = intel_encoder;
  5699. intel_crtc = to_intel_crtc(crtc);
  5700. old->dpms_mode = connector->dpms;
  5701. old->load_detect_temp = true;
  5702. old->release_fb = NULL;
  5703. if (!mode)
  5704. mode = &load_detect_mode;
  5705. /* We need a framebuffer large enough to accommodate all accesses
  5706. * that the plane may generate whilst we perform load detection.
  5707. * We can not rely on the fbcon either being present (we get called
  5708. * during its initialisation to detect all boot displays, or it may
  5709. * not even exist) or that it is large enough to satisfy the
  5710. * requested mode.
  5711. */
  5712. fb = mode_fits_in_fbdev(dev, mode);
  5713. if (fb == NULL) {
  5714. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  5715. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  5716. old->release_fb = fb;
  5717. } else
  5718. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  5719. if (IS_ERR(fb)) {
  5720. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  5721. mutex_unlock(&crtc->mutex);
  5722. return false;
  5723. }
  5724. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  5725. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  5726. if (old->release_fb)
  5727. old->release_fb->funcs->destroy(old->release_fb);
  5728. mutex_unlock(&crtc->mutex);
  5729. return false;
  5730. }
  5731. /* let the connector get through one full cycle before testing */
  5732. intel_wait_for_vblank(dev, intel_crtc->pipe);
  5733. return true;
  5734. }
  5735. void intel_release_load_detect_pipe(struct drm_connector *connector,
  5736. struct intel_load_detect_pipe *old)
  5737. {
  5738. struct intel_encoder *intel_encoder =
  5739. intel_attached_encoder(connector);
  5740. struct drm_encoder *encoder = &intel_encoder->base;
  5741. struct drm_crtc *crtc = encoder->crtc;
  5742. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5743. connector->base.id, drm_get_connector_name(connector),
  5744. encoder->base.id, drm_get_encoder_name(encoder));
  5745. if (old->load_detect_temp) {
  5746. to_intel_connector(connector)->new_encoder = NULL;
  5747. intel_encoder->new_crtc = NULL;
  5748. intel_set_mode(crtc, NULL, 0, 0, NULL);
  5749. if (old->release_fb) {
  5750. drm_framebuffer_unregister_private(old->release_fb);
  5751. drm_framebuffer_unreference(old->release_fb);
  5752. }
  5753. mutex_unlock(&crtc->mutex);
  5754. return;
  5755. }
  5756. /* Switch crtc and encoder back off if necessary */
  5757. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  5758. connector->funcs->dpms(connector, old->dpms_mode);
  5759. mutex_unlock(&crtc->mutex);
  5760. }
  5761. /* Returns the clock of the currently programmed mode of the given pipe. */
  5762. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  5763. {
  5764. struct drm_i915_private *dev_priv = dev->dev_private;
  5765. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5766. int pipe = intel_crtc->pipe;
  5767. u32 dpll = I915_READ(DPLL(pipe));
  5768. u32 fp;
  5769. intel_clock_t clock;
  5770. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  5771. fp = I915_READ(FP0(pipe));
  5772. else
  5773. fp = I915_READ(FP1(pipe));
  5774. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  5775. if (IS_PINEVIEW(dev)) {
  5776. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  5777. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5778. } else {
  5779. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  5780. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5781. }
  5782. if (!IS_GEN2(dev)) {
  5783. if (IS_PINEVIEW(dev))
  5784. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  5785. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  5786. else
  5787. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  5788. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5789. switch (dpll & DPLL_MODE_MASK) {
  5790. case DPLLB_MODE_DAC_SERIAL:
  5791. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  5792. 5 : 10;
  5793. break;
  5794. case DPLLB_MODE_LVDS:
  5795. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  5796. 7 : 14;
  5797. break;
  5798. default:
  5799. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  5800. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  5801. return 0;
  5802. }
  5803. if (IS_PINEVIEW(dev))
  5804. pineview_clock(96000, &clock);
  5805. else
  5806. i9xx_clock(96000, &clock);
  5807. } else {
  5808. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  5809. if (is_lvds) {
  5810. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  5811. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5812. clock.p2 = 14;
  5813. if ((dpll & PLL_REF_INPUT_MASK) ==
  5814. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  5815. /* XXX: might not be 66MHz */
  5816. i9xx_clock(66000, &clock);
  5817. } else
  5818. i9xx_clock(48000, &clock);
  5819. } else {
  5820. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  5821. clock.p1 = 2;
  5822. else {
  5823. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  5824. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  5825. }
  5826. if (dpll & PLL_P2_DIVIDE_BY_4)
  5827. clock.p2 = 4;
  5828. else
  5829. clock.p2 = 2;
  5830. i9xx_clock(48000, &clock);
  5831. }
  5832. }
  5833. /* XXX: It would be nice to validate the clocks, but we can't reuse
  5834. * i830PllIsValid() because it relies on the xf86_config connector
  5835. * configuration being accurate, which it isn't necessarily.
  5836. */
  5837. return clock.dot;
  5838. }
  5839. /** Returns the currently programmed mode of the given pipe. */
  5840. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  5841. struct drm_crtc *crtc)
  5842. {
  5843. struct drm_i915_private *dev_priv = dev->dev_private;
  5844. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5845. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  5846. struct drm_display_mode *mode;
  5847. int htot = I915_READ(HTOTAL(cpu_transcoder));
  5848. int hsync = I915_READ(HSYNC(cpu_transcoder));
  5849. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  5850. int vsync = I915_READ(VSYNC(cpu_transcoder));
  5851. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  5852. if (!mode)
  5853. return NULL;
  5854. mode->clock = intel_crtc_clock_get(dev, crtc);
  5855. mode->hdisplay = (htot & 0xffff) + 1;
  5856. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  5857. mode->hsync_start = (hsync & 0xffff) + 1;
  5858. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  5859. mode->vdisplay = (vtot & 0xffff) + 1;
  5860. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  5861. mode->vsync_start = (vsync & 0xffff) + 1;
  5862. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  5863. drm_mode_set_name(mode);
  5864. return mode;
  5865. }
  5866. static void intel_increase_pllclock(struct drm_crtc *crtc)
  5867. {
  5868. struct drm_device *dev = crtc->dev;
  5869. drm_i915_private_t *dev_priv = dev->dev_private;
  5870. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5871. int pipe = intel_crtc->pipe;
  5872. int dpll_reg = DPLL(pipe);
  5873. int dpll;
  5874. if (HAS_PCH_SPLIT(dev))
  5875. return;
  5876. if (!dev_priv->lvds_downclock_avail)
  5877. return;
  5878. dpll = I915_READ(dpll_reg);
  5879. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  5880. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  5881. assert_panel_unlocked(dev_priv, pipe);
  5882. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  5883. I915_WRITE(dpll_reg, dpll);
  5884. intel_wait_for_vblank(dev, pipe);
  5885. dpll = I915_READ(dpll_reg);
  5886. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  5887. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  5888. }
  5889. }
  5890. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  5891. {
  5892. struct drm_device *dev = crtc->dev;
  5893. drm_i915_private_t *dev_priv = dev->dev_private;
  5894. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5895. if (HAS_PCH_SPLIT(dev))
  5896. return;
  5897. if (!dev_priv->lvds_downclock_avail)
  5898. return;
  5899. /*
  5900. * Since this is called by a timer, we should never get here in
  5901. * the manual case.
  5902. */
  5903. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  5904. int pipe = intel_crtc->pipe;
  5905. int dpll_reg = DPLL(pipe);
  5906. int dpll;
  5907. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  5908. assert_panel_unlocked(dev_priv, pipe);
  5909. dpll = I915_READ(dpll_reg);
  5910. dpll |= DISPLAY_RATE_SELECT_FPA1;
  5911. I915_WRITE(dpll_reg, dpll);
  5912. intel_wait_for_vblank(dev, pipe);
  5913. dpll = I915_READ(dpll_reg);
  5914. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  5915. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  5916. }
  5917. }
  5918. void intel_mark_busy(struct drm_device *dev)
  5919. {
  5920. i915_update_gfx_val(dev->dev_private);
  5921. }
  5922. void intel_mark_idle(struct drm_device *dev)
  5923. {
  5924. struct drm_crtc *crtc;
  5925. if (!i915_powersave)
  5926. return;
  5927. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5928. if (!crtc->fb)
  5929. continue;
  5930. intel_decrease_pllclock(crtc);
  5931. }
  5932. }
  5933. void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
  5934. struct intel_ring_buffer *ring)
  5935. {
  5936. struct drm_device *dev = obj->base.dev;
  5937. struct drm_crtc *crtc;
  5938. if (!i915_powersave)
  5939. return;
  5940. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5941. if (!crtc->fb)
  5942. continue;
  5943. if (to_intel_framebuffer(crtc->fb)->obj != obj)
  5944. continue;
  5945. intel_increase_pllclock(crtc);
  5946. if (ring && intel_fbc_enabled(dev))
  5947. ring->fbc_dirty = true;
  5948. }
  5949. }
  5950. static void intel_crtc_destroy(struct drm_crtc *crtc)
  5951. {
  5952. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5953. struct drm_device *dev = crtc->dev;
  5954. struct intel_unpin_work *work;
  5955. unsigned long flags;
  5956. spin_lock_irqsave(&dev->event_lock, flags);
  5957. work = intel_crtc->unpin_work;
  5958. intel_crtc->unpin_work = NULL;
  5959. spin_unlock_irqrestore(&dev->event_lock, flags);
  5960. if (work) {
  5961. cancel_work_sync(&work->work);
  5962. kfree(work);
  5963. }
  5964. intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
  5965. drm_crtc_cleanup(crtc);
  5966. kfree(intel_crtc);
  5967. }
  5968. static void intel_unpin_work_fn(struct work_struct *__work)
  5969. {
  5970. struct intel_unpin_work *work =
  5971. container_of(__work, struct intel_unpin_work, work);
  5972. struct drm_device *dev = work->crtc->dev;
  5973. mutex_lock(&dev->struct_mutex);
  5974. intel_unpin_fb_obj(work->old_fb_obj);
  5975. drm_gem_object_unreference(&work->pending_flip_obj->base);
  5976. drm_gem_object_unreference(&work->old_fb_obj->base);
  5977. intel_update_fbc(dev);
  5978. mutex_unlock(&dev->struct_mutex);
  5979. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  5980. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  5981. kfree(work);
  5982. }
  5983. static void do_intel_finish_page_flip(struct drm_device *dev,
  5984. struct drm_crtc *crtc)
  5985. {
  5986. drm_i915_private_t *dev_priv = dev->dev_private;
  5987. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5988. struct intel_unpin_work *work;
  5989. unsigned long flags;
  5990. /* Ignore early vblank irqs */
  5991. if (intel_crtc == NULL)
  5992. return;
  5993. spin_lock_irqsave(&dev->event_lock, flags);
  5994. work = intel_crtc->unpin_work;
  5995. /* Ensure we don't miss a work->pending update ... */
  5996. smp_rmb();
  5997. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  5998. spin_unlock_irqrestore(&dev->event_lock, flags);
  5999. return;
  6000. }
  6001. /* and that the unpin work is consistent wrt ->pending. */
  6002. smp_rmb();
  6003. intel_crtc->unpin_work = NULL;
  6004. if (work->event)
  6005. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  6006. drm_vblank_put(dev, intel_crtc->pipe);
  6007. spin_unlock_irqrestore(&dev->event_lock, flags);
  6008. wake_up_all(&dev_priv->pending_flip_queue);
  6009. queue_work(dev_priv->wq, &work->work);
  6010. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  6011. }
  6012. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  6013. {
  6014. drm_i915_private_t *dev_priv = dev->dev_private;
  6015. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  6016. do_intel_finish_page_flip(dev, crtc);
  6017. }
  6018. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  6019. {
  6020. drm_i915_private_t *dev_priv = dev->dev_private;
  6021. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  6022. do_intel_finish_page_flip(dev, crtc);
  6023. }
  6024. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  6025. {
  6026. drm_i915_private_t *dev_priv = dev->dev_private;
  6027. struct intel_crtc *intel_crtc =
  6028. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  6029. unsigned long flags;
  6030. /* NB: An MMIO update of the plane base pointer will also
  6031. * generate a page-flip completion irq, i.e. every modeset
  6032. * is also accompanied by a spurious intel_prepare_page_flip().
  6033. */
  6034. spin_lock_irqsave(&dev->event_lock, flags);
  6035. if (intel_crtc->unpin_work)
  6036. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  6037. spin_unlock_irqrestore(&dev->event_lock, flags);
  6038. }
  6039. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  6040. {
  6041. /* Ensure that the work item is consistent when activating it ... */
  6042. smp_wmb();
  6043. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  6044. /* and that it is marked active as soon as the irq could fire. */
  6045. smp_wmb();
  6046. }
  6047. static int intel_gen2_queue_flip(struct drm_device *dev,
  6048. struct drm_crtc *crtc,
  6049. struct drm_framebuffer *fb,
  6050. struct drm_i915_gem_object *obj)
  6051. {
  6052. struct drm_i915_private *dev_priv = dev->dev_private;
  6053. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6054. u32 flip_mask;
  6055. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6056. int ret;
  6057. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6058. if (ret)
  6059. goto err;
  6060. ret = intel_ring_begin(ring, 6);
  6061. if (ret)
  6062. goto err_unpin;
  6063. /* Can't queue multiple flips, so wait for the previous
  6064. * one to finish before executing the next.
  6065. */
  6066. if (intel_crtc->plane)
  6067. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6068. else
  6069. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6070. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6071. intel_ring_emit(ring, MI_NOOP);
  6072. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6073. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6074. intel_ring_emit(ring, fb->pitches[0]);
  6075. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6076. intel_ring_emit(ring, 0); /* aux display base address, unused */
  6077. intel_mark_page_flip_active(intel_crtc);
  6078. intel_ring_advance(ring);
  6079. return 0;
  6080. err_unpin:
  6081. intel_unpin_fb_obj(obj);
  6082. err:
  6083. return ret;
  6084. }
  6085. static int intel_gen3_queue_flip(struct drm_device *dev,
  6086. struct drm_crtc *crtc,
  6087. struct drm_framebuffer *fb,
  6088. struct drm_i915_gem_object *obj)
  6089. {
  6090. struct drm_i915_private *dev_priv = dev->dev_private;
  6091. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6092. u32 flip_mask;
  6093. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6094. int ret;
  6095. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6096. if (ret)
  6097. goto err;
  6098. ret = intel_ring_begin(ring, 6);
  6099. if (ret)
  6100. goto err_unpin;
  6101. if (intel_crtc->plane)
  6102. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6103. else
  6104. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6105. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6106. intel_ring_emit(ring, MI_NOOP);
  6107. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  6108. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6109. intel_ring_emit(ring, fb->pitches[0]);
  6110. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6111. intel_ring_emit(ring, MI_NOOP);
  6112. intel_mark_page_flip_active(intel_crtc);
  6113. intel_ring_advance(ring);
  6114. return 0;
  6115. err_unpin:
  6116. intel_unpin_fb_obj(obj);
  6117. err:
  6118. return ret;
  6119. }
  6120. static int intel_gen4_queue_flip(struct drm_device *dev,
  6121. struct drm_crtc *crtc,
  6122. struct drm_framebuffer *fb,
  6123. struct drm_i915_gem_object *obj)
  6124. {
  6125. struct drm_i915_private *dev_priv = dev->dev_private;
  6126. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6127. uint32_t pf, pipesrc;
  6128. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6129. int ret;
  6130. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6131. if (ret)
  6132. goto err;
  6133. ret = intel_ring_begin(ring, 4);
  6134. if (ret)
  6135. goto err_unpin;
  6136. /* i965+ uses the linear or tiled offsets from the
  6137. * Display Registers (which do not change across a page-flip)
  6138. * so we need only reprogram the base address.
  6139. */
  6140. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6141. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6142. intel_ring_emit(ring, fb->pitches[0]);
  6143. intel_ring_emit(ring,
  6144. (obj->gtt_offset + intel_crtc->dspaddr_offset) |
  6145. obj->tiling_mode);
  6146. /* XXX Enabling the panel-fitter across page-flip is so far
  6147. * untested on non-native modes, so ignore it for now.
  6148. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6149. */
  6150. pf = 0;
  6151. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6152. intel_ring_emit(ring, pf | pipesrc);
  6153. intel_mark_page_flip_active(intel_crtc);
  6154. intel_ring_advance(ring);
  6155. return 0;
  6156. err_unpin:
  6157. intel_unpin_fb_obj(obj);
  6158. err:
  6159. return ret;
  6160. }
  6161. static int intel_gen6_queue_flip(struct drm_device *dev,
  6162. struct drm_crtc *crtc,
  6163. struct drm_framebuffer *fb,
  6164. struct drm_i915_gem_object *obj)
  6165. {
  6166. struct drm_i915_private *dev_priv = dev->dev_private;
  6167. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6168. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6169. uint32_t pf, pipesrc;
  6170. int ret;
  6171. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6172. if (ret)
  6173. goto err;
  6174. ret = intel_ring_begin(ring, 4);
  6175. if (ret)
  6176. goto err_unpin;
  6177. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6178. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6179. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  6180. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6181. /* Contrary to the suggestions in the documentation,
  6182. * "Enable Panel Fitter" does not seem to be required when page
  6183. * flipping with a non-native mode, and worse causes a normal
  6184. * modeset to fail.
  6185. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6186. */
  6187. pf = 0;
  6188. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6189. intel_ring_emit(ring, pf | pipesrc);
  6190. intel_mark_page_flip_active(intel_crtc);
  6191. intel_ring_advance(ring);
  6192. return 0;
  6193. err_unpin:
  6194. intel_unpin_fb_obj(obj);
  6195. err:
  6196. return ret;
  6197. }
  6198. /*
  6199. * On gen7 we currently use the blit ring because (in early silicon at least)
  6200. * the render ring doesn't give us interrpts for page flip completion, which
  6201. * means clients will hang after the first flip is queued. Fortunately the
  6202. * blit ring generates interrupts properly, so use it instead.
  6203. */
  6204. static int intel_gen7_queue_flip(struct drm_device *dev,
  6205. struct drm_crtc *crtc,
  6206. struct drm_framebuffer *fb,
  6207. struct drm_i915_gem_object *obj)
  6208. {
  6209. struct drm_i915_private *dev_priv = dev->dev_private;
  6210. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6211. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  6212. uint32_t plane_bit = 0;
  6213. int ret;
  6214. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6215. if (ret)
  6216. goto err;
  6217. switch(intel_crtc->plane) {
  6218. case PLANE_A:
  6219. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  6220. break;
  6221. case PLANE_B:
  6222. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  6223. break;
  6224. case PLANE_C:
  6225. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  6226. break;
  6227. default:
  6228. WARN_ONCE(1, "unknown plane in flip command\n");
  6229. ret = -ENODEV;
  6230. goto err_unpin;
  6231. }
  6232. ret = intel_ring_begin(ring, 4);
  6233. if (ret)
  6234. goto err_unpin;
  6235. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  6236. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6237. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6238. intel_ring_emit(ring, (MI_NOOP));
  6239. intel_mark_page_flip_active(intel_crtc);
  6240. intel_ring_advance(ring);
  6241. return 0;
  6242. err_unpin:
  6243. intel_unpin_fb_obj(obj);
  6244. err:
  6245. return ret;
  6246. }
  6247. static int intel_default_queue_flip(struct drm_device *dev,
  6248. struct drm_crtc *crtc,
  6249. struct drm_framebuffer *fb,
  6250. struct drm_i915_gem_object *obj)
  6251. {
  6252. return -ENODEV;
  6253. }
  6254. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6255. struct drm_framebuffer *fb,
  6256. struct drm_pending_vblank_event *event)
  6257. {
  6258. struct drm_device *dev = crtc->dev;
  6259. struct drm_i915_private *dev_priv = dev->dev_private;
  6260. struct drm_framebuffer *old_fb = crtc->fb;
  6261. struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
  6262. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6263. struct intel_unpin_work *work;
  6264. unsigned long flags;
  6265. int ret;
  6266. /* Can't change pixel format via MI display flips. */
  6267. if (fb->pixel_format != crtc->fb->pixel_format)
  6268. return -EINVAL;
  6269. /*
  6270. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6271. * Note that pitch changes could also affect these register.
  6272. */
  6273. if (INTEL_INFO(dev)->gen > 3 &&
  6274. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6275. fb->pitches[0] != crtc->fb->pitches[0]))
  6276. return -EINVAL;
  6277. work = kzalloc(sizeof *work, GFP_KERNEL);
  6278. if (work == NULL)
  6279. return -ENOMEM;
  6280. work->event = event;
  6281. work->crtc = crtc;
  6282. work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
  6283. INIT_WORK(&work->work, intel_unpin_work_fn);
  6284. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6285. if (ret)
  6286. goto free_work;
  6287. /* We borrow the event spin lock for protecting unpin_work */
  6288. spin_lock_irqsave(&dev->event_lock, flags);
  6289. if (intel_crtc->unpin_work) {
  6290. spin_unlock_irqrestore(&dev->event_lock, flags);
  6291. kfree(work);
  6292. drm_vblank_put(dev, intel_crtc->pipe);
  6293. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6294. return -EBUSY;
  6295. }
  6296. intel_crtc->unpin_work = work;
  6297. spin_unlock_irqrestore(&dev->event_lock, flags);
  6298. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  6299. flush_workqueue(dev_priv->wq);
  6300. ret = i915_mutex_lock_interruptible(dev);
  6301. if (ret)
  6302. goto cleanup;
  6303. /* Reference the objects for the scheduled work. */
  6304. drm_gem_object_reference(&work->old_fb_obj->base);
  6305. drm_gem_object_reference(&obj->base);
  6306. crtc->fb = fb;
  6307. work->pending_flip_obj = obj;
  6308. work->enable_stall_check = true;
  6309. atomic_inc(&intel_crtc->unpin_work_count);
  6310. intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  6311. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
  6312. if (ret)
  6313. goto cleanup_pending;
  6314. intel_disable_fbc(dev);
  6315. intel_mark_fb_busy(obj, NULL);
  6316. mutex_unlock(&dev->struct_mutex);
  6317. trace_i915_flip_request(intel_crtc->plane, obj);
  6318. return 0;
  6319. cleanup_pending:
  6320. atomic_dec(&intel_crtc->unpin_work_count);
  6321. crtc->fb = old_fb;
  6322. drm_gem_object_unreference(&work->old_fb_obj->base);
  6323. drm_gem_object_unreference(&obj->base);
  6324. mutex_unlock(&dev->struct_mutex);
  6325. cleanup:
  6326. spin_lock_irqsave(&dev->event_lock, flags);
  6327. intel_crtc->unpin_work = NULL;
  6328. spin_unlock_irqrestore(&dev->event_lock, flags);
  6329. drm_vblank_put(dev, intel_crtc->pipe);
  6330. free_work:
  6331. kfree(work);
  6332. return ret;
  6333. }
  6334. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  6335. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  6336. .load_lut = intel_crtc_load_lut,
  6337. };
  6338. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  6339. struct drm_crtc *crtc)
  6340. {
  6341. struct drm_device *dev;
  6342. struct drm_crtc *tmp;
  6343. int crtc_mask = 1;
  6344. WARN(!crtc, "checking null crtc?\n");
  6345. dev = crtc->dev;
  6346. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  6347. if (tmp == crtc)
  6348. break;
  6349. crtc_mask <<= 1;
  6350. }
  6351. if (encoder->possible_crtcs & crtc_mask)
  6352. return true;
  6353. return false;
  6354. }
  6355. /**
  6356. * intel_modeset_update_staged_output_state
  6357. *
  6358. * Updates the staged output configuration state, e.g. after we've read out the
  6359. * current hw state.
  6360. */
  6361. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  6362. {
  6363. struct intel_encoder *encoder;
  6364. struct intel_connector *connector;
  6365. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6366. base.head) {
  6367. connector->new_encoder =
  6368. to_intel_encoder(connector->base.encoder);
  6369. }
  6370. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6371. base.head) {
  6372. encoder->new_crtc =
  6373. to_intel_crtc(encoder->base.crtc);
  6374. }
  6375. }
  6376. /**
  6377. * intel_modeset_commit_output_state
  6378. *
  6379. * This function copies the stage display pipe configuration to the real one.
  6380. */
  6381. static void intel_modeset_commit_output_state(struct drm_device *dev)
  6382. {
  6383. struct intel_encoder *encoder;
  6384. struct intel_connector *connector;
  6385. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6386. base.head) {
  6387. connector->base.encoder = &connector->new_encoder->base;
  6388. }
  6389. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6390. base.head) {
  6391. encoder->base.crtc = &encoder->new_crtc->base;
  6392. }
  6393. }
  6394. static void
  6395. connected_sink_compute_bpp(struct intel_connector * connector,
  6396. struct intel_crtc_config *pipe_config)
  6397. {
  6398. int bpp = pipe_config->pipe_bpp;
  6399. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
  6400. connector->base.base.id,
  6401. drm_get_connector_name(&connector->base));
  6402. /* Don't use an invalid EDID bpc value */
  6403. if (connector->base.display_info.bpc &&
  6404. connector->base.display_info.bpc * 3 < bpp) {
  6405. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  6406. bpp, connector->base.display_info.bpc*3);
  6407. pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
  6408. }
  6409. /* Clamp bpp to 8 on screens without EDID 1.4 */
  6410. if (connector->base.display_info.bpc == 0 && bpp > 24) {
  6411. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  6412. bpp);
  6413. pipe_config->pipe_bpp = 24;
  6414. }
  6415. }
  6416. static int
  6417. compute_baseline_pipe_bpp(struct intel_crtc *crtc,
  6418. struct drm_framebuffer *fb,
  6419. struct intel_crtc_config *pipe_config)
  6420. {
  6421. struct drm_device *dev = crtc->base.dev;
  6422. struct intel_connector *connector;
  6423. int bpp;
  6424. switch (fb->pixel_format) {
  6425. case DRM_FORMAT_C8:
  6426. bpp = 8*3; /* since we go through a colormap */
  6427. break;
  6428. case DRM_FORMAT_XRGB1555:
  6429. case DRM_FORMAT_ARGB1555:
  6430. /* checked in intel_framebuffer_init already */
  6431. if (WARN_ON(INTEL_INFO(dev)->gen > 3))
  6432. return -EINVAL;
  6433. case DRM_FORMAT_RGB565:
  6434. bpp = 6*3; /* min is 18bpp */
  6435. break;
  6436. case DRM_FORMAT_XBGR8888:
  6437. case DRM_FORMAT_ABGR8888:
  6438. /* checked in intel_framebuffer_init already */
  6439. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6440. return -EINVAL;
  6441. case DRM_FORMAT_XRGB8888:
  6442. case DRM_FORMAT_ARGB8888:
  6443. bpp = 8*3;
  6444. break;
  6445. case DRM_FORMAT_XRGB2101010:
  6446. case DRM_FORMAT_ARGB2101010:
  6447. case DRM_FORMAT_XBGR2101010:
  6448. case DRM_FORMAT_ABGR2101010:
  6449. /* checked in intel_framebuffer_init already */
  6450. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6451. return -EINVAL;
  6452. bpp = 10*3;
  6453. break;
  6454. /* TODO: gen4+ supports 16 bpc floating point, too. */
  6455. default:
  6456. DRM_DEBUG_KMS("unsupported depth\n");
  6457. return -EINVAL;
  6458. }
  6459. pipe_config->pipe_bpp = bpp;
  6460. /* Clamp display bpp to EDID value */
  6461. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6462. base.head) {
  6463. if (!connector->new_encoder ||
  6464. connector->new_encoder->new_crtc != crtc)
  6465. continue;
  6466. connected_sink_compute_bpp(connector, pipe_config);
  6467. }
  6468. return bpp;
  6469. }
  6470. static void intel_dump_pipe_config(struct intel_crtc *crtc,
  6471. struct intel_crtc_config *pipe_config,
  6472. const char *context)
  6473. {
  6474. DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
  6475. context, pipe_name(crtc->pipe));
  6476. DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
  6477. DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
  6478. pipe_config->pipe_bpp, pipe_config->dither);
  6479. DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  6480. pipe_config->has_pch_encoder,
  6481. pipe_config->fdi_lanes,
  6482. pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
  6483. pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
  6484. pipe_config->fdi_m_n.tu);
  6485. DRM_DEBUG_KMS("requested mode:\n");
  6486. drm_mode_debug_printmodeline(&pipe_config->requested_mode);
  6487. DRM_DEBUG_KMS("adjusted mode:\n");
  6488. drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
  6489. DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
  6490. pipe_config->gmch_pfit.control,
  6491. pipe_config->gmch_pfit.pgm_ratios,
  6492. pipe_config->gmch_pfit.lvds_border_bits);
  6493. DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
  6494. pipe_config->pch_pfit.pos,
  6495. pipe_config->pch_pfit.size);
  6496. DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
  6497. }
  6498. static bool check_encoder_cloning(struct drm_crtc *crtc)
  6499. {
  6500. int num_encoders = 0;
  6501. bool uncloneable_encoders = false;
  6502. struct intel_encoder *encoder;
  6503. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
  6504. base.head) {
  6505. if (&encoder->new_crtc->base != crtc)
  6506. continue;
  6507. num_encoders++;
  6508. if (!encoder->cloneable)
  6509. uncloneable_encoders = true;
  6510. }
  6511. return !(num_encoders > 1 && uncloneable_encoders);
  6512. }
  6513. static struct intel_crtc_config *
  6514. intel_modeset_pipe_config(struct drm_crtc *crtc,
  6515. struct drm_framebuffer *fb,
  6516. struct drm_display_mode *mode)
  6517. {
  6518. struct drm_device *dev = crtc->dev;
  6519. struct drm_encoder_helper_funcs *encoder_funcs;
  6520. struct intel_encoder *encoder;
  6521. struct intel_crtc_config *pipe_config;
  6522. int plane_bpp, ret = -EINVAL;
  6523. bool retry = true;
  6524. if (!check_encoder_cloning(crtc)) {
  6525. DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
  6526. return ERR_PTR(-EINVAL);
  6527. }
  6528. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  6529. if (!pipe_config)
  6530. return ERR_PTR(-ENOMEM);
  6531. drm_mode_copy(&pipe_config->adjusted_mode, mode);
  6532. drm_mode_copy(&pipe_config->requested_mode, mode);
  6533. pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
  6534. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  6535. /* Compute a starting value for pipe_config->pipe_bpp taking the source
  6536. * plane pixel format and any sink constraints into account. Returns the
  6537. * source plane bpp so that dithering can be selected on mismatches
  6538. * after encoders and crtc also have had their say. */
  6539. plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
  6540. fb, pipe_config);
  6541. if (plane_bpp < 0)
  6542. goto fail;
  6543. encoder_retry:
  6544. /* Ensure the port clock defaults are reset when retrying. */
  6545. pipe_config->port_clock = 0;
  6546. pipe_config->pixel_multiplier = 1;
  6547. /* Pass our mode to the connectors and the CRTC to give them a chance to
  6548. * adjust it according to limitations or connector properties, and also
  6549. * a chance to reject the mode entirely.
  6550. */
  6551. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6552. base.head) {
  6553. if (&encoder->new_crtc->base != crtc)
  6554. continue;
  6555. if (encoder->compute_config) {
  6556. if (!(encoder->compute_config(encoder, pipe_config))) {
  6557. DRM_DEBUG_KMS("Encoder config failure\n");
  6558. goto fail;
  6559. }
  6560. continue;
  6561. }
  6562. encoder_funcs = encoder->base.helper_private;
  6563. if (!(encoder_funcs->mode_fixup(&encoder->base,
  6564. &pipe_config->requested_mode,
  6565. &pipe_config->adjusted_mode))) {
  6566. DRM_DEBUG_KMS("Encoder fixup failed\n");
  6567. goto fail;
  6568. }
  6569. }
  6570. /* Set default port clock if not overwritten by the encoder. Needs to be
  6571. * done afterwards in case the encoder adjusts the mode. */
  6572. if (!pipe_config->port_clock)
  6573. pipe_config->port_clock = pipe_config->adjusted_mode.clock;
  6574. ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
  6575. if (ret < 0) {
  6576. DRM_DEBUG_KMS("CRTC fixup failed\n");
  6577. goto fail;
  6578. }
  6579. if (ret == RETRY) {
  6580. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  6581. ret = -EINVAL;
  6582. goto fail;
  6583. }
  6584. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  6585. retry = false;
  6586. goto encoder_retry;
  6587. }
  6588. pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
  6589. DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
  6590. plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  6591. return pipe_config;
  6592. fail:
  6593. kfree(pipe_config);
  6594. return ERR_PTR(ret);
  6595. }
  6596. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  6597. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  6598. static void
  6599. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  6600. unsigned *prepare_pipes, unsigned *disable_pipes)
  6601. {
  6602. struct intel_crtc *intel_crtc;
  6603. struct drm_device *dev = crtc->dev;
  6604. struct intel_encoder *encoder;
  6605. struct intel_connector *connector;
  6606. struct drm_crtc *tmp_crtc;
  6607. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  6608. /* Check which crtcs have changed outputs connected to them, these need
  6609. * to be part of the prepare_pipes mask. We don't (yet) support global
  6610. * modeset across multiple crtcs, so modeset_pipes will only have one
  6611. * bit set at most. */
  6612. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6613. base.head) {
  6614. if (connector->base.encoder == &connector->new_encoder->base)
  6615. continue;
  6616. if (connector->base.encoder) {
  6617. tmp_crtc = connector->base.encoder->crtc;
  6618. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6619. }
  6620. if (connector->new_encoder)
  6621. *prepare_pipes |=
  6622. 1 << connector->new_encoder->new_crtc->pipe;
  6623. }
  6624. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6625. base.head) {
  6626. if (encoder->base.crtc == &encoder->new_crtc->base)
  6627. continue;
  6628. if (encoder->base.crtc) {
  6629. tmp_crtc = encoder->base.crtc;
  6630. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6631. }
  6632. if (encoder->new_crtc)
  6633. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  6634. }
  6635. /* Check for any pipes that will be fully disabled ... */
  6636. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6637. base.head) {
  6638. bool used = false;
  6639. /* Don't try to disable disabled crtcs. */
  6640. if (!intel_crtc->base.enabled)
  6641. continue;
  6642. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6643. base.head) {
  6644. if (encoder->new_crtc == intel_crtc)
  6645. used = true;
  6646. }
  6647. if (!used)
  6648. *disable_pipes |= 1 << intel_crtc->pipe;
  6649. }
  6650. /* set_mode is also used to update properties on life display pipes. */
  6651. intel_crtc = to_intel_crtc(crtc);
  6652. if (crtc->enabled)
  6653. *prepare_pipes |= 1 << intel_crtc->pipe;
  6654. /*
  6655. * For simplicity do a full modeset on any pipe where the output routing
  6656. * changed. We could be more clever, but that would require us to be
  6657. * more careful with calling the relevant encoder->mode_set functions.
  6658. */
  6659. if (*prepare_pipes)
  6660. *modeset_pipes = *prepare_pipes;
  6661. /* ... and mask these out. */
  6662. *modeset_pipes &= ~(*disable_pipes);
  6663. *prepare_pipes &= ~(*disable_pipes);
  6664. /*
  6665. * HACK: We don't (yet) fully support global modesets. intel_set_config
  6666. * obies this rule, but the modeset restore mode of
  6667. * intel_modeset_setup_hw_state does not.
  6668. */
  6669. *modeset_pipes &= 1 << intel_crtc->pipe;
  6670. *prepare_pipes &= 1 << intel_crtc->pipe;
  6671. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  6672. *modeset_pipes, *prepare_pipes, *disable_pipes);
  6673. }
  6674. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  6675. {
  6676. struct drm_encoder *encoder;
  6677. struct drm_device *dev = crtc->dev;
  6678. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  6679. if (encoder->crtc == crtc)
  6680. return true;
  6681. return false;
  6682. }
  6683. static void
  6684. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  6685. {
  6686. struct intel_encoder *intel_encoder;
  6687. struct intel_crtc *intel_crtc;
  6688. struct drm_connector *connector;
  6689. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  6690. base.head) {
  6691. if (!intel_encoder->base.crtc)
  6692. continue;
  6693. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  6694. if (prepare_pipes & (1 << intel_crtc->pipe))
  6695. intel_encoder->connectors_active = false;
  6696. }
  6697. intel_modeset_commit_output_state(dev);
  6698. /* Update computed state. */
  6699. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6700. base.head) {
  6701. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  6702. }
  6703. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  6704. if (!connector->encoder || !connector->encoder->crtc)
  6705. continue;
  6706. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  6707. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  6708. struct drm_property *dpms_property =
  6709. dev->mode_config.dpms_property;
  6710. connector->dpms = DRM_MODE_DPMS_ON;
  6711. drm_object_property_set_value(&connector->base,
  6712. dpms_property,
  6713. DRM_MODE_DPMS_ON);
  6714. intel_encoder = to_intel_encoder(connector->encoder);
  6715. intel_encoder->connectors_active = true;
  6716. }
  6717. }
  6718. }
  6719. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  6720. list_for_each_entry((intel_crtc), \
  6721. &(dev)->mode_config.crtc_list, \
  6722. base.head) \
  6723. if (mask & (1 <<(intel_crtc)->pipe))
  6724. static bool
  6725. intel_pipe_config_compare(struct drm_device *dev,
  6726. struct intel_crtc_config *current_config,
  6727. struct intel_crtc_config *pipe_config)
  6728. {
  6729. #define PIPE_CONF_CHECK_I(name) \
  6730. if (current_config->name != pipe_config->name) { \
  6731. DRM_ERROR("mismatch in " #name " " \
  6732. "(expected %i, found %i)\n", \
  6733. current_config->name, \
  6734. pipe_config->name); \
  6735. return false; \
  6736. }
  6737. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  6738. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  6739. DRM_ERROR("mismatch in " #name " " \
  6740. "(expected %i, found %i)\n", \
  6741. current_config->name & (mask), \
  6742. pipe_config->name & (mask)); \
  6743. return false; \
  6744. }
  6745. #define PIPE_CONF_QUIRK(quirk) \
  6746. ((current_config->quirks | pipe_config->quirks) & (quirk))
  6747. PIPE_CONF_CHECK_I(cpu_transcoder);
  6748. PIPE_CONF_CHECK_I(has_pch_encoder);
  6749. PIPE_CONF_CHECK_I(fdi_lanes);
  6750. PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
  6751. PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
  6752. PIPE_CONF_CHECK_I(fdi_m_n.link_m);
  6753. PIPE_CONF_CHECK_I(fdi_m_n.link_n);
  6754. PIPE_CONF_CHECK_I(fdi_m_n.tu);
  6755. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
  6756. PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
  6757. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
  6758. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
  6759. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
  6760. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
  6761. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
  6762. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
  6763. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
  6764. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
  6765. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
  6766. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
  6767. if (!HAS_PCH_SPLIT(dev))
  6768. PIPE_CONF_CHECK_I(pixel_multiplier);
  6769. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6770. DRM_MODE_FLAG_INTERLACE);
  6771. if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
  6772. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6773. DRM_MODE_FLAG_PHSYNC);
  6774. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6775. DRM_MODE_FLAG_NHSYNC);
  6776. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6777. DRM_MODE_FLAG_PVSYNC);
  6778. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6779. DRM_MODE_FLAG_NVSYNC);
  6780. }
  6781. PIPE_CONF_CHECK_I(requested_mode.hdisplay);
  6782. PIPE_CONF_CHECK_I(requested_mode.vdisplay);
  6783. PIPE_CONF_CHECK_I(gmch_pfit.control);
  6784. /* pfit ratios are autocomputed by the hw on gen4+ */
  6785. if (INTEL_INFO(dev)->gen < 4)
  6786. PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
  6787. PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
  6788. PIPE_CONF_CHECK_I(pch_pfit.pos);
  6789. PIPE_CONF_CHECK_I(pch_pfit.size);
  6790. PIPE_CONF_CHECK_I(ips_enabled);
  6791. PIPE_CONF_CHECK_I(shared_dpll);
  6792. #undef PIPE_CONF_CHECK_I
  6793. #undef PIPE_CONF_CHECK_FLAGS
  6794. #undef PIPE_CONF_QUIRK
  6795. return true;
  6796. }
  6797. void
  6798. intel_modeset_check_state(struct drm_device *dev)
  6799. {
  6800. drm_i915_private_t *dev_priv = dev->dev_private;
  6801. struct intel_crtc *crtc;
  6802. struct intel_encoder *encoder;
  6803. struct intel_connector *connector;
  6804. struct intel_crtc_config pipe_config;
  6805. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6806. base.head) {
  6807. /* This also checks the encoder/connector hw state with the
  6808. * ->get_hw_state callbacks. */
  6809. intel_connector_check_state(connector);
  6810. WARN(&connector->new_encoder->base != connector->base.encoder,
  6811. "connector's staged encoder doesn't match current encoder\n");
  6812. }
  6813. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6814. base.head) {
  6815. bool enabled = false;
  6816. bool active = false;
  6817. enum pipe pipe, tracked_pipe;
  6818. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  6819. encoder->base.base.id,
  6820. drm_get_encoder_name(&encoder->base));
  6821. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  6822. "encoder's stage crtc doesn't match current crtc\n");
  6823. WARN(encoder->connectors_active && !encoder->base.crtc,
  6824. "encoder's active_connectors set, but no crtc\n");
  6825. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6826. base.head) {
  6827. if (connector->base.encoder != &encoder->base)
  6828. continue;
  6829. enabled = true;
  6830. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  6831. active = true;
  6832. }
  6833. WARN(!!encoder->base.crtc != enabled,
  6834. "encoder's enabled state mismatch "
  6835. "(expected %i, found %i)\n",
  6836. !!encoder->base.crtc, enabled);
  6837. WARN(active && !encoder->base.crtc,
  6838. "active encoder with no crtc\n");
  6839. WARN(encoder->connectors_active != active,
  6840. "encoder's computed active state doesn't match tracked active state "
  6841. "(expected %i, found %i)\n", active, encoder->connectors_active);
  6842. active = encoder->get_hw_state(encoder, &pipe);
  6843. WARN(active != encoder->connectors_active,
  6844. "encoder's hw state doesn't match sw tracking "
  6845. "(expected %i, found %i)\n",
  6846. encoder->connectors_active, active);
  6847. if (!encoder->base.crtc)
  6848. continue;
  6849. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  6850. WARN(active && pipe != tracked_pipe,
  6851. "active encoder's pipe doesn't match"
  6852. "(expected %i, found %i)\n",
  6853. tracked_pipe, pipe);
  6854. }
  6855. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  6856. base.head) {
  6857. bool enabled = false;
  6858. bool active = false;
  6859. memset(&pipe_config, 0, sizeof(pipe_config));
  6860. DRM_DEBUG_KMS("[CRTC:%d]\n",
  6861. crtc->base.base.id);
  6862. WARN(crtc->active && !crtc->base.enabled,
  6863. "active crtc, but not enabled in sw tracking\n");
  6864. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6865. base.head) {
  6866. if (encoder->base.crtc != &crtc->base)
  6867. continue;
  6868. enabled = true;
  6869. if (encoder->connectors_active)
  6870. active = true;
  6871. }
  6872. WARN(active != crtc->active,
  6873. "crtc's computed active state doesn't match tracked active state "
  6874. "(expected %i, found %i)\n", active, crtc->active);
  6875. WARN(enabled != crtc->base.enabled,
  6876. "crtc's computed enabled state doesn't match tracked enabled state "
  6877. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  6878. active = dev_priv->display.get_pipe_config(crtc,
  6879. &pipe_config);
  6880. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6881. base.head) {
  6882. if (encoder->base.crtc != &crtc->base)
  6883. continue;
  6884. if (encoder->get_config)
  6885. encoder->get_config(encoder, &pipe_config);
  6886. }
  6887. WARN(crtc->active != active,
  6888. "crtc active state doesn't match with hw state "
  6889. "(expected %i, found %i)\n", crtc->active, active);
  6890. if (active &&
  6891. !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
  6892. WARN(1, "pipe state doesn't match!\n");
  6893. intel_dump_pipe_config(crtc, &pipe_config,
  6894. "[hw state]");
  6895. intel_dump_pipe_config(crtc, &crtc->config,
  6896. "[sw state]");
  6897. }
  6898. }
  6899. }
  6900. static int __intel_set_mode(struct drm_crtc *crtc,
  6901. struct drm_display_mode *mode,
  6902. int x, int y, struct drm_framebuffer *fb)
  6903. {
  6904. struct drm_device *dev = crtc->dev;
  6905. drm_i915_private_t *dev_priv = dev->dev_private;
  6906. struct drm_display_mode *saved_mode, *saved_hwmode;
  6907. struct intel_crtc_config *pipe_config = NULL;
  6908. struct intel_crtc *intel_crtc;
  6909. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  6910. int ret = 0;
  6911. saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
  6912. if (!saved_mode)
  6913. return -ENOMEM;
  6914. saved_hwmode = saved_mode + 1;
  6915. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  6916. &prepare_pipes, &disable_pipes);
  6917. *saved_hwmode = crtc->hwmode;
  6918. *saved_mode = crtc->mode;
  6919. /* Hack: Because we don't (yet) support global modeset on multiple
  6920. * crtcs, we don't keep track of the new mode for more than one crtc.
  6921. * Hence simply check whether any bit is set in modeset_pipes in all the
  6922. * pieces of code that are not yet converted to deal with mutliple crtcs
  6923. * changing their mode at the same time. */
  6924. if (modeset_pipes) {
  6925. pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
  6926. if (IS_ERR(pipe_config)) {
  6927. ret = PTR_ERR(pipe_config);
  6928. pipe_config = NULL;
  6929. goto out;
  6930. }
  6931. intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
  6932. "[modeset]");
  6933. }
  6934. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  6935. intel_crtc_disable(&intel_crtc->base);
  6936. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  6937. if (intel_crtc->base.enabled)
  6938. dev_priv->display.crtc_disable(&intel_crtc->base);
  6939. }
  6940. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  6941. * to set it here already despite that we pass it down the callchain.
  6942. */
  6943. if (modeset_pipes) {
  6944. crtc->mode = *mode;
  6945. /* mode_set/enable/disable functions rely on a correct pipe
  6946. * config. */
  6947. to_intel_crtc(crtc)->config = *pipe_config;
  6948. }
  6949. /* Only after disabling all output pipelines that will be changed can we
  6950. * update the the output configuration. */
  6951. intel_modeset_update_state(dev, prepare_pipes);
  6952. if (dev_priv->display.modeset_global_resources)
  6953. dev_priv->display.modeset_global_resources(dev);
  6954. /* Set up the DPLL and any encoders state that needs to adjust or depend
  6955. * on the DPLL.
  6956. */
  6957. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  6958. ret = intel_crtc_mode_set(&intel_crtc->base,
  6959. x, y, fb);
  6960. if (ret)
  6961. goto done;
  6962. }
  6963. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  6964. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  6965. dev_priv->display.crtc_enable(&intel_crtc->base);
  6966. if (modeset_pipes) {
  6967. /* Store real post-adjustment hardware mode. */
  6968. crtc->hwmode = pipe_config->adjusted_mode;
  6969. /* Calculate and store various constants which
  6970. * are later needed by vblank and swap-completion
  6971. * timestamping. They are derived from true hwmode.
  6972. */
  6973. drm_calc_timestamping_constants(crtc);
  6974. }
  6975. /* FIXME: add subpixel order */
  6976. done:
  6977. if (ret && crtc->enabled) {
  6978. crtc->hwmode = *saved_hwmode;
  6979. crtc->mode = *saved_mode;
  6980. }
  6981. out:
  6982. kfree(pipe_config);
  6983. kfree(saved_mode);
  6984. return ret;
  6985. }
  6986. int intel_set_mode(struct drm_crtc *crtc,
  6987. struct drm_display_mode *mode,
  6988. int x, int y, struct drm_framebuffer *fb)
  6989. {
  6990. int ret;
  6991. ret = __intel_set_mode(crtc, mode, x, y, fb);
  6992. if (ret == 0)
  6993. intel_modeset_check_state(crtc->dev);
  6994. return ret;
  6995. }
  6996. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  6997. {
  6998. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  6999. }
  7000. #undef for_each_intel_crtc_masked
  7001. static void intel_set_config_free(struct intel_set_config *config)
  7002. {
  7003. if (!config)
  7004. return;
  7005. kfree(config->save_connector_encoders);
  7006. kfree(config->save_encoder_crtcs);
  7007. kfree(config);
  7008. }
  7009. static int intel_set_config_save_state(struct drm_device *dev,
  7010. struct intel_set_config *config)
  7011. {
  7012. struct drm_encoder *encoder;
  7013. struct drm_connector *connector;
  7014. int count;
  7015. config->save_encoder_crtcs =
  7016. kcalloc(dev->mode_config.num_encoder,
  7017. sizeof(struct drm_crtc *), GFP_KERNEL);
  7018. if (!config->save_encoder_crtcs)
  7019. return -ENOMEM;
  7020. config->save_connector_encoders =
  7021. kcalloc(dev->mode_config.num_connector,
  7022. sizeof(struct drm_encoder *), GFP_KERNEL);
  7023. if (!config->save_connector_encoders)
  7024. return -ENOMEM;
  7025. /* Copy data. Note that driver private data is not affected.
  7026. * Should anything bad happen only the expected state is
  7027. * restored, not the drivers personal bookkeeping.
  7028. */
  7029. count = 0;
  7030. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  7031. config->save_encoder_crtcs[count++] = encoder->crtc;
  7032. }
  7033. count = 0;
  7034. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7035. config->save_connector_encoders[count++] = connector->encoder;
  7036. }
  7037. return 0;
  7038. }
  7039. static void intel_set_config_restore_state(struct drm_device *dev,
  7040. struct intel_set_config *config)
  7041. {
  7042. struct intel_encoder *encoder;
  7043. struct intel_connector *connector;
  7044. int count;
  7045. count = 0;
  7046. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7047. encoder->new_crtc =
  7048. to_intel_crtc(config->save_encoder_crtcs[count++]);
  7049. }
  7050. count = 0;
  7051. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  7052. connector->new_encoder =
  7053. to_intel_encoder(config->save_connector_encoders[count++]);
  7054. }
  7055. }
  7056. static void
  7057. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  7058. struct intel_set_config *config)
  7059. {
  7060. /* We should be able to check here if the fb has the same properties
  7061. * and then just flip_or_move it */
  7062. if (set->crtc->fb != set->fb) {
  7063. /* If we have no fb then treat it as a full mode set */
  7064. if (set->crtc->fb == NULL) {
  7065. DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
  7066. config->mode_changed = true;
  7067. } else if (set->fb == NULL) {
  7068. config->mode_changed = true;
  7069. } else if (set->fb->pixel_format !=
  7070. set->crtc->fb->pixel_format) {
  7071. config->mode_changed = true;
  7072. } else
  7073. config->fb_changed = true;
  7074. }
  7075. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  7076. config->fb_changed = true;
  7077. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  7078. DRM_DEBUG_KMS("modes are different, full mode set\n");
  7079. drm_mode_debug_printmodeline(&set->crtc->mode);
  7080. drm_mode_debug_printmodeline(set->mode);
  7081. config->mode_changed = true;
  7082. }
  7083. }
  7084. static int
  7085. intel_modeset_stage_output_state(struct drm_device *dev,
  7086. struct drm_mode_set *set,
  7087. struct intel_set_config *config)
  7088. {
  7089. struct drm_crtc *new_crtc;
  7090. struct intel_connector *connector;
  7091. struct intel_encoder *encoder;
  7092. int count, ro;
  7093. /* The upper layers ensure that we either disable a crtc or have a list
  7094. * of connectors. For paranoia, double-check this. */
  7095. WARN_ON(!set->fb && (set->num_connectors != 0));
  7096. WARN_ON(set->fb && (set->num_connectors == 0));
  7097. count = 0;
  7098. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7099. base.head) {
  7100. /* Otherwise traverse passed in connector list and get encoders
  7101. * for them. */
  7102. for (ro = 0; ro < set->num_connectors; ro++) {
  7103. if (set->connectors[ro] == &connector->base) {
  7104. connector->new_encoder = connector->encoder;
  7105. break;
  7106. }
  7107. }
  7108. /* If we disable the crtc, disable all its connectors. Also, if
  7109. * the connector is on the changing crtc but not on the new
  7110. * connector list, disable it. */
  7111. if ((!set->fb || ro == set->num_connectors) &&
  7112. connector->base.encoder &&
  7113. connector->base.encoder->crtc == set->crtc) {
  7114. connector->new_encoder = NULL;
  7115. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  7116. connector->base.base.id,
  7117. drm_get_connector_name(&connector->base));
  7118. }
  7119. if (&connector->new_encoder->base != connector->base.encoder) {
  7120. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  7121. config->mode_changed = true;
  7122. }
  7123. }
  7124. /* connector->new_encoder is now updated for all connectors. */
  7125. /* Update crtc of enabled connectors. */
  7126. count = 0;
  7127. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7128. base.head) {
  7129. if (!connector->new_encoder)
  7130. continue;
  7131. new_crtc = connector->new_encoder->base.crtc;
  7132. for (ro = 0; ro < set->num_connectors; ro++) {
  7133. if (set->connectors[ro] == &connector->base)
  7134. new_crtc = set->crtc;
  7135. }
  7136. /* Make sure the new CRTC will work with the encoder */
  7137. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  7138. new_crtc)) {
  7139. return -EINVAL;
  7140. }
  7141. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  7142. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  7143. connector->base.base.id,
  7144. drm_get_connector_name(&connector->base),
  7145. new_crtc->base.id);
  7146. }
  7147. /* Check for any encoders that needs to be disabled. */
  7148. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7149. base.head) {
  7150. list_for_each_entry(connector,
  7151. &dev->mode_config.connector_list,
  7152. base.head) {
  7153. if (connector->new_encoder == encoder) {
  7154. WARN_ON(!connector->new_encoder->new_crtc);
  7155. goto next_encoder;
  7156. }
  7157. }
  7158. encoder->new_crtc = NULL;
  7159. next_encoder:
  7160. /* Only now check for crtc changes so we don't miss encoders
  7161. * that will be disabled. */
  7162. if (&encoder->new_crtc->base != encoder->base.crtc) {
  7163. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  7164. config->mode_changed = true;
  7165. }
  7166. }
  7167. /* Now we've also updated encoder->new_crtc for all encoders. */
  7168. return 0;
  7169. }
  7170. static int intel_crtc_set_config(struct drm_mode_set *set)
  7171. {
  7172. struct drm_device *dev;
  7173. struct drm_mode_set save_set;
  7174. struct intel_set_config *config;
  7175. int ret;
  7176. BUG_ON(!set);
  7177. BUG_ON(!set->crtc);
  7178. BUG_ON(!set->crtc->helper_private);
  7179. /* Enforce sane interface api - has been abused by the fb helper. */
  7180. BUG_ON(!set->mode && set->fb);
  7181. BUG_ON(set->fb && set->num_connectors == 0);
  7182. if (set->fb) {
  7183. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  7184. set->crtc->base.id, set->fb->base.id,
  7185. (int)set->num_connectors, set->x, set->y);
  7186. } else {
  7187. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  7188. }
  7189. dev = set->crtc->dev;
  7190. ret = -ENOMEM;
  7191. config = kzalloc(sizeof(*config), GFP_KERNEL);
  7192. if (!config)
  7193. goto out_config;
  7194. ret = intel_set_config_save_state(dev, config);
  7195. if (ret)
  7196. goto out_config;
  7197. save_set.crtc = set->crtc;
  7198. save_set.mode = &set->crtc->mode;
  7199. save_set.x = set->crtc->x;
  7200. save_set.y = set->crtc->y;
  7201. save_set.fb = set->crtc->fb;
  7202. /* Compute whether we need a full modeset, only an fb base update or no
  7203. * change at all. In the future we might also check whether only the
  7204. * mode changed, e.g. for LVDS where we only change the panel fitter in
  7205. * such cases. */
  7206. intel_set_config_compute_mode_changes(set, config);
  7207. ret = intel_modeset_stage_output_state(dev, set, config);
  7208. if (ret)
  7209. goto fail;
  7210. if (config->mode_changed) {
  7211. ret = intel_set_mode(set->crtc, set->mode,
  7212. set->x, set->y, set->fb);
  7213. if (ret) {
  7214. DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
  7215. set->crtc->base.id, ret);
  7216. goto fail;
  7217. }
  7218. } else if (config->fb_changed) {
  7219. intel_crtc_wait_for_pending_flips(set->crtc);
  7220. ret = intel_pipe_set_base(set->crtc,
  7221. set->x, set->y, set->fb);
  7222. }
  7223. intel_set_config_free(config);
  7224. return 0;
  7225. fail:
  7226. intel_set_config_restore_state(dev, config);
  7227. /* Try to restore the config */
  7228. if (config->mode_changed &&
  7229. intel_set_mode(save_set.crtc, save_set.mode,
  7230. save_set.x, save_set.y, save_set.fb))
  7231. DRM_ERROR("failed to restore config after modeset failure\n");
  7232. out_config:
  7233. intel_set_config_free(config);
  7234. return ret;
  7235. }
  7236. static const struct drm_crtc_funcs intel_crtc_funcs = {
  7237. .cursor_set = intel_crtc_cursor_set,
  7238. .cursor_move = intel_crtc_cursor_move,
  7239. .gamma_set = intel_crtc_gamma_set,
  7240. .set_config = intel_crtc_set_config,
  7241. .destroy = intel_crtc_destroy,
  7242. .page_flip = intel_crtc_page_flip,
  7243. };
  7244. static void intel_cpu_pll_init(struct drm_device *dev)
  7245. {
  7246. if (HAS_DDI(dev))
  7247. intel_ddi_pll_init(dev);
  7248. }
  7249. static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
  7250. struct intel_shared_dpll *pll)
  7251. {
  7252. uint32_t reg, val;
  7253. /* PCH refclock must be enabled first */
  7254. assert_pch_refclk_enabled(dev_priv);
  7255. reg = PCH_DPLL(pll->id);
  7256. val = I915_READ(reg);
  7257. val |= DPLL_VCO_ENABLE;
  7258. I915_WRITE(reg, val);
  7259. POSTING_READ(reg);
  7260. udelay(200);
  7261. }
  7262. static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
  7263. struct intel_shared_dpll *pll)
  7264. {
  7265. struct drm_device *dev = dev_priv->dev;
  7266. struct intel_crtc *crtc;
  7267. uint32_t reg, val;
  7268. /* Make sure no transcoder isn't still depending on us. */
  7269. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  7270. if (intel_crtc_to_shared_dpll(crtc) == pll)
  7271. assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
  7272. }
  7273. reg = PCH_DPLL(pll->id);
  7274. val = I915_READ(reg);
  7275. val &= ~DPLL_VCO_ENABLE;
  7276. I915_WRITE(reg, val);
  7277. POSTING_READ(reg);
  7278. udelay(200);
  7279. }
  7280. static char *ibx_pch_dpll_names[] = {
  7281. "PCH DPLL A",
  7282. "PCH DPLL B",
  7283. };
  7284. static void ibx_pch_dpll_init(struct drm_device *dev)
  7285. {
  7286. struct drm_i915_private *dev_priv = dev->dev_private;
  7287. int i;
  7288. dev_priv->num_shared_dpll = 2;
  7289. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7290. dev_priv->shared_dplls[i].id = i;
  7291. dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
  7292. dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
  7293. dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
  7294. }
  7295. }
  7296. static void intel_shared_dpll_init(struct drm_device *dev)
  7297. {
  7298. struct drm_i915_private *dev_priv = dev->dev_private;
  7299. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  7300. ibx_pch_dpll_init(dev);
  7301. else
  7302. dev_priv->num_shared_dpll = 0;
  7303. BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
  7304. DRM_DEBUG_KMS("%i shared PLLs initialized\n",
  7305. dev_priv->num_shared_dpll);
  7306. }
  7307. static void intel_crtc_init(struct drm_device *dev, int pipe)
  7308. {
  7309. drm_i915_private_t *dev_priv = dev->dev_private;
  7310. struct intel_crtc *intel_crtc;
  7311. int i;
  7312. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  7313. if (intel_crtc == NULL)
  7314. return;
  7315. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  7316. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  7317. for (i = 0; i < 256; i++) {
  7318. intel_crtc->lut_r[i] = i;
  7319. intel_crtc->lut_g[i] = i;
  7320. intel_crtc->lut_b[i] = i;
  7321. }
  7322. /* Swap pipes & planes for FBC on pre-965 */
  7323. intel_crtc->pipe = pipe;
  7324. intel_crtc->plane = pipe;
  7325. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  7326. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  7327. intel_crtc->plane = !pipe;
  7328. }
  7329. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  7330. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  7331. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  7332. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  7333. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  7334. }
  7335. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  7336. struct drm_file *file)
  7337. {
  7338. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  7339. struct drm_mode_object *drmmode_obj;
  7340. struct intel_crtc *crtc;
  7341. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  7342. return -ENODEV;
  7343. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  7344. DRM_MODE_OBJECT_CRTC);
  7345. if (!drmmode_obj) {
  7346. DRM_ERROR("no such CRTC id\n");
  7347. return -EINVAL;
  7348. }
  7349. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  7350. pipe_from_crtc_id->pipe = crtc->pipe;
  7351. return 0;
  7352. }
  7353. static int intel_encoder_clones(struct intel_encoder *encoder)
  7354. {
  7355. struct drm_device *dev = encoder->base.dev;
  7356. struct intel_encoder *source_encoder;
  7357. int index_mask = 0;
  7358. int entry = 0;
  7359. list_for_each_entry(source_encoder,
  7360. &dev->mode_config.encoder_list, base.head) {
  7361. if (encoder == source_encoder)
  7362. index_mask |= (1 << entry);
  7363. /* Intel hw has only one MUX where enocoders could be cloned. */
  7364. if (encoder->cloneable && source_encoder->cloneable)
  7365. index_mask |= (1 << entry);
  7366. entry++;
  7367. }
  7368. return index_mask;
  7369. }
  7370. static bool has_edp_a(struct drm_device *dev)
  7371. {
  7372. struct drm_i915_private *dev_priv = dev->dev_private;
  7373. if (!IS_MOBILE(dev))
  7374. return false;
  7375. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  7376. return false;
  7377. if (IS_GEN5(dev) &&
  7378. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  7379. return false;
  7380. return true;
  7381. }
  7382. static void intel_setup_outputs(struct drm_device *dev)
  7383. {
  7384. struct drm_i915_private *dev_priv = dev->dev_private;
  7385. struct intel_encoder *encoder;
  7386. bool dpd_is_edp = false;
  7387. bool has_lvds;
  7388. has_lvds = intel_lvds_init(dev);
  7389. if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
  7390. /* disable the panel fitter on everything but LVDS */
  7391. I915_WRITE(PFIT_CONTROL, 0);
  7392. }
  7393. if (!IS_ULT(dev))
  7394. intel_crt_init(dev);
  7395. if (HAS_DDI(dev)) {
  7396. int found;
  7397. /* Haswell uses DDI functions to detect digital outputs */
  7398. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  7399. /* DDI A only supports eDP */
  7400. if (found)
  7401. intel_ddi_init(dev, PORT_A);
  7402. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  7403. * register */
  7404. found = I915_READ(SFUSE_STRAP);
  7405. if (found & SFUSE_STRAP_DDIB_DETECTED)
  7406. intel_ddi_init(dev, PORT_B);
  7407. if (found & SFUSE_STRAP_DDIC_DETECTED)
  7408. intel_ddi_init(dev, PORT_C);
  7409. if (found & SFUSE_STRAP_DDID_DETECTED)
  7410. intel_ddi_init(dev, PORT_D);
  7411. } else if (HAS_PCH_SPLIT(dev)) {
  7412. int found;
  7413. dpd_is_edp = intel_dpd_is_edp(dev);
  7414. if (has_edp_a(dev))
  7415. intel_dp_init(dev, DP_A, PORT_A);
  7416. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  7417. /* PCH SDVOB multiplex with HDMIB */
  7418. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  7419. if (!found)
  7420. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  7421. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  7422. intel_dp_init(dev, PCH_DP_B, PORT_B);
  7423. }
  7424. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  7425. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  7426. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  7427. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  7428. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  7429. intel_dp_init(dev, PCH_DP_C, PORT_C);
  7430. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  7431. intel_dp_init(dev, PCH_DP_D, PORT_D);
  7432. } else if (IS_VALLEYVIEW(dev)) {
  7433. /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
  7434. if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
  7435. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
  7436. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
  7437. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
  7438. PORT_B);
  7439. if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
  7440. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
  7441. }
  7442. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  7443. bool found = false;
  7444. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7445. DRM_DEBUG_KMS("probing SDVOB\n");
  7446. found = intel_sdvo_init(dev, GEN3_SDVOB, true);
  7447. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  7448. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  7449. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  7450. }
  7451. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  7452. intel_dp_init(dev, DP_B, PORT_B);
  7453. }
  7454. /* Before G4X SDVOC doesn't have its own detect register */
  7455. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7456. DRM_DEBUG_KMS("probing SDVOC\n");
  7457. found = intel_sdvo_init(dev, GEN3_SDVOC, false);
  7458. }
  7459. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  7460. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  7461. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  7462. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  7463. }
  7464. if (SUPPORTS_INTEGRATED_DP(dev))
  7465. intel_dp_init(dev, DP_C, PORT_C);
  7466. }
  7467. if (SUPPORTS_INTEGRATED_DP(dev) &&
  7468. (I915_READ(DP_D) & DP_DETECTED))
  7469. intel_dp_init(dev, DP_D, PORT_D);
  7470. } else if (IS_GEN2(dev))
  7471. intel_dvo_init(dev);
  7472. if (SUPPORTS_TV(dev))
  7473. intel_tv_init(dev);
  7474. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7475. encoder->base.possible_crtcs = encoder->crtc_mask;
  7476. encoder->base.possible_clones =
  7477. intel_encoder_clones(encoder);
  7478. }
  7479. intel_init_pch_refclk(dev);
  7480. drm_helper_move_panel_connectors_to_head(dev);
  7481. }
  7482. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  7483. {
  7484. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7485. drm_framebuffer_cleanup(fb);
  7486. drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
  7487. kfree(intel_fb);
  7488. }
  7489. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  7490. struct drm_file *file,
  7491. unsigned int *handle)
  7492. {
  7493. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7494. struct drm_i915_gem_object *obj = intel_fb->obj;
  7495. return drm_gem_handle_create(file, &obj->base, handle);
  7496. }
  7497. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  7498. .destroy = intel_user_framebuffer_destroy,
  7499. .create_handle = intel_user_framebuffer_create_handle,
  7500. };
  7501. int intel_framebuffer_init(struct drm_device *dev,
  7502. struct intel_framebuffer *intel_fb,
  7503. struct drm_mode_fb_cmd2 *mode_cmd,
  7504. struct drm_i915_gem_object *obj)
  7505. {
  7506. int ret;
  7507. if (obj->tiling_mode == I915_TILING_Y) {
  7508. DRM_DEBUG("hardware does not support tiling Y\n");
  7509. return -EINVAL;
  7510. }
  7511. if (mode_cmd->pitches[0] & 63) {
  7512. DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
  7513. mode_cmd->pitches[0]);
  7514. return -EINVAL;
  7515. }
  7516. /* FIXME <= Gen4 stride limits are bit unclear */
  7517. if (mode_cmd->pitches[0] > 32768) {
  7518. DRM_DEBUG("pitch (%d) must be at less than 32768\n",
  7519. mode_cmd->pitches[0]);
  7520. return -EINVAL;
  7521. }
  7522. if (obj->tiling_mode != I915_TILING_NONE &&
  7523. mode_cmd->pitches[0] != obj->stride) {
  7524. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  7525. mode_cmd->pitches[0], obj->stride);
  7526. return -EINVAL;
  7527. }
  7528. /* Reject formats not supported by any plane early. */
  7529. switch (mode_cmd->pixel_format) {
  7530. case DRM_FORMAT_C8:
  7531. case DRM_FORMAT_RGB565:
  7532. case DRM_FORMAT_XRGB8888:
  7533. case DRM_FORMAT_ARGB8888:
  7534. break;
  7535. case DRM_FORMAT_XRGB1555:
  7536. case DRM_FORMAT_ARGB1555:
  7537. if (INTEL_INFO(dev)->gen > 3) {
  7538. DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
  7539. return -EINVAL;
  7540. }
  7541. break;
  7542. case DRM_FORMAT_XBGR8888:
  7543. case DRM_FORMAT_ABGR8888:
  7544. case DRM_FORMAT_XRGB2101010:
  7545. case DRM_FORMAT_ARGB2101010:
  7546. case DRM_FORMAT_XBGR2101010:
  7547. case DRM_FORMAT_ABGR2101010:
  7548. if (INTEL_INFO(dev)->gen < 4) {
  7549. DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
  7550. return -EINVAL;
  7551. }
  7552. break;
  7553. case DRM_FORMAT_YUYV:
  7554. case DRM_FORMAT_UYVY:
  7555. case DRM_FORMAT_YVYU:
  7556. case DRM_FORMAT_VYUY:
  7557. if (INTEL_INFO(dev)->gen < 5) {
  7558. DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
  7559. return -EINVAL;
  7560. }
  7561. break;
  7562. default:
  7563. DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
  7564. return -EINVAL;
  7565. }
  7566. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  7567. if (mode_cmd->offsets[0] != 0)
  7568. return -EINVAL;
  7569. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  7570. intel_fb->obj = obj;
  7571. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  7572. if (ret) {
  7573. DRM_ERROR("framebuffer init failed %d\n", ret);
  7574. return ret;
  7575. }
  7576. return 0;
  7577. }
  7578. static struct drm_framebuffer *
  7579. intel_user_framebuffer_create(struct drm_device *dev,
  7580. struct drm_file *filp,
  7581. struct drm_mode_fb_cmd2 *mode_cmd)
  7582. {
  7583. struct drm_i915_gem_object *obj;
  7584. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  7585. mode_cmd->handles[0]));
  7586. if (&obj->base == NULL)
  7587. return ERR_PTR(-ENOENT);
  7588. return intel_framebuffer_create(dev, mode_cmd, obj);
  7589. }
  7590. static const struct drm_mode_config_funcs intel_mode_funcs = {
  7591. .fb_create = intel_user_framebuffer_create,
  7592. .output_poll_changed = intel_fb_output_poll_changed,
  7593. };
  7594. /* Set up chip specific display functions */
  7595. static void intel_init_display(struct drm_device *dev)
  7596. {
  7597. struct drm_i915_private *dev_priv = dev->dev_private;
  7598. if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
  7599. dev_priv->display.find_dpll = g4x_find_best_dpll;
  7600. else if (IS_VALLEYVIEW(dev))
  7601. dev_priv->display.find_dpll = vlv_find_best_dpll;
  7602. else if (IS_PINEVIEW(dev))
  7603. dev_priv->display.find_dpll = pnv_find_best_dpll;
  7604. else
  7605. dev_priv->display.find_dpll = i9xx_find_best_dpll;
  7606. if (HAS_DDI(dev)) {
  7607. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  7608. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  7609. dev_priv->display.crtc_enable = haswell_crtc_enable;
  7610. dev_priv->display.crtc_disable = haswell_crtc_disable;
  7611. dev_priv->display.off = haswell_crtc_off;
  7612. dev_priv->display.update_plane = ironlake_update_plane;
  7613. } else if (HAS_PCH_SPLIT(dev)) {
  7614. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  7615. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  7616. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  7617. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  7618. dev_priv->display.off = ironlake_crtc_off;
  7619. dev_priv->display.update_plane = ironlake_update_plane;
  7620. } else if (IS_VALLEYVIEW(dev)) {
  7621. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7622. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7623. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  7624. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7625. dev_priv->display.off = i9xx_crtc_off;
  7626. dev_priv->display.update_plane = i9xx_update_plane;
  7627. } else {
  7628. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7629. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7630. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  7631. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7632. dev_priv->display.off = i9xx_crtc_off;
  7633. dev_priv->display.update_plane = i9xx_update_plane;
  7634. }
  7635. /* Returns the core display clock speed */
  7636. if (IS_VALLEYVIEW(dev))
  7637. dev_priv->display.get_display_clock_speed =
  7638. valleyview_get_display_clock_speed;
  7639. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  7640. dev_priv->display.get_display_clock_speed =
  7641. i945_get_display_clock_speed;
  7642. else if (IS_I915G(dev))
  7643. dev_priv->display.get_display_clock_speed =
  7644. i915_get_display_clock_speed;
  7645. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  7646. dev_priv->display.get_display_clock_speed =
  7647. i9xx_misc_get_display_clock_speed;
  7648. else if (IS_I915GM(dev))
  7649. dev_priv->display.get_display_clock_speed =
  7650. i915gm_get_display_clock_speed;
  7651. else if (IS_I865G(dev))
  7652. dev_priv->display.get_display_clock_speed =
  7653. i865_get_display_clock_speed;
  7654. else if (IS_I85X(dev))
  7655. dev_priv->display.get_display_clock_speed =
  7656. i855_get_display_clock_speed;
  7657. else /* 852, 830 */
  7658. dev_priv->display.get_display_clock_speed =
  7659. i830_get_display_clock_speed;
  7660. if (HAS_PCH_SPLIT(dev)) {
  7661. if (IS_GEN5(dev)) {
  7662. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  7663. dev_priv->display.write_eld = ironlake_write_eld;
  7664. } else if (IS_GEN6(dev)) {
  7665. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  7666. dev_priv->display.write_eld = ironlake_write_eld;
  7667. } else if (IS_IVYBRIDGE(dev)) {
  7668. /* FIXME: detect B0+ stepping and use auto training */
  7669. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  7670. dev_priv->display.write_eld = ironlake_write_eld;
  7671. dev_priv->display.modeset_global_resources =
  7672. ivb_modeset_global_resources;
  7673. } else if (IS_HASWELL(dev)) {
  7674. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  7675. dev_priv->display.write_eld = haswell_write_eld;
  7676. dev_priv->display.modeset_global_resources =
  7677. haswell_modeset_global_resources;
  7678. }
  7679. } else if (IS_G4X(dev)) {
  7680. dev_priv->display.write_eld = g4x_write_eld;
  7681. }
  7682. /* Default just returns -ENODEV to indicate unsupported */
  7683. dev_priv->display.queue_flip = intel_default_queue_flip;
  7684. switch (INTEL_INFO(dev)->gen) {
  7685. case 2:
  7686. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  7687. break;
  7688. case 3:
  7689. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  7690. break;
  7691. case 4:
  7692. case 5:
  7693. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  7694. break;
  7695. case 6:
  7696. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  7697. break;
  7698. case 7:
  7699. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  7700. break;
  7701. }
  7702. }
  7703. /*
  7704. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  7705. * resume, or other times. This quirk makes sure that's the case for
  7706. * affected systems.
  7707. */
  7708. static void quirk_pipea_force(struct drm_device *dev)
  7709. {
  7710. struct drm_i915_private *dev_priv = dev->dev_private;
  7711. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  7712. DRM_INFO("applying pipe a force quirk\n");
  7713. }
  7714. /*
  7715. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  7716. */
  7717. static void quirk_ssc_force_disable(struct drm_device *dev)
  7718. {
  7719. struct drm_i915_private *dev_priv = dev->dev_private;
  7720. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  7721. DRM_INFO("applying lvds SSC disable quirk\n");
  7722. }
  7723. /*
  7724. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  7725. * brightness value
  7726. */
  7727. static void quirk_invert_brightness(struct drm_device *dev)
  7728. {
  7729. struct drm_i915_private *dev_priv = dev->dev_private;
  7730. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  7731. DRM_INFO("applying inverted panel brightness quirk\n");
  7732. }
  7733. struct intel_quirk {
  7734. int device;
  7735. int subsystem_vendor;
  7736. int subsystem_device;
  7737. void (*hook)(struct drm_device *dev);
  7738. };
  7739. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  7740. struct intel_dmi_quirk {
  7741. void (*hook)(struct drm_device *dev);
  7742. const struct dmi_system_id (*dmi_id_list)[];
  7743. };
  7744. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  7745. {
  7746. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  7747. return 1;
  7748. }
  7749. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  7750. {
  7751. .dmi_id_list = &(const struct dmi_system_id[]) {
  7752. {
  7753. .callback = intel_dmi_reverse_brightness,
  7754. .ident = "NCR Corporation",
  7755. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  7756. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  7757. },
  7758. },
  7759. { } /* terminating entry */
  7760. },
  7761. .hook = quirk_invert_brightness,
  7762. },
  7763. };
  7764. static struct intel_quirk intel_quirks[] = {
  7765. /* HP Mini needs pipe A force quirk (LP: #322104) */
  7766. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  7767. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  7768. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  7769. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  7770. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  7771. /* 830/845 need to leave pipe A & dpll A up */
  7772. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7773. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7774. /* Lenovo U160 cannot use SSC on LVDS */
  7775. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  7776. /* Sony Vaio Y cannot use SSC on LVDS */
  7777. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  7778. /* Acer Aspire 5734Z must invert backlight brightness */
  7779. { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
  7780. /* Acer/eMachines G725 */
  7781. { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
  7782. /* Acer/eMachines e725 */
  7783. { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
  7784. /* Acer/Packard Bell NCL20 */
  7785. { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
  7786. /* Acer Aspire 4736Z */
  7787. { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
  7788. };
  7789. static void intel_init_quirks(struct drm_device *dev)
  7790. {
  7791. struct pci_dev *d = dev->pdev;
  7792. int i;
  7793. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  7794. struct intel_quirk *q = &intel_quirks[i];
  7795. if (d->device == q->device &&
  7796. (d->subsystem_vendor == q->subsystem_vendor ||
  7797. q->subsystem_vendor == PCI_ANY_ID) &&
  7798. (d->subsystem_device == q->subsystem_device ||
  7799. q->subsystem_device == PCI_ANY_ID))
  7800. q->hook(dev);
  7801. }
  7802. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  7803. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  7804. intel_dmi_quirks[i].hook(dev);
  7805. }
  7806. }
  7807. /* Disable the VGA plane that we never use */
  7808. static void i915_disable_vga(struct drm_device *dev)
  7809. {
  7810. struct drm_i915_private *dev_priv = dev->dev_private;
  7811. u8 sr1;
  7812. u32 vga_reg = i915_vgacntrl_reg(dev);
  7813. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  7814. outb(SR01, VGA_SR_INDEX);
  7815. sr1 = inb(VGA_SR_DATA);
  7816. outb(sr1 | 1<<5, VGA_SR_DATA);
  7817. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  7818. udelay(300);
  7819. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  7820. POSTING_READ(vga_reg);
  7821. }
  7822. void intel_modeset_init_hw(struct drm_device *dev)
  7823. {
  7824. intel_init_power_well(dev);
  7825. intel_prepare_ddi(dev);
  7826. intel_init_clock_gating(dev);
  7827. mutex_lock(&dev->struct_mutex);
  7828. intel_enable_gt_powersave(dev);
  7829. mutex_unlock(&dev->struct_mutex);
  7830. }
  7831. void intel_modeset_suspend_hw(struct drm_device *dev)
  7832. {
  7833. intel_suspend_hw(dev);
  7834. }
  7835. void intel_modeset_init(struct drm_device *dev)
  7836. {
  7837. struct drm_i915_private *dev_priv = dev->dev_private;
  7838. int i, j, ret;
  7839. drm_mode_config_init(dev);
  7840. dev->mode_config.min_width = 0;
  7841. dev->mode_config.min_height = 0;
  7842. dev->mode_config.preferred_depth = 24;
  7843. dev->mode_config.prefer_shadow = 1;
  7844. dev->mode_config.funcs = &intel_mode_funcs;
  7845. intel_init_quirks(dev);
  7846. intel_init_pm(dev);
  7847. if (INTEL_INFO(dev)->num_pipes == 0)
  7848. return;
  7849. intel_init_display(dev);
  7850. if (IS_GEN2(dev)) {
  7851. dev->mode_config.max_width = 2048;
  7852. dev->mode_config.max_height = 2048;
  7853. } else if (IS_GEN3(dev)) {
  7854. dev->mode_config.max_width = 4096;
  7855. dev->mode_config.max_height = 4096;
  7856. } else {
  7857. dev->mode_config.max_width = 8192;
  7858. dev->mode_config.max_height = 8192;
  7859. }
  7860. dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
  7861. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  7862. INTEL_INFO(dev)->num_pipes,
  7863. INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
  7864. for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
  7865. intel_crtc_init(dev, i);
  7866. for (j = 0; j < dev_priv->num_plane; j++) {
  7867. ret = intel_plane_init(dev, i, j);
  7868. if (ret)
  7869. DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
  7870. pipe_name(i), sprite_name(i, j), ret);
  7871. }
  7872. }
  7873. intel_cpu_pll_init(dev);
  7874. intel_shared_dpll_init(dev);
  7875. /* Just disable it once at startup */
  7876. i915_disable_vga(dev);
  7877. intel_setup_outputs(dev);
  7878. /* Just in case the BIOS is doing something questionable. */
  7879. intel_disable_fbc(dev);
  7880. }
  7881. static void
  7882. intel_connector_break_all_links(struct intel_connector *connector)
  7883. {
  7884. connector->base.dpms = DRM_MODE_DPMS_OFF;
  7885. connector->base.encoder = NULL;
  7886. connector->encoder->connectors_active = false;
  7887. connector->encoder->base.crtc = NULL;
  7888. }
  7889. static void intel_enable_pipe_a(struct drm_device *dev)
  7890. {
  7891. struct intel_connector *connector;
  7892. struct drm_connector *crt = NULL;
  7893. struct intel_load_detect_pipe load_detect_temp;
  7894. /* We can't just switch on the pipe A, we need to set things up with a
  7895. * proper mode and output configuration. As a gross hack, enable pipe A
  7896. * by enabling the load detect pipe once. */
  7897. list_for_each_entry(connector,
  7898. &dev->mode_config.connector_list,
  7899. base.head) {
  7900. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  7901. crt = &connector->base;
  7902. break;
  7903. }
  7904. }
  7905. if (!crt)
  7906. return;
  7907. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  7908. intel_release_load_detect_pipe(crt, &load_detect_temp);
  7909. }
  7910. static bool
  7911. intel_check_plane_mapping(struct intel_crtc *crtc)
  7912. {
  7913. struct drm_device *dev = crtc->base.dev;
  7914. struct drm_i915_private *dev_priv = dev->dev_private;
  7915. u32 reg, val;
  7916. if (INTEL_INFO(dev)->num_pipes == 1)
  7917. return true;
  7918. reg = DSPCNTR(!crtc->plane);
  7919. val = I915_READ(reg);
  7920. if ((val & DISPLAY_PLANE_ENABLE) &&
  7921. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  7922. return false;
  7923. return true;
  7924. }
  7925. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  7926. {
  7927. struct drm_device *dev = crtc->base.dev;
  7928. struct drm_i915_private *dev_priv = dev->dev_private;
  7929. u32 reg;
  7930. /* Clear any frame start delays used for debugging left by the BIOS */
  7931. reg = PIPECONF(crtc->config.cpu_transcoder);
  7932. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  7933. /* We need to sanitize the plane -> pipe mapping first because this will
  7934. * disable the crtc (and hence change the state) if it is wrong. Note
  7935. * that gen4+ has a fixed plane -> pipe mapping. */
  7936. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  7937. struct intel_connector *connector;
  7938. bool plane;
  7939. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  7940. crtc->base.base.id);
  7941. /* Pipe has the wrong plane attached and the plane is active.
  7942. * Temporarily change the plane mapping and disable everything
  7943. * ... */
  7944. plane = crtc->plane;
  7945. crtc->plane = !plane;
  7946. dev_priv->display.crtc_disable(&crtc->base);
  7947. crtc->plane = plane;
  7948. /* ... and break all links. */
  7949. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7950. base.head) {
  7951. if (connector->encoder->base.crtc != &crtc->base)
  7952. continue;
  7953. intel_connector_break_all_links(connector);
  7954. }
  7955. WARN_ON(crtc->active);
  7956. crtc->base.enabled = false;
  7957. }
  7958. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  7959. crtc->pipe == PIPE_A && !crtc->active) {
  7960. /* BIOS forgot to enable pipe A, this mostly happens after
  7961. * resume. Force-enable the pipe to fix this, the update_dpms
  7962. * call below we restore the pipe to the right state, but leave
  7963. * the required bits on. */
  7964. intel_enable_pipe_a(dev);
  7965. }
  7966. /* Adjust the state of the output pipe according to whether we
  7967. * have active connectors/encoders. */
  7968. intel_crtc_update_dpms(&crtc->base);
  7969. if (crtc->active != crtc->base.enabled) {
  7970. struct intel_encoder *encoder;
  7971. /* This can happen either due to bugs in the get_hw_state
  7972. * functions or because the pipe is force-enabled due to the
  7973. * pipe A quirk. */
  7974. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  7975. crtc->base.base.id,
  7976. crtc->base.enabled ? "enabled" : "disabled",
  7977. crtc->active ? "enabled" : "disabled");
  7978. crtc->base.enabled = crtc->active;
  7979. /* Because we only establish the connector -> encoder ->
  7980. * crtc links if something is active, this means the
  7981. * crtc is now deactivated. Break the links. connector
  7982. * -> encoder links are only establish when things are
  7983. * actually up, hence no need to break them. */
  7984. WARN_ON(crtc->active);
  7985. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  7986. WARN_ON(encoder->connectors_active);
  7987. encoder->base.crtc = NULL;
  7988. }
  7989. }
  7990. }
  7991. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  7992. {
  7993. struct intel_connector *connector;
  7994. struct drm_device *dev = encoder->base.dev;
  7995. /* We need to check both for a crtc link (meaning that the
  7996. * encoder is active and trying to read from a pipe) and the
  7997. * pipe itself being active. */
  7998. bool has_active_crtc = encoder->base.crtc &&
  7999. to_intel_crtc(encoder->base.crtc)->active;
  8000. if (encoder->connectors_active && !has_active_crtc) {
  8001. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  8002. encoder->base.base.id,
  8003. drm_get_encoder_name(&encoder->base));
  8004. /* Connector is active, but has no active pipe. This is
  8005. * fallout from our resume register restoring. Disable
  8006. * the encoder manually again. */
  8007. if (encoder->base.crtc) {
  8008. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  8009. encoder->base.base.id,
  8010. drm_get_encoder_name(&encoder->base));
  8011. encoder->disable(encoder);
  8012. }
  8013. /* Inconsistent output/port/pipe state happens presumably due to
  8014. * a bug in one of the get_hw_state functions. Or someplace else
  8015. * in our code, like the register restore mess on resume. Clamp
  8016. * things to off as a safer default. */
  8017. list_for_each_entry(connector,
  8018. &dev->mode_config.connector_list,
  8019. base.head) {
  8020. if (connector->encoder != encoder)
  8021. continue;
  8022. intel_connector_break_all_links(connector);
  8023. }
  8024. }
  8025. /* Enabled encoders without active connectors will be fixed in
  8026. * the crtc fixup. */
  8027. }
  8028. void i915_redisable_vga(struct drm_device *dev)
  8029. {
  8030. struct drm_i915_private *dev_priv = dev->dev_private;
  8031. u32 vga_reg = i915_vgacntrl_reg(dev);
  8032. if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
  8033. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  8034. i915_disable_vga(dev);
  8035. }
  8036. }
  8037. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  8038. * and i915 state tracking structures. */
  8039. void intel_modeset_setup_hw_state(struct drm_device *dev,
  8040. bool force_restore)
  8041. {
  8042. struct drm_i915_private *dev_priv = dev->dev_private;
  8043. enum pipe pipe;
  8044. struct drm_plane *plane;
  8045. struct intel_crtc *crtc;
  8046. struct intel_encoder *encoder;
  8047. struct intel_connector *connector;
  8048. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8049. base.head) {
  8050. memset(&crtc->config, 0, sizeof(crtc->config));
  8051. crtc->active = dev_priv->display.get_pipe_config(crtc,
  8052. &crtc->config);
  8053. crtc->base.enabled = crtc->active;
  8054. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  8055. crtc->base.base.id,
  8056. crtc->active ? "enabled" : "disabled");
  8057. }
  8058. if (HAS_DDI(dev))
  8059. intel_ddi_setup_hw_pll_state(dev);
  8060. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8061. base.head) {
  8062. pipe = 0;
  8063. if (encoder->get_hw_state(encoder, &pipe)) {
  8064. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8065. encoder->base.crtc = &crtc->base;
  8066. if (encoder->get_config)
  8067. encoder->get_config(encoder, &crtc->config);
  8068. } else {
  8069. encoder->base.crtc = NULL;
  8070. }
  8071. encoder->connectors_active = false;
  8072. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
  8073. encoder->base.base.id,
  8074. drm_get_encoder_name(&encoder->base),
  8075. encoder->base.crtc ? "enabled" : "disabled",
  8076. pipe);
  8077. }
  8078. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8079. base.head) {
  8080. if (connector->get_hw_state(connector)) {
  8081. connector->base.dpms = DRM_MODE_DPMS_ON;
  8082. connector->encoder->connectors_active = true;
  8083. connector->base.encoder = &connector->encoder->base;
  8084. } else {
  8085. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8086. connector->base.encoder = NULL;
  8087. }
  8088. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  8089. connector->base.base.id,
  8090. drm_get_connector_name(&connector->base),
  8091. connector->base.encoder ? "enabled" : "disabled");
  8092. }
  8093. /* HW state is read out, now we need to sanitize this mess. */
  8094. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8095. base.head) {
  8096. intel_sanitize_encoder(encoder);
  8097. }
  8098. for_each_pipe(pipe) {
  8099. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8100. intel_sanitize_crtc(crtc);
  8101. intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
  8102. }
  8103. if (force_restore) {
  8104. /*
  8105. * We need to use raw interfaces for restoring state to avoid
  8106. * checking (bogus) intermediate states.
  8107. */
  8108. for_each_pipe(pipe) {
  8109. struct drm_crtc *crtc =
  8110. dev_priv->pipe_to_crtc_mapping[pipe];
  8111. __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  8112. crtc->fb);
  8113. }
  8114. list_for_each_entry(plane, &dev->mode_config.plane_list, head)
  8115. intel_plane_restore(plane);
  8116. i915_redisable_vga(dev);
  8117. } else {
  8118. intel_modeset_update_staged_output_state(dev);
  8119. }
  8120. intel_modeset_check_state(dev);
  8121. drm_mode_config_reset(dev);
  8122. }
  8123. void intel_modeset_gem_init(struct drm_device *dev)
  8124. {
  8125. intel_modeset_init_hw(dev);
  8126. intel_setup_overlay(dev);
  8127. intel_modeset_setup_hw_state(dev, false);
  8128. }
  8129. void intel_modeset_cleanup(struct drm_device *dev)
  8130. {
  8131. struct drm_i915_private *dev_priv = dev->dev_private;
  8132. struct drm_crtc *crtc;
  8133. struct intel_crtc *intel_crtc;
  8134. /*
  8135. * Interrupts and polling as the first thing to avoid creating havoc.
  8136. * Too much stuff here (turning of rps, connectors, ...) would
  8137. * experience fancy races otherwise.
  8138. */
  8139. drm_irq_uninstall(dev);
  8140. cancel_work_sync(&dev_priv->hotplug_work);
  8141. /*
  8142. * Due to the hpd irq storm handling the hotplug work can re-arm the
  8143. * poll handlers. Hence disable polling after hpd handling is shut down.
  8144. */
  8145. drm_kms_helper_poll_fini(dev);
  8146. mutex_lock(&dev->struct_mutex);
  8147. intel_unregister_dsm_handler();
  8148. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  8149. /* Skip inactive CRTCs */
  8150. if (!crtc->fb)
  8151. continue;
  8152. intel_crtc = to_intel_crtc(crtc);
  8153. intel_increase_pllclock(crtc);
  8154. }
  8155. intel_disable_fbc(dev);
  8156. intel_disable_gt_powersave(dev);
  8157. ironlake_teardown_rc6(dev);
  8158. mutex_unlock(&dev->struct_mutex);
  8159. /* flush any delayed tasks or pending work */
  8160. flush_scheduled_work();
  8161. /* destroy backlight, if any, before the connectors */
  8162. intel_panel_destroy_backlight(dev);
  8163. drm_mode_config_cleanup(dev);
  8164. intel_cleanup_overlay(dev);
  8165. }
  8166. /*
  8167. * Return which encoder is currently attached for connector.
  8168. */
  8169. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  8170. {
  8171. return &intel_attached_encoder(connector)->base;
  8172. }
  8173. void intel_connector_attach_encoder(struct intel_connector *connector,
  8174. struct intel_encoder *encoder)
  8175. {
  8176. connector->encoder = encoder;
  8177. drm_mode_connector_attach_encoder(&connector->base,
  8178. &encoder->base);
  8179. }
  8180. /*
  8181. * set vga decode state - true == enable VGA decode
  8182. */
  8183. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  8184. {
  8185. struct drm_i915_private *dev_priv = dev->dev_private;
  8186. u16 gmch_ctrl;
  8187. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  8188. if (state)
  8189. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  8190. else
  8191. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  8192. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  8193. return 0;
  8194. }
  8195. #ifdef CONFIG_DEBUG_FS
  8196. #include <linux/seq_file.h>
  8197. struct intel_display_error_state {
  8198. u32 power_well_driver;
  8199. struct intel_cursor_error_state {
  8200. u32 control;
  8201. u32 position;
  8202. u32 base;
  8203. u32 size;
  8204. } cursor[I915_MAX_PIPES];
  8205. struct intel_pipe_error_state {
  8206. enum transcoder cpu_transcoder;
  8207. u32 conf;
  8208. u32 source;
  8209. u32 htotal;
  8210. u32 hblank;
  8211. u32 hsync;
  8212. u32 vtotal;
  8213. u32 vblank;
  8214. u32 vsync;
  8215. } pipe[I915_MAX_PIPES];
  8216. struct intel_plane_error_state {
  8217. u32 control;
  8218. u32 stride;
  8219. u32 size;
  8220. u32 pos;
  8221. u32 addr;
  8222. u32 surface;
  8223. u32 tile_offset;
  8224. } plane[I915_MAX_PIPES];
  8225. };
  8226. struct intel_display_error_state *
  8227. intel_display_capture_error_state(struct drm_device *dev)
  8228. {
  8229. drm_i915_private_t *dev_priv = dev->dev_private;
  8230. struct intel_display_error_state *error;
  8231. enum transcoder cpu_transcoder;
  8232. int i;
  8233. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  8234. if (error == NULL)
  8235. return NULL;
  8236. if (HAS_POWER_WELL(dev))
  8237. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  8238. for_each_pipe(i) {
  8239. cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
  8240. error->pipe[i].cpu_transcoder = cpu_transcoder;
  8241. if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
  8242. error->cursor[i].control = I915_READ(CURCNTR(i));
  8243. error->cursor[i].position = I915_READ(CURPOS(i));
  8244. error->cursor[i].base = I915_READ(CURBASE(i));
  8245. } else {
  8246. error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
  8247. error->cursor[i].position = I915_READ(CURPOS_IVB(i));
  8248. error->cursor[i].base = I915_READ(CURBASE_IVB(i));
  8249. }
  8250. error->plane[i].control = I915_READ(DSPCNTR(i));
  8251. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  8252. if (INTEL_INFO(dev)->gen <= 3) {
  8253. error->plane[i].size = I915_READ(DSPSIZE(i));
  8254. error->plane[i].pos = I915_READ(DSPPOS(i));
  8255. }
  8256. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8257. error->plane[i].addr = I915_READ(DSPADDR(i));
  8258. if (INTEL_INFO(dev)->gen >= 4) {
  8259. error->plane[i].surface = I915_READ(DSPSURF(i));
  8260. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  8261. }
  8262. error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  8263. error->pipe[i].source = I915_READ(PIPESRC(i));
  8264. error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  8265. error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  8266. error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  8267. error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  8268. error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  8269. error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  8270. }
  8271. /* In the code above we read the registers without checking if the power
  8272. * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
  8273. * prevent the next I915_WRITE from detecting it and printing an error
  8274. * message. */
  8275. if (HAS_POWER_WELL(dev))
  8276. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  8277. return error;
  8278. }
  8279. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  8280. void
  8281. intel_display_print_error_state(struct drm_i915_error_state_buf *m,
  8282. struct drm_device *dev,
  8283. struct intel_display_error_state *error)
  8284. {
  8285. int i;
  8286. err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
  8287. if (HAS_POWER_WELL(dev))
  8288. err_printf(m, "PWR_WELL_CTL2: %08x\n",
  8289. error->power_well_driver);
  8290. for_each_pipe(i) {
  8291. err_printf(m, "Pipe [%d]:\n", i);
  8292. err_printf(m, " CPU transcoder: %c\n",
  8293. transcoder_name(error->pipe[i].cpu_transcoder));
  8294. err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
  8295. err_printf(m, " SRC: %08x\n", error->pipe[i].source);
  8296. err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
  8297. err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
  8298. err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
  8299. err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
  8300. err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
  8301. err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
  8302. err_printf(m, "Plane [%d]:\n", i);
  8303. err_printf(m, " CNTR: %08x\n", error->plane[i].control);
  8304. err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  8305. if (INTEL_INFO(dev)->gen <= 3) {
  8306. err_printf(m, " SIZE: %08x\n", error->plane[i].size);
  8307. err_printf(m, " POS: %08x\n", error->plane[i].pos);
  8308. }
  8309. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8310. err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  8311. if (INTEL_INFO(dev)->gen >= 4) {
  8312. err_printf(m, " SURF: %08x\n", error->plane[i].surface);
  8313. err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  8314. }
  8315. err_printf(m, "Cursor [%d]:\n", i);
  8316. err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  8317. err_printf(m, " POS: %08x\n", error->cursor[i].position);
  8318. err_printf(m, " BASE: %08x\n", error->cursor[i].base);
  8319. }
  8320. }
  8321. #endif