intel_pm.c 140 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #define FORCEWAKE_ACK_TIMEOUT_MS 2
  33. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  34. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  35. * during in-memory transfers and, therefore, reduce the power packet.
  36. *
  37. * The benefits of FBC are mostly visible with solid backgrounds and
  38. * variation-less patterns.
  39. *
  40. * FBC-related functionality can be enabled by the means of the
  41. * i915.i915_enable_fbc parameter
  42. */
  43. static bool intel_crtc_active(struct drm_crtc *crtc)
  44. {
  45. /* Be paranoid as we can arrive here with only partial
  46. * state retrieved from the hardware during setup.
  47. */
  48. return to_intel_crtc(crtc)->active && crtc->fb && crtc->mode.clock;
  49. }
  50. static void i8xx_disable_fbc(struct drm_device *dev)
  51. {
  52. struct drm_i915_private *dev_priv = dev->dev_private;
  53. u32 fbc_ctl;
  54. /* Disable compression */
  55. fbc_ctl = I915_READ(FBC_CONTROL);
  56. if ((fbc_ctl & FBC_CTL_EN) == 0)
  57. return;
  58. fbc_ctl &= ~FBC_CTL_EN;
  59. I915_WRITE(FBC_CONTROL, fbc_ctl);
  60. /* Wait for compressing bit to clear */
  61. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  62. DRM_DEBUG_KMS("FBC idle timed out\n");
  63. return;
  64. }
  65. DRM_DEBUG_KMS("disabled FBC\n");
  66. }
  67. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  68. {
  69. struct drm_device *dev = crtc->dev;
  70. struct drm_i915_private *dev_priv = dev->dev_private;
  71. struct drm_framebuffer *fb = crtc->fb;
  72. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  73. struct drm_i915_gem_object *obj = intel_fb->obj;
  74. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  75. int cfb_pitch;
  76. int plane, i;
  77. u32 fbc_ctl, fbc_ctl2;
  78. cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
  79. if (fb->pitches[0] < cfb_pitch)
  80. cfb_pitch = fb->pitches[0];
  81. /* FBC_CTL wants 64B units */
  82. cfb_pitch = (cfb_pitch / 64) - 1;
  83. plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  84. /* Clear old tags */
  85. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  86. I915_WRITE(FBC_TAG + (i * 4), 0);
  87. /* Set it up... */
  88. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  89. fbc_ctl2 |= plane;
  90. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  91. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  92. /* enable it... */
  93. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  94. if (IS_I945GM(dev))
  95. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  96. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  97. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  98. fbc_ctl |= obj->fence_reg;
  99. I915_WRITE(FBC_CONTROL, fbc_ctl);
  100. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c, ",
  101. cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
  102. }
  103. static bool i8xx_fbc_enabled(struct drm_device *dev)
  104. {
  105. struct drm_i915_private *dev_priv = dev->dev_private;
  106. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  107. }
  108. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  109. {
  110. struct drm_device *dev = crtc->dev;
  111. struct drm_i915_private *dev_priv = dev->dev_private;
  112. struct drm_framebuffer *fb = crtc->fb;
  113. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  114. struct drm_i915_gem_object *obj = intel_fb->obj;
  115. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  116. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  117. unsigned long stall_watermark = 200;
  118. u32 dpfc_ctl;
  119. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  120. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  121. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  122. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  123. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  124. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  125. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  126. /* enable it... */
  127. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  128. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  129. }
  130. static void g4x_disable_fbc(struct drm_device *dev)
  131. {
  132. struct drm_i915_private *dev_priv = dev->dev_private;
  133. u32 dpfc_ctl;
  134. /* Disable compression */
  135. dpfc_ctl = I915_READ(DPFC_CONTROL);
  136. if (dpfc_ctl & DPFC_CTL_EN) {
  137. dpfc_ctl &= ~DPFC_CTL_EN;
  138. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  139. DRM_DEBUG_KMS("disabled FBC\n");
  140. }
  141. }
  142. static bool g4x_fbc_enabled(struct drm_device *dev)
  143. {
  144. struct drm_i915_private *dev_priv = dev->dev_private;
  145. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  146. }
  147. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  148. {
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. u32 blt_ecoskpd;
  151. /* Make sure blitter notifies FBC of writes */
  152. gen6_gt_force_wake_get(dev_priv);
  153. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  154. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  155. GEN6_BLITTER_LOCK_SHIFT;
  156. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  157. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  158. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  159. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  160. GEN6_BLITTER_LOCK_SHIFT);
  161. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  162. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  163. gen6_gt_force_wake_put(dev_priv);
  164. }
  165. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  166. {
  167. struct drm_device *dev = crtc->dev;
  168. struct drm_i915_private *dev_priv = dev->dev_private;
  169. struct drm_framebuffer *fb = crtc->fb;
  170. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  171. struct drm_i915_gem_object *obj = intel_fb->obj;
  172. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  173. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  174. unsigned long stall_watermark = 200;
  175. u32 dpfc_ctl;
  176. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  177. dpfc_ctl &= DPFC_RESERVED;
  178. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  179. /* Set persistent mode for front-buffer rendering, ala X. */
  180. dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
  181. dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
  182. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  183. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  184. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  185. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  186. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  187. I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
  188. /* enable it... */
  189. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  190. if (IS_GEN6(dev)) {
  191. I915_WRITE(SNB_DPFC_CTL_SA,
  192. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  193. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  194. sandybridge_blit_fbc_update(dev);
  195. }
  196. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  197. }
  198. static void ironlake_disable_fbc(struct drm_device *dev)
  199. {
  200. struct drm_i915_private *dev_priv = dev->dev_private;
  201. u32 dpfc_ctl;
  202. /* Disable compression */
  203. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  204. if (dpfc_ctl & DPFC_CTL_EN) {
  205. dpfc_ctl &= ~DPFC_CTL_EN;
  206. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  207. if (IS_IVYBRIDGE(dev))
  208. /* WaFbcDisableDpfcClockGating:ivb */
  209. I915_WRITE(ILK_DSPCLK_GATE_D,
  210. I915_READ(ILK_DSPCLK_GATE_D) &
  211. ~ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
  212. if (IS_HASWELL(dev))
  213. /* WaFbcDisableDpfcClockGating:hsw */
  214. I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
  215. I915_READ(HSW_CLKGATE_DISABLE_PART_1) &
  216. ~HSW_DPFC_GATING_DISABLE);
  217. DRM_DEBUG_KMS("disabled FBC\n");
  218. }
  219. }
  220. static bool ironlake_fbc_enabled(struct drm_device *dev)
  221. {
  222. struct drm_i915_private *dev_priv = dev->dev_private;
  223. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  224. }
  225. static void gen7_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  226. {
  227. struct drm_device *dev = crtc->dev;
  228. struct drm_i915_private *dev_priv = dev->dev_private;
  229. struct drm_framebuffer *fb = crtc->fb;
  230. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  231. struct drm_i915_gem_object *obj = intel_fb->obj;
  232. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  233. I915_WRITE(IVB_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
  234. I915_WRITE(ILK_DPFC_CONTROL, DPFC_CTL_EN | DPFC_CTL_LIMIT_1X |
  235. IVB_DPFC_CTL_FENCE_EN |
  236. intel_crtc->plane << IVB_DPFC_CTL_PLANE_SHIFT);
  237. if (IS_IVYBRIDGE(dev)) {
  238. /* WaFbcAsynchFlipDisableFbcQueue:ivb */
  239. I915_WRITE(ILK_DISPLAY_CHICKEN1, ILK_FBCQ_DIS);
  240. /* WaFbcDisableDpfcClockGating:ivb */
  241. I915_WRITE(ILK_DSPCLK_GATE_D,
  242. I915_READ(ILK_DSPCLK_GATE_D) |
  243. ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
  244. } else {
  245. /* WaFbcAsynchFlipDisableFbcQueue:hsw */
  246. I915_WRITE(HSW_PIPE_SLICE_CHICKEN_1(intel_crtc->pipe),
  247. HSW_BYPASS_FBC_QUEUE);
  248. /* WaFbcDisableDpfcClockGating:hsw */
  249. I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
  250. I915_READ(HSW_CLKGATE_DISABLE_PART_1) |
  251. HSW_DPFC_GATING_DISABLE);
  252. }
  253. I915_WRITE(SNB_DPFC_CTL_SA,
  254. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  255. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  256. sandybridge_blit_fbc_update(dev);
  257. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  258. }
  259. bool intel_fbc_enabled(struct drm_device *dev)
  260. {
  261. struct drm_i915_private *dev_priv = dev->dev_private;
  262. if (!dev_priv->display.fbc_enabled)
  263. return false;
  264. return dev_priv->display.fbc_enabled(dev);
  265. }
  266. static void intel_fbc_work_fn(struct work_struct *__work)
  267. {
  268. struct intel_fbc_work *work =
  269. container_of(to_delayed_work(__work),
  270. struct intel_fbc_work, work);
  271. struct drm_device *dev = work->crtc->dev;
  272. struct drm_i915_private *dev_priv = dev->dev_private;
  273. mutex_lock(&dev->struct_mutex);
  274. if (work == dev_priv->fbc_work) {
  275. /* Double check that we haven't switched fb without cancelling
  276. * the prior work.
  277. */
  278. if (work->crtc->fb == work->fb) {
  279. dev_priv->display.enable_fbc(work->crtc,
  280. work->interval);
  281. dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
  282. dev_priv->cfb_fb = work->crtc->fb->base.id;
  283. dev_priv->cfb_y = work->crtc->y;
  284. }
  285. dev_priv->fbc_work = NULL;
  286. }
  287. mutex_unlock(&dev->struct_mutex);
  288. kfree(work);
  289. }
  290. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  291. {
  292. if (dev_priv->fbc_work == NULL)
  293. return;
  294. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  295. /* Synchronisation is provided by struct_mutex and checking of
  296. * dev_priv->fbc_work, so we can perform the cancellation
  297. * entirely asynchronously.
  298. */
  299. if (cancel_delayed_work(&dev_priv->fbc_work->work))
  300. /* tasklet was killed before being run, clean up */
  301. kfree(dev_priv->fbc_work);
  302. /* Mark the work as no longer wanted so that if it does
  303. * wake-up (because the work was already running and waiting
  304. * for our mutex), it will discover that is no longer
  305. * necessary to run.
  306. */
  307. dev_priv->fbc_work = NULL;
  308. }
  309. void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  310. {
  311. struct intel_fbc_work *work;
  312. struct drm_device *dev = crtc->dev;
  313. struct drm_i915_private *dev_priv = dev->dev_private;
  314. if (!dev_priv->display.enable_fbc)
  315. return;
  316. intel_cancel_fbc_work(dev_priv);
  317. work = kzalloc(sizeof *work, GFP_KERNEL);
  318. if (work == NULL) {
  319. dev_priv->display.enable_fbc(crtc, interval);
  320. return;
  321. }
  322. work->crtc = crtc;
  323. work->fb = crtc->fb;
  324. work->interval = interval;
  325. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  326. dev_priv->fbc_work = work;
  327. DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
  328. /* Delay the actual enabling to let pageflipping cease and the
  329. * display to settle before starting the compression. Note that
  330. * this delay also serves a second purpose: it allows for a
  331. * vblank to pass after disabling the FBC before we attempt
  332. * to modify the control registers.
  333. *
  334. * A more complicated solution would involve tracking vblanks
  335. * following the termination of the page-flipping sequence
  336. * and indeed performing the enable as a co-routine and not
  337. * waiting synchronously upon the vblank.
  338. */
  339. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  340. }
  341. void intel_disable_fbc(struct drm_device *dev)
  342. {
  343. struct drm_i915_private *dev_priv = dev->dev_private;
  344. intel_cancel_fbc_work(dev_priv);
  345. if (!dev_priv->display.disable_fbc)
  346. return;
  347. dev_priv->display.disable_fbc(dev);
  348. dev_priv->cfb_plane = -1;
  349. }
  350. /**
  351. * intel_update_fbc - enable/disable FBC as needed
  352. * @dev: the drm_device
  353. *
  354. * Set up the framebuffer compression hardware at mode set time. We
  355. * enable it if possible:
  356. * - plane A only (on pre-965)
  357. * - no pixel mulitply/line duplication
  358. * - no alpha buffer discard
  359. * - no dual wide
  360. * - framebuffer <= 2048 in width, 1536 in height
  361. *
  362. * We can't assume that any compression will take place (worst case),
  363. * so the compressed buffer has to be the same size as the uncompressed
  364. * one. It also must reside (along with the line length buffer) in
  365. * stolen memory.
  366. *
  367. * We need to enable/disable FBC on a global basis.
  368. */
  369. void intel_update_fbc(struct drm_device *dev)
  370. {
  371. struct drm_i915_private *dev_priv = dev->dev_private;
  372. struct drm_crtc *crtc = NULL, *tmp_crtc;
  373. struct intel_crtc *intel_crtc;
  374. struct drm_framebuffer *fb;
  375. struct intel_framebuffer *intel_fb;
  376. struct drm_i915_gem_object *obj;
  377. int enable_fbc;
  378. if (!i915_powersave)
  379. return;
  380. if (!I915_HAS_FBC(dev))
  381. return;
  382. /*
  383. * If FBC is already on, we just have to verify that we can
  384. * keep it that way...
  385. * Need to disable if:
  386. * - more than one pipe is active
  387. * - changing FBC params (stride, fence, mode)
  388. * - new fb is too large to fit in compressed buffer
  389. * - going to an unsupported config (interlace, pixel multiply, etc.)
  390. */
  391. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  392. if (intel_crtc_active(tmp_crtc) &&
  393. !to_intel_crtc(tmp_crtc)->primary_disabled) {
  394. if (crtc) {
  395. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  396. dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
  397. goto out_disable;
  398. }
  399. crtc = tmp_crtc;
  400. }
  401. }
  402. if (!crtc || crtc->fb == NULL) {
  403. DRM_DEBUG_KMS("no output, disabling\n");
  404. dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
  405. goto out_disable;
  406. }
  407. intel_crtc = to_intel_crtc(crtc);
  408. fb = crtc->fb;
  409. intel_fb = to_intel_framebuffer(fb);
  410. obj = intel_fb->obj;
  411. enable_fbc = i915_enable_fbc;
  412. if (enable_fbc < 0) {
  413. DRM_DEBUG_KMS("fbc set to per-chip default\n");
  414. enable_fbc = 1;
  415. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  416. enable_fbc = 0;
  417. }
  418. if (!enable_fbc) {
  419. DRM_DEBUG_KMS("fbc disabled per module param\n");
  420. dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
  421. goto out_disable;
  422. }
  423. if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
  424. (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
  425. DRM_DEBUG_KMS("mode incompatible with compression, "
  426. "disabling\n");
  427. dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
  428. goto out_disable;
  429. }
  430. if ((crtc->mode.hdisplay > 2048) ||
  431. (crtc->mode.vdisplay > 1536)) {
  432. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  433. dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
  434. goto out_disable;
  435. }
  436. if ((IS_I915GM(dev) || IS_I945GM(dev) || IS_HASWELL(dev)) &&
  437. intel_crtc->plane != 0) {
  438. DRM_DEBUG_KMS("plane not 0, disabling compression\n");
  439. dev_priv->no_fbc_reason = FBC_BAD_PLANE;
  440. goto out_disable;
  441. }
  442. /* The use of a CPU fence is mandatory in order to detect writes
  443. * by the CPU to the scanout and trigger updates to the FBC.
  444. */
  445. if (obj->tiling_mode != I915_TILING_X ||
  446. obj->fence_reg == I915_FENCE_REG_NONE) {
  447. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  448. dev_priv->no_fbc_reason = FBC_NOT_TILED;
  449. goto out_disable;
  450. }
  451. /* If the kernel debugger is active, always disable compression */
  452. if (in_dbg_master())
  453. goto out_disable;
  454. if (i915_gem_stolen_setup_compression(dev, intel_fb->obj->base.size)) {
  455. DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
  456. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  457. goto out_disable;
  458. }
  459. /* If the scanout has not changed, don't modify the FBC settings.
  460. * Note that we make the fundamental assumption that the fb->obj
  461. * cannot be unpinned (and have its GTT offset and fence revoked)
  462. * without first being decoupled from the scanout and FBC disabled.
  463. */
  464. if (dev_priv->cfb_plane == intel_crtc->plane &&
  465. dev_priv->cfb_fb == fb->base.id &&
  466. dev_priv->cfb_y == crtc->y)
  467. return;
  468. if (intel_fbc_enabled(dev)) {
  469. /* We update FBC along two paths, after changing fb/crtc
  470. * configuration (modeswitching) and after page-flipping
  471. * finishes. For the latter, we know that not only did
  472. * we disable the FBC at the start of the page-flip
  473. * sequence, but also more than one vblank has passed.
  474. *
  475. * For the former case of modeswitching, it is possible
  476. * to switch between two FBC valid configurations
  477. * instantaneously so we do need to disable the FBC
  478. * before we can modify its control registers. We also
  479. * have to wait for the next vblank for that to take
  480. * effect. However, since we delay enabling FBC we can
  481. * assume that a vblank has passed since disabling and
  482. * that we can safely alter the registers in the deferred
  483. * callback.
  484. *
  485. * In the scenario that we go from a valid to invalid
  486. * and then back to valid FBC configuration we have
  487. * no strict enforcement that a vblank occurred since
  488. * disabling the FBC. However, along all current pipe
  489. * disabling paths we do need to wait for a vblank at
  490. * some point. And we wait before enabling FBC anyway.
  491. */
  492. DRM_DEBUG_KMS("disabling active FBC for update\n");
  493. intel_disable_fbc(dev);
  494. }
  495. intel_enable_fbc(crtc, 500);
  496. return;
  497. out_disable:
  498. /* Multiple disables should be harmless */
  499. if (intel_fbc_enabled(dev)) {
  500. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  501. intel_disable_fbc(dev);
  502. }
  503. i915_gem_stolen_cleanup_compression(dev);
  504. }
  505. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  506. {
  507. drm_i915_private_t *dev_priv = dev->dev_private;
  508. u32 tmp;
  509. tmp = I915_READ(CLKCFG);
  510. switch (tmp & CLKCFG_FSB_MASK) {
  511. case CLKCFG_FSB_533:
  512. dev_priv->fsb_freq = 533; /* 133*4 */
  513. break;
  514. case CLKCFG_FSB_800:
  515. dev_priv->fsb_freq = 800; /* 200*4 */
  516. break;
  517. case CLKCFG_FSB_667:
  518. dev_priv->fsb_freq = 667; /* 167*4 */
  519. break;
  520. case CLKCFG_FSB_400:
  521. dev_priv->fsb_freq = 400; /* 100*4 */
  522. break;
  523. }
  524. switch (tmp & CLKCFG_MEM_MASK) {
  525. case CLKCFG_MEM_533:
  526. dev_priv->mem_freq = 533;
  527. break;
  528. case CLKCFG_MEM_667:
  529. dev_priv->mem_freq = 667;
  530. break;
  531. case CLKCFG_MEM_800:
  532. dev_priv->mem_freq = 800;
  533. break;
  534. }
  535. /* detect pineview DDR3 setting */
  536. tmp = I915_READ(CSHRDDR3CTL);
  537. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  538. }
  539. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  540. {
  541. drm_i915_private_t *dev_priv = dev->dev_private;
  542. u16 ddrpll, csipll;
  543. ddrpll = I915_READ16(DDRMPLL1);
  544. csipll = I915_READ16(CSIPLL0);
  545. switch (ddrpll & 0xff) {
  546. case 0xc:
  547. dev_priv->mem_freq = 800;
  548. break;
  549. case 0x10:
  550. dev_priv->mem_freq = 1066;
  551. break;
  552. case 0x14:
  553. dev_priv->mem_freq = 1333;
  554. break;
  555. case 0x18:
  556. dev_priv->mem_freq = 1600;
  557. break;
  558. default:
  559. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  560. ddrpll & 0xff);
  561. dev_priv->mem_freq = 0;
  562. break;
  563. }
  564. dev_priv->ips.r_t = dev_priv->mem_freq;
  565. switch (csipll & 0x3ff) {
  566. case 0x00c:
  567. dev_priv->fsb_freq = 3200;
  568. break;
  569. case 0x00e:
  570. dev_priv->fsb_freq = 3733;
  571. break;
  572. case 0x010:
  573. dev_priv->fsb_freq = 4266;
  574. break;
  575. case 0x012:
  576. dev_priv->fsb_freq = 4800;
  577. break;
  578. case 0x014:
  579. dev_priv->fsb_freq = 5333;
  580. break;
  581. case 0x016:
  582. dev_priv->fsb_freq = 5866;
  583. break;
  584. case 0x018:
  585. dev_priv->fsb_freq = 6400;
  586. break;
  587. default:
  588. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  589. csipll & 0x3ff);
  590. dev_priv->fsb_freq = 0;
  591. break;
  592. }
  593. if (dev_priv->fsb_freq == 3200) {
  594. dev_priv->ips.c_m = 0;
  595. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  596. dev_priv->ips.c_m = 1;
  597. } else {
  598. dev_priv->ips.c_m = 2;
  599. }
  600. }
  601. static const struct cxsr_latency cxsr_latency_table[] = {
  602. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  603. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  604. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  605. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  606. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  607. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  608. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  609. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  610. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  611. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  612. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  613. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  614. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  615. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  616. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  617. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  618. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  619. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  620. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  621. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  622. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  623. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  624. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  625. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  626. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  627. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  628. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  629. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  630. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  631. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  632. };
  633. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  634. int is_ddr3,
  635. int fsb,
  636. int mem)
  637. {
  638. const struct cxsr_latency *latency;
  639. int i;
  640. if (fsb == 0 || mem == 0)
  641. return NULL;
  642. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  643. latency = &cxsr_latency_table[i];
  644. if (is_desktop == latency->is_desktop &&
  645. is_ddr3 == latency->is_ddr3 &&
  646. fsb == latency->fsb_freq && mem == latency->mem_freq)
  647. return latency;
  648. }
  649. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  650. return NULL;
  651. }
  652. static void pineview_disable_cxsr(struct drm_device *dev)
  653. {
  654. struct drm_i915_private *dev_priv = dev->dev_private;
  655. /* deactivate cxsr */
  656. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  657. }
  658. /*
  659. * Latency for FIFO fetches is dependent on several factors:
  660. * - memory configuration (speed, channels)
  661. * - chipset
  662. * - current MCH state
  663. * It can be fairly high in some situations, so here we assume a fairly
  664. * pessimal value. It's a tradeoff between extra memory fetches (if we
  665. * set this value too high, the FIFO will fetch frequently to stay full)
  666. * and power consumption (set it too low to save power and we might see
  667. * FIFO underruns and display "flicker").
  668. *
  669. * A value of 5us seems to be a good balance; safe for very low end
  670. * platforms but not overly aggressive on lower latency configs.
  671. */
  672. static const int latency_ns = 5000;
  673. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  674. {
  675. struct drm_i915_private *dev_priv = dev->dev_private;
  676. uint32_t dsparb = I915_READ(DSPARB);
  677. int size;
  678. size = dsparb & 0x7f;
  679. if (plane)
  680. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  681. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  682. plane ? "B" : "A", size);
  683. return size;
  684. }
  685. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  686. {
  687. struct drm_i915_private *dev_priv = dev->dev_private;
  688. uint32_t dsparb = I915_READ(DSPARB);
  689. int size;
  690. size = dsparb & 0x1ff;
  691. if (plane)
  692. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  693. size >>= 1; /* Convert to cachelines */
  694. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  695. plane ? "B" : "A", size);
  696. return size;
  697. }
  698. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  699. {
  700. struct drm_i915_private *dev_priv = dev->dev_private;
  701. uint32_t dsparb = I915_READ(DSPARB);
  702. int size;
  703. size = dsparb & 0x7f;
  704. size >>= 2; /* Convert to cachelines */
  705. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  706. plane ? "B" : "A",
  707. size);
  708. return size;
  709. }
  710. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  711. {
  712. struct drm_i915_private *dev_priv = dev->dev_private;
  713. uint32_t dsparb = I915_READ(DSPARB);
  714. int size;
  715. size = dsparb & 0x7f;
  716. size >>= 1; /* Convert to cachelines */
  717. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  718. plane ? "B" : "A", size);
  719. return size;
  720. }
  721. /* Pineview has different values for various configs */
  722. static const struct intel_watermark_params pineview_display_wm = {
  723. PINEVIEW_DISPLAY_FIFO,
  724. PINEVIEW_MAX_WM,
  725. PINEVIEW_DFT_WM,
  726. PINEVIEW_GUARD_WM,
  727. PINEVIEW_FIFO_LINE_SIZE
  728. };
  729. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  730. PINEVIEW_DISPLAY_FIFO,
  731. PINEVIEW_MAX_WM,
  732. PINEVIEW_DFT_HPLLOFF_WM,
  733. PINEVIEW_GUARD_WM,
  734. PINEVIEW_FIFO_LINE_SIZE
  735. };
  736. static const struct intel_watermark_params pineview_cursor_wm = {
  737. PINEVIEW_CURSOR_FIFO,
  738. PINEVIEW_CURSOR_MAX_WM,
  739. PINEVIEW_CURSOR_DFT_WM,
  740. PINEVIEW_CURSOR_GUARD_WM,
  741. PINEVIEW_FIFO_LINE_SIZE,
  742. };
  743. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  744. PINEVIEW_CURSOR_FIFO,
  745. PINEVIEW_CURSOR_MAX_WM,
  746. PINEVIEW_CURSOR_DFT_WM,
  747. PINEVIEW_CURSOR_GUARD_WM,
  748. PINEVIEW_FIFO_LINE_SIZE
  749. };
  750. static const struct intel_watermark_params g4x_wm_info = {
  751. G4X_FIFO_SIZE,
  752. G4X_MAX_WM,
  753. G4X_MAX_WM,
  754. 2,
  755. G4X_FIFO_LINE_SIZE,
  756. };
  757. static const struct intel_watermark_params g4x_cursor_wm_info = {
  758. I965_CURSOR_FIFO,
  759. I965_CURSOR_MAX_WM,
  760. I965_CURSOR_DFT_WM,
  761. 2,
  762. G4X_FIFO_LINE_SIZE,
  763. };
  764. static const struct intel_watermark_params valleyview_wm_info = {
  765. VALLEYVIEW_FIFO_SIZE,
  766. VALLEYVIEW_MAX_WM,
  767. VALLEYVIEW_MAX_WM,
  768. 2,
  769. G4X_FIFO_LINE_SIZE,
  770. };
  771. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  772. I965_CURSOR_FIFO,
  773. VALLEYVIEW_CURSOR_MAX_WM,
  774. I965_CURSOR_DFT_WM,
  775. 2,
  776. G4X_FIFO_LINE_SIZE,
  777. };
  778. static const struct intel_watermark_params i965_cursor_wm_info = {
  779. I965_CURSOR_FIFO,
  780. I965_CURSOR_MAX_WM,
  781. I965_CURSOR_DFT_WM,
  782. 2,
  783. I915_FIFO_LINE_SIZE,
  784. };
  785. static const struct intel_watermark_params i945_wm_info = {
  786. I945_FIFO_SIZE,
  787. I915_MAX_WM,
  788. 1,
  789. 2,
  790. I915_FIFO_LINE_SIZE
  791. };
  792. static const struct intel_watermark_params i915_wm_info = {
  793. I915_FIFO_SIZE,
  794. I915_MAX_WM,
  795. 1,
  796. 2,
  797. I915_FIFO_LINE_SIZE
  798. };
  799. static const struct intel_watermark_params i855_wm_info = {
  800. I855GM_FIFO_SIZE,
  801. I915_MAX_WM,
  802. 1,
  803. 2,
  804. I830_FIFO_LINE_SIZE
  805. };
  806. static const struct intel_watermark_params i830_wm_info = {
  807. I830_FIFO_SIZE,
  808. I915_MAX_WM,
  809. 1,
  810. 2,
  811. I830_FIFO_LINE_SIZE
  812. };
  813. static const struct intel_watermark_params ironlake_display_wm_info = {
  814. ILK_DISPLAY_FIFO,
  815. ILK_DISPLAY_MAXWM,
  816. ILK_DISPLAY_DFTWM,
  817. 2,
  818. ILK_FIFO_LINE_SIZE
  819. };
  820. static const struct intel_watermark_params ironlake_cursor_wm_info = {
  821. ILK_CURSOR_FIFO,
  822. ILK_CURSOR_MAXWM,
  823. ILK_CURSOR_DFTWM,
  824. 2,
  825. ILK_FIFO_LINE_SIZE
  826. };
  827. static const struct intel_watermark_params ironlake_display_srwm_info = {
  828. ILK_DISPLAY_SR_FIFO,
  829. ILK_DISPLAY_MAX_SRWM,
  830. ILK_DISPLAY_DFT_SRWM,
  831. 2,
  832. ILK_FIFO_LINE_SIZE
  833. };
  834. static const struct intel_watermark_params ironlake_cursor_srwm_info = {
  835. ILK_CURSOR_SR_FIFO,
  836. ILK_CURSOR_MAX_SRWM,
  837. ILK_CURSOR_DFT_SRWM,
  838. 2,
  839. ILK_FIFO_LINE_SIZE
  840. };
  841. static const struct intel_watermark_params sandybridge_display_wm_info = {
  842. SNB_DISPLAY_FIFO,
  843. SNB_DISPLAY_MAXWM,
  844. SNB_DISPLAY_DFTWM,
  845. 2,
  846. SNB_FIFO_LINE_SIZE
  847. };
  848. static const struct intel_watermark_params sandybridge_cursor_wm_info = {
  849. SNB_CURSOR_FIFO,
  850. SNB_CURSOR_MAXWM,
  851. SNB_CURSOR_DFTWM,
  852. 2,
  853. SNB_FIFO_LINE_SIZE
  854. };
  855. static const struct intel_watermark_params sandybridge_display_srwm_info = {
  856. SNB_DISPLAY_SR_FIFO,
  857. SNB_DISPLAY_MAX_SRWM,
  858. SNB_DISPLAY_DFT_SRWM,
  859. 2,
  860. SNB_FIFO_LINE_SIZE
  861. };
  862. static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
  863. SNB_CURSOR_SR_FIFO,
  864. SNB_CURSOR_MAX_SRWM,
  865. SNB_CURSOR_DFT_SRWM,
  866. 2,
  867. SNB_FIFO_LINE_SIZE
  868. };
  869. /**
  870. * intel_calculate_wm - calculate watermark level
  871. * @clock_in_khz: pixel clock
  872. * @wm: chip FIFO params
  873. * @pixel_size: display pixel size
  874. * @latency_ns: memory latency for the platform
  875. *
  876. * Calculate the watermark level (the level at which the display plane will
  877. * start fetching from memory again). Each chip has a different display
  878. * FIFO size and allocation, so the caller needs to figure that out and pass
  879. * in the correct intel_watermark_params structure.
  880. *
  881. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  882. * on the pixel size. When it reaches the watermark level, it'll start
  883. * fetching FIFO line sized based chunks from memory until the FIFO fills
  884. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  885. * will occur, and a display engine hang could result.
  886. */
  887. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  888. const struct intel_watermark_params *wm,
  889. int fifo_size,
  890. int pixel_size,
  891. unsigned long latency_ns)
  892. {
  893. long entries_required, wm_size;
  894. /*
  895. * Note: we need to make sure we don't overflow for various clock &
  896. * latency values.
  897. * clocks go from a few thousand to several hundred thousand.
  898. * latency is usually a few thousand
  899. */
  900. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  901. 1000;
  902. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  903. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  904. wm_size = fifo_size - (entries_required + wm->guard_size);
  905. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  906. /* Don't promote wm_size to unsigned... */
  907. if (wm_size > (long)wm->max_wm)
  908. wm_size = wm->max_wm;
  909. if (wm_size <= 0)
  910. wm_size = wm->default_wm;
  911. return wm_size;
  912. }
  913. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  914. {
  915. struct drm_crtc *crtc, *enabled = NULL;
  916. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  917. if (intel_crtc_active(crtc)) {
  918. if (enabled)
  919. return NULL;
  920. enabled = crtc;
  921. }
  922. }
  923. return enabled;
  924. }
  925. static void pineview_update_wm(struct drm_device *dev)
  926. {
  927. struct drm_i915_private *dev_priv = dev->dev_private;
  928. struct drm_crtc *crtc;
  929. const struct cxsr_latency *latency;
  930. u32 reg;
  931. unsigned long wm;
  932. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  933. dev_priv->fsb_freq, dev_priv->mem_freq);
  934. if (!latency) {
  935. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  936. pineview_disable_cxsr(dev);
  937. return;
  938. }
  939. crtc = single_enabled_crtc(dev);
  940. if (crtc) {
  941. int clock = crtc->mode.clock;
  942. int pixel_size = crtc->fb->bits_per_pixel / 8;
  943. /* Display SR */
  944. wm = intel_calculate_wm(clock, &pineview_display_wm,
  945. pineview_display_wm.fifo_size,
  946. pixel_size, latency->display_sr);
  947. reg = I915_READ(DSPFW1);
  948. reg &= ~DSPFW_SR_MASK;
  949. reg |= wm << DSPFW_SR_SHIFT;
  950. I915_WRITE(DSPFW1, reg);
  951. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  952. /* cursor SR */
  953. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  954. pineview_display_wm.fifo_size,
  955. pixel_size, latency->cursor_sr);
  956. reg = I915_READ(DSPFW3);
  957. reg &= ~DSPFW_CURSOR_SR_MASK;
  958. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  959. I915_WRITE(DSPFW3, reg);
  960. /* Display HPLL off SR */
  961. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  962. pineview_display_hplloff_wm.fifo_size,
  963. pixel_size, latency->display_hpll_disable);
  964. reg = I915_READ(DSPFW3);
  965. reg &= ~DSPFW_HPLL_SR_MASK;
  966. reg |= wm & DSPFW_HPLL_SR_MASK;
  967. I915_WRITE(DSPFW3, reg);
  968. /* cursor HPLL off SR */
  969. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  970. pineview_display_hplloff_wm.fifo_size,
  971. pixel_size, latency->cursor_hpll_disable);
  972. reg = I915_READ(DSPFW3);
  973. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  974. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  975. I915_WRITE(DSPFW3, reg);
  976. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  977. /* activate cxsr */
  978. I915_WRITE(DSPFW3,
  979. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  980. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  981. } else {
  982. pineview_disable_cxsr(dev);
  983. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  984. }
  985. }
  986. static bool g4x_compute_wm0(struct drm_device *dev,
  987. int plane,
  988. const struct intel_watermark_params *display,
  989. int display_latency_ns,
  990. const struct intel_watermark_params *cursor,
  991. int cursor_latency_ns,
  992. int *plane_wm,
  993. int *cursor_wm)
  994. {
  995. struct drm_crtc *crtc;
  996. int htotal, hdisplay, clock, pixel_size;
  997. int line_time_us, line_count;
  998. int entries, tlb_miss;
  999. crtc = intel_get_crtc_for_plane(dev, plane);
  1000. if (!intel_crtc_active(crtc)) {
  1001. *cursor_wm = cursor->guard_size;
  1002. *plane_wm = display->guard_size;
  1003. return false;
  1004. }
  1005. htotal = crtc->mode.htotal;
  1006. hdisplay = crtc->mode.hdisplay;
  1007. clock = crtc->mode.clock;
  1008. pixel_size = crtc->fb->bits_per_pixel / 8;
  1009. /* Use the small buffer method to calculate plane watermark */
  1010. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  1011. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  1012. if (tlb_miss > 0)
  1013. entries += tlb_miss;
  1014. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  1015. *plane_wm = entries + display->guard_size;
  1016. if (*plane_wm > (int)display->max_wm)
  1017. *plane_wm = display->max_wm;
  1018. /* Use the large buffer method to calculate cursor watermark */
  1019. line_time_us = ((htotal * 1000) / clock);
  1020. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  1021. entries = line_count * 64 * pixel_size;
  1022. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  1023. if (tlb_miss > 0)
  1024. entries += tlb_miss;
  1025. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1026. *cursor_wm = entries + cursor->guard_size;
  1027. if (*cursor_wm > (int)cursor->max_wm)
  1028. *cursor_wm = (int)cursor->max_wm;
  1029. return true;
  1030. }
  1031. /*
  1032. * Check the wm result.
  1033. *
  1034. * If any calculated watermark values is larger than the maximum value that
  1035. * can be programmed into the associated watermark register, that watermark
  1036. * must be disabled.
  1037. */
  1038. static bool g4x_check_srwm(struct drm_device *dev,
  1039. int display_wm, int cursor_wm,
  1040. const struct intel_watermark_params *display,
  1041. const struct intel_watermark_params *cursor)
  1042. {
  1043. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  1044. display_wm, cursor_wm);
  1045. if (display_wm > display->max_wm) {
  1046. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  1047. display_wm, display->max_wm);
  1048. return false;
  1049. }
  1050. if (cursor_wm > cursor->max_wm) {
  1051. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1052. cursor_wm, cursor->max_wm);
  1053. return false;
  1054. }
  1055. if (!(display_wm || cursor_wm)) {
  1056. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1057. return false;
  1058. }
  1059. return true;
  1060. }
  1061. static bool g4x_compute_srwm(struct drm_device *dev,
  1062. int plane,
  1063. int latency_ns,
  1064. const struct intel_watermark_params *display,
  1065. const struct intel_watermark_params *cursor,
  1066. int *display_wm, int *cursor_wm)
  1067. {
  1068. struct drm_crtc *crtc;
  1069. int hdisplay, htotal, pixel_size, clock;
  1070. unsigned long line_time_us;
  1071. int line_count, line_size;
  1072. int small, large;
  1073. int entries;
  1074. if (!latency_ns) {
  1075. *display_wm = *cursor_wm = 0;
  1076. return false;
  1077. }
  1078. crtc = intel_get_crtc_for_plane(dev, plane);
  1079. hdisplay = crtc->mode.hdisplay;
  1080. htotal = crtc->mode.htotal;
  1081. clock = crtc->mode.clock;
  1082. pixel_size = crtc->fb->bits_per_pixel / 8;
  1083. line_time_us = (htotal * 1000) / clock;
  1084. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1085. line_size = hdisplay * pixel_size;
  1086. /* Use the minimum of the small and large buffer method for primary */
  1087. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1088. large = line_count * line_size;
  1089. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1090. *display_wm = entries + display->guard_size;
  1091. /* calculate the self-refresh watermark for display cursor */
  1092. entries = line_count * pixel_size * 64;
  1093. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1094. *cursor_wm = entries + cursor->guard_size;
  1095. return g4x_check_srwm(dev,
  1096. *display_wm, *cursor_wm,
  1097. display, cursor);
  1098. }
  1099. static bool vlv_compute_drain_latency(struct drm_device *dev,
  1100. int plane,
  1101. int *plane_prec_mult,
  1102. int *plane_dl,
  1103. int *cursor_prec_mult,
  1104. int *cursor_dl)
  1105. {
  1106. struct drm_crtc *crtc;
  1107. int clock, pixel_size;
  1108. int entries;
  1109. crtc = intel_get_crtc_for_plane(dev, plane);
  1110. if (!intel_crtc_active(crtc))
  1111. return false;
  1112. clock = crtc->mode.clock; /* VESA DOT Clock */
  1113. pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
  1114. entries = (clock / 1000) * pixel_size;
  1115. *plane_prec_mult = (entries > 256) ?
  1116. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1117. *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
  1118. pixel_size);
  1119. entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
  1120. *cursor_prec_mult = (entries > 256) ?
  1121. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1122. *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
  1123. return true;
  1124. }
  1125. /*
  1126. * Update drain latency registers of memory arbiter
  1127. *
  1128. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1129. * to be programmed. Each plane has a drain latency multiplier and a drain
  1130. * latency value.
  1131. */
  1132. static void vlv_update_drain_latency(struct drm_device *dev)
  1133. {
  1134. struct drm_i915_private *dev_priv = dev->dev_private;
  1135. int planea_prec, planea_dl, planeb_prec, planeb_dl;
  1136. int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
  1137. int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
  1138. either 16 or 32 */
  1139. /* For plane A, Cursor A */
  1140. if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
  1141. &cursor_prec_mult, &cursora_dl)) {
  1142. cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1143. DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
  1144. planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1145. DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
  1146. I915_WRITE(VLV_DDL1, cursora_prec |
  1147. (cursora_dl << DDL_CURSORA_SHIFT) |
  1148. planea_prec | planea_dl);
  1149. }
  1150. /* For plane B, Cursor B */
  1151. if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
  1152. &cursor_prec_mult, &cursorb_dl)) {
  1153. cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1154. DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
  1155. planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1156. DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
  1157. I915_WRITE(VLV_DDL2, cursorb_prec |
  1158. (cursorb_dl << DDL_CURSORB_SHIFT) |
  1159. planeb_prec | planeb_dl);
  1160. }
  1161. }
  1162. #define single_plane_enabled(mask) is_power_of_2(mask)
  1163. static void valleyview_update_wm(struct drm_device *dev)
  1164. {
  1165. static const int sr_latency_ns = 12000;
  1166. struct drm_i915_private *dev_priv = dev->dev_private;
  1167. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1168. int plane_sr, cursor_sr;
  1169. int ignore_plane_sr, ignore_cursor_sr;
  1170. unsigned int enabled = 0;
  1171. vlv_update_drain_latency(dev);
  1172. if (g4x_compute_wm0(dev, 0,
  1173. &valleyview_wm_info, latency_ns,
  1174. &valleyview_cursor_wm_info, latency_ns,
  1175. &planea_wm, &cursora_wm))
  1176. enabled |= 1;
  1177. if (g4x_compute_wm0(dev, 1,
  1178. &valleyview_wm_info, latency_ns,
  1179. &valleyview_cursor_wm_info, latency_ns,
  1180. &planeb_wm, &cursorb_wm))
  1181. enabled |= 2;
  1182. if (single_plane_enabled(enabled) &&
  1183. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1184. sr_latency_ns,
  1185. &valleyview_wm_info,
  1186. &valleyview_cursor_wm_info,
  1187. &plane_sr, &ignore_cursor_sr) &&
  1188. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1189. 2*sr_latency_ns,
  1190. &valleyview_wm_info,
  1191. &valleyview_cursor_wm_info,
  1192. &ignore_plane_sr, &cursor_sr)) {
  1193. I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
  1194. } else {
  1195. I915_WRITE(FW_BLC_SELF_VLV,
  1196. I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
  1197. plane_sr = cursor_sr = 0;
  1198. }
  1199. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1200. planea_wm, cursora_wm,
  1201. planeb_wm, cursorb_wm,
  1202. plane_sr, cursor_sr);
  1203. I915_WRITE(DSPFW1,
  1204. (plane_sr << DSPFW_SR_SHIFT) |
  1205. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1206. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1207. planea_wm);
  1208. I915_WRITE(DSPFW2,
  1209. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1210. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1211. I915_WRITE(DSPFW3,
  1212. (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
  1213. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1214. }
  1215. static void g4x_update_wm(struct drm_device *dev)
  1216. {
  1217. static const int sr_latency_ns = 12000;
  1218. struct drm_i915_private *dev_priv = dev->dev_private;
  1219. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1220. int plane_sr, cursor_sr;
  1221. unsigned int enabled = 0;
  1222. if (g4x_compute_wm0(dev, 0,
  1223. &g4x_wm_info, latency_ns,
  1224. &g4x_cursor_wm_info, latency_ns,
  1225. &planea_wm, &cursora_wm))
  1226. enabled |= 1;
  1227. if (g4x_compute_wm0(dev, 1,
  1228. &g4x_wm_info, latency_ns,
  1229. &g4x_cursor_wm_info, latency_ns,
  1230. &planeb_wm, &cursorb_wm))
  1231. enabled |= 2;
  1232. if (single_plane_enabled(enabled) &&
  1233. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1234. sr_latency_ns,
  1235. &g4x_wm_info,
  1236. &g4x_cursor_wm_info,
  1237. &plane_sr, &cursor_sr)) {
  1238. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1239. } else {
  1240. I915_WRITE(FW_BLC_SELF,
  1241. I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
  1242. plane_sr = cursor_sr = 0;
  1243. }
  1244. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1245. planea_wm, cursora_wm,
  1246. planeb_wm, cursorb_wm,
  1247. plane_sr, cursor_sr);
  1248. I915_WRITE(DSPFW1,
  1249. (plane_sr << DSPFW_SR_SHIFT) |
  1250. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1251. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1252. planea_wm);
  1253. I915_WRITE(DSPFW2,
  1254. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1255. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1256. /* HPLL off in SR has some issues on G4x... disable it */
  1257. I915_WRITE(DSPFW3,
  1258. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1259. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1260. }
  1261. static void i965_update_wm(struct drm_device *dev)
  1262. {
  1263. struct drm_i915_private *dev_priv = dev->dev_private;
  1264. struct drm_crtc *crtc;
  1265. int srwm = 1;
  1266. int cursor_sr = 16;
  1267. /* Calc sr entries for one plane configs */
  1268. crtc = single_enabled_crtc(dev);
  1269. if (crtc) {
  1270. /* self-refresh has much higher latency */
  1271. static const int sr_latency_ns = 12000;
  1272. int clock = crtc->mode.clock;
  1273. int htotal = crtc->mode.htotal;
  1274. int hdisplay = crtc->mode.hdisplay;
  1275. int pixel_size = crtc->fb->bits_per_pixel / 8;
  1276. unsigned long line_time_us;
  1277. int entries;
  1278. line_time_us = ((htotal * 1000) / clock);
  1279. /* Use ns/us then divide to preserve precision */
  1280. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1281. pixel_size * hdisplay;
  1282. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1283. srwm = I965_FIFO_SIZE - entries;
  1284. if (srwm < 0)
  1285. srwm = 1;
  1286. srwm &= 0x1ff;
  1287. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1288. entries, srwm);
  1289. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1290. pixel_size * 64;
  1291. entries = DIV_ROUND_UP(entries,
  1292. i965_cursor_wm_info.cacheline_size);
  1293. cursor_sr = i965_cursor_wm_info.fifo_size -
  1294. (entries + i965_cursor_wm_info.guard_size);
  1295. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1296. cursor_sr = i965_cursor_wm_info.max_wm;
  1297. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1298. "cursor %d\n", srwm, cursor_sr);
  1299. if (IS_CRESTLINE(dev))
  1300. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1301. } else {
  1302. /* Turn off self refresh if both pipes are enabled */
  1303. if (IS_CRESTLINE(dev))
  1304. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  1305. & ~FW_BLC_SELF_EN);
  1306. }
  1307. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1308. srwm);
  1309. /* 965 has limitations... */
  1310. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1311. (8 << 16) | (8 << 8) | (8 << 0));
  1312. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  1313. /* update cursor SR watermark */
  1314. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1315. }
  1316. static void i9xx_update_wm(struct drm_device *dev)
  1317. {
  1318. struct drm_i915_private *dev_priv = dev->dev_private;
  1319. const struct intel_watermark_params *wm_info;
  1320. uint32_t fwater_lo;
  1321. uint32_t fwater_hi;
  1322. int cwm, srwm = 1;
  1323. int fifo_size;
  1324. int planea_wm, planeb_wm;
  1325. struct drm_crtc *crtc, *enabled = NULL;
  1326. if (IS_I945GM(dev))
  1327. wm_info = &i945_wm_info;
  1328. else if (!IS_GEN2(dev))
  1329. wm_info = &i915_wm_info;
  1330. else
  1331. wm_info = &i855_wm_info;
  1332. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1333. crtc = intel_get_crtc_for_plane(dev, 0);
  1334. if (intel_crtc_active(crtc)) {
  1335. int cpp = crtc->fb->bits_per_pixel / 8;
  1336. if (IS_GEN2(dev))
  1337. cpp = 4;
  1338. planea_wm = intel_calculate_wm(crtc->mode.clock,
  1339. wm_info, fifo_size, cpp,
  1340. latency_ns);
  1341. enabled = crtc;
  1342. } else
  1343. planea_wm = fifo_size - wm_info->guard_size;
  1344. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1345. crtc = intel_get_crtc_for_plane(dev, 1);
  1346. if (intel_crtc_active(crtc)) {
  1347. int cpp = crtc->fb->bits_per_pixel / 8;
  1348. if (IS_GEN2(dev))
  1349. cpp = 4;
  1350. planeb_wm = intel_calculate_wm(crtc->mode.clock,
  1351. wm_info, fifo_size, cpp,
  1352. latency_ns);
  1353. if (enabled == NULL)
  1354. enabled = crtc;
  1355. else
  1356. enabled = NULL;
  1357. } else
  1358. planeb_wm = fifo_size - wm_info->guard_size;
  1359. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1360. /*
  1361. * Overlay gets an aggressive default since video jitter is bad.
  1362. */
  1363. cwm = 2;
  1364. /* Play safe and disable self-refresh before adjusting watermarks. */
  1365. if (IS_I945G(dev) || IS_I945GM(dev))
  1366. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
  1367. else if (IS_I915GM(dev))
  1368. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  1369. /* Calc sr entries for one plane configs */
  1370. if (HAS_FW_BLC(dev) && enabled) {
  1371. /* self-refresh has much higher latency */
  1372. static const int sr_latency_ns = 6000;
  1373. int clock = enabled->mode.clock;
  1374. int htotal = enabled->mode.htotal;
  1375. int hdisplay = enabled->mode.hdisplay;
  1376. int pixel_size = enabled->fb->bits_per_pixel / 8;
  1377. unsigned long line_time_us;
  1378. int entries;
  1379. line_time_us = (htotal * 1000) / clock;
  1380. /* Use ns/us then divide to preserve precision */
  1381. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1382. pixel_size * hdisplay;
  1383. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1384. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1385. srwm = wm_info->fifo_size - entries;
  1386. if (srwm < 0)
  1387. srwm = 1;
  1388. if (IS_I945G(dev) || IS_I945GM(dev))
  1389. I915_WRITE(FW_BLC_SELF,
  1390. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1391. else if (IS_I915GM(dev))
  1392. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1393. }
  1394. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1395. planea_wm, planeb_wm, cwm, srwm);
  1396. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1397. fwater_hi = (cwm & 0x1f);
  1398. /* Set request length to 8 cachelines per fetch */
  1399. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1400. fwater_hi = fwater_hi | (1 << 8);
  1401. I915_WRITE(FW_BLC, fwater_lo);
  1402. I915_WRITE(FW_BLC2, fwater_hi);
  1403. if (HAS_FW_BLC(dev)) {
  1404. if (enabled) {
  1405. if (IS_I945G(dev) || IS_I945GM(dev))
  1406. I915_WRITE(FW_BLC_SELF,
  1407. FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  1408. else if (IS_I915GM(dev))
  1409. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  1410. DRM_DEBUG_KMS("memory self refresh enabled\n");
  1411. } else
  1412. DRM_DEBUG_KMS("memory self refresh disabled\n");
  1413. }
  1414. }
  1415. static void i830_update_wm(struct drm_device *dev)
  1416. {
  1417. struct drm_i915_private *dev_priv = dev->dev_private;
  1418. struct drm_crtc *crtc;
  1419. uint32_t fwater_lo;
  1420. int planea_wm;
  1421. crtc = single_enabled_crtc(dev);
  1422. if (crtc == NULL)
  1423. return;
  1424. planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
  1425. dev_priv->display.get_fifo_size(dev, 0),
  1426. 4, latency_ns);
  1427. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1428. fwater_lo |= (3<<8) | planea_wm;
  1429. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1430. I915_WRITE(FW_BLC, fwater_lo);
  1431. }
  1432. #define ILK_LP0_PLANE_LATENCY 700
  1433. #define ILK_LP0_CURSOR_LATENCY 1300
  1434. /*
  1435. * Check the wm result.
  1436. *
  1437. * If any calculated watermark values is larger than the maximum value that
  1438. * can be programmed into the associated watermark register, that watermark
  1439. * must be disabled.
  1440. */
  1441. static bool ironlake_check_srwm(struct drm_device *dev, int level,
  1442. int fbc_wm, int display_wm, int cursor_wm,
  1443. const struct intel_watermark_params *display,
  1444. const struct intel_watermark_params *cursor)
  1445. {
  1446. struct drm_i915_private *dev_priv = dev->dev_private;
  1447. DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
  1448. " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
  1449. if (fbc_wm > SNB_FBC_MAX_SRWM) {
  1450. DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
  1451. fbc_wm, SNB_FBC_MAX_SRWM, level);
  1452. /* fbc has it's own way to disable FBC WM */
  1453. I915_WRITE(DISP_ARB_CTL,
  1454. I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
  1455. return false;
  1456. } else if (INTEL_INFO(dev)->gen >= 6) {
  1457. /* enable FBC WM (except on ILK, where it must remain off) */
  1458. I915_WRITE(DISP_ARB_CTL,
  1459. I915_READ(DISP_ARB_CTL) & ~DISP_FBC_WM_DIS);
  1460. }
  1461. if (display_wm > display->max_wm) {
  1462. DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
  1463. display_wm, SNB_DISPLAY_MAX_SRWM, level);
  1464. return false;
  1465. }
  1466. if (cursor_wm > cursor->max_wm) {
  1467. DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
  1468. cursor_wm, SNB_CURSOR_MAX_SRWM, level);
  1469. return false;
  1470. }
  1471. if (!(fbc_wm || display_wm || cursor_wm)) {
  1472. DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
  1473. return false;
  1474. }
  1475. return true;
  1476. }
  1477. /*
  1478. * Compute watermark values of WM[1-3],
  1479. */
  1480. static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
  1481. int latency_ns,
  1482. const struct intel_watermark_params *display,
  1483. const struct intel_watermark_params *cursor,
  1484. int *fbc_wm, int *display_wm, int *cursor_wm)
  1485. {
  1486. struct drm_crtc *crtc;
  1487. unsigned long line_time_us;
  1488. int hdisplay, htotal, pixel_size, clock;
  1489. int line_count, line_size;
  1490. int small, large;
  1491. int entries;
  1492. if (!latency_ns) {
  1493. *fbc_wm = *display_wm = *cursor_wm = 0;
  1494. return false;
  1495. }
  1496. crtc = intel_get_crtc_for_plane(dev, plane);
  1497. hdisplay = crtc->mode.hdisplay;
  1498. htotal = crtc->mode.htotal;
  1499. clock = crtc->mode.clock;
  1500. pixel_size = crtc->fb->bits_per_pixel / 8;
  1501. line_time_us = (htotal * 1000) / clock;
  1502. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1503. line_size = hdisplay * pixel_size;
  1504. /* Use the minimum of the small and large buffer method for primary */
  1505. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1506. large = line_count * line_size;
  1507. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1508. *display_wm = entries + display->guard_size;
  1509. /*
  1510. * Spec says:
  1511. * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
  1512. */
  1513. *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
  1514. /* calculate the self-refresh watermark for display cursor */
  1515. entries = line_count * pixel_size * 64;
  1516. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1517. *cursor_wm = entries + cursor->guard_size;
  1518. return ironlake_check_srwm(dev, level,
  1519. *fbc_wm, *display_wm, *cursor_wm,
  1520. display, cursor);
  1521. }
  1522. static void ironlake_update_wm(struct drm_device *dev)
  1523. {
  1524. struct drm_i915_private *dev_priv = dev->dev_private;
  1525. int fbc_wm, plane_wm, cursor_wm;
  1526. unsigned int enabled;
  1527. enabled = 0;
  1528. if (g4x_compute_wm0(dev, 0,
  1529. &ironlake_display_wm_info,
  1530. ILK_LP0_PLANE_LATENCY,
  1531. &ironlake_cursor_wm_info,
  1532. ILK_LP0_CURSOR_LATENCY,
  1533. &plane_wm, &cursor_wm)) {
  1534. I915_WRITE(WM0_PIPEA_ILK,
  1535. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1536. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1537. " plane %d, " "cursor: %d\n",
  1538. plane_wm, cursor_wm);
  1539. enabled |= 1;
  1540. }
  1541. if (g4x_compute_wm0(dev, 1,
  1542. &ironlake_display_wm_info,
  1543. ILK_LP0_PLANE_LATENCY,
  1544. &ironlake_cursor_wm_info,
  1545. ILK_LP0_CURSOR_LATENCY,
  1546. &plane_wm, &cursor_wm)) {
  1547. I915_WRITE(WM0_PIPEB_ILK,
  1548. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1549. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1550. " plane %d, cursor: %d\n",
  1551. plane_wm, cursor_wm);
  1552. enabled |= 2;
  1553. }
  1554. /*
  1555. * Calculate and update the self-refresh watermark only when one
  1556. * display plane is used.
  1557. */
  1558. I915_WRITE(WM3_LP_ILK, 0);
  1559. I915_WRITE(WM2_LP_ILK, 0);
  1560. I915_WRITE(WM1_LP_ILK, 0);
  1561. if (!single_plane_enabled(enabled))
  1562. return;
  1563. enabled = ffs(enabled) - 1;
  1564. /* WM1 */
  1565. if (!ironlake_compute_srwm(dev, 1, enabled,
  1566. ILK_READ_WM1_LATENCY() * 500,
  1567. &ironlake_display_srwm_info,
  1568. &ironlake_cursor_srwm_info,
  1569. &fbc_wm, &plane_wm, &cursor_wm))
  1570. return;
  1571. I915_WRITE(WM1_LP_ILK,
  1572. WM1_LP_SR_EN |
  1573. (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1574. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1575. (plane_wm << WM1_LP_SR_SHIFT) |
  1576. cursor_wm);
  1577. /* WM2 */
  1578. if (!ironlake_compute_srwm(dev, 2, enabled,
  1579. ILK_READ_WM2_LATENCY() * 500,
  1580. &ironlake_display_srwm_info,
  1581. &ironlake_cursor_srwm_info,
  1582. &fbc_wm, &plane_wm, &cursor_wm))
  1583. return;
  1584. I915_WRITE(WM2_LP_ILK,
  1585. WM2_LP_EN |
  1586. (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1587. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1588. (plane_wm << WM1_LP_SR_SHIFT) |
  1589. cursor_wm);
  1590. /*
  1591. * WM3 is unsupported on ILK, probably because we don't have latency
  1592. * data for that power state
  1593. */
  1594. }
  1595. static void sandybridge_update_wm(struct drm_device *dev)
  1596. {
  1597. struct drm_i915_private *dev_priv = dev->dev_private;
  1598. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  1599. u32 val;
  1600. int fbc_wm, plane_wm, cursor_wm;
  1601. unsigned int enabled;
  1602. enabled = 0;
  1603. if (g4x_compute_wm0(dev, 0,
  1604. &sandybridge_display_wm_info, latency,
  1605. &sandybridge_cursor_wm_info, latency,
  1606. &plane_wm, &cursor_wm)) {
  1607. val = I915_READ(WM0_PIPEA_ILK);
  1608. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1609. I915_WRITE(WM0_PIPEA_ILK, val |
  1610. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1611. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1612. " plane %d, " "cursor: %d\n",
  1613. plane_wm, cursor_wm);
  1614. enabled |= 1;
  1615. }
  1616. if (g4x_compute_wm0(dev, 1,
  1617. &sandybridge_display_wm_info, latency,
  1618. &sandybridge_cursor_wm_info, latency,
  1619. &plane_wm, &cursor_wm)) {
  1620. val = I915_READ(WM0_PIPEB_ILK);
  1621. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1622. I915_WRITE(WM0_PIPEB_ILK, val |
  1623. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1624. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1625. " plane %d, cursor: %d\n",
  1626. plane_wm, cursor_wm);
  1627. enabled |= 2;
  1628. }
  1629. /*
  1630. * Calculate and update the self-refresh watermark only when one
  1631. * display plane is used.
  1632. *
  1633. * SNB support 3 levels of watermark.
  1634. *
  1635. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1636. * and disabled in the descending order
  1637. *
  1638. */
  1639. I915_WRITE(WM3_LP_ILK, 0);
  1640. I915_WRITE(WM2_LP_ILK, 0);
  1641. I915_WRITE(WM1_LP_ILK, 0);
  1642. if (!single_plane_enabled(enabled) ||
  1643. dev_priv->sprite_scaling_enabled)
  1644. return;
  1645. enabled = ffs(enabled) - 1;
  1646. /* WM1 */
  1647. if (!ironlake_compute_srwm(dev, 1, enabled,
  1648. SNB_READ_WM1_LATENCY() * 500,
  1649. &sandybridge_display_srwm_info,
  1650. &sandybridge_cursor_srwm_info,
  1651. &fbc_wm, &plane_wm, &cursor_wm))
  1652. return;
  1653. I915_WRITE(WM1_LP_ILK,
  1654. WM1_LP_SR_EN |
  1655. (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1656. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1657. (plane_wm << WM1_LP_SR_SHIFT) |
  1658. cursor_wm);
  1659. /* WM2 */
  1660. if (!ironlake_compute_srwm(dev, 2, enabled,
  1661. SNB_READ_WM2_LATENCY() * 500,
  1662. &sandybridge_display_srwm_info,
  1663. &sandybridge_cursor_srwm_info,
  1664. &fbc_wm, &plane_wm, &cursor_wm))
  1665. return;
  1666. I915_WRITE(WM2_LP_ILK,
  1667. WM2_LP_EN |
  1668. (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1669. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1670. (plane_wm << WM1_LP_SR_SHIFT) |
  1671. cursor_wm);
  1672. /* WM3 */
  1673. if (!ironlake_compute_srwm(dev, 3, enabled,
  1674. SNB_READ_WM3_LATENCY() * 500,
  1675. &sandybridge_display_srwm_info,
  1676. &sandybridge_cursor_srwm_info,
  1677. &fbc_wm, &plane_wm, &cursor_wm))
  1678. return;
  1679. I915_WRITE(WM3_LP_ILK,
  1680. WM3_LP_EN |
  1681. (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1682. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1683. (plane_wm << WM1_LP_SR_SHIFT) |
  1684. cursor_wm);
  1685. }
  1686. static void ivybridge_update_wm(struct drm_device *dev)
  1687. {
  1688. struct drm_i915_private *dev_priv = dev->dev_private;
  1689. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  1690. u32 val;
  1691. int fbc_wm, plane_wm, cursor_wm;
  1692. int ignore_fbc_wm, ignore_plane_wm, ignore_cursor_wm;
  1693. unsigned int enabled;
  1694. enabled = 0;
  1695. if (g4x_compute_wm0(dev, 0,
  1696. &sandybridge_display_wm_info, latency,
  1697. &sandybridge_cursor_wm_info, latency,
  1698. &plane_wm, &cursor_wm)) {
  1699. val = I915_READ(WM0_PIPEA_ILK);
  1700. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1701. I915_WRITE(WM0_PIPEA_ILK, val |
  1702. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1703. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1704. " plane %d, " "cursor: %d\n",
  1705. plane_wm, cursor_wm);
  1706. enabled |= 1;
  1707. }
  1708. if (g4x_compute_wm0(dev, 1,
  1709. &sandybridge_display_wm_info, latency,
  1710. &sandybridge_cursor_wm_info, latency,
  1711. &plane_wm, &cursor_wm)) {
  1712. val = I915_READ(WM0_PIPEB_ILK);
  1713. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1714. I915_WRITE(WM0_PIPEB_ILK, val |
  1715. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1716. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1717. " plane %d, cursor: %d\n",
  1718. plane_wm, cursor_wm);
  1719. enabled |= 2;
  1720. }
  1721. if (g4x_compute_wm0(dev, 2,
  1722. &sandybridge_display_wm_info, latency,
  1723. &sandybridge_cursor_wm_info, latency,
  1724. &plane_wm, &cursor_wm)) {
  1725. val = I915_READ(WM0_PIPEC_IVB);
  1726. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1727. I915_WRITE(WM0_PIPEC_IVB, val |
  1728. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1729. DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
  1730. " plane %d, cursor: %d\n",
  1731. plane_wm, cursor_wm);
  1732. enabled |= 3;
  1733. }
  1734. /*
  1735. * Calculate and update the self-refresh watermark only when one
  1736. * display plane is used.
  1737. *
  1738. * SNB support 3 levels of watermark.
  1739. *
  1740. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1741. * and disabled in the descending order
  1742. *
  1743. */
  1744. I915_WRITE(WM3_LP_ILK, 0);
  1745. I915_WRITE(WM2_LP_ILK, 0);
  1746. I915_WRITE(WM1_LP_ILK, 0);
  1747. if (!single_plane_enabled(enabled) ||
  1748. dev_priv->sprite_scaling_enabled)
  1749. return;
  1750. enabled = ffs(enabled) - 1;
  1751. /* WM1 */
  1752. if (!ironlake_compute_srwm(dev, 1, enabled,
  1753. SNB_READ_WM1_LATENCY() * 500,
  1754. &sandybridge_display_srwm_info,
  1755. &sandybridge_cursor_srwm_info,
  1756. &fbc_wm, &plane_wm, &cursor_wm))
  1757. return;
  1758. I915_WRITE(WM1_LP_ILK,
  1759. WM1_LP_SR_EN |
  1760. (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1761. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1762. (plane_wm << WM1_LP_SR_SHIFT) |
  1763. cursor_wm);
  1764. /* WM2 */
  1765. if (!ironlake_compute_srwm(dev, 2, enabled,
  1766. SNB_READ_WM2_LATENCY() * 500,
  1767. &sandybridge_display_srwm_info,
  1768. &sandybridge_cursor_srwm_info,
  1769. &fbc_wm, &plane_wm, &cursor_wm))
  1770. return;
  1771. I915_WRITE(WM2_LP_ILK,
  1772. WM2_LP_EN |
  1773. (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1774. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1775. (plane_wm << WM1_LP_SR_SHIFT) |
  1776. cursor_wm);
  1777. /* WM3, note we have to correct the cursor latency */
  1778. if (!ironlake_compute_srwm(dev, 3, enabled,
  1779. SNB_READ_WM3_LATENCY() * 500,
  1780. &sandybridge_display_srwm_info,
  1781. &sandybridge_cursor_srwm_info,
  1782. &fbc_wm, &plane_wm, &ignore_cursor_wm) ||
  1783. !ironlake_compute_srwm(dev, 3, enabled,
  1784. 2 * SNB_READ_WM3_LATENCY() * 500,
  1785. &sandybridge_display_srwm_info,
  1786. &sandybridge_cursor_srwm_info,
  1787. &ignore_fbc_wm, &ignore_plane_wm, &cursor_wm))
  1788. return;
  1789. I915_WRITE(WM3_LP_ILK,
  1790. WM3_LP_EN |
  1791. (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1792. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1793. (plane_wm << WM1_LP_SR_SHIFT) |
  1794. cursor_wm);
  1795. }
  1796. static void
  1797. haswell_update_linetime_wm(struct drm_device *dev, int pipe,
  1798. struct drm_display_mode *mode)
  1799. {
  1800. struct drm_i915_private *dev_priv = dev->dev_private;
  1801. u32 temp;
  1802. temp = I915_READ(PIPE_WM_LINETIME(pipe));
  1803. temp &= ~PIPE_WM_LINETIME_MASK;
  1804. /* The WM are computed with base on how long it takes to fill a single
  1805. * row at the given clock rate, multiplied by 8.
  1806. * */
  1807. temp |= PIPE_WM_LINETIME_TIME(
  1808. ((mode->crtc_hdisplay * 1000) / mode->clock) * 8);
  1809. /* IPS watermarks are only used by pipe A, and are ignored by
  1810. * pipes B and C. They are calculated similarly to the common
  1811. * linetime values, except that we are using CD clock frequency
  1812. * in MHz instead of pixel rate for the division.
  1813. *
  1814. * This is a placeholder for the IPS watermark calculation code.
  1815. */
  1816. I915_WRITE(PIPE_WM_LINETIME(pipe), temp);
  1817. }
  1818. static bool
  1819. sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
  1820. uint32_t sprite_width, int pixel_size,
  1821. const struct intel_watermark_params *display,
  1822. int display_latency_ns, int *sprite_wm)
  1823. {
  1824. struct drm_crtc *crtc;
  1825. int clock;
  1826. int entries, tlb_miss;
  1827. crtc = intel_get_crtc_for_plane(dev, plane);
  1828. if (!intel_crtc_active(crtc)) {
  1829. *sprite_wm = display->guard_size;
  1830. return false;
  1831. }
  1832. clock = crtc->mode.clock;
  1833. /* Use the small buffer method to calculate the sprite watermark */
  1834. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  1835. tlb_miss = display->fifo_size*display->cacheline_size -
  1836. sprite_width * 8;
  1837. if (tlb_miss > 0)
  1838. entries += tlb_miss;
  1839. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  1840. *sprite_wm = entries + display->guard_size;
  1841. if (*sprite_wm > (int)display->max_wm)
  1842. *sprite_wm = display->max_wm;
  1843. return true;
  1844. }
  1845. static bool
  1846. sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
  1847. uint32_t sprite_width, int pixel_size,
  1848. const struct intel_watermark_params *display,
  1849. int latency_ns, int *sprite_wm)
  1850. {
  1851. struct drm_crtc *crtc;
  1852. unsigned long line_time_us;
  1853. int clock;
  1854. int line_count, line_size;
  1855. int small, large;
  1856. int entries;
  1857. if (!latency_ns) {
  1858. *sprite_wm = 0;
  1859. return false;
  1860. }
  1861. crtc = intel_get_crtc_for_plane(dev, plane);
  1862. clock = crtc->mode.clock;
  1863. if (!clock) {
  1864. *sprite_wm = 0;
  1865. return false;
  1866. }
  1867. line_time_us = (sprite_width * 1000) / clock;
  1868. if (!line_time_us) {
  1869. *sprite_wm = 0;
  1870. return false;
  1871. }
  1872. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1873. line_size = sprite_width * pixel_size;
  1874. /* Use the minimum of the small and large buffer method for primary */
  1875. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1876. large = line_count * line_size;
  1877. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1878. *sprite_wm = entries + display->guard_size;
  1879. return *sprite_wm > 0x3ff ? false : true;
  1880. }
  1881. static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
  1882. uint32_t sprite_width, int pixel_size)
  1883. {
  1884. struct drm_i915_private *dev_priv = dev->dev_private;
  1885. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  1886. u32 val;
  1887. int sprite_wm, reg;
  1888. int ret;
  1889. switch (pipe) {
  1890. case 0:
  1891. reg = WM0_PIPEA_ILK;
  1892. break;
  1893. case 1:
  1894. reg = WM0_PIPEB_ILK;
  1895. break;
  1896. case 2:
  1897. reg = WM0_PIPEC_IVB;
  1898. break;
  1899. default:
  1900. return; /* bad pipe */
  1901. }
  1902. ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
  1903. &sandybridge_display_wm_info,
  1904. latency, &sprite_wm);
  1905. if (!ret) {
  1906. DRM_DEBUG_KMS("failed to compute sprite wm for pipe %c\n",
  1907. pipe_name(pipe));
  1908. return;
  1909. }
  1910. val = I915_READ(reg);
  1911. val &= ~WM0_PIPE_SPRITE_MASK;
  1912. I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
  1913. DRM_DEBUG_KMS("sprite watermarks For pipe %c - %d\n", pipe_name(pipe), sprite_wm);
  1914. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  1915. pixel_size,
  1916. &sandybridge_display_srwm_info,
  1917. SNB_READ_WM1_LATENCY() * 500,
  1918. &sprite_wm);
  1919. if (!ret) {
  1920. DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %c\n",
  1921. pipe_name(pipe));
  1922. return;
  1923. }
  1924. I915_WRITE(WM1S_LP_ILK, sprite_wm);
  1925. /* Only IVB has two more LP watermarks for sprite */
  1926. if (!IS_IVYBRIDGE(dev))
  1927. return;
  1928. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  1929. pixel_size,
  1930. &sandybridge_display_srwm_info,
  1931. SNB_READ_WM2_LATENCY() * 500,
  1932. &sprite_wm);
  1933. if (!ret) {
  1934. DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %c\n",
  1935. pipe_name(pipe));
  1936. return;
  1937. }
  1938. I915_WRITE(WM2S_LP_IVB, sprite_wm);
  1939. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  1940. pixel_size,
  1941. &sandybridge_display_srwm_info,
  1942. SNB_READ_WM3_LATENCY() * 500,
  1943. &sprite_wm);
  1944. if (!ret) {
  1945. DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %c\n",
  1946. pipe_name(pipe));
  1947. return;
  1948. }
  1949. I915_WRITE(WM3S_LP_IVB, sprite_wm);
  1950. }
  1951. /**
  1952. * intel_update_watermarks - update FIFO watermark values based on current modes
  1953. *
  1954. * Calculate watermark values for the various WM regs based on current mode
  1955. * and plane configuration.
  1956. *
  1957. * There are several cases to deal with here:
  1958. * - normal (i.e. non-self-refresh)
  1959. * - self-refresh (SR) mode
  1960. * - lines are large relative to FIFO size (buffer can hold up to 2)
  1961. * - lines are small relative to FIFO size (buffer can hold more than 2
  1962. * lines), so need to account for TLB latency
  1963. *
  1964. * The normal calculation is:
  1965. * watermark = dotclock * bytes per pixel * latency
  1966. * where latency is platform & configuration dependent (we assume pessimal
  1967. * values here).
  1968. *
  1969. * The SR calculation is:
  1970. * watermark = (trunc(latency/line time)+1) * surface width *
  1971. * bytes per pixel
  1972. * where
  1973. * line time = htotal / dotclock
  1974. * surface width = hdisplay for normal plane and 64 for cursor
  1975. * and latency is assumed to be high, as above.
  1976. *
  1977. * The final value programmed to the register should always be rounded up,
  1978. * and include an extra 2 entries to account for clock crossings.
  1979. *
  1980. * We don't use the sprite, so we can ignore that. And on Crestline we have
  1981. * to set the non-SR watermarks to 8.
  1982. */
  1983. void intel_update_watermarks(struct drm_device *dev)
  1984. {
  1985. struct drm_i915_private *dev_priv = dev->dev_private;
  1986. if (dev_priv->display.update_wm)
  1987. dev_priv->display.update_wm(dev);
  1988. }
  1989. void intel_update_linetime_watermarks(struct drm_device *dev,
  1990. int pipe, struct drm_display_mode *mode)
  1991. {
  1992. struct drm_i915_private *dev_priv = dev->dev_private;
  1993. if (dev_priv->display.update_linetime_wm)
  1994. dev_priv->display.update_linetime_wm(dev, pipe, mode);
  1995. }
  1996. void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
  1997. uint32_t sprite_width, int pixel_size)
  1998. {
  1999. struct drm_i915_private *dev_priv = dev->dev_private;
  2000. if (dev_priv->display.update_sprite_wm)
  2001. dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
  2002. pixel_size);
  2003. }
  2004. static struct drm_i915_gem_object *
  2005. intel_alloc_context_page(struct drm_device *dev)
  2006. {
  2007. struct drm_i915_gem_object *ctx;
  2008. int ret;
  2009. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2010. ctx = i915_gem_alloc_object(dev, 4096);
  2011. if (!ctx) {
  2012. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  2013. return NULL;
  2014. }
  2015. ret = i915_gem_object_pin(ctx, 4096, true, false);
  2016. if (ret) {
  2017. DRM_ERROR("failed to pin power context: %d\n", ret);
  2018. goto err_unref;
  2019. }
  2020. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  2021. if (ret) {
  2022. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  2023. goto err_unpin;
  2024. }
  2025. return ctx;
  2026. err_unpin:
  2027. i915_gem_object_unpin(ctx);
  2028. err_unref:
  2029. drm_gem_object_unreference(&ctx->base);
  2030. return NULL;
  2031. }
  2032. /**
  2033. * Lock protecting IPS related data structures
  2034. */
  2035. DEFINE_SPINLOCK(mchdev_lock);
  2036. /* Global for IPS driver to get at the current i915 device. Protected by
  2037. * mchdev_lock. */
  2038. static struct drm_i915_private *i915_mch_dev;
  2039. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  2040. {
  2041. struct drm_i915_private *dev_priv = dev->dev_private;
  2042. u16 rgvswctl;
  2043. assert_spin_locked(&mchdev_lock);
  2044. rgvswctl = I915_READ16(MEMSWCTL);
  2045. if (rgvswctl & MEMCTL_CMD_STS) {
  2046. DRM_DEBUG("gpu busy, RCS change rejected\n");
  2047. return false; /* still busy with another command */
  2048. }
  2049. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  2050. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  2051. I915_WRITE16(MEMSWCTL, rgvswctl);
  2052. POSTING_READ16(MEMSWCTL);
  2053. rgvswctl |= MEMCTL_CMD_STS;
  2054. I915_WRITE16(MEMSWCTL, rgvswctl);
  2055. return true;
  2056. }
  2057. static void ironlake_enable_drps(struct drm_device *dev)
  2058. {
  2059. struct drm_i915_private *dev_priv = dev->dev_private;
  2060. u32 rgvmodectl = I915_READ(MEMMODECTL);
  2061. u8 fmax, fmin, fstart, vstart;
  2062. spin_lock_irq(&mchdev_lock);
  2063. /* Enable temp reporting */
  2064. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  2065. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  2066. /* 100ms RC evaluation intervals */
  2067. I915_WRITE(RCUPEI, 100000);
  2068. I915_WRITE(RCDNEI, 100000);
  2069. /* Set max/min thresholds to 90ms and 80ms respectively */
  2070. I915_WRITE(RCBMAXAVG, 90000);
  2071. I915_WRITE(RCBMINAVG, 80000);
  2072. I915_WRITE(MEMIHYST, 1);
  2073. /* Set up min, max, and cur for interrupt handling */
  2074. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  2075. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  2076. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  2077. MEMMODE_FSTART_SHIFT;
  2078. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  2079. PXVFREQ_PX_SHIFT;
  2080. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  2081. dev_priv->ips.fstart = fstart;
  2082. dev_priv->ips.max_delay = fstart;
  2083. dev_priv->ips.min_delay = fmin;
  2084. dev_priv->ips.cur_delay = fstart;
  2085. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  2086. fmax, fmin, fstart);
  2087. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  2088. /*
  2089. * Interrupts will be enabled in ironlake_irq_postinstall
  2090. */
  2091. I915_WRITE(VIDSTART, vstart);
  2092. POSTING_READ(VIDSTART);
  2093. rgvmodectl |= MEMMODE_SWMODE_EN;
  2094. I915_WRITE(MEMMODECTL, rgvmodectl);
  2095. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  2096. DRM_ERROR("stuck trying to change perf mode\n");
  2097. mdelay(1);
  2098. ironlake_set_drps(dev, fstart);
  2099. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  2100. I915_READ(0x112e0);
  2101. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  2102. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  2103. getrawmonotonic(&dev_priv->ips.last_time2);
  2104. spin_unlock_irq(&mchdev_lock);
  2105. }
  2106. static void ironlake_disable_drps(struct drm_device *dev)
  2107. {
  2108. struct drm_i915_private *dev_priv = dev->dev_private;
  2109. u16 rgvswctl;
  2110. spin_lock_irq(&mchdev_lock);
  2111. rgvswctl = I915_READ16(MEMSWCTL);
  2112. /* Ack interrupts, disable EFC interrupt */
  2113. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  2114. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  2115. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  2116. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2117. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  2118. /* Go back to the starting frequency */
  2119. ironlake_set_drps(dev, dev_priv->ips.fstart);
  2120. mdelay(1);
  2121. rgvswctl |= MEMCTL_CMD_STS;
  2122. I915_WRITE(MEMSWCTL, rgvswctl);
  2123. mdelay(1);
  2124. spin_unlock_irq(&mchdev_lock);
  2125. }
  2126. /* There's a funny hw issue where the hw returns all 0 when reading from
  2127. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  2128. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  2129. * all limits and the gpu stuck at whatever frequency it is at atm).
  2130. */
  2131. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 *val)
  2132. {
  2133. u32 limits;
  2134. limits = 0;
  2135. if (*val >= dev_priv->rps.max_delay)
  2136. *val = dev_priv->rps.max_delay;
  2137. limits |= dev_priv->rps.max_delay << 24;
  2138. /* Only set the down limit when we've reached the lowest level to avoid
  2139. * getting more interrupts, otherwise leave this clear. This prevents a
  2140. * race in the hw when coming out of rc6: There's a tiny window where
  2141. * the hw runs at the minimal clock before selecting the desired
  2142. * frequency, if the down threshold expires in that window we will not
  2143. * receive a down interrupt. */
  2144. if (*val <= dev_priv->rps.min_delay) {
  2145. *val = dev_priv->rps.min_delay;
  2146. limits |= dev_priv->rps.min_delay << 16;
  2147. }
  2148. return limits;
  2149. }
  2150. void gen6_set_rps(struct drm_device *dev, u8 val)
  2151. {
  2152. struct drm_i915_private *dev_priv = dev->dev_private;
  2153. u32 limits = gen6_rps_limits(dev_priv, &val);
  2154. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2155. WARN_ON(val > dev_priv->rps.max_delay);
  2156. WARN_ON(val < dev_priv->rps.min_delay);
  2157. if (val == dev_priv->rps.cur_delay)
  2158. return;
  2159. if (IS_HASWELL(dev))
  2160. I915_WRITE(GEN6_RPNSWREQ,
  2161. HSW_FREQUENCY(val));
  2162. else
  2163. I915_WRITE(GEN6_RPNSWREQ,
  2164. GEN6_FREQUENCY(val) |
  2165. GEN6_OFFSET(0) |
  2166. GEN6_AGGRESSIVE_TURBO);
  2167. /* Make sure we continue to get interrupts
  2168. * until we hit the minimum or maximum frequencies.
  2169. */
  2170. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, limits);
  2171. POSTING_READ(GEN6_RPNSWREQ);
  2172. dev_priv->rps.cur_delay = val;
  2173. trace_intel_gpu_freq_change(val * 50);
  2174. }
  2175. void valleyview_set_rps(struct drm_device *dev, u8 val)
  2176. {
  2177. struct drm_i915_private *dev_priv = dev->dev_private;
  2178. unsigned long timeout = jiffies + msecs_to_jiffies(10);
  2179. u32 limits = gen6_rps_limits(dev_priv, &val);
  2180. u32 pval;
  2181. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2182. WARN_ON(val > dev_priv->rps.max_delay);
  2183. WARN_ON(val < dev_priv->rps.min_delay);
  2184. DRM_DEBUG_DRIVER("gpu freq request from %d to %d\n",
  2185. vlv_gpu_freq(dev_priv->mem_freq,
  2186. dev_priv->rps.cur_delay),
  2187. vlv_gpu_freq(dev_priv->mem_freq, val));
  2188. if (val == dev_priv->rps.cur_delay)
  2189. return;
  2190. valleyview_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  2191. do {
  2192. valleyview_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS, &pval);
  2193. if (time_after(jiffies, timeout)) {
  2194. DRM_DEBUG_DRIVER("timed out waiting for Punit\n");
  2195. break;
  2196. }
  2197. udelay(10);
  2198. } while (pval & 1);
  2199. valleyview_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS, &pval);
  2200. if ((pval >> 8) != val)
  2201. DRM_DEBUG_DRIVER("punit overrode freq: %d requested, but got %d\n",
  2202. val, pval >> 8);
  2203. /* Make sure we continue to get interrupts
  2204. * until we hit the minimum or maximum frequencies.
  2205. */
  2206. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, limits);
  2207. dev_priv->rps.cur_delay = pval >> 8;
  2208. trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv->mem_freq, val));
  2209. }
  2210. static void gen6_disable_rps(struct drm_device *dev)
  2211. {
  2212. struct drm_i915_private *dev_priv = dev->dev_private;
  2213. I915_WRITE(GEN6_RC_CONTROL, 0);
  2214. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  2215. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2216. I915_WRITE(GEN6_PMIER, 0);
  2217. /* Complete PM interrupt masking here doesn't race with the rps work
  2218. * item again unmasking PM interrupts because that is using a different
  2219. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2220. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2221. spin_lock_irq(&dev_priv->rps.lock);
  2222. dev_priv->rps.pm_iir = 0;
  2223. spin_unlock_irq(&dev_priv->rps.lock);
  2224. I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
  2225. }
  2226. static void valleyview_disable_rps(struct drm_device *dev)
  2227. {
  2228. struct drm_i915_private *dev_priv = dev->dev_private;
  2229. I915_WRITE(GEN6_RC_CONTROL, 0);
  2230. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2231. I915_WRITE(GEN6_PMIER, 0);
  2232. /* Complete PM interrupt masking here doesn't race with the rps work
  2233. * item again unmasking PM interrupts because that is using a different
  2234. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2235. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2236. spin_lock_irq(&dev_priv->rps.lock);
  2237. dev_priv->rps.pm_iir = 0;
  2238. spin_unlock_irq(&dev_priv->rps.lock);
  2239. I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
  2240. if (dev_priv->vlv_pctx) {
  2241. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  2242. dev_priv->vlv_pctx = NULL;
  2243. }
  2244. }
  2245. int intel_enable_rc6(const struct drm_device *dev)
  2246. {
  2247. /* Respect the kernel parameter if it is set */
  2248. if (i915_enable_rc6 >= 0)
  2249. return i915_enable_rc6;
  2250. /* Disable RC6 on Ironlake */
  2251. if (INTEL_INFO(dev)->gen == 5)
  2252. return 0;
  2253. if (IS_HASWELL(dev)) {
  2254. DRM_DEBUG_DRIVER("Haswell: only RC6 available\n");
  2255. return INTEL_RC6_ENABLE;
  2256. }
  2257. /* snb/ivb have more than one rc6 state. */
  2258. if (INTEL_INFO(dev)->gen == 6) {
  2259. DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
  2260. return INTEL_RC6_ENABLE;
  2261. }
  2262. DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
  2263. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  2264. }
  2265. static void gen6_enable_rps(struct drm_device *dev)
  2266. {
  2267. struct drm_i915_private *dev_priv = dev->dev_private;
  2268. struct intel_ring_buffer *ring;
  2269. u32 rp_state_cap;
  2270. u32 gt_perf_status;
  2271. u32 rc6vids, pcu_mbox, rc6_mask = 0;
  2272. u32 gtfifodbg;
  2273. int rc6_mode;
  2274. int i, ret;
  2275. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2276. /* Here begins a magic sequence of register writes to enable
  2277. * auto-downclocking.
  2278. *
  2279. * Perhaps there might be some value in exposing these to
  2280. * userspace...
  2281. */
  2282. I915_WRITE(GEN6_RC_STATE, 0);
  2283. /* Clear the DBG now so we don't confuse earlier errors */
  2284. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  2285. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  2286. I915_WRITE(GTFIFODBG, gtfifodbg);
  2287. }
  2288. gen6_gt_force_wake_get(dev_priv);
  2289. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2290. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  2291. /* In units of 50MHz */
  2292. dev_priv->rps.hw_max = dev_priv->rps.max_delay = rp_state_cap & 0xff;
  2293. dev_priv->rps.min_delay = (rp_state_cap & 0xff0000) >> 16;
  2294. dev_priv->rps.cur_delay = 0;
  2295. /* disable the counters and set deterministic thresholds */
  2296. I915_WRITE(GEN6_RC_CONTROL, 0);
  2297. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  2298. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  2299. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  2300. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  2301. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  2302. for_each_ring(ring, dev_priv, i)
  2303. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2304. I915_WRITE(GEN6_RC_SLEEP, 0);
  2305. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  2306. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  2307. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  2308. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  2309. /* Check if we are enabling RC6 */
  2310. rc6_mode = intel_enable_rc6(dev_priv->dev);
  2311. if (rc6_mode & INTEL_RC6_ENABLE)
  2312. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  2313. /* We don't use those on Haswell */
  2314. if (!IS_HASWELL(dev)) {
  2315. if (rc6_mode & INTEL_RC6p_ENABLE)
  2316. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  2317. if (rc6_mode & INTEL_RC6pp_ENABLE)
  2318. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  2319. }
  2320. DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  2321. (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  2322. (rc6_mask & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  2323. (rc6_mask & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  2324. I915_WRITE(GEN6_RC_CONTROL,
  2325. rc6_mask |
  2326. GEN6_RC_CTL_EI_MODE(1) |
  2327. GEN6_RC_CTL_HW_ENABLE);
  2328. if (IS_HASWELL(dev)) {
  2329. I915_WRITE(GEN6_RPNSWREQ,
  2330. HSW_FREQUENCY(10));
  2331. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  2332. HSW_FREQUENCY(12));
  2333. } else {
  2334. I915_WRITE(GEN6_RPNSWREQ,
  2335. GEN6_FREQUENCY(10) |
  2336. GEN6_OFFSET(0) |
  2337. GEN6_AGGRESSIVE_TURBO);
  2338. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  2339. GEN6_FREQUENCY(12));
  2340. }
  2341. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
  2342. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  2343. dev_priv->rps.max_delay << 24 |
  2344. dev_priv->rps.min_delay << 16);
  2345. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  2346. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  2347. I915_WRITE(GEN6_RP_UP_EI, 66000);
  2348. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  2349. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2350. I915_WRITE(GEN6_RP_CONTROL,
  2351. GEN6_RP_MEDIA_TURBO |
  2352. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2353. GEN6_RP_MEDIA_IS_GFX |
  2354. GEN6_RP_ENABLE |
  2355. GEN6_RP_UP_BUSY_AVG |
  2356. (IS_HASWELL(dev) ? GEN7_RP_DOWN_IDLE_AVG : GEN6_RP_DOWN_IDLE_CONT));
  2357. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  2358. if (!ret && (IS_GEN6(dev) || IS_IVYBRIDGE(dev))) {
  2359. pcu_mbox = 0;
  2360. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  2361. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  2362. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  2363. (dev_priv->rps.max_delay & 0xff) * 50,
  2364. (pcu_mbox & 0xff) * 50);
  2365. dev_priv->rps.hw_max = pcu_mbox & 0xff;
  2366. }
  2367. } else {
  2368. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  2369. }
  2370. gen6_set_rps(dev_priv->dev, (gt_perf_status & 0xff00) >> 8);
  2371. /* requires MSI enabled */
  2372. I915_WRITE(GEN6_PMIER, GEN6_PM_DEFERRED_EVENTS);
  2373. spin_lock_irq(&dev_priv->rps.lock);
  2374. WARN_ON(dev_priv->rps.pm_iir != 0);
  2375. I915_WRITE(GEN6_PMIMR, 0);
  2376. spin_unlock_irq(&dev_priv->rps.lock);
  2377. /* enable all PM interrupts */
  2378. I915_WRITE(GEN6_PMINTRMSK, 0);
  2379. rc6vids = 0;
  2380. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  2381. if (IS_GEN6(dev) && ret) {
  2382. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  2383. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  2384. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  2385. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  2386. rc6vids &= 0xffff00;
  2387. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  2388. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  2389. if (ret)
  2390. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  2391. }
  2392. gen6_gt_force_wake_put(dev_priv);
  2393. }
  2394. static void gen6_update_ring_freq(struct drm_device *dev)
  2395. {
  2396. struct drm_i915_private *dev_priv = dev->dev_private;
  2397. int min_freq = 15;
  2398. unsigned int gpu_freq;
  2399. unsigned int max_ia_freq, min_ring_freq;
  2400. int scaling_factor = 180;
  2401. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2402. max_ia_freq = cpufreq_quick_get_max(0);
  2403. /*
  2404. * Default to measured freq if none found, PCU will ensure we don't go
  2405. * over
  2406. */
  2407. if (!max_ia_freq)
  2408. max_ia_freq = tsc_khz;
  2409. /* Convert from kHz to MHz */
  2410. max_ia_freq /= 1000;
  2411. min_ring_freq = I915_READ(MCHBAR_MIRROR_BASE_SNB + DCLK);
  2412. /* convert DDR frequency from units of 133.3MHz to bandwidth */
  2413. min_ring_freq = (2 * 4 * min_ring_freq + 2) / 3;
  2414. /*
  2415. * For each potential GPU frequency, load a ring frequency we'd like
  2416. * to use for memory access. We do this by specifying the IA frequency
  2417. * the PCU should use as a reference to determine the ring frequency.
  2418. */
  2419. for (gpu_freq = dev_priv->rps.max_delay; gpu_freq >= dev_priv->rps.min_delay;
  2420. gpu_freq--) {
  2421. int diff = dev_priv->rps.max_delay - gpu_freq;
  2422. unsigned int ia_freq = 0, ring_freq = 0;
  2423. if (IS_HASWELL(dev)) {
  2424. ring_freq = (gpu_freq * 5 + 3) / 4;
  2425. ring_freq = max(min_ring_freq, ring_freq);
  2426. /* leave ia_freq as the default, chosen by cpufreq */
  2427. } else {
  2428. /* On older processors, there is no separate ring
  2429. * clock domain, so in order to boost the bandwidth
  2430. * of the ring, we need to upclock the CPU (ia_freq).
  2431. *
  2432. * For GPU frequencies less than 750MHz,
  2433. * just use the lowest ring freq.
  2434. */
  2435. if (gpu_freq < min_freq)
  2436. ia_freq = 800;
  2437. else
  2438. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  2439. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  2440. }
  2441. sandybridge_pcode_write(dev_priv,
  2442. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  2443. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  2444. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  2445. gpu_freq);
  2446. }
  2447. }
  2448. int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  2449. {
  2450. u32 val, rp0;
  2451. valleyview_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE, &val);
  2452. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  2453. /* Clamp to max */
  2454. rp0 = min_t(u32, rp0, 0xea);
  2455. return rp0;
  2456. }
  2457. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  2458. {
  2459. u32 val, rpe;
  2460. valleyview_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO, &val);
  2461. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  2462. valleyview_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI, &val);
  2463. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  2464. return rpe;
  2465. }
  2466. int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  2467. {
  2468. u32 val;
  2469. valleyview_punit_read(dev_priv, PUNIT_REG_GPU_LFM, &val);
  2470. return val & 0xff;
  2471. }
  2472. static void vlv_rps_timer_work(struct work_struct *work)
  2473. {
  2474. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  2475. rps.vlv_work.work);
  2476. /*
  2477. * Timer fired, we must be idle. Drop to min voltage state.
  2478. * Note: we use RPe here since it should match the
  2479. * Vmin we were shooting for. That should give us better
  2480. * perf when we come back out of RC6 than if we used the
  2481. * min freq available.
  2482. */
  2483. mutex_lock(&dev_priv->rps.hw_lock);
  2484. valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
  2485. mutex_unlock(&dev_priv->rps.hw_lock);
  2486. }
  2487. static void valleyview_setup_pctx(struct drm_device *dev)
  2488. {
  2489. struct drm_i915_private *dev_priv = dev->dev_private;
  2490. struct drm_i915_gem_object *pctx;
  2491. unsigned long pctx_paddr;
  2492. u32 pcbr;
  2493. int pctx_size = 24*1024;
  2494. pcbr = I915_READ(VLV_PCBR);
  2495. if (pcbr) {
  2496. /* BIOS set it up already, grab the pre-alloc'd space */
  2497. int pcbr_offset;
  2498. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  2499. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  2500. pcbr_offset,
  2501. -1,
  2502. pctx_size);
  2503. goto out;
  2504. }
  2505. /*
  2506. * From the Gunit register HAS:
  2507. * The Gfx driver is expected to program this register and ensure
  2508. * proper allocation within Gfx stolen memory. For example, this
  2509. * register should be programmed such than the PCBR range does not
  2510. * overlap with other ranges, such as the frame buffer, protected
  2511. * memory, or any other relevant ranges.
  2512. */
  2513. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  2514. if (!pctx) {
  2515. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  2516. return;
  2517. }
  2518. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  2519. I915_WRITE(VLV_PCBR, pctx_paddr);
  2520. out:
  2521. dev_priv->vlv_pctx = pctx;
  2522. }
  2523. static void valleyview_enable_rps(struct drm_device *dev)
  2524. {
  2525. struct drm_i915_private *dev_priv = dev->dev_private;
  2526. struct intel_ring_buffer *ring;
  2527. u32 gtfifodbg, val, rpe;
  2528. int i;
  2529. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2530. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  2531. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  2532. I915_WRITE(GTFIFODBG, gtfifodbg);
  2533. }
  2534. valleyview_setup_pctx(dev);
  2535. gen6_gt_force_wake_get(dev_priv);
  2536. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  2537. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  2538. I915_WRITE(GEN6_RP_UP_EI, 66000);
  2539. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  2540. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2541. I915_WRITE(GEN6_RP_CONTROL,
  2542. GEN6_RP_MEDIA_TURBO |
  2543. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2544. GEN6_RP_MEDIA_IS_GFX |
  2545. GEN6_RP_ENABLE |
  2546. GEN6_RP_UP_BUSY_AVG |
  2547. GEN6_RP_DOWN_IDLE_CONT);
  2548. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  2549. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  2550. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  2551. for_each_ring(ring, dev_priv, i)
  2552. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2553. I915_WRITE(GEN6_RC6_THRESHOLD, 0xc350);
  2554. /* allows RC6 residency counter to work */
  2555. I915_WRITE(0x138104, _MASKED_BIT_ENABLE(0x3));
  2556. I915_WRITE(GEN6_RC_CONTROL,
  2557. GEN7_RC_CTL_TO_MODE);
  2558. valleyview_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS, &val);
  2559. switch ((val >> 6) & 3) {
  2560. case 0:
  2561. case 1:
  2562. dev_priv->mem_freq = 800;
  2563. break;
  2564. case 2:
  2565. dev_priv->mem_freq = 1066;
  2566. break;
  2567. case 3:
  2568. dev_priv->mem_freq = 1333;
  2569. break;
  2570. }
  2571. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  2572. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  2573. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  2574. DRM_DEBUG_DRIVER("current GPU freq: %d\n",
  2575. vlv_gpu_freq(dev_priv->mem_freq, (val >> 8) & 0xff));
  2576. dev_priv->rps.cur_delay = (val >> 8) & 0xff;
  2577. dev_priv->rps.max_delay = valleyview_rps_max_freq(dev_priv);
  2578. dev_priv->rps.hw_max = dev_priv->rps.max_delay;
  2579. DRM_DEBUG_DRIVER("max GPU freq: %d\n", vlv_gpu_freq(dev_priv->mem_freq,
  2580. dev_priv->rps.max_delay));
  2581. rpe = valleyview_rps_rpe_freq(dev_priv);
  2582. DRM_DEBUG_DRIVER("RPe GPU freq: %d\n",
  2583. vlv_gpu_freq(dev_priv->mem_freq, rpe));
  2584. dev_priv->rps.rpe_delay = rpe;
  2585. val = valleyview_rps_min_freq(dev_priv);
  2586. DRM_DEBUG_DRIVER("min GPU freq: %d\n", vlv_gpu_freq(dev_priv->mem_freq,
  2587. val));
  2588. dev_priv->rps.min_delay = val;
  2589. DRM_DEBUG_DRIVER("setting GPU freq to %d\n",
  2590. vlv_gpu_freq(dev_priv->mem_freq, rpe));
  2591. INIT_DELAYED_WORK(&dev_priv->rps.vlv_work, vlv_rps_timer_work);
  2592. valleyview_set_rps(dev_priv->dev, rpe);
  2593. /* requires MSI enabled */
  2594. I915_WRITE(GEN6_PMIER, GEN6_PM_DEFERRED_EVENTS);
  2595. spin_lock_irq(&dev_priv->rps.lock);
  2596. WARN_ON(dev_priv->rps.pm_iir != 0);
  2597. I915_WRITE(GEN6_PMIMR, 0);
  2598. spin_unlock_irq(&dev_priv->rps.lock);
  2599. /* enable all PM interrupts */
  2600. I915_WRITE(GEN6_PMINTRMSK, 0);
  2601. gen6_gt_force_wake_put(dev_priv);
  2602. }
  2603. void ironlake_teardown_rc6(struct drm_device *dev)
  2604. {
  2605. struct drm_i915_private *dev_priv = dev->dev_private;
  2606. if (dev_priv->ips.renderctx) {
  2607. i915_gem_object_unpin(dev_priv->ips.renderctx);
  2608. drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
  2609. dev_priv->ips.renderctx = NULL;
  2610. }
  2611. if (dev_priv->ips.pwrctx) {
  2612. i915_gem_object_unpin(dev_priv->ips.pwrctx);
  2613. drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
  2614. dev_priv->ips.pwrctx = NULL;
  2615. }
  2616. }
  2617. static void ironlake_disable_rc6(struct drm_device *dev)
  2618. {
  2619. struct drm_i915_private *dev_priv = dev->dev_private;
  2620. if (I915_READ(PWRCTXA)) {
  2621. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  2622. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  2623. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  2624. 50);
  2625. I915_WRITE(PWRCTXA, 0);
  2626. POSTING_READ(PWRCTXA);
  2627. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  2628. POSTING_READ(RSTDBYCTL);
  2629. }
  2630. }
  2631. static int ironlake_setup_rc6(struct drm_device *dev)
  2632. {
  2633. struct drm_i915_private *dev_priv = dev->dev_private;
  2634. if (dev_priv->ips.renderctx == NULL)
  2635. dev_priv->ips.renderctx = intel_alloc_context_page(dev);
  2636. if (!dev_priv->ips.renderctx)
  2637. return -ENOMEM;
  2638. if (dev_priv->ips.pwrctx == NULL)
  2639. dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
  2640. if (!dev_priv->ips.pwrctx) {
  2641. ironlake_teardown_rc6(dev);
  2642. return -ENOMEM;
  2643. }
  2644. return 0;
  2645. }
  2646. static void ironlake_enable_rc6(struct drm_device *dev)
  2647. {
  2648. struct drm_i915_private *dev_priv = dev->dev_private;
  2649. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  2650. bool was_interruptible;
  2651. int ret;
  2652. /* rc6 disabled by default due to repeated reports of hanging during
  2653. * boot and resume.
  2654. */
  2655. if (!intel_enable_rc6(dev))
  2656. return;
  2657. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2658. ret = ironlake_setup_rc6(dev);
  2659. if (ret)
  2660. return;
  2661. was_interruptible = dev_priv->mm.interruptible;
  2662. dev_priv->mm.interruptible = false;
  2663. /*
  2664. * GPU can automatically power down the render unit if given a page
  2665. * to save state.
  2666. */
  2667. ret = intel_ring_begin(ring, 6);
  2668. if (ret) {
  2669. ironlake_teardown_rc6(dev);
  2670. dev_priv->mm.interruptible = was_interruptible;
  2671. return;
  2672. }
  2673. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  2674. intel_ring_emit(ring, MI_SET_CONTEXT);
  2675. intel_ring_emit(ring, dev_priv->ips.renderctx->gtt_offset |
  2676. MI_MM_SPACE_GTT |
  2677. MI_SAVE_EXT_STATE_EN |
  2678. MI_RESTORE_EXT_STATE_EN |
  2679. MI_RESTORE_INHIBIT);
  2680. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  2681. intel_ring_emit(ring, MI_NOOP);
  2682. intel_ring_emit(ring, MI_FLUSH);
  2683. intel_ring_advance(ring);
  2684. /*
  2685. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  2686. * does an implicit flush, combined with MI_FLUSH above, it should be
  2687. * safe to assume that renderctx is valid
  2688. */
  2689. ret = intel_ring_idle(ring);
  2690. dev_priv->mm.interruptible = was_interruptible;
  2691. if (ret) {
  2692. DRM_ERROR("failed to enable ironlake power savings\n");
  2693. ironlake_teardown_rc6(dev);
  2694. return;
  2695. }
  2696. I915_WRITE(PWRCTXA, dev_priv->ips.pwrctx->gtt_offset | PWRCTX_EN);
  2697. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  2698. }
  2699. static unsigned long intel_pxfreq(u32 vidfreq)
  2700. {
  2701. unsigned long freq;
  2702. int div = (vidfreq & 0x3f0000) >> 16;
  2703. int post = (vidfreq & 0x3000) >> 12;
  2704. int pre = (vidfreq & 0x7);
  2705. if (!pre)
  2706. return 0;
  2707. freq = ((div * 133333) / ((1<<post) * pre));
  2708. return freq;
  2709. }
  2710. static const struct cparams {
  2711. u16 i;
  2712. u16 t;
  2713. u16 m;
  2714. u16 c;
  2715. } cparams[] = {
  2716. { 1, 1333, 301, 28664 },
  2717. { 1, 1066, 294, 24460 },
  2718. { 1, 800, 294, 25192 },
  2719. { 0, 1333, 276, 27605 },
  2720. { 0, 1066, 276, 27605 },
  2721. { 0, 800, 231, 23784 },
  2722. };
  2723. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  2724. {
  2725. u64 total_count, diff, ret;
  2726. u32 count1, count2, count3, m = 0, c = 0;
  2727. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  2728. int i;
  2729. assert_spin_locked(&mchdev_lock);
  2730. diff1 = now - dev_priv->ips.last_time1;
  2731. /* Prevent division-by-zero if we are asking too fast.
  2732. * Also, we don't get interesting results if we are polling
  2733. * faster than once in 10ms, so just return the saved value
  2734. * in such cases.
  2735. */
  2736. if (diff1 <= 10)
  2737. return dev_priv->ips.chipset_power;
  2738. count1 = I915_READ(DMIEC);
  2739. count2 = I915_READ(DDREC);
  2740. count3 = I915_READ(CSIEC);
  2741. total_count = count1 + count2 + count3;
  2742. /* FIXME: handle per-counter overflow */
  2743. if (total_count < dev_priv->ips.last_count1) {
  2744. diff = ~0UL - dev_priv->ips.last_count1;
  2745. diff += total_count;
  2746. } else {
  2747. diff = total_count - dev_priv->ips.last_count1;
  2748. }
  2749. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  2750. if (cparams[i].i == dev_priv->ips.c_m &&
  2751. cparams[i].t == dev_priv->ips.r_t) {
  2752. m = cparams[i].m;
  2753. c = cparams[i].c;
  2754. break;
  2755. }
  2756. }
  2757. diff = div_u64(diff, diff1);
  2758. ret = ((m * diff) + c);
  2759. ret = div_u64(ret, 10);
  2760. dev_priv->ips.last_count1 = total_count;
  2761. dev_priv->ips.last_time1 = now;
  2762. dev_priv->ips.chipset_power = ret;
  2763. return ret;
  2764. }
  2765. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  2766. {
  2767. unsigned long val;
  2768. if (dev_priv->info->gen != 5)
  2769. return 0;
  2770. spin_lock_irq(&mchdev_lock);
  2771. val = __i915_chipset_val(dev_priv);
  2772. spin_unlock_irq(&mchdev_lock);
  2773. return val;
  2774. }
  2775. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  2776. {
  2777. unsigned long m, x, b;
  2778. u32 tsfs;
  2779. tsfs = I915_READ(TSFS);
  2780. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  2781. x = I915_READ8(TR1);
  2782. b = tsfs & TSFS_INTR_MASK;
  2783. return ((m * x) / 127) - b;
  2784. }
  2785. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  2786. {
  2787. static const struct v_table {
  2788. u16 vd; /* in .1 mil */
  2789. u16 vm; /* in .1 mil */
  2790. } v_table[] = {
  2791. { 0, 0, },
  2792. { 375, 0, },
  2793. { 500, 0, },
  2794. { 625, 0, },
  2795. { 750, 0, },
  2796. { 875, 0, },
  2797. { 1000, 0, },
  2798. { 1125, 0, },
  2799. { 4125, 3000, },
  2800. { 4125, 3000, },
  2801. { 4125, 3000, },
  2802. { 4125, 3000, },
  2803. { 4125, 3000, },
  2804. { 4125, 3000, },
  2805. { 4125, 3000, },
  2806. { 4125, 3000, },
  2807. { 4125, 3000, },
  2808. { 4125, 3000, },
  2809. { 4125, 3000, },
  2810. { 4125, 3000, },
  2811. { 4125, 3000, },
  2812. { 4125, 3000, },
  2813. { 4125, 3000, },
  2814. { 4125, 3000, },
  2815. { 4125, 3000, },
  2816. { 4125, 3000, },
  2817. { 4125, 3000, },
  2818. { 4125, 3000, },
  2819. { 4125, 3000, },
  2820. { 4125, 3000, },
  2821. { 4125, 3000, },
  2822. { 4125, 3000, },
  2823. { 4250, 3125, },
  2824. { 4375, 3250, },
  2825. { 4500, 3375, },
  2826. { 4625, 3500, },
  2827. { 4750, 3625, },
  2828. { 4875, 3750, },
  2829. { 5000, 3875, },
  2830. { 5125, 4000, },
  2831. { 5250, 4125, },
  2832. { 5375, 4250, },
  2833. { 5500, 4375, },
  2834. { 5625, 4500, },
  2835. { 5750, 4625, },
  2836. { 5875, 4750, },
  2837. { 6000, 4875, },
  2838. { 6125, 5000, },
  2839. { 6250, 5125, },
  2840. { 6375, 5250, },
  2841. { 6500, 5375, },
  2842. { 6625, 5500, },
  2843. { 6750, 5625, },
  2844. { 6875, 5750, },
  2845. { 7000, 5875, },
  2846. { 7125, 6000, },
  2847. { 7250, 6125, },
  2848. { 7375, 6250, },
  2849. { 7500, 6375, },
  2850. { 7625, 6500, },
  2851. { 7750, 6625, },
  2852. { 7875, 6750, },
  2853. { 8000, 6875, },
  2854. { 8125, 7000, },
  2855. { 8250, 7125, },
  2856. { 8375, 7250, },
  2857. { 8500, 7375, },
  2858. { 8625, 7500, },
  2859. { 8750, 7625, },
  2860. { 8875, 7750, },
  2861. { 9000, 7875, },
  2862. { 9125, 8000, },
  2863. { 9250, 8125, },
  2864. { 9375, 8250, },
  2865. { 9500, 8375, },
  2866. { 9625, 8500, },
  2867. { 9750, 8625, },
  2868. { 9875, 8750, },
  2869. { 10000, 8875, },
  2870. { 10125, 9000, },
  2871. { 10250, 9125, },
  2872. { 10375, 9250, },
  2873. { 10500, 9375, },
  2874. { 10625, 9500, },
  2875. { 10750, 9625, },
  2876. { 10875, 9750, },
  2877. { 11000, 9875, },
  2878. { 11125, 10000, },
  2879. { 11250, 10125, },
  2880. { 11375, 10250, },
  2881. { 11500, 10375, },
  2882. { 11625, 10500, },
  2883. { 11750, 10625, },
  2884. { 11875, 10750, },
  2885. { 12000, 10875, },
  2886. { 12125, 11000, },
  2887. { 12250, 11125, },
  2888. { 12375, 11250, },
  2889. { 12500, 11375, },
  2890. { 12625, 11500, },
  2891. { 12750, 11625, },
  2892. { 12875, 11750, },
  2893. { 13000, 11875, },
  2894. { 13125, 12000, },
  2895. { 13250, 12125, },
  2896. { 13375, 12250, },
  2897. { 13500, 12375, },
  2898. { 13625, 12500, },
  2899. { 13750, 12625, },
  2900. { 13875, 12750, },
  2901. { 14000, 12875, },
  2902. { 14125, 13000, },
  2903. { 14250, 13125, },
  2904. { 14375, 13250, },
  2905. { 14500, 13375, },
  2906. { 14625, 13500, },
  2907. { 14750, 13625, },
  2908. { 14875, 13750, },
  2909. { 15000, 13875, },
  2910. { 15125, 14000, },
  2911. { 15250, 14125, },
  2912. { 15375, 14250, },
  2913. { 15500, 14375, },
  2914. { 15625, 14500, },
  2915. { 15750, 14625, },
  2916. { 15875, 14750, },
  2917. { 16000, 14875, },
  2918. { 16125, 15000, },
  2919. };
  2920. if (dev_priv->info->is_mobile)
  2921. return v_table[pxvid].vm;
  2922. else
  2923. return v_table[pxvid].vd;
  2924. }
  2925. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  2926. {
  2927. struct timespec now, diff1;
  2928. u64 diff;
  2929. unsigned long diffms;
  2930. u32 count;
  2931. assert_spin_locked(&mchdev_lock);
  2932. getrawmonotonic(&now);
  2933. diff1 = timespec_sub(now, dev_priv->ips.last_time2);
  2934. /* Don't divide by 0 */
  2935. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  2936. if (!diffms)
  2937. return;
  2938. count = I915_READ(GFXEC);
  2939. if (count < dev_priv->ips.last_count2) {
  2940. diff = ~0UL - dev_priv->ips.last_count2;
  2941. diff += count;
  2942. } else {
  2943. diff = count - dev_priv->ips.last_count2;
  2944. }
  2945. dev_priv->ips.last_count2 = count;
  2946. dev_priv->ips.last_time2 = now;
  2947. /* More magic constants... */
  2948. diff = diff * 1181;
  2949. diff = div_u64(diff, diffms * 10);
  2950. dev_priv->ips.gfx_power = diff;
  2951. }
  2952. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  2953. {
  2954. if (dev_priv->info->gen != 5)
  2955. return;
  2956. spin_lock_irq(&mchdev_lock);
  2957. __i915_update_gfx_val(dev_priv);
  2958. spin_unlock_irq(&mchdev_lock);
  2959. }
  2960. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  2961. {
  2962. unsigned long t, corr, state1, corr2, state2;
  2963. u32 pxvid, ext_v;
  2964. assert_spin_locked(&mchdev_lock);
  2965. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_delay * 4));
  2966. pxvid = (pxvid >> 24) & 0x7f;
  2967. ext_v = pvid_to_extvid(dev_priv, pxvid);
  2968. state1 = ext_v;
  2969. t = i915_mch_val(dev_priv);
  2970. /* Revel in the empirically derived constants */
  2971. /* Correction factor in 1/100000 units */
  2972. if (t > 80)
  2973. corr = ((t * 2349) + 135940);
  2974. else if (t >= 50)
  2975. corr = ((t * 964) + 29317);
  2976. else /* < 50 */
  2977. corr = ((t * 301) + 1004);
  2978. corr = corr * ((150142 * state1) / 10000 - 78642);
  2979. corr /= 100000;
  2980. corr2 = (corr * dev_priv->ips.corr);
  2981. state2 = (corr2 * state1) / 10000;
  2982. state2 /= 100; /* convert to mW */
  2983. __i915_update_gfx_val(dev_priv);
  2984. return dev_priv->ips.gfx_power + state2;
  2985. }
  2986. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  2987. {
  2988. unsigned long val;
  2989. if (dev_priv->info->gen != 5)
  2990. return 0;
  2991. spin_lock_irq(&mchdev_lock);
  2992. val = __i915_gfx_val(dev_priv);
  2993. spin_unlock_irq(&mchdev_lock);
  2994. return val;
  2995. }
  2996. /**
  2997. * i915_read_mch_val - return value for IPS use
  2998. *
  2999. * Calculate and return a value for the IPS driver to use when deciding whether
  3000. * we have thermal and power headroom to increase CPU or GPU power budget.
  3001. */
  3002. unsigned long i915_read_mch_val(void)
  3003. {
  3004. struct drm_i915_private *dev_priv;
  3005. unsigned long chipset_val, graphics_val, ret = 0;
  3006. spin_lock_irq(&mchdev_lock);
  3007. if (!i915_mch_dev)
  3008. goto out_unlock;
  3009. dev_priv = i915_mch_dev;
  3010. chipset_val = __i915_chipset_val(dev_priv);
  3011. graphics_val = __i915_gfx_val(dev_priv);
  3012. ret = chipset_val + graphics_val;
  3013. out_unlock:
  3014. spin_unlock_irq(&mchdev_lock);
  3015. return ret;
  3016. }
  3017. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  3018. /**
  3019. * i915_gpu_raise - raise GPU frequency limit
  3020. *
  3021. * Raise the limit; IPS indicates we have thermal headroom.
  3022. */
  3023. bool i915_gpu_raise(void)
  3024. {
  3025. struct drm_i915_private *dev_priv;
  3026. bool ret = true;
  3027. spin_lock_irq(&mchdev_lock);
  3028. if (!i915_mch_dev) {
  3029. ret = false;
  3030. goto out_unlock;
  3031. }
  3032. dev_priv = i915_mch_dev;
  3033. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  3034. dev_priv->ips.max_delay--;
  3035. out_unlock:
  3036. spin_unlock_irq(&mchdev_lock);
  3037. return ret;
  3038. }
  3039. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  3040. /**
  3041. * i915_gpu_lower - lower GPU frequency limit
  3042. *
  3043. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  3044. * frequency maximum.
  3045. */
  3046. bool i915_gpu_lower(void)
  3047. {
  3048. struct drm_i915_private *dev_priv;
  3049. bool ret = true;
  3050. spin_lock_irq(&mchdev_lock);
  3051. if (!i915_mch_dev) {
  3052. ret = false;
  3053. goto out_unlock;
  3054. }
  3055. dev_priv = i915_mch_dev;
  3056. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  3057. dev_priv->ips.max_delay++;
  3058. out_unlock:
  3059. spin_unlock_irq(&mchdev_lock);
  3060. return ret;
  3061. }
  3062. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  3063. /**
  3064. * i915_gpu_busy - indicate GPU business to IPS
  3065. *
  3066. * Tell the IPS driver whether or not the GPU is busy.
  3067. */
  3068. bool i915_gpu_busy(void)
  3069. {
  3070. struct drm_i915_private *dev_priv;
  3071. struct intel_ring_buffer *ring;
  3072. bool ret = false;
  3073. int i;
  3074. spin_lock_irq(&mchdev_lock);
  3075. if (!i915_mch_dev)
  3076. goto out_unlock;
  3077. dev_priv = i915_mch_dev;
  3078. for_each_ring(ring, dev_priv, i)
  3079. ret |= !list_empty(&ring->request_list);
  3080. out_unlock:
  3081. spin_unlock_irq(&mchdev_lock);
  3082. return ret;
  3083. }
  3084. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  3085. /**
  3086. * i915_gpu_turbo_disable - disable graphics turbo
  3087. *
  3088. * Disable graphics turbo by resetting the max frequency and setting the
  3089. * current frequency to the default.
  3090. */
  3091. bool i915_gpu_turbo_disable(void)
  3092. {
  3093. struct drm_i915_private *dev_priv;
  3094. bool ret = true;
  3095. spin_lock_irq(&mchdev_lock);
  3096. if (!i915_mch_dev) {
  3097. ret = false;
  3098. goto out_unlock;
  3099. }
  3100. dev_priv = i915_mch_dev;
  3101. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  3102. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  3103. ret = false;
  3104. out_unlock:
  3105. spin_unlock_irq(&mchdev_lock);
  3106. return ret;
  3107. }
  3108. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  3109. /**
  3110. * Tells the intel_ips driver that the i915 driver is now loaded, if
  3111. * IPS got loaded first.
  3112. *
  3113. * This awkward dance is so that neither module has to depend on the
  3114. * other in order for IPS to do the appropriate communication of
  3115. * GPU turbo limits to i915.
  3116. */
  3117. static void
  3118. ips_ping_for_i915_load(void)
  3119. {
  3120. void (*link)(void);
  3121. link = symbol_get(ips_link_to_i915_driver);
  3122. if (link) {
  3123. link();
  3124. symbol_put(ips_link_to_i915_driver);
  3125. }
  3126. }
  3127. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  3128. {
  3129. /* We only register the i915 ips part with intel-ips once everything is
  3130. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  3131. spin_lock_irq(&mchdev_lock);
  3132. i915_mch_dev = dev_priv;
  3133. spin_unlock_irq(&mchdev_lock);
  3134. ips_ping_for_i915_load();
  3135. }
  3136. void intel_gpu_ips_teardown(void)
  3137. {
  3138. spin_lock_irq(&mchdev_lock);
  3139. i915_mch_dev = NULL;
  3140. spin_unlock_irq(&mchdev_lock);
  3141. }
  3142. static void intel_init_emon(struct drm_device *dev)
  3143. {
  3144. struct drm_i915_private *dev_priv = dev->dev_private;
  3145. u32 lcfuse;
  3146. u8 pxw[16];
  3147. int i;
  3148. /* Disable to program */
  3149. I915_WRITE(ECR, 0);
  3150. POSTING_READ(ECR);
  3151. /* Program energy weights for various events */
  3152. I915_WRITE(SDEW, 0x15040d00);
  3153. I915_WRITE(CSIEW0, 0x007f0000);
  3154. I915_WRITE(CSIEW1, 0x1e220004);
  3155. I915_WRITE(CSIEW2, 0x04000004);
  3156. for (i = 0; i < 5; i++)
  3157. I915_WRITE(PEW + (i * 4), 0);
  3158. for (i = 0; i < 3; i++)
  3159. I915_WRITE(DEW + (i * 4), 0);
  3160. /* Program P-state weights to account for frequency power adjustment */
  3161. for (i = 0; i < 16; i++) {
  3162. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  3163. unsigned long freq = intel_pxfreq(pxvidfreq);
  3164. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  3165. PXVFREQ_PX_SHIFT;
  3166. unsigned long val;
  3167. val = vid * vid;
  3168. val *= (freq / 1000);
  3169. val *= 255;
  3170. val /= (127*127*900);
  3171. if (val > 0xff)
  3172. DRM_ERROR("bad pxval: %ld\n", val);
  3173. pxw[i] = val;
  3174. }
  3175. /* Render standby states get 0 weight */
  3176. pxw[14] = 0;
  3177. pxw[15] = 0;
  3178. for (i = 0; i < 4; i++) {
  3179. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  3180. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  3181. I915_WRITE(PXW + (i * 4), val);
  3182. }
  3183. /* Adjust magic regs to magic values (more experimental results) */
  3184. I915_WRITE(OGW0, 0);
  3185. I915_WRITE(OGW1, 0);
  3186. I915_WRITE(EG0, 0x00007f00);
  3187. I915_WRITE(EG1, 0x0000000e);
  3188. I915_WRITE(EG2, 0x000e0000);
  3189. I915_WRITE(EG3, 0x68000300);
  3190. I915_WRITE(EG4, 0x42000000);
  3191. I915_WRITE(EG5, 0x00140031);
  3192. I915_WRITE(EG6, 0);
  3193. I915_WRITE(EG7, 0);
  3194. for (i = 0; i < 8; i++)
  3195. I915_WRITE(PXWL + (i * 4), 0);
  3196. /* Enable PMON + select events */
  3197. I915_WRITE(ECR, 0x80000019);
  3198. lcfuse = I915_READ(LCFUSE02);
  3199. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  3200. }
  3201. void intel_disable_gt_powersave(struct drm_device *dev)
  3202. {
  3203. struct drm_i915_private *dev_priv = dev->dev_private;
  3204. /* Interrupts should be disabled already to avoid re-arming. */
  3205. WARN_ON(dev->irq_enabled);
  3206. if (IS_IRONLAKE_M(dev)) {
  3207. ironlake_disable_drps(dev);
  3208. ironlake_disable_rc6(dev);
  3209. } else if (INTEL_INFO(dev)->gen >= 6) {
  3210. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  3211. cancel_work_sync(&dev_priv->rps.work);
  3212. if (IS_VALLEYVIEW(dev))
  3213. cancel_delayed_work_sync(&dev_priv->rps.vlv_work);
  3214. mutex_lock(&dev_priv->rps.hw_lock);
  3215. if (IS_VALLEYVIEW(dev))
  3216. valleyview_disable_rps(dev);
  3217. else
  3218. gen6_disable_rps(dev);
  3219. mutex_unlock(&dev_priv->rps.hw_lock);
  3220. }
  3221. }
  3222. static void intel_gen6_powersave_work(struct work_struct *work)
  3223. {
  3224. struct drm_i915_private *dev_priv =
  3225. container_of(work, struct drm_i915_private,
  3226. rps.delayed_resume_work.work);
  3227. struct drm_device *dev = dev_priv->dev;
  3228. mutex_lock(&dev_priv->rps.hw_lock);
  3229. if (IS_VALLEYVIEW(dev)) {
  3230. valleyview_enable_rps(dev);
  3231. } else {
  3232. gen6_enable_rps(dev);
  3233. gen6_update_ring_freq(dev);
  3234. }
  3235. mutex_unlock(&dev_priv->rps.hw_lock);
  3236. }
  3237. void intel_enable_gt_powersave(struct drm_device *dev)
  3238. {
  3239. struct drm_i915_private *dev_priv = dev->dev_private;
  3240. if (IS_IRONLAKE_M(dev)) {
  3241. ironlake_enable_drps(dev);
  3242. ironlake_enable_rc6(dev);
  3243. intel_init_emon(dev);
  3244. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  3245. /*
  3246. * PCU communication is slow and this doesn't need to be
  3247. * done at any specific time, so do this out of our fast path
  3248. * to make resume and init faster.
  3249. */
  3250. schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  3251. round_jiffies_up_relative(HZ));
  3252. }
  3253. }
  3254. static void ibx_init_clock_gating(struct drm_device *dev)
  3255. {
  3256. struct drm_i915_private *dev_priv = dev->dev_private;
  3257. /*
  3258. * On Ibex Peak and Cougar Point, we need to disable clock
  3259. * gating for the panel power sequencer or it will fail to
  3260. * start up when no ports are active.
  3261. */
  3262. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  3263. }
  3264. static void ironlake_init_clock_gating(struct drm_device *dev)
  3265. {
  3266. struct drm_i915_private *dev_priv = dev->dev_private;
  3267. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  3268. /* Required for FBC */
  3269. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  3270. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  3271. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  3272. I915_WRITE(PCH_3DCGDIS0,
  3273. MARIUNIT_CLOCK_GATE_DISABLE |
  3274. SVSMUNIT_CLOCK_GATE_DISABLE);
  3275. I915_WRITE(PCH_3DCGDIS1,
  3276. VFMUNIT_CLOCK_GATE_DISABLE);
  3277. /*
  3278. * According to the spec the following bits should be set in
  3279. * order to enable memory self-refresh
  3280. * The bit 22/21 of 0x42004
  3281. * The bit 5 of 0x42020
  3282. * The bit 15 of 0x45000
  3283. */
  3284. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3285. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  3286. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  3287. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  3288. I915_WRITE(DISP_ARB_CTL,
  3289. (I915_READ(DISP_ARB_CTL) |
  3290. DISP_FBC_WM_DIS));
  3291. I915_WRITE(WM3_LP_ILK, 0);
  3292. I915_WRITE(WM2_LP_ILK, 0);
  3293. I915_WRITE(WM1_LP_ILK, 0);
  3294. /*
  3295. * Based on the document from hardware guys the following bits
  3296. * should be set unconditionally in order to enable FBC.
  3297. * The bit 22 of 0x42000
  3298. * The bit 22 of 0x42004
  3299. * The bit 7,8,9 of 0x42020.
  3300. */
  3301. if (IS_IRONLAKE_M(dev)) {
  3302. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  3303. I915_READ(ILK_DISPLAY_CHICKEN1) |
  3304. ILK_FBCQ_DIS);
  3305. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3306. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3307. ILK_DPARB_GATE);
  3308. }
  3309. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  3310. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3311. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3312. ILK_ELPIN_409_SELECT);
  3313. I915_WRITE(_3D_CHICKEN2,
  3314. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  3315. _3D_CHICKEN2_WM_READ_PIPELINED);
  3316. /* WaDisableRenderCachePipelinedFlush:ilk */
  3317. I915_WRITE(CACHE_MODE_0,
  3318. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  3319. ibx_init_clock_gating(dev);
  3320. }
  3321. static void cpt_init_clock_gating(struct drm_device *dev)
  3322. {
  3323. struct drm_i915_private *dev_priv = dev->dev_private;
  3324. int pipe;
  3325. uint32_t val;
  3326. /*
  3327. * On Ibex Peak and Cougar Point, we need to disable clock
  3328. * gating for the panel power sequencer or it will fail to
  3329. * start up when no ports are active.
  3330. */
  3331. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  3332. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  3333. DPLS_EDP_PPS_FIX_DIS);
  3334. /* The below fixes the weird display corruption, a few pixels shifted
  3335. * downward, on (only) LVDS of some HP laptops with IVY.
  3336. */
  3337. for_each_pipe(pipe) {
  3338. val = I915_READ(TRANS_CHICKEN2(pipe));
  3339. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  3340. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  3341. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  3342. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  3343. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  3344. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  3345. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  3346. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  3347. }
  3348. /* WADP0ClockGatingDisable */
  3349. for_each_pipe(pipe) {
  3350. I915_WRITE(TRANS_CHICKEN1(pipe),
  3351. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  3352. }
  3353. }
  3354. static void gen6_check_mch_setup(struct drm_device *dev)
  3355. {
  3356. struct drm_i915_private *dev_priv = dev->dev_private;
  3357. uint32_t tmp;
  3358. tmp = I915_READ(MCH_SSKPD);
  3359. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
  3360. DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
  3361. DRM_INFO("This can cause pipe underruns and display issues.\n");
  3362. DRM_INFO("Please upgrade your BIOS to fix this.\n");
  3363. }
  3364. }
  3365. static void gen6_init_clock_gating(struct drm_device *dev)
  3366. {
  3367. struct drm_i915_private *dev_priv = dev->dev_private;
  3368. int pipe;
  3369. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  3370. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  3371. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3372. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3373. ILK_ELPIN_409_SELECT);
  3374. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  3375. I915_WRITE(_3D_CHICKEN,
  3376. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  3377. /* WaSetupGtModeTdRowDispatch:snb */
  3378. if (IS_SNB_GT1(dev))
  3379. I915_WRITE(GEN6_GT_MODE,
  3380. _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
  3381. I915_WRITE(WM3_LP_ILK, 0);
  3382. I915_WRITE(WM2_LP_ILK, 0);
  3383. I915_WRITE(WM1_LP_ILK, 0);
  3384. I915_WRITE(CACHE_MODE_0,
  3385. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  3386. I915_WRITE(GEN6_UCGCTL1,
  3387. I915_READ(GEN6_UCGCTL1) |
  3388. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  3389. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  3390. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  3391. * gating disable must be set. Failure to set it results in
  3392. * flickering pixels due to Z write ordering failures after
  3393. * some amount of runtime in the Mesa "fire" demo, and Unigine
  3394. * Sanctuary and Tropics, and apparently anything else with
  3395. * alpha test or pixel discard.
  3396. *
  3397. * According to the spec, bit 11 (RCCUNIT) must also be set,
  3398. * but we didn't debug actual testcases to find it out.
  3399. *
  3400. * Also apply WaDisableVDSUnitClockGating:snb and
  3401. * WaDisableRCPBUnitClockGating:snb.
  3402. */
  3403. I915_WRITE(GEN6_UCGCTL2,
  3404. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  3405. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  3406. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  3407. /* Bspec says we need to always set all mask bits. */
  3408. I915_WRITE(_3D_CHICKEN3, (0xFFFF << 16) |
  3409. _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL);
  3410. /*
  3411. * According to the spec the following bits should be
  3412. * set in order to enable memory self-refresh and fbc:
  3413. * The bit21 and bit22 of 0x42000
  3414. * The bit21 and bit22 of 0x42004
  3415. * The bit5 and bit7 of 0x42020
  3416. * The bit14 of 0x70180
  3417. * The bit14 of 0x71180
  3418. */
  3419. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  3420. I915_READ(ILK_DISPLAY_CHICKEN1) |
  3421. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  3422. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3423. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3424. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  3425. I915_WRITE(ILK_DSPCLK_GATE_D,
  3426. I915_READ(ILK_DSPCLK_GATE_D) |
  3427. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  3428. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  3429. /* WaMbcDriverBootEnable:snb */
  3430. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  3431. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  3432. for_each_pipe(pipe) {
  3433. I915_WRITE(DSPCNTR(pipe),
  3434. I915_READ(DSPCNTR(pipe)) |
  3435. DISPPLANE_TRICKLE_FEED_DISABLE);
  3436. intel_flush_display_plane(dev_priv, pipe);
  3437. }
  3438. /* The default value should be 0x200 according to docs, but the two
  3439. * platforms I checked have a 0 for this. (Maybe BIOS overrides?) */
  3440. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_DISABLE(0xffff));
  3441. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_ENABLE(GEN6_GT_MODE_HI));
  3442. cpt_init_clock_gating(dev);
  3443. gen6_check_mch_setup(dev);
  3444. }
  3445. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  3446. {
  3447. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  3448. reg &= ~GEN7_FF_SCHED_MASK;
  3449. reg |= GEN7_FF_TS_SCHED_HW;
  3450. reg |= GEN7_FF_VS_SCHED_HW;
  3451. reg |= GEN7_FF_DS_SCHED_HW;
  3452. if (IS_HASWELL(dev_priv->dev))
  3453. reg &= ~GEN7_FF_VS_REF_CNT_FFME;
  3454. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  3455. }
  3456. static void lpt_init_clock_gating(struct drm_device *dev)
  3457. {
  3458. struct drm_i915_private *dev_priv = dev->dev_private;
  3459. /*
  3460. * TODO: this bit should only be enabled when really needed, then
  3461. * disabled when not needed anymore in order to save power.
  3462. */
  3463. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
  3464. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  3465. I915_READ(SOUTH_DSPCLK_GATE_D) |
  3466. PCH_LP_PARTITION_LEVEL_DISABLE);
  3467. }
  3468. static void lpt_suspend_hw(struct drm_device *dev)
  3469. {
  3470. struct drm_i915_private *dev_priv = dev->dev_private;
  3471. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  3472. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  3473. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  3474. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  3475. }
  3476. }
  3477. static void haswell_init_clock_gating(struct drm_device *dev)
  3478. {
  3479. struct drm_i915_private *dev_priv = dev->dev_private;
  3480. int pipe;
  3481. I915_WRITE(WM3_LP_ILK, 0);
  3482. I915_WRITE(WM2_LP_ILK, 0);
  3483. I915_WRITE(WM1_LP_ILK, 0);
  3484. /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  3485. * This implements the WaDisableRCZUnitClockGating:hsw workaround.
  3486. */
  3487. I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  3488. /* Apply the WaDisableRHWOOptimizationForRenderHang:hsw workaround. */
  3489. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  3490. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  3491. /* WaApplyL3ControlAndL3ChickenMode:hsw */
  3492. I915_WRITE(GEN7_L3CNTLREG1,
  3493. GEN7_WA_FOR_GEN7_L3_CONTROL);
  3494. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  3495. GEN7_WA_L3_CHICKEN_MODE);
  3496. /* This is required by WaCatErrorRejectionIssue:hsw */
  3497. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  3498. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  3499. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  3500. for_each_pipe(pipe) {
  3501. I915_WRITE(DSPCNTR(pipe),
  3502. I915_READ(DSPCNTR(pipe)) |
  3503. DISPPLANE_TRICKLE_FEED_DISABLE);
  3504. intel_flush_display_plane(dev_priv, pipe);
  3505. }
  3506. /* WaVSRefCountFullforceMissDisable:hsw */
  3507. gen7_setup_fixed_func_scheduler(dev_priv);
  3508. /* WaDisable4x2SubspanOptimization:hsw */
  3509. I915_WRITE(CACHE_MODE_1,
  3510. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  3511. /* WaMbcDriverBootEnable:hsw */
  3512. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  3513. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  3514. /* WaSwitchSolVfFArbitrationPriority:hsw */
  3515. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  3516. /* XXX: This is a workaround for early silicon revisions and should be
  3517. * removed later.
  3518. */
  3519. I915_WRITE(WM_DBG,
  3520. I915_READ(WM_DBG) |
  3521. WM_DBG_DISALLOW_MULTIPLE_LP |
  3522. WM_DBG_DISALLOW_SPRITE |
  3523. WM_DBG_DISALLOW_MAXFIFO);
  3524. lpt_init_clock_gating(dev);
  3525. }
  3526. static void ivybridge_init_clock_gating(struct drm_device *dev)
  3527. {
  3528. struct drm_i915_private *dev_priv = dev->dev_private;
  3529. int pipe;
  3530. uint32_t snpcr;
  3531. I915_WRITE(WM3_LP_ILK, 0);
  3532. I915_WRITE(WM2_LP_ILK, 0);
  3533. I915_WRITE(WM1_LP_ILK, 0);
  3534. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  3535. /* WaDisableEarlyCull:ivb */
  3536. I915_WRITE(_3D_CHICKEN3,
  3537. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  3538. /* WaDisableBackToBackFlipFix:ivb */
  3539. I915_WRITE(IVB_CHICKEN3,
  3540. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  3541. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  3542. /* WaDisablePSDDualDispatchEnable:ivb */
  3543. if (IS_IVB_GT1(dev))
  3544. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  3545. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  3546. else
  3547. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1_GT2,
  3548. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  3549. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  3550. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  3551. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  3552. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  3553. I915_WRITE(GEN7_L3CNTLREG1,
  3554. GEN7_WA_FOR_GEN7_L3_CONTROL);
  3555. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  3556. GEN7_WA_L3_CHICKEN_MODE);
  3557. if (IS_IVB_GT1(dev))
  3558. I915_WRITE(GEN7_ROW_CHICKEN2,
  3559. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  3560. else
  3561. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  3562. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  3563. /* WaForceL3Serialization:ivb */
  3564. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  3565. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  3566. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  3567. * gating disable must be set. Failure to set it results in
  3568. * flickering pixels due to Z write ordering failures after
  3569. * some amount of runtime in the Mesa "fire" demo, and Unigine
  3570. * Sanctuary and Tropics, and apparently anything else with
  3571. * alpha test or pixel discard.
  3572. *
  3573. * According to the spec, bit 11 (RCCUNIT) must also be set,
  3574. * but we didn't debug actual testcases to find it out.
  3575. *
  3576. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  3577. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  3578. */
  3579. I915_WRITE(GEN6_UCGCTL2,
  3580. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  3581. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  3582. /* This is required by WaCatErrorRejectionIssue:ivb */
  3583. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  3584. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  3585. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  3586. for_each_pipe(pipe) {
  3587. I915_WRITE(DSPCNTR(pipe),
  3588. I915_READ(DSPCNTR(pipe)) |
  3589. DISPPLANE_TRICKLE_FEED_DISABLE);
  3590. intel_flush_display_plane(dev_priv, pipe);
  3591. }
  3592. /* WaMbcDriverBootEnable:ivb */
  3593. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  3594. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  3595. /* WaVSRefCountFullforceMissDisable:ivb */
  3596. gen7_setup_fixed_func_scheduler(dev_priv);
  3597. /* WaDisable4x2SubspanOptimization:ivb */
  3598. I915_WRITE(CACHE_MODE_1,
  3599. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  3600. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  3601. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  3602. snpcr |= GEN6_MBC_SNPCR_MED;
  3603. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  3604. if (!HAS_PCH_NOP(dev))
  3605. cpt_init_clock_gating(dev);
  3606. gen6_check_mch_setup(dev);
  3607. }
  3608. static void valleyview_init_clock_gating(struct drm_device *dev)
  3609. {
  3610. struct drm_i915_private *dev_priv = dev->dev_private;
  3611. int pipe;
  3612. I915_WRITE(WM3_LP_ILK, 0);
  3613. I915_WRITE(WM2_LP_ILK, 0);
  3614. I915_WRITE(WM1_LP_ILK, 0);
  3615. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  3616. /* WaDisableEarlyCull:vlv */
  3617. I915_WRITE(_3D_CHICKEN3,
  3618. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  3619. /* WaDisableBackToBackFlipFix:vlv */
  3620. I915_WRITE(IVB_CHICKEN3,
  3621. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  3622. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  3623. /* WaDisablePSDDualDispatchEnable:vlv */
  3624. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  3625. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  3626. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  3627. /* Apply the WaDisableRHWOOptimizationForRenderHang:vlv workaround. */
  3628. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  3629. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  3630. /* WaApplyL3ControlAndL3ChickenMode:vlv */
  3631. I915_WRITE(GEN7_L3CNTLREG1, I915_READ(GEN7_L3CNTLREG1) | GEN7_L3AGDIS);
  3632. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
  3633. /* WaForceL3Serialization:vlv */
  3634. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  3635. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  3636. /* WaDisableDopClockGating:vlv */
  3637. I915_WRITE(GEN7_ROW_CHICKEN2,
  3638. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  3639. /* WaForceL3Serialization:vlv */
  3640. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  3641. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  3642. /* This is required by WaCatErrorRejectionIssue:vlv */
  3643. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  3644. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  3645. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  3646. /* WaMbcDriverBootEnable:vlv */
  3647. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  3648. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  3649. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  3650. * gating disable must be set. Failure to set it results in
  3651. * flickering pixels due to Z write ordering failures after
  3652. * some amount of runtime in the Mesa "fire" demo, and Unigine
  3653. * Sanctuary and Tropics, and apparently anything else with
  3654. * alpha test or pixel discard.
  3655. *
  3656. * According to the spec, bit 11 (RCCUNIT) must also be set,
  3657. * but we didn't debug actual testcases to find it out.
  3658. *
  3659. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  3660. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  3661. *
  3662. * Also apply WaDisableVDSUnitClockGating:vlv and
  3663. * WaDisableRCPBUnitClockGating:vlv.
  3664. */
  3665. I915_WRITE(GEN6_UCGCTL2,
  3666. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  3667. GEN7_TDLUNIT_CLOCK_GATE_DISABLE |
  3668. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  3669. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  3670. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  3671. I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  3672. for_each_pipe(pipe) {
  3673. I915_WRITE(DSPCNTR(pipe),
  3674. I915_READ(DSPCNTR(pipe)) |
  3675. DISPPLANE_TRICKLE_FEED_DISABLE);
  3676. intel_flush_display_plane(dev_priv, pipe);
  3677. }
  3678. I915_WRITE(CACHE_MODE_1,
  3679. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  3680. /*
  3681. * WaDisableVLVClockGating_VBIIssue:vlv
  3682. * Disable clock gating on th GCFG unit to prevent a delay
  3683. * in the reporting of vblank events.
  3684. */
  3685. I915_WRITE(VLV_GUNIT_CLOCK_GATE, 0xffffffff);
  3686. /* Conservative clock gating settings for now */
  3687. I915_WRITE(0x9400, 0xffffffff);
  3688. I915_WRITE(0x9404, 0xffffffff);
  3689. I915_WRITE(0x9408, 0xffffffff);
  3690. I915_WRITE(0x940c, 0xffffffff);
  3691. I915_WRITE(0x9410, 0xffffffff);
  3692. I915_WRITE(0x9414, 0xffffffff);
  3693. I915_WRITE(0x9418, 0xffffffff);
  3694. }
  3695. static void g4x_init_clock_gating(struct drm_device *dev)
  3696. {
  3697. struct drm_i915_private *dev_priv = dev->dev_private;
  3698. uint32_t dspclk_gate;
  3699. I915_WRITE(RENCLK_GATE_D1, 0);
  3700. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  3701. GS_UNIT_CLOCK_GATE_DISABLE |
  3702. CL_UNIT_CLOCK_GATE_DISABLE);
  3703. I915_WRITE(RAMCLK_GATE_D, 0);
  3704. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  3705. OVRUNIT_CLOCK_GATE_DISABLE |
  3706. OVCUNIT_CLOCK_GATE_DISABLE;
  3707. if (IS_GM45(dev))
  3708. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  3709. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  3710. /* WaDisableRenderCachePipelinedFlush */
  3711. I915_WRITE(CACHE_MODE_0,
  3712. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  3713. }
  3714. static void crestline_init_clock_gating(struct drm_device *dev)
  3715. {
  3716. struct drm_i915_private *dev_priv = dev->dev_private;
  3717. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  3718. I915_WRITE(RENCLK_GATE_D2, 0);
  3719. I915_WRITE(DSPCLK_GATE_D, 0);
  3720. I915_WRITE(RAMCLK_GATE_D, 0);
  3721. I915_WRITE16(DEUC, 0);
  3722. }
  3723. static void broadwater_init_clock_gating(struct drm_device *dev)
  3724. {
  3725. struct drm_i915_private *dev_priv = dev->dev_private;
  3726. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  3727. I965_RCC_CLOCK_GATE_DISABLE |
  3728. I965_RCPB_CLOCK_GATE_DISABLE |
  3729. I965_ISC_CLOCK_GATE_DISABLE |
  3730. I965_FBC_CLOCK_GATE_DISABLE);
  3731. I915_WRITE(RENCLK_GATE_D2, 0);
  3732. }
  3733. static void gen3_init_clock_gating(struct drm_device *dev)
  3734. {
  3735. struct drm_i915_private *dev_priv = dev->dev_private;
  3736. u32 dstate = I915_READ(D_STATE);
  3737. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  3738. DSTATE_DOT_CLOCK_GATING;
  3739. I915_WRITE(D_STATE, dstate);
  3740. if (IS_PINEVIEW(dev))
  3741. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  3742. /* IIR "flip pending" means done if this bit is set */
  3743. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  3744. }
  3745. static void i85x_init_clock_gating(struct drm_device *dev)
  3746. {
  3747. struct drm_i915_private *dev_priv = dev->dev_private;
  3748. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  3749. }
  3750. static void i830_init_clock_gating(struct drm_device *dev)
  3751. {
  3752. struct drm_i915_private *dev_priv = dev->dev_private;
  3753. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  3754. }
  3755. void intel_init_clock_gating(struct drm_device *dev)
  3756. {
  3757. struct drm_i915_private *dev_priv = dev->dev_private;
  3758. dev_priv->display.init_clock_gating(dev);
  3759. }
  3760. void intel_suspend_hw(struct drm_device *dev)
  3761. {
  3762. if (HAS_PCH_LPT(dev))
  3763. lpt_suspend_hw(dev);
  3764. }
  3765. /**
  3766. * We should only use the power well if we explicitly asked the hardware to
  3767. * enable it, so check if it's enabled and also check if we've requested it to
  3768. * be enabled.
  3769. */
  3770. bool intel_display_power_enabled(struct drm_device *dev,
  3771. enum intel_display_power_domain domain)
  3772. {
  3773. struct drm_i915_private *dev_priv = dev->dev_private;
  3774. if (!HAS_POWER_WELL(dev))
  3775. return true;
  3776. switch (domain) {
  3777. case POWER_DOMAIN_PIPE_A:
  3778. case POWER_DOMAIN_TRANSCODER_EDP:
  3779. return true;
  3780. case POWER_DOMAIN_PIPE_B:
  3781. case POWER_DOMAIN_PIPE_C:
  3782. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  3783. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  3784. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  3785. case POWER_DOMAIN_TRANSCODER_A:
  3786. case POWER_DOMAIN_TRANSCODER_B:
  3787. case POWER_DOMAIN_TRANSCODER_C:
  3788. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  3789. (HSW_PWR_WELL_ENABLE | HSW_PWR_WELL_STATE);
  3790. default:
  3791. BUG();
  3792. }
  3793. }
  3794. void intel_set_power_well(struct drm_device *dev, bool enable)
  3795. {
  3796. struct drm_i915_private *dev_priv = dev->dev_private;
  3797. bool is_enabled, enable_requested;
  3798. uint32_t tmp;
  3799. if (!HAS_POWER_WELL(dev))
  3800. return;
  3801. if (!i915_disable_power_well && !enable)
  3802. return;
  3803. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  3804. is_enabled = tmp & HSW_PWR_WELL_STATE;
  3805. enable_requested = tmp & HSW_PWR_WELL_ENABLE;
  3806. if (enable) {
  3807. if (!enable_requested)
  3808. I915_WRITE(HSW_PWR_WELL_DRIVER, HSW_PWR_WELL_ENABLE);
  3809. if (!is_enabled) {
  3810. DRM_DEBUG_KMS("Enabling power well\n");
  3811. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  3812. HSW_PWR_WELL_STATE), 20))
  3813. DRM_ERROR("Timeout enabling power well\n");
  3814. }
  3815. } else {
  3816. if (enable_requested) {
  3817. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  3818. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  3819. }
  3820. }
  3821. }
  3822. /*
  3823. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  3824. * when not needed anymore. We have 4 registers that can request the power well
  3825. * to be enabled, and it will only be disabled if none of the registers is
  3826. * requesting it to be enabled.
  3827. */
  3828. void intel_init_power_well(struct drm_device *dev)
  3829. {
  3830. struct drm_i915_private *dev_priv = dev->dev_private;
  3831. if (!HAS_POWER_WELL(dev))
  3832. return;
  3833. /* For now, we need the power well to be always enabled. */
  3834. intel_set_power_well(dev, true);
  3835. /* We're taking over the BIOS, so clear any requests made by it since
  3836. * the driver is in charge now. */
  3837. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE)
  3838. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  3839. }
  3840. /* Set up chip specific power management-related functions */
  3841. void intel_init_pm(struct drm_device *dev)
  3842. {
  3843. struct drm_i915_private *dev_priv = dev->dev_private;
  3844. if (I915_HAS_FBC(dev)) {
  3845. if (HAS_PCH_SPLIT(dev)) {
  3846. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  3847. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  3848. dev_priv->display.enable_fbc =
  3849. gen7_enable_fbc;
  3850. else
  3851. dev_priv->display.enable_fbc =
  3852. ironlake_enable_fbc;
  3853. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  3854. } else if (IS_GM45(dev)) {
  3855. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  3856. dev_priv->display.enable_fbc = g4x_enable_fbc;
  3857. dev_priv->display.disable_fbc = g4x_disable_fbc;
  3858. } else if (IS_CRESTLINE(dev)) {
  3859. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  3860. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  3861. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  3862. }
  3863. /* 855GM needs testing */
  3864. }
  3865. /* For cxsr */
  3866. if (IS_PINEVIEW(dev))
  3867. i915_pineview_get_mem_freq(dev);
  3868. else if (IS_GEN5(dev))
  3869. i915_ironlake_get_mem_freq(dev);
  3870. /* For FIFO watermark updates */
  3871. if (HAS_PCH_SPLIT(dev)) {
  3872. if (IS_GEN5(dev)) {
  3873. if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
  3874. dev_priv->display.update_wm = ironlake_update_wm;
  3875. else {
  3876. DRM_DEBUG_KMS("Failed to get proper latency. "
  3877. "Disable CxSR\n");
  3878. dev_priv->display.update_wm = NULL;
  3879. }
  3880. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  3881. } else if (IS_GEN6(dev)) {
  3882. if (SNB_READ_WM0_LATENCY()) {
  3883. dev_priv->display.update_wm = sandybridge_update_wm;
  3884. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  3885. } else {
  3886. DRM_DEBUG_KMS("Failed to read display plane latency. "
  3887. "Disable CxSR\n");
  3888. dev_priv->display.update_wm = NULL;
  3889. }
  3890. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  3891. } else if (IS_IVYBRIDGE(dev)) {
  3892. if (SNB_READ_WM0_LATENCY()) {
  3893. dev_priv->display.update_wm = ivybridge_update_wm;
  3894. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  3895. } else {
  3896. DRM_DEBUG_KMS("Failed to read display plane latency. "
  3897. "Disable CxSR\n");
  3898. dev_priv->display.update_wm = NULL;
  3899. }
  3900. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  3901. } else if (IS_HASWELL(dev)) {
  3902. if (SNB_READ_WM0_LATENCY()) {
  3903. dev_priv->display.update_wm = sandybridge_update_wm;
  3904. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  3905. dev_priv->display.update_linetime_wm = haswell_update_linetime_wm;
  3906. } else {
  3907. DRM_DEBUG_KMS("Failed to read display plane latency. "
  3908. "Disable CxSR\n");
  3909. dev_priv->display.update_wm = NULL;
  3910. }
  3911. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  3912. } else
  3913. dev_priv->display.update_wm = NULL;
  3914. } else if (IS_VALLEYVIEW(dev)) {
  3915. dev_priv->display.update_wm = valleyview_update_wm;
  3916. dev_priv->display.init_clock_gating =
  3917. valleyview_init_clock_gating;
  3918. } else if (IS_PINEVIEW(dev)) {
  3919. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  3920. dev_priv->is_ddr3,
  3921. dev_priv->fsb_freq,
  3922. dev_priv->mem_freq)) {
  3923. DRM_INFO("failed to find known CxSR latency "
  3924. "(found ddr%s fsb freq %d, mem freq %d), "
  3925. "disabling CxSR\n",
  3926. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  3927. dev_priv->fsb_freq, dev_priv->mem_freq);
  3928. /* Disable CxSR and never update its watermark again */
  3929. pineview_disable_cxsr(dev);
  3930. dev_priv->display.update_wm = NULL;
  3931. } else
  3932. dev_priv->display.update_wm = pineview_update_wm;
  3933. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  3934. } else if (IS_G4X(dev)) {
  3935. dev_priv->display.update_wm = g4x_update_wm;
  3936. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  3937. } else if (IS_GEN4(dev)) {
  3938. dev_priv->display.update_wm = i965_update_wm;
  3939. if (IS_CRESTLINE(dev))
  3940. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  3941. else if (IS_BROADWATER(dev))
  3942. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  3943. } else if (IS_GEN3(dev)) {
  3944. dev_priv->display.update_wm = i9xx_update_wm;
  3945. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  3946. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  3947. } else if (IS_I865G(dev)) {
  3948. dev_priv->display.update_wm = i830_update_wm;
  3949. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  3950. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  3951. } else if (IS_I85X(dev)) {
  3952. dev_priv->display.update_wm = i9xx_update_wm;
  3953. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  3954. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  3955. } else {
  3956. dev_priv->display.update_wm = i830_update_wm;
  3957. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  3958. if (IS_845G(dev))
  3959. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  3960. else
  3961. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  3962. }
  3963. }
  3964. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  3965. {
  3966. u32 gt_thread_status_mask;
  3967. if (IS_HASWELL(dev_priv->dev))
  3968. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK_HSW;
  3969. else
  3970. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK;
  3971. /* w/a for a sporadic read returning 0 by waiting for the GT
  3972. * thread to wake up.
  3973. */
  3974. if (wait_for_atomic_us((I915_READ_NOTRACE(GEN6_GT_THREAD_STATUS_REG) & gt_thread_status_mask) == 0, 500))
  3975. DRM_ERROR("GT thread status wait timed out\n");
  3976. }
  3977. static void __gen6_gt_force_wake_reset(struct drm_i915_private *dev_priv)
  3978. {
  3979. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  3980. POSTING_READ(ECOBUS); /* something from same cacheline, but !FORCEWAKE */
  3981. }
  3982. static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  3983. {
  3984. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0,
  3985. FORCEWAKE_ACK_TIMEOUT_MS))
  3986. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  3987. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  3988. POSTING_READ(ECOBUS); /* something from same cacheline, but !FORCEWAKE */
  3989. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK) & 1),
  3990. FORCEWAKE_ACK_TIMEOUT_MS))
  3991. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  3992. /* WaRsForcewakeWaitTC0:snb */
  3993. __gen6_gt_wait_for_thread_c0(dev_priv);
  3994. }
  3995. static void __gen6_gt_force_wake_mt_reset(struct drm_i915_private *dev_priv)
  3996. {
  3997. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(0xffff));
  3998. /* something from same cacheline, but !FORCEWAKE_MT */
  3999. POSTING_READ(ECOBUS);
  4000. }
  4001. static void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  4002. {
  4003. u32 forcewake_ack;
  4004. if (IS_HASWELL(dev_priv->dev))
  4005. forcewake_ack = FORCEWAKE_ACK_HSW;
  4006. else
  4007. forcewake_ack = FORCEWAKE_MT_ACK;
  4008. if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack) & FORCEWAKE_KERNEL) == 0,
  4009. FORCEWAKE_ACK_TIMEOUT_MS))
  4010. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  4011. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  4012. /* something from same cacheline, but !FORCEWAKE_MT */
  4013. POSTING_READ(ECOBUS);
  4014. if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack) & FORCEWAKE_KERNEL),
  4015. FORCEWAKE_ACK_TIMEOUT_MS))
  4016. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  4017. /* WaRsForcewakeWaitTC0:ivb,hsw */
  4018. __gen6_gt_wait_for_thread_c0(dev_priv);
  4019. }
  4020. /*
  4021. * Generally this is called implicitly by the register read function. However,
  4022. * if some sequence requires the GT to not power down then this function should
  4023. * be called at the beginning of the sequence followed by a call to
  4024. * gen6_gt_force_wake_put() at the end of the sequence.
  4025. */
  4026. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  4027. {
  4028. unsigned long irqflags;
  4029. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  4030. if (dev_priv->forcewake_count++ == 0)
  4031. dev_priv->gt.force_wake_get(dev_priv);
  4032. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  4033. }
  4034. void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  4035. {
  4036. u32 gtfifodbg;
  4037. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  4038. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  4039. "MMIO read or write has been dropped %x\n", gtfifodbg))
  4040. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  4041. }
  4042. static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  4043. {
  4044. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  4045. /* something from same cacheline, but !FORCEWAKE */
  4046. POSTING_READ(ECOBUS);
  4047. gen6_gt_check_fifodbg(dev_priv);
  4048. }
  4049. static void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  4050. {
  4051. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  4052. /* something from same cacheline, but !FORCEWAKE_MT */
  4053. POSTING_READ(ECOBUS);
  4054. gen6_gt_check_fifodbg(dev_priv);
  4055. }
  4056. /*
  4057. * see gen6_gt_force_wake_get()
  4058. */
  4059. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  4060. {
  4061. unsigned long irqflags;
  4062. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  4063. if (--dev_priv->forcewake_count == 0)
  4064. dev_priv->gt.force_wake_put(dev_priv);
  4065. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  4066. }
  4067. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  4068. {
  4069. int ret = 0;
  4070. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  4071. int loop = 500;
  4072. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  4073. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  4074. udelay(10);
  4075. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  4076. }
  4077. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  4078. ++ret;
  4079. dev_priv->gt_fifo_count = fifo;
  4080. }
  4081. dev_priv->gt_fifo_count--;
  4082. return ret;
  4083. }
  4084. static void vlv_force_wake_reset(struct drm_i915_private *dev_priv)
  4085. {
  4086. I915_WRITE_NOTRACE(FORCEWAKE_VLV, _MASKED_BIT_DISABLE(0xffff));
  4087. /* something from same cacheline, but !FORCEWAKE_VLV */
  4088. POSTING_READ(FORCEWAKE_ACK_VLV);
  4089. }
  4090. static void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  4091. {
  4092. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & FORCEWAKE_KERNEL) == 0,
  4093. FORCEWAKE_ACK_TIMEOUT_MS))
  4094. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  4095. I915_WRITE_NOTRACE(FORCEWAKE_VLV, _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  4096. I915_WRITE_NOTRACE(FORCEWAKE_MEDIA_VLV,
  4097. _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  4098. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & FORCEWAKE_KERNEL),
  4099. FORCEWAKE_ACK_TIMEOUT_MS))
  4100. DRM_ERROR("Timed out waiting for GT to ack forcewake request.\n");
  4101. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK_MEDIA_VLV) &
  4102. FORCEWAKE_KERNEL),
  4103. FORCEWAKE_ACK_TIMEOUT_MS))
  4104. DRM_ERROR("Timed out waiting for media to ack forcewake request.\n");
  4105. /* WaRsForcewakeWaitTC0:vlv */
  4106. __gen6_gt_wait_for_thread_c0(dev_priv);
  4107. }
  4108. static void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  4109. {
  4110. I915_WRITE_NOTRACE(FORCEWAKE_VLV, _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  4111. I915_WRITE_NOTRACE(FORCEWAKE_MEDIA_VLV,
  4112. _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  4113. /* The below doubles as a POSTING_READ */
  4114. gen6_gt_check_fifodbg(dev_priv);
  4115. }
  4116. void intel_gt_reset(struct drm_device *dev)
  4117. {
  4118. struct drm_i915_private *dev_priv = dev->dev_private;
  4119. if (IS_VALLEYVIEW(dev)) {
  4120. vlv_force_wake_reset(dev_priv);
  4121. } else if (INTEL_INFO(dev)->gen >= 6) {
  4122. __gen6_gt_force_wake_reset(dev_priv);
  4123. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  4124. __gen6_gt_force_wake_mt_reset(dev_priv);
  4125. }
  4126. }
  4127. void intel_gt_init(struct drm_device *dev)
  4128. {
  4129. struct drm_i915_private *dev_priv = dev->dev_private;
  4130. spin_lock_init(&dev_priv->gt_lock);
  4131. intel_gt_reset(dev);
  4132. if (IS_VALLEYVIEW(dev)) {
  4133. dev_priv->gt.force_wake_get = vlv_force_wake_get;
  4134. dev_priv->gt.force_wake_put = vlv_force_wake_put;
  4135. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  4136. dev_priv->gt.force_wake_get = __gen6_gt_force_wake_mt_get;
  4137. dev_priv->gt.force_wake_put = __gen6_gt_force_wake_mt_put;
  4138. } else if (IS_GEN6(dev)) {
  4139. dev_priv->gt.force_wake_get = __gen6_gt_force_wake_get;
  4140. dev_priv->gt.force_wake_put = __gen6_gt_force_wake_put;
  4141. }
  4142. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  4143. intel_gen6_powersave_work);
  4144. }
  4145. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
  4146. {
  4147. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4148. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4149. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  4150. return -EAGAIN;
  4151. }
  4152. I915_WRITE(GEN6_PCODE_DATA, *val);
  4153. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4154. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4155. 500)) {
  4156. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  4157. return -ETIMEDOUT;
  4158. }
  4159. *val = I915_READ(GEN6_PCODE_DATA);
  4160. I915_WRITE(GEN6_PCODE_DATA, 0);
  4161. return 0;
  4162. }
  4163. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
  4164. {
  4165. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4166. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4167. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  4168. return -EAGAIN;
  4169. }
  4170. I915_WRITE(GEN6_PCODE_DATA, val);
  4171. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4172. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4173. 500)) {
  4174. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  4175. return -ETIMEDOUT;
  4176. }
  4177. I915_WRITE(GEN6_PCODE_DATA, 0);
  4178. return 0;
  4179. }
  4180. static int vlv_punit_rw(struct drm_i915_private *dev_priv, u32 port, u8 opcode,
  4181. u8 addr, u32 *val)
  4182. {
  4183. u32 cmd, devfn, be, bar;
  4184. bar = 0;
  4185. be = 0xf;
  4186. devfn = PCI_DEVFN(2, 0);
  4187. cmd = (devfn << IOSF_DEVFN_SHIFT) | (opcode << IOSF_OPCODE_SHIFT) |
  4188. (port << IOSF_PORT_SHIFT) | (be << IOSF_BYTE_ENABLES_SHIFT) |
  4189. (bar << IOSF_BAR_SHIFT);
  4190. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4191. if (I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) {
  4192. DRM_DEBUG_DRIVER("warning: pcode (%s) mailbox access failed\n",
  4193. opcode == PUNIT_OPCODE_REG_READ ?
  4194. "read" : "write");
  4195. return -EAGAIN;
  4196. }
  4197. I915_WRITE(VLV_IOSF_ADDR, addr);
  4198. if (opcode == PUNIT_OPCODE_REG_WRITE)
  4199. I915_WRITE(VLV_IOSF_DATA, *val);
  4200. I915_WRITE(VLV_IOSF_DOORBELL_REQ, cmd);
  4201. if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0,
  4202. 5)) {
  4203. DRM_ERROR("timeout waiting for pcode %s (%d) to finish\n",
  4204. opcode == PUNIT_OPCODE_REG_READ ? "read" : "write",
  4205. addr);
  4206. return -ETIMEDOUT;
  4207. }
  4208. if (opcode == PUNIT_OPCODE_REG_READ)
  4209. *val = I915_READ(VLV_IOSF_DATA);
  4210. I915_WRITE(VLV_IOSF_DATA, 0);
  4211. return 0;
  4212. }
  4213. int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val)
  4214. {
  4215. return vlv_punit_rw(dev_priv, IOSF_PORT_PUNIT, PUNIT_OPCODE_REG_READ,
  4216. addr, val);
  4217. }
  4218. int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val)
  4219. {
  4220. return vlv_punit_rw(dev_priv, IOSF_PORT_PUNIT, PUNIT_OPCODE_REG_WRITE,
  4221. addr, &val);
  4222. }
  4223. int valleyview_nc_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val)
  4224. {
  4225. return vlv_punit_rw(dev_priv, IOSF_PORT_NC, PUNIT_OPCODE_REG_READ,
  4226. addr, val);
  4227. }
  4228. int vlv_gpu_freq(int ddr_freq, int val)
  4229. {
  4230. int mult, base;
  4231. switch (ddr_freq) {
  4232. case 800:
  4233. mult = 20;
  4234. base = 120;
  4235. break;
  4236. case 1066:
  4237. mult = 22;
  4238. base = 133;
  4239. break;
  4240. case 1333:
  4241. mult = 21;
  4242. base = 125;
  4243. break;
  4244. default:
  4245. return -1;
  4246. }
  4247. return ((val - 0xbd) * mult) + base;
  4248. }
  4249. int vlv_freq_opcode(int ddr_freq, int val)
  4250. {
  4251. int mult, base;
  4252. switch (ddr_freq) {
  4253. case 800:
  4254. mult = 20;
  4255. base = 120;
  4256. break;
  4257. case 1066:
  4258. mult = 22;
  4259. base = 133;
  4260. break;
  4261. case 1333:
  4262. mult = 21;
  4263. base = 125;
  4264. break;
  4265. default:
  4266. return -1;
  4267. }
  4268. val /= mult;
  4269. val -= base / mult;
  4270. val += 0xbd;
  4271. if (val > 0xea)
  4272. val = 0xea;
  4273. return val;
  4274. }